mpi2_cnfg.h 167 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright 2000-2015 Avago Technologies. All rights reserved.
  4. *
  5. *
  6. * Name: mpi2_cnfg.h
  7. * Title: MPI Configuration messages and pages
  8. * Creation Date: November 10, 2006
  9. *
  10. * mpi2_cnfg.h Version: 02.00.40
  11. *
  12. * NOTE: Names (typedefs, defines, etc.) beginning with an MPI25 or Mpi25
  13. * prefix are for use only on MPI v2.5 products, and must not be used
  14. * with MPI v2.0 products. Unless otherwise noted, names beginning with
  15. * MPI2 or Mpi2 are for use with both MPI v2.0 and MPI v2.5 products.
  16. *
  17. * Version History
  18. * ---------------
  19. *
  20. * Date Version Description
  21. * -------- -------- ------------------------------------------------------
  22. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  23. * 06-04-07 02.00.01 Added defines for SAS IO Unit Page 2 PhyFlags.
  24. * Added Manufacturing Page 11.
  25. * Added MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE
  26. * define.
  27. * 06-26-07 02.00.02 Adding generic structure for product-specific
  28. * Manufacturing pages: MPI2_CONFIG_PAGE_MANUFACTURING_PS.
  29. * Rework of BIOS Page 2 configuration page.
  30. * Fixed MPI2_BIOSPAGE2_BOOT_DEVICE to be a union of the
  31. * forms.
  32. * Added configuration pages IOC Page 8 and Driver
  33. * Persistent Mapping Page 0.
  34. * 08-31-07 02.00.03 Modified configuration pages dealing with Integrated
  35. * RAID (Manufacturing Page 4, RAID Volume Pages 0 and 1,
  36. * RAID Physical Disk Pages 0 and 1, RAID Configuration
  37. * Page 0).
  38. * Added new value for AccessStatus field of SAS Device
  39. * Page 0 (_SATA_NEEDS_INITIALIZATION).
  40. * 10-31-07 02.00.04 Added missing SEPDevHandle field to
  41. * MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
  42. * 12-18-07 02.00.05 Modified IO Unit Page 0 to use 32-bit version fields for
  43. * NVDATA.
  44. * Modified IOC Page 7 to use masks and added field for
  45. * SASBroadcastPrimitiveMasks.
  46. * Added MPI2_CONFIG_PAGE_BIOS_4.
  47. * Added MPI2_CONFIG_PAGE_LOG_0.
  48. * 02-29-08 02.00.06 Modified various names to make them 32-character unique.
  49. * Added SAS Device IDs.
  50. * Updated Integrated RAID configuration pages including
  51. * Manufacturing Page 4, IOC Page 6, and RAID Configuration
  52. * Page 0.
  53. * 05-21-08 02.00.07 Added define MPI2_MANPAGE4_MIX_SSD_SAS_SATA.
  54. * Added define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION.
  55. * Fixed define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING.
  56. * Added missing MaxNumRoutedSasAddresses field to
  57. * MPI2_CONFIG_PAGE_EXPANDER_0.
  58. * Added SAS Port Page 0.
  59. * Modified structure layout for
  60. * MPI2_CONFIG_PAGE_DRIVER_MAPPING_0.
  61. * 06-27-08 02.00.08 Changed MPI2_CONFIG_PAGE_RD_PDISK_1 to use
  62. * MPI2_RAID_PHYS_DISK1_PATH_MAX to size the array.
  63. * 10-02-08 02.00.09 Changed MPI2_RAID_PGAD_CONFIGNUM_MASK from 0x0000FFFF
  64. * to 0x000000FF.
  65. * Added two new values for the Physical Disk Coercion Size
  66. * bits in the Flags field of Manufacturing Page 4.
  67. * Added product-specific Manufacturing pages 16 to 31.
  68. * Modified Flags bits for controlling write cache on SATA
  69. * drives in IO Unit Page 1.
  70. * Added new bit to AdditionalControlFlags of SAS IO Unit
  71. * Page 1 to control Invalid Topology Correction.
  72. * Added additional defines for RAID Volume Page 0
  73. * VolumeStatusFlags field.
  74. * Modified meaning of RAID Volume Page 0 VolumeSettings
  75. * define for auto-configure of hot-swap drives.
  76. * Added SupportedPhysDisks field to RAID Volume Page 1 and
  77. * added related defines.
  78. * Added PhysDiskAttributes field (and related defines) to
  79. * RAID Physical Disk Page 0.
  80. * Added MPI2_SAS_PHYINFO_PHY_VACANT define.
  81. * Added three new DiscoveryStatus bits for SAS IO Unit
  82. * Page 0 and SAS Expander Page 0.
  83. * Removed multiplexing information from SAS IO Unit pages.
  84. * Added BootDeviceWaitTime field to SAS IO Unit Page 4.
  85. * Removed Zone Address Resolved bit from PhyInfo and from
  86. * Expander Page 0 Flags field.
  87. * Added two new AccessStatus values to SAS Device Page 0
  88. * for indicating routing problems. Added 3 reserved words
  89. * to this page.
  90. * 01-19-09 02.00.10 Fixed defines for GPIOVal field of IO Unit Page 3.
  91. * Inserted missing reserved field into structure for IOC
  92. * Page 6.
  93. * Added more pending task bits to RAID Volume Page 0
  94. * VolumeStatusFlags defines.
  95. * Added MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED define.
  96. * Added a new DiscoveryStatus bit for SAS IO Unit Page 0
  97. * and SAS Expander Page 0 to flag a downstream initiator
  98. * when in simplified routing mode.
  99. * Removed SATA Init Failure defines for DiscoveryStatus
  100. * fields of SAS IO Unit Page 0 and SAS Expander Page 0.
  101. * Added MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED define.
  102. * Added PortGroups, DmaGroup, and ControlGroup fields to
  103. * SAS Device Page 0.
  104. * 05-06-09 02.00.11 Added structures and defines for IO Unit Page 5 and IO
  105. * Unit Page 6.
  106. * Added expander reduced functionality data to SAS
  107. * Expander Page 0.
  108. * Added SAS PHY Page 2 and SAS PHY Page 3.
  109. * 07-30-09 02.00.12 Added IO Unit Page 7.
  110. * Added new device ids.
  111. * Added SAS IO Unit Page 5.
  112. * Added partial and slumber power management capable flags
  113. * to SAS Device Page 0 Flags field.
  114. * Added PhyInfo defines for power condition.
  115. * Added Ethernet configuration pages.
  116. * 10-28-09 02.00.13 Added MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY.
  117. * Added SAS PHY Page 4 structure and defines.
  118. * 02-10-10 02.00.14 Modified the comments for the configuration page
  119. * structures that contain an array of data. The host
  120. * should use the "count" field in the page data (e.g. the
  121. * NumPhys field) to determine the number of valid elements
  122. * in the array.
  123. * Added/modified some MPI2_MFGPAGE_DEVID_SAS defines.
  124. * Added PowerManagementCapabilities to IO Unit Page 7.
  125. * Added PortWidthModGroup field to
  126. * MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS.
  127. * Added MPI2_CONFIG_PAGE_SASIOUNIT_6 and related defines.
  128. * Added MPI2_CONFIG_PAGE_SASIOUNIT_7 and related defines.
  129. * Added MPI2_CONFIG_PAGE_SASIOUNIT_8 and related defines.
  130. * 05-12-10 02.00.15 Added MPI2_RAIDVOL0_STATUS_FLAG_VOL_NOT_CONSISTENT
  131. * define.
  132. * Added MPI2_PHYSDISK0_INCOMPATIBLE_MEDIA_TYPE define.
  133. * Added MPI2_SAS_NEG_LINK_RATE_UNSUPPORTED_PHY define.
  134. * 08-11-10 02.00.16 Removed IO Unit Page 1 device path (multi-pathing)
  135. * defines.
  136. * 11-10-10 02.00.17 Added ReceptacleID field (replacing Reserved1) to
  137. * MPI2_MANPAGE7_CONNECTOR_INFO and reworked defines for
  138. * the Pinout field.
  139. * Added BoardTemperature and BoardTemperatureUnits fields
  140. * to MPI2_CONFIG_PAGE_IO_UNIT_7.
  141. * Added MPI2_CONFIG_EXTPAGETYPE_EXT_MANUFACTURING define
  142. * and MPI2_CONFIG_PAGE_EXT_MAN_PS structure.
  143. * 02-23-11 02.00.18 Added ProxyVF_ID field to MPI2_CONFIG_REQUEST.
  144. * Added IO Unit Page 8, IO Unit Page 9,
  145. * and IO Unit Page 10.
  146. * Added SASNotifyPrimitiveMasks field to
  147. * MPI2_CONFIG_PAGE_IOC_7.
  148. * 03-09-11 02.00.19 Fixed IO Unit Page 10 (to match the spec).
  149. * 05-25-11 02.00.20 Cleaned up a few comments.
  150. * 08-24-11 02.00.21 Marked the IO Unit Page 7 PowerManagementCapabilities
  151. * for PCIe link as obsolete.
  152. * Added SpinupFlags field containing a Disable Spin-up bit
  153. * to the MPI2_SAS_IOUNIT4_SPINUP_GROUP fields of SAS IO
  154. * Unit Page 4.
  155. * 11-18-11 02.00.22 Added define MPI2_IOCPAGE6_CAP_FLAGS_4K_SECTORS_SUPPORT.
  156. * Added UEFIVersion field to BIOS Page 1 and defined new
  157. * BiosOptions bits.
  158. * Incorporating additions for MPI v2.5.
  159. * 11-27-12 02.00.23 Added MPI2_MANPAGE7_FLAG_EVENTREPLAY_SLOT_ORDER.
  160. * Added MPI2_BIOSPAGE1_OPTIONS_MASK_OEM_ID.
  161. * 12-20-12 02.00.24 Marked MPI2_SASIOUNIT1_CONTROL_CLEAR_AFFILIATION as
  162. * obsolete for MPI v2.5 and later.
  163. * Added some defines for 12G SAS speeds.
  164. * 04-09-13 02.00.25 Added MPI2_IOUNITPAGE1_ATA_SECURITY_FREEZE_LOCK.
  165. * Fixed MPI2_IOUNITPAGE5_DMA_CAP_MASK_MAX_REQUESTS to
  166. * match the specification.
  167. * 08-19-13 02.00.26 Added reserved words to MPI2_CONFIG_PAGE_IO_UNIT_7 for
  168. * future use.
  169. * 12-05-13 02.00.27 Added MPI2_MANPAGE7_FLAG_BASE_ENCLOSURE_LEVEL for
  170. * MPI2_CONFIG_PAGE_MAN_7.
  171. * Added EnclosureLevel and ConnectorName fields to
  172. * MPI2_CONFIG_PAGE_SAS_DEV_0.
  173. * Added MPI2_SAS_DEVICE0_FLAGS_ENCL_LEVEL_VALID for
  174. * MPI2_CONFIG_PAGE_SAS_DEV_0.
  175. * Added EnclosureLevel field to
  176. * MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
  177. * Added MPI2_SAS_ENCLS0_FLAGS_ENCL_LEVEL_VALID for
  178. * MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
  179. * 01-08-14 02.00.28 Added more defines for the BiosOptions field of
  180. * MPI2_CONFIG_PAGE_BIOS_1.
  181. * 06-13-14 02.00.29 Added SSUTimeout field to MPI2_CONFIG_PAGE_BIOS_1, and
  182. * more defines for the BiosOptions field.
  183. * 11-18-14 02.00.30 Updated copyright information.
  184. * Added MPI2_BIOSPAGE1_OPTIONS_ADVANCED_CONFIG.
  185. * Added AdapterOrderAux fields to BIOS Page 3.
  186. * 03-16-15 02.00.31 Updated for MPI v2.6.
  187. * Added Flags field to IO Unit Page 7.
  188. * Added new SAS Phy Event codes
  189. * 05-25-15 02.00.33 Added more defines for the BiosOptions field of
  190. * MPI2_CONFIG_PAGE_BIOS_1.
  191. * 08-25-15 02.00.34 Bumped Header Version.
  192. * 12-18-15 02.00.35 Added SATADeviceWaitTime to SAS IO Unit Page 4.
  193. * 01-21-16 02.00.36 Added/modified MPI2_MFGPAGE_DEVID_SAS defines.
  194. * Added Link field to PCIe Link Pages
  195. * Added EnclosureLevel and ConnectorName to PCIe
  196. * Device Page 0.
  197. * Added define for PCIE IoUnit page 1 max rate shift.
  198. * Added comment for reserved ExtPageTypes.
  199. * Added SAS 4 22.5 gbs speed support.
  200. * Added PCIe 4 16.0 GT/sec speec support.
  201. * Removed AHCI support.
  202. * Removed SOP support.
  203. * Added NegotiatedLinkRate and NegotiatedPortWidth to
  204. * PCIe device page 0.
  205. * 04-10-16 02.00.37 Fixed MPI2_MFGPAGE_DEVID_SAS3616/3708 defines
  206. * 07-01-16 02.00.38 Added Manufacturing page 7 Connector types.
  207. * Changed declaration of ConnectorName in PCIe DevicePage0
  208. * to match SAS DevicePage 0.
  209. * Added SATADeviceWaitTime to IO Unit Page 11.
  210. * Added MPI26_MFGPAGE_DEVID_SAS4008
  211. * Added x16 PCIe width to IO Unit Page 7
  212. * Added LINKFLAGS to control SRIS in PCIe IO Unit page 1
  213. * phy data.
  214. * Added InitStatus to PCIe IO Unit Page 1 header.
  215. * 09-01-16 02.00.39 Added MPI26_CONFIG_PAGE_ENCLOSURE_0 and related defines.
  216. * Added MPI26_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE and
  217. * MPI26_ENCLOS_PGAD_FORM_HANDLE page address formats.
  218. * 02-02-17 02.00.40 Added MPI2_MANPAGE7_SLOT_UNKNOWN.
  219. * Added ChassisSlot field to SAS Enclosure Page 0.
  220. * Added ChassisSlot Valid bit (bit 5) to the Flags field
  221. * in SAS Enclosure Page 0.
  222. * --------------------------------------------------------------------------
  223. */
  224. #ifndef MPI2_CNFG_H
  225. #define MPI2_CNFG_H
  226. /*****************************************************************************
  227. * Configuration Page Header and defines
  228. *****************************************************************************/
  229. /*Config Page Header */
  230. typedef struct _MPI2_CONFIG_PAGE_HEADER {
  231. U8 PageVersion; /*0x00 */
  232. U8 PageLength; /*0x01 */
  233. U8 PageNumber; /*0x02 */
  234. U8 PageType; /*0x03 */
  235. } MPI2_CONFIG_PAGE_HEADER, *PTR_MPI2_CONFIG_PAGE_HEADER,
  236. Mpi2ConfigPageHeader_t, *pMpi2ConfigPageHeader_t;
  237. typedef union _MPI2_CONFIG_PAGE_HEADER_UNION {
  238. MPI2_CONFIG_PAGE_HEADER Struct;
  239. U8 Bytes[4];
  240. U16 Word16[2];
  241. U32 Word32;
  242. } MPI2_CONFIG_PAGE_HEADER_UNION, *PTR_MPI2_CONFIG_PAGE_HEADER_UNION,
  243. Mpi2ConfigPageHeaderUnion, *pMpi2ConfigPageHeaderUnion;
  244. /*Extended Config Page Header */
  245. typedef struct _MPI2_CONFIG_EXTENDED_PAGE_HEADER {
  246. U8 PageVersion; /*0x00 */
  247. U8 Reserved1; /*0x01 */
  248. U8 PageNumber; /*0x02 */
  249. U8 PageType; /*0x03 */
  250. U16 ExtPageLength; /*0x04 */
  251. U8 ExtPageType; /*0x06 */
  252. U8 Reserved2; /*0x07 */
  253. } MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  254. *PTR_MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  255. Mpi2ConfigExtendedPageHeader_t,
  256. *pMpi2ConfigExtendedPageHeader_t;
  257. typedef union _MPI2_CONFIG_EXT_PAGE_HEADER_UNION {
  258. MPI2_CONFIG_PAGE_HEADER Struct;
  259. MPI2_CONFIG_EXTENDED_PAGE_HEADER Ext;
  260. U8 Bytes[8];
  261. U16 Word16[4];
  262. U32 Word32[2];
  263. } MPI2_CONFIG_EXT_PAGE_HEADER_UNION,
  264. *PTR_MPI2_CONFIG_EXT_PAGE_HEADER_UNION,
  265. Mpi2ConfigPageExtendedHeaderUnion,
  266. *pMpi2ConfigPageExtendedHeaderUnion;
  267. /*PageType field values */
  268. #define MPI2_CONFIG_PAGEATTR_READ_ONLY (0x00)
  269. #define MPI2_CONFIG_PAGEATTR_CHANGEABLE (0x10)
  270. #define MPI2_CONFIG_PAGEATTR_PERSISTENT (0x20)
  271. #define MPI2_CONFIG_PAGEATTR_MASK (0xF0)
  272. #define MPI2_CONFIG_PAGETYPE_IO_UNIT (0x00)
  273. #define MPI2_CONFIG_PAGETYPE_IOC (0x01)
  274. #define MPI2_CONFIG_PAGETYPE_BIOS (0x02)
  275. #define MPI2_CONFIG_PAGETYPE_RAID_VOLUME (0x08)
  276. #define MPI2_CONFIG_PAGETYPE_MANUFACTURING (0x09)
  277. #define MPI2_CONFIG_PAGETYPE_RAID_PHYSDISK (0x0A)
  278. #define MPI2_CONFIG_PAGETYPE_EXTENDED (0x0F)
  279. #define MPI2_CONFIG_PAGETYPE_MASK (0x0F)
  280. #define MPI2_CONFIG_TYPENUM_MASK (0x0FFF)
  281. /*ExtPageType field values */
  282. #define MPI2_CONFIG_EXTPAGETYPE_SAS_IO_UNIT (0x10)
  283. #define MPI2_CONFIG_EXTPAGETYPE_SAS_EXPANDER (0x11)
  284. #define MPI2_CONFIG_EXTPAGETYPE_SAS_DEVICE (0x12)
  285. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PHY (0x13)
  286. #define MPI2_CONFIG_EXTPAGETYPE_LOG (0x14)
  287. #define MPI2_CONFIG_EXTPAGETYPE_ENCLOSURE (0x15)
  288. #define MPI2_CONFIG_EXTPAGETYPE_RAID_CONFIG (0x16)
  289. #define MPI2_CONFIG_EXTPAGETYPE_DRIVER_MAPPING (0x17)
  290. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PORT (0x18)
  291. #define MPI2_CONFIG_EXTPAGETYPE_ETHERNET (0x19)
  292. #define MPI2_CONFIG_EXTPAGETYPE_EXT_MANUFACTURING (0x1A)
  293. #define MPI2_CONFIG_EXTPAGETYPE_PCIE_IO_UNIT (0x1B)
  294. #define MPI2_CONFIG_EXTPAGETYPE_PCIE_SWITCH (0x1C)
  295. #define MPI2_CONFIG_EXTPAGETYPE_PCIE_DEVICE (0x1D)
  296. #define MPI2_CONFIG_EXTPAGETYPE_PCIE_LINK (0x1E)
  297. /*****************************************************************************
  298. * PageAddress defines
  299. *****************************************************************************/
  300. /*RAID Volume PageAddress format */
  301. #define MPI2_RAID_VOLUME_PGAD_FORM_MASK (0xF0000000)
  302. #define MPI2_RAID_VOLUME_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  303. #define MPI2_RAID_VOLUME_PGAD_FORM_HANDLE (0x10000000)
  304. #define MPI2_RAID_VOLUME_PGAD_HANDLE_MASK (0x0000FFFF)
  305. /*RAID Physical Disk PageAddress format */
  306. #define MPI2_PHYSDISK_PGAD_FORM_MASK (0xF0000000)
  307. #define MPI2_PHYSDISK_PGAD_FORM_GET_NEXT_PHYSDISKNUM (0x00000000)
  308. #define MPI2_PHYSDISK_PGAD_FORM_PHYSDISKNUM (0x10000000)
  309. #define MPI2_PHYSDISK_PGAD_FORM_DEVHANDLE (0x20000000)
  310. #define MPI2_PHYSDISK_PGAD_PHYSDISKNUM_MASK (0x000000FF)
  311. #define MPI2_PHYSDISK_PGAD_DEVHANDLE_MASK (0x0000FFFF)
  312. /*SAS Expander PageAddress format */
  313. #define MPI2_SAS_EXPAND_PGAD_FORM_MASK (0xF0000000)
  314. #define MPI2_SAS_EXPAND_PGAD_FORM_GET_NEXT_HNDL (0x00000000)
  315. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL_PHY_NUM (0x10000000)
  316. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL (0x20000000)
  317. #define MPI2_SAS_EXPAND_PGAD_HANDLE_MASK (0x0000FFFF)
  318. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_MASK (0x00FF0000)
  319. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_SHIFT (16)
  320. /*SAS Device PageAddress format */
  321. #define MPI2_SAS_DEVICE_PGAD_FORM_MASK (0xF0000000)
  322. #define MPI2_SAS_DEVICE_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  323. #define MPI2_SAS_DEVICE_PGAD_FORM_HANDLE (0x20000000)
  324. #define MPI2_SAS_DEVICE_PGAD_HANDLE_MASK (0x0000FFFF)
  325. /*SAS PHY PageAddress format */
  326. #define MPI2_SAS_PHY_PGAD_FORM_MASK (0xF0000000)
  327. #define MPI2_SAS_PHY_PGAD_FORM_PHY_NUMBER (0x00000000)
  328. #define MPI2_SAS_PHY_PGAD_FORM_PHY_TBL_INDEX (0x10000000)
  329. #define MPI2_SAS_PHY_PGAD_PHY_NUMBER_MASK (0x000000FF)
  330. #define MPI2_SAS_PHY_PGAD_PHY_TBL_INDEX_MASK (0x0000FFFF)
  331. /*SAS Port PageAddress format */
  332. #define MPI2_SASPORT_PGAD_FORM_MASK (0xF0000000)
  333. #define MPI2_SASPORT_PGAD_FORM_GET_NEXT_PORT (0x00000000)
  334. #define MPI2_SASPORT_PGAD_FORM_PORT_NUM (0x10000000)
  335. #define MPI2_SASPORT_PGAD_PORTNUMBER_MASK (0x00000FFF)
  336. /*SAS Enclosure PageAddress format */
  337. #define MPI2_SAS_ENCLOS_PGAD_FORM_MASK (0xF0000000)
  338. #define MPI2_SAS_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  339. #define MPI2_SAS_ENCLOS_PGAD_FORM_HANDLE (0x10000000)
  340. #define MPI2_SAS_ENCLOS_PGAD_HANDLE_MASK (0x0000FFFF)
  341. /*Enclosure PageAddress format */
  342. #define MPI26_ENCLOS_PGAD_FORM_MASK (0xF0000000)
  343. #define MPI26_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  344. #define MPI26_ENCLOS_PGAD_FORM_HANDLE (0x10000000)
  345. #define MPI26_ENCLOS_PGAD_HANDLE_MASK (0x0000FFFF)
  346. /*RAID Configuration PageAddress format */
  347. #define MPI2_RAID_PGAD_FORM_MASK (0xF0000000)
  348. #define MPI2_RAID_PGAD_FORM_GET_NEXT_CONFIGNUM (0x00000000)
  349. #define MPI2_RAID_PGAD_FORM_CONFIGNUM (0x10000000)
  350. #define MPI2_RAID_PGAD_FORM_ACTIVE_CONFIG (0x20000000)
  351. #define MPI2_RAID_PGAD_CONFIGNUM_MASK (0x000000FF)
  352. /*Driver Persistent Mapping PageAddress format */
  353. #define MPI2_DPM_PGAD_FORM_MASK (0xF0000000)
  354. #define MPI2_DPM_PGAD_FORM_ENTRY_RANGE (0x00000000)
  355. #define MPI2_DPM_PGAD_ENTRY_COUNT_MASK (0x0FFF0000)
  356. #define MPI2_DPM_PGAD_ENTRY_COUNT_SHIFT (16)
  357. #define MPI2_DPM_PGAD_START_ENTRY_MASK (0x0000FFFF)
  358. /*Ethernet PageAddress format */
  359. #define MPI2_ETHERNET_PGAD_FORM_MASK (0xF0000000)
  360. #define MPI2_ETHERNET_PGAD_FORM_IF_NUM (0x00000000)
  361. #define MPI2_ETHERNET_PGAD_IF_NUMBER_MASK (0x000000FF)
  362. /*PCIe Switch PageAddress format */
  363. #define MPI26_PCIE_SWITCH_PGAD_FORM_MASK (0xF0000000)
  364. #define MPI26_PCIE_SWITCH_PGAD_FORM_GET_NEXT_HNDL (0x00000000)
  365. #define MPI26_PCIE_SWITCH_PGAD_FORM_HNDL_PORTNUM (0x10000000)
  366. #define MPI26_PCIE_SWITCH_EXPAND_PGAD_FORM_HNDL (0x20000000)
  367. #define MPI26_PCIE_SWITCH_PGAD_HANDLE_MASK (0x0000FFFF)
  368. #define MPI26_PCIE_SWITCH_PGAD_PORTNUM_MASK (0x00FF0000)
  369. #define MPI26_PCIE_SWITCH_PGAD_PORTNUM_SHIFT (16)
  370. /*PCIe Device PageAddress format */
  371. #define MPI26_PCIE_DEVICE_PGAD_FORM_MASK (0xF0000000)
  372. #define MPI26_PCIE_DEVICE_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  373. #define MPI26_PCIE_DEVICE_PGAD_FORM_HANDLE (0x20000000)
  374. #define MPI26_PCIE_DEVICE_PGAD_HANDLE_MASK (0x0000FFFF)
  375. /*PCIe Link PageAddress format */
  376. #define MPI26_PCIE_LINK_PGAD_FORM_MASK (0xF0000000)
  377. #define MPI26_PCIE_LINK_PGAD_FORM_GET_NEXT_LINK (0x00000000)
  378. #define MPI26_PCIE_LINK_PGAD_FORM_LINK_NUM (0x10000000)
  379. #define MPI26_PCIE_DEVICE_PGAD_LINKNUM_MASK (0x000000FF)
  380. /****************************************************************************
  381. * Configuration messages
  382. ****************************************************************************/
  383. /*Configuration Request Message */
  384. typedef struct _MPI2_CONFIG_REQUEST {
  385. U8 Action; /*0x00 */
  386. U8 SGLFlags; /*0x01 */
  387. U8 ChainOffset; /*0x02 */
  388. U8 Function; /*0x03 */
  389. U16 ExtPageLength; /*0x04 */
  390. U8 ExtPageType; /*0x06 */
  391. U8 MsgFlags; /*0x07 */
  392. U8 VP_ID; /*0x08 */
  393. U8 VF_ID; /*0x09 */
  394. U16 Reserved1; /*0x0A */
  395. U8 Reserved2; /*0x0C */
  396. U8 ProxyVF_ID; /*0x0D */
  397. U16 Reserved4; /*0x0E */
  398. U32 Reserved3; /*0x10 */
  399. MPI2_CONFIG_PAGE_HEADER Header; /*0x14 */
  400. U32 PageAddress; /*0x18 */
  401. MPI2_SGE_IO_UNION PageBufferSGE; /*0x1C */
  402. } MPI2_CONFIG_REQUEST, *PTR_MPI2_CONFIG_REQUEST,
  403. Mpi2ConfigRequest_t, *pMpi2ConfigRequest_t;
  404. /*values for the Action field */
  405. #define MPI2_CONFIG_ACTION_PAGE_HEADER (0x00)
  406. #define MPI2_CONFIG_ACTION_PAGE_READ_CURRENT (0x01)
  407. #define MPI2_CONFIG_ACTION_PAGE_WRITE_CURRENT (0x02)
  408. #define MPI2_CONFIG_ACTION_PAGE_DEFAULT (0x03)
  409. #define MPI2_CONFIG_ACTION_PAGE_WRITE_NVRAM (0x04)
  410. #define MPI2_CONFIG_ACTION_PAGE_READ_DEFAULT (0x05)
  411. #define MPI2_CONFIG_ACTION_PAGE_READ_NVRAM (0x06)
  412. #define MPI2_CONFIG_ACTION_PAGE_GET_CHANGEABLE (0x07)
  413. /*use MPI2_SGLFLAGS_ defines from mpi2.h for the SGLFlags field */
  414. /*Config Reply Message */
  415. typedef struct _MPI2_CONFIG_REPLY {
  416. U8 Action; /*0x00 */
  417. U8 SGLFlags; /*0x01 */
  418. U8 MsgLength; /*0x02 */
  419. U8 Function; /*0x03 */
  420. U16 ExtPageLength; /*0x04 */
  421. U8 ExtPageType; /*0x06 */
  422. U8 MsgFlags; /*0x07 */
  423. U8 VP_ID; /*0x08 */
  424. U8 VF_ID; /*0x09 */
  425. U16 Reserved1; /*0x0A */
  426. U16 Reserved2; /*0x0C */
  427. U16 IOCStatus; /*0x0E */
  428. U32 IOCLogInfo; /*0x10 */
  429. MPI2_CONFIG_PAGE_HEADER Header; /*0x14 */
  430. } MPI2_CONFIG_REPLY, *PTR_MPI2_CONFIG_REPLY,
  431. Mpi2ConfigReply_t, *pMpi2ConfigReply_t;
  432. /*****************************************************************************
  433. *
  434. * C o n f i g u r a t i o n P a g e s
  435. *
  436. *****************************************************************************/
  437. /****************************************************************************
  438. * Manufacturing Config pages
  439. ****************************************************************************/
  440. #define MPI2_MFGPAGE_VENDORID_LSI (0x1000)
  441. /*MPI v2.0 SAS products */
  442. #define MPI2_MFGPAGE_DEVID_SAS2004 (0x0070)
  443. #define MPI2_MFGPAGE_DEVID_SAS2008 (0x0072)
  444. #define MPI2_MFGPAGE_DEVID_SAS2108_1 (0x0074)
  445. #define MPI2_MFGPAGE_DEVID_SAS2108_2 (0x0076)
  446. #define MPI2_MFGPAGE_DEVID_SAS2108_3 (0x0077)
  447. #define MPI2_MFGPAGE_DEVID_SAS2116_1 (0x0064)
  448. #define MPI2_MFGPAGE_DEVID_SAS2116_2 (0x0065)
  449. #define MPI2_MFGPAGE_DEVID_SSS6200 (0x007E)
  450. #define MPI2_MFGPAGE_DEVID_SAS2208_1 (0x0080)
  451. #define MPI2_MFGPAGE_DEVID_SAS2208_2 (0x0081)
  452. #define MPI2_MFGPAGE_DEVID_SAS2208_3 (0x0082)
  453. #define MPI2_MFGPAGE_DEVID_SAS2208_4 (0x0083)
  454. #define MPI2_MFGPAGE_DEVID_SAS2208_5 (0x0084)
  455. #define MPI2_MFGPAGE_DEVID_SAS2208_6 (0x0085)
  456. #define MPI2_MFGPAGE_DEVID_SAS2308_1 (0x0086)
  457. #define MPI2_MFGPAGE_DEVID_SAS2308_2 (0x0087)
  458. #define MPI2_MFGPAGE_DEVID_SAS2308_3 (0x006E)
  459. /*MPI v2.5 SAS products */
  460. #define MPI25_MFGPAGE_DEVID_SAS3004 (0x0096)
  461. #define MPI25_MFGPAGE_DEVID_SAS3008 (0x0097)
  462. #define MPI25_MFGPAGE_DEVID_SAS3108_1 (0x0090)
  463. #define MPI25_MFGPAGE_DEVID_SAS3108_2 (0x0091)
  464. #define MPI25_MFGPAGE_DEVID_SAS3108_5 (0x0094)
  465. #define MPI25_MFGPAGE_DEVID_SAS3108_6 (0x0095)
  466. /* MPI v2.6 SAS Products */
  467. #define MPI26_MFGPAGE_DEVID_SAS3216 (0x00C9)
  468. #define MPI26_MFGPAGE_DEVID_SAS3224 (0x00C4)
  469. #define MPI26_MFGPAGE_DEVID_SAS3316_1 (0x00C5)
  470. #define MPI26_MFGPAGE_DEVID_SAS3316_2 (0x00C6)
  471. #define MPI26_MFGPAGE_DEVID_SAS3316_3 (0x00C7)
  472. #define MPI26_MFGPAGE_DEVID_SAS3316_4 (0x00C8)
  473. #define MPI26_MFGPAGE_DEVID_SAS3324_1 (0x00C0)
  474. #define MPI26_MFGPAGE_DEVID_SAS3324_2 (0x00C1)
  475. #define MPI26_MFGPAGE_DEVID_SAS3324_3 (0x00C2)
  476. #define MPI26_MFGPAGE_DEVID_SAS3324_4 (0x00C3)
  477. #define MPI26_MFGPAGE_DEVID_SAS3516 (0x00AA)
  478. #define MPI26_MFGPAGE_DEVID_SAS3516_1 (0x00AB)
  479. #define MPI26_MFGPAGE_DEVID_SAS3416 (0x00AC)
  480. #define MPI26_MFGPAGE_DEVID_SAS3508 (0x00AD)
  481. #define MPI26_MFGPAGE_DEVID_SAS3508_1 (0x00AE)
  482. #define MPI26_MFGPAGE_DEVID_SAS3408 (0x00AF)
  483. #define MPI26_MFGPAGE_DEVID_SAS3716 (0x00D0)
  484. #define MPI26_MFGPAGE_DEVID_SAS3616 (0x00D1)
  485. #define MPI26_MFGPAGE_DEVID_SAS3708 (0x00D2)
  486. #define MPI26_MFGPAGE_DEVID_SAS4008 (0x00A1)
  487. /*Manufacturing Page 0 */
  488. typedef struct _MPI2_CONFIG_PAGE_MAN_0 {
  489. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  490. U8 ChipName[16]; /*0x04 */
  491. U8 ChipRevision[8]; /*0x14 */
  492. U8 BoardName[16]; /*0x1C */
  493. U8 BoardAssembly[16]; /*0x2C */
  494. U8 BoardTracerNumber[16]; /*0x3C */
  495. } MPI2_CONFIG_PAGE_MAN_0,
  496. *PTR_MPI2_CONFIG_PAGE_MAN_0,
  497. Mpi2ManufacturingPage0_t,
  498. *pMpi2ManufacturingPage0_t;
  499. #define MPI2_MANUFACTURING0_PAGEVERSION (0x00)
  500. /*Manufacturing Page 1 */
  501. typedef struct _MPI2_CONFIG_PAGE_MAN_1 {
  502. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  503. U8 VPD[256]; /*0x04 */
  504. } MPI2_CONFIG_PAGE_MAN_1,
  505. *PTR_MPI2_CONFIG_PAGE_MAN_1,
  506. Mpi2ManufacturingPage1_t,
  507. *pMpi2ManufacturingPage1_t;
  508. #define MPI2_MANUFACTURING1_PAGEVERSION (0x00)
  509. typedef struct _MPI2_CHIP_REVISION_ID {
  510. U16 DeviceID; /*0x00 */
  511. U8 PCIRevisionID; /*0x02 */
  512. U8 Reserved; /*0x03 */
  513. } MPI2_CHIP_REVISION_ID, *PTR_MPI2_CHIP_REVISION_ID,
  514. Mpi2ChipRevisionId_t, *pMpi2ChipRevisionId_t;
  515. /*Manufacturing Page 2 */
  516. /*
  517. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  518. *one and check Header.PageLength at runtime.
  519. */
  520. #ifndef MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS
  521. #define MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS (1)
  522. #endif
  523. typedef struct _MPI2_CONFIG_PAGE_MAN_2 {
  524. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  525. MPI2_CHIP_REVISION_ID ChipId; /*0x04 */
  526. U32
  527. HwSettings[MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS];/*0x08 */
  528. } MPI2_CONFIG_PAGE_MAN_2,
  529. *PTR_MPI2_CONFIG_PAGE_MAN_2,
  530. Mpi2ManufacturingPage2_t,
  531. *pMpi2ManufacturingPage2_t;
  532. #define MPI2_MANUFACTURING2_PAGEVERSION (0x00)
  533. /*Manufacturing Page 3 */
  534. /*
  535. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  536. *one and check Header.PageLength at runtime.
  537. */
  538. #ifndef MPI2_MAN_PAGE_3_INFO_WORDS
  539. #define MPI2_MAN_PAGE_3_INFO_WORDS (1)
  540. #endif
  541. typedef struct _MPI2_CONFIG_PAGE_MAN_3 {
  542. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  543. MPI2_CHIP_REVISION_ID ChipId; /*0x04 */
  544. U32
  545. Info[MPI2_MAN_PAGE_3_INFO_WORDS];/*0x08 */
  546. } MPI2_CONFIG_PAGE_MAN_3,
  547. *PTR_MPI2_CONFIG_PAGE_MAN_3,
  548. Mpi2ManufacturingPage3_t,
  549. *pMpi2ManufacturingPage3_t;
  550. #define MPI2_MANUFACTURING3_PAGEVERSION (0x00)
  551. /*Manufacturing Page 4 */
  552. typedef struct _MPI2_MANPAGE4_PWR_SAVE_SETTINGS {
  553. U8 PowerSaveFlags; /*0x00 */
  554. U8 InternalOperationsSleepTime; /*0x01 */
  555. U8 InternalOperationsRunTime; /*0x02 */
  556. U8 HostIdleTime; /*0x03 */
  557. } MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  558. *PTR_MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  559. Mpi2ManPage4PwrSaveSettings_t,
  560. *pMpi2ManPage4PwrSaveSettings_t;
  561. /*defines for the PowerSaveFlags field */
  562. #define MPI2_MANPAGE4_MASK_POWERSAVE_MODE (0x03)
  563. #define MPI2_MANPAGE4_POWERSAVE_MODE_DISABLED (0x00)
  564. #define MPI2_MANPAGE4_CUSTOM_POWERSAVE_MODE (0x01)
  565. #define MPI2_MANPAGE4_FULL_POWERSAVE_MODE (0x02)
  566. typedef struct _MPI2_CONFIG_PAGE_MAN_4 {
  567. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  568. U32 Reserved1; /*0x04 */
  569. U32 Flags; /*0x08 */
  570. U8 InquirySize; /*0x0C */
  571. U8 Reserved2; /*0x0D */
  572. U16 Reserved3; /*0x0E */
  573. U8 InquiryData[56]; /*0x10 */
  574. U32 RAID0VolumeSettings; /*0x48 */
  575. U32 RAID1EVolumeSettings; /*0x4C */
  576. U32 RAID1VolumeSettings; /*0x50 */
  577. U32 RAID10VolumeSettings; /*0x54 */
  578. U32 Reserved4; /*0x58 */
  579. U32 Reserved5; /*0x5C */
  580. MPI2_MANPAGE4_PWR_SAVE_SETTINGS PowerSaveSettings; /*0x60 */
  581. U8 MaxOCEDisks; /*0x64 */
  582. U8 ResyncRate; /*0x65 */
  583. U16 DataScrubDuration; /*0x66 */
  584. U8 MaxHotSpares; /*0x68 */
  585. U8 MaxPhysDisksPerVol; /*0x69 */
  586. U8 MaxPhysDisks; /*0x6A */
  587. U8 MaxVolumes; /*0x6B */
  588. } MPI2_CONFIG_PAGE_MAN_4,
  589. *PTR_MPI2_CONFIG_PAGE_MAN_4,
  590. Mpi2ManufacturingPage4_t,
  591. *pMpi2ManufacturingPage4_t;
  592. #define MPI2_MANUFACTURING4_PAGEVERSION (0x0A)
  593. /*Manufacturing Page 4 Flags field */
  594. #define MPI2_MANPAGE4_METADATA_SIZE_MASK (0x00030000)
  595. #define MPI2_MANPAGE4_METADATA_512MB (0x00000000)
  596. #define MPI2_MANPAGE4_MIX_SSD_SAS_SATA (0x00008000)
  597. #define MPI2_MANPAGE4_MIX_SSD_AND_NON_SSD (0x00004000)
  598. #define MPI2_MANPAGE4_HIDE_PHYSDISK_NON_IR (0x00002000)
  599. #define MPI2_MANPAGE4_MASK_PHYSDISK_COERCION (0x00001C00)
  600. #define MPI2_MANPAGE4_PHYSDISK_COERCION_1GB (0x00000000)
  601. #define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION (0x00000400)
  602. #define MPI2_MANPAGE4_PHYSDISK_ADAPTIVE_COERCION (0x00000800)
  603. #define MPI2_MANPAGE4_PHYSDISK_ZERO_COERCION (0x00000C00)
  604. #define MPI2_MANPAGE4_MASK_BAD_BLOCK_MARKING (0x00000300)
  605. #define MPI2_MANPAGE4_DEFAULT_BAD_BLOCK_MARKING (0x00000000)
  606. #define MPI2_MANPAGE4_TABLE_BAD_BLOCK_MARKING (0x00000100)
  607. #define MPI2_MANPAGE4_WRITE_LONG_BAD_BLOCK_MARKING (0x00000200)
  608. #define MPI2_MANPAGE4_FORCE_OFFLINE_FAILOVER (0x00000080)
  609. #define MPI2_MANPAGE4_RAID10_DISABLE (0x00000040)
  610. #define MPI2_MANPAGE4_RAID1E_DISABLE (0x00000020)
  611. #define MPI2_MANPAGE4_RAID1_DISABLE (0x00000010)
  612. #define MPI2_MANPAGE4_RAID0_DISABLE (0x00000008)
  613. #define MPI2_MANPAGE4_IR_MODEPAGE8_DISABLE (0x00000004)
  614. #define MPI2_MANPAGE4_IM_RESYNC_CACHE_ENABLE (0x00000002)
  615. #define MPI2_MANPAGE4_IR_NO_MIX_SAS_SATA (0x00000001)
  616. /*Manufacturing Page 5 */
  617. /*
  618. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  619. *one and check the value returned for NumPhys at runtime.
  620. */
  621. #ifndef MPI2_MAN_PAGE_5_PHY_ENTRIES
  622. #define MPI2_MAN_PAGE_5_PHY_ENTRIES (1)
  623. #endif
  624. typedef struct _MPI2_MANUFACTURING5_ENTRY {
  625. U64 WWID; /*0x00 */
  626. U64 DeviceName; /*0x08 */
  627. } MPI2_MANUFACTURING5_ENTRY,
  628. *PTR_MPI2_MANUFACTURING5_ENTRY,
  629. Mpi2Manufacturing5Entry_t,
  630. *pMpi2Manufacturing5Entry_t;
  631. typedef struct _MPI2_CONFIG_PAGE_MAN_5 {
  632. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  633. U8 NumPhys; /*0x04 */
  634. U8 Reserved1; /*0x05 */
  635. U16 Reserved2; /*0x06 */
  636. U32 Reserved3; /*0x08 */
  637. U32 Reserved4; /*0x0C */
  638. MPI2_MANUFACTURING5_ENTRY
  639. Phy[MPI2_MAN_PAGE_5_PHY_ENTRIES];/*0x08 */
  640. } MPI2_CONFIG_PAGE_MAN_5,
  641. *PTR_MPI2_CONFIG_PAGE_MAN_5,
  642. Mpi2ManufacturingPage5_t,
  643. *pMpi2ManufacturingPage5_t;
  644. #define MPI2_MANUFACTURING5_PAGEVERSION (0x03)
  645. /*Manufacturing Page 6 */
  646. typedef struct _MPI2_CONFIG_PAGE_MAN_6 {
  647. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  648. U32 ProductSpecificInfo;/*0x04 */
  649. } MPI2_CONFIG_PAGE_MAN_6,
  650. *PTR_MPI2_CONFIG_PAGE_MAN_6,
  651. Mpi2ManufacturingPage6_t,
  652. *pMpi2ManufacturingPage6_t;
  653. #define MPI2_MANUFACTURING6_PAGEVERSION (0x00)
  654. /*Manufacturing Page 7 */
  655. typedef struct _MPI2_MANPAGE7_CONNECTOR_INFO {
  656. U32 Pinout; /*0x00 */
  657. U8 Connector[16]; /*0x04 */
  658. U8 Location; /*0x14 */
  659. U8 ReceptacleID; /*0x15 */
  660. U16 Slot; /*0x16 */
  661. U32 Reserved2; /*0x18 */
  662. } MPI2_MANPAGE7_CONNECTOR_INFO,
  663. *PTR_MPI2_MANPAGE7_CONNECTOR_INFO,
  664. Mpi2ManPage7ConnectorInfo_t,
  665. *pMpi2ManPage7ConnectorInfo_t;
  666. /*defines for the Pinout field */
  667. #define MPI2_MANPAGE7_PINOUT_LANE_MASK (0x0000FF00)
  668. #define MPI2_MANPAGE7_PINOUT_LANE_SHIFT (8)
  669. #define MPI2_MANPAGE7_PINOUT_TYPE_MASK (0x000000FF)
  670. #define MPI2_MANPAGE7_PINOUT_TYPE_UNKNOWN (0x00)
  671. #define MPI2_MANPAGE7_PINOUT_SATA_SINGLE (0x01)
  672. #define MPI2_MANPAGE7_PINOUT_SFF_8482 (0x02)
  673. #define MPI2_MANPAGE7_PINOUT_SFF_8486 (0x03)
  674. #define MPI2_MANPAGE7_PINOUT_SFF_8484 (0x04)
  675. #define MPI2_MANPAGE7_PINOUT_SFF_8087 (0x05)
  676. #define MPI2_MANPAGE7_PINOUT_SFF_8643_4I (0x06)
  677. #define MPI2_MANPAGE7_PINOUT_SFF_8643_8I (0x07)
  678. #define MPI2_MANPAGE7_PINOUT_SFF_8470 (0x08)
  679. #define MPI2_MANPAGE7_PINOUT_SFF_8088 (0x09)
  680. #define MPI2_MANPAGE7_PINOUT_SFF_8644_4X (0x0A)
  681. #define MPI2_MANPAGE7_PINOUT_SFF_8644_8X (0x0B)
  682. #define MPI2_MANPAGE7_PINOUT_SFF_8644_16X (0x0C)
  683. #define MPI2_MANPAGE7_PINOUT_SFF_8436 (0x0D)
  684. #define MPI2_MANPAGE7_PINOUT_SFF_8088_A (0x0E)
  685. #define MPI2_MANPAGE7_PINOUT_SFF_8643_16i (0x0F)
  686. #define MPI2_MANPAGE7_PINOUT_SFF_8654_4i (0x10)
  687. #define MPI2_MANPAGE7_PINOUT_SFF_8654_8i (0x11)
  688. #define MPI2_MANPAGE7_PINOUT_SFF_8611_4i (0x12)
  689. #define MPI2_MANPAGE7_PINOUT_SFF_8611_8i (0x13)
  690. /*defines for the Location field */
  691. #define MPI2_MANPAGE7_LOCATION_UNKNOWN (0x01)
  692. #define MPI2_MANPAGE7_LOCATION_INTERNAL (0x02)
  693. #define MPI2_MANPAGE7_LOCATION_EXTERNAL (0x04)
  694. #define MPI2_MANPAGE7_LOCATION_SWITCHABLE (0x08)
  695. #define MPI2_MANPAGE7_LOCATION_AUTO (0x10)
  696. #define MPI2_MANPAGE7_LOCATION_NOT_PRESENT (0x20)
  697. #define MPI2_MANPAGE7_LOCATION_NOT_CONNECTED (0x80)
  698. /*defines for the Slot field */
  699. #define MPI2_MANPAGE7_SLOT_UNKNOWN (0xFFFF)
  700. /*
  701. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  702. *one and check the value returned for NumPhys at runtime.
  703. */
  704. #ifndef MPI2_MANPAGE7_CONNECTOR_INFO_MAX
  705. #define MPI2_MANPAGE7_CONNECTOR_INFO_MAX (1)
  706. #endif
  707. typedef struct _MPI2_CONFIG_PAGE_MAN_7 {
  708. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  709. U32 Reserved1; /*0x04 */
  710. U32 Reserved2; /*0x08 */
  711. U32 Flags; /*0x0C */
  712. U8 EnclosureName[16]; /*0x10 */
  713. U8 NumPhys; /*0x20 */
  714. U8 Reserved3; /*0x21 */
  715. U16 Reserved4; /*0x22 */
  716. MPI2_MANPAGE7_CONNECTOR_INFO
  717. ConnectorInfo[MPI2_MANPAGE7_CONNECTOR_INFO_MAX]; /*0x24 */
  718. } MPI2_CONFIG_PAGE_MAN_7,
  719. *PTR_MPI2_CONFIG_PAGE_MAN_7,
  720. Mpi2ManufacturingPage7_t,
  721. *pMpi2ManufacturingPage7_t;
  722. #define MPI2_MANUFACTURING7_PAGEVERSION (0x01)
  723. /*defines for the Flags field */
  724. #define MPI2_MANPAGE7_FLAG_BASE_ENCLOSURE_LEVEL (0x00000008)
  725. #define MPI2_MANPAGE7_FLAG_EVENTREPLAY_SLOT_ORDER (0x00000002)
  726. #define MPI2_MANPAGE7_FLAG_USE_SLOT_INFO (0x00000001)
  727. /*
  728. *Generic structure to use for product-specific manufacturing pages
  729. *(currently Manufacturing Page 8 through Manufacturing Page 31).
  730. */
  731. typedef struct _MPI2_CONFIG_PAGE_MAN_PS {
  732. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  733. U32 ProductSpecificInfo;/*0x04 */
  734. } MPI2_CONFIG_PAGE_MAN_PS,
  735. *PTR_MPI2_CONFIG_PAGE_MAN_PS,
  736. Mpi2ManufacturingPagePS_t,
  737. *pMpi2ManufacturingPagePS_t;
  738. #define MPI2_MANUFACTURING8_PAGEVERSION (0x00)
  739. #define MPI2_MANUFACTURING9_PAGEVERSION (0x00)
  740. #define MPI2_MANUFACTURING10_PAGEVERSION (0x00)
  741. #define MPI2_MANUFACTURING11_PAGEVERSION (0x00)
  742. #define MPI2_MANUFACTURING12_PAGEVERSION (0x00)
  743. #define MPI2_MANUFACTURING13_PAGEVERSION (0x00)
  744. #define MPI2_MANUFACTURING14_PAGEVERSION (0x00)
  745. #define MPI2_MANUFACTURING15_PAGEVERSION (0x00)
  746. #define MPI2_MANUFACTURING16_PAGEVERSION (0x00)
  747. #define MPI2_MANUFACTURING17_PAGEVERSION (0x00)
  748. #define MPI2_MANUFACTURING18_PAGEVERSION (0x00)
  749. #define MPI2_MANUFACTURING19_PAGEVERSION (0x00)
  750. #define MPI2_MANUFACTURING20_PAGEVERSION (0x00)
  751. #define MPI2_MANUFACTURING21_PAGEVERSION (0x00)
  752. #define MPI2_MANUFACTURING22_PAGEVERSION (0x00)
  753. #define MPI2_MANUFACTURING23_PAGEVERSION (0x00)
  754. #define MPI2_MANUFACTURING24_PAGEVERSION (0x00)
  755. #define MPI2_MANUFACTURING25_PAGEVERSION (0x00)
  756. #define MPI2_MANUFACTURING26_PAGEVERSION (0x00)
  757. #define MPI2_MANUFACTURING27_PAGEVERSION (0x00)
  758. #define MPI2_MANUFACTURING28_PAGEVERSION (0x00)
  759. #define MPI2_MANUFACTURING29_PAGEVERSION (0x00)
  760. #define MPI2_MANUFACTURING30_PAGEVERSION (0x00)
  761. #define MPI2_MANUFACTURING31_PAGEVERSION (0x00)
  762. /****************************************************************************
  763. * IO Unit Config Pages
  764. ****************************************************************************/
  765. /*IO Unit Page 0 */
  766. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_0 {
  767. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  768. U64 UniqueValue; /*0x04 */
  769. MPI2_VERSION_UNION NvdataVersionDefault; /*0x08 */
  770. MPI2_VERSION_UNION NvdataVersionPersistent; /*0x0A */
  771. } MPI2_CONFIG_PAGE_IO_UNIT_0,
  772. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_0,
  773. Mpi2IOUnitPage0_t, *pMpi2IOUnitPage0_t;
  774. #define MPI2_IOUNITPAGE0_PAGEVERSION (0x02)
  775. /*IO Unit Page 1 */
  776. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_1 {
  777. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  778. U32 Flags; /*0x04 */
  779. } MPI2_CONFIG_PAGE_IO_UNIT_1,
  780. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_1,
  781. Mpi2IOUnitPage1_t, *pMpi2IOUnitPage1_t;
  782. #define MPI2_IOUNITPAGE1_PAGEVERSION (0x04)
  783. /*IO Unit Page 1 Flags defines */
  784. #define MPI2_IOUNITPAGE1_ATA_SECURITY_FREEZE_LOCK (0x00004000)
  785. #define MPI25_IOUNITPAGE1_NEW_DEVICE_FAST_PATH_DISABLE (0x00002000)
  786. #define MPI25_IOUNITPAGE1_DISABLE_FAST_PATH (0x00001000)
  787. #define MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY (0x00000800)
  788. #define MPI2_IOUNITPAGE1_MASK_SATA_WRITE_CACHE (0x00000600)
  789. #define MPI2_IOUNITPAGE1_SATA_WRITE_CACHE_SHIFT (9)
  790. #define MPI2_IOUNITPAGE1_ENABLE_SATA_WRITE_CACHE (0x00000000)
  791. #define MPI2_IOUNITPAGE1_DISABLE_SATA_WRITE_CACHE (0x00000200)
  792. #define MPI2_IOUNITPAGE1_UNCHANGED_SATA_WRITE_CACHE (0x00000400)
  793. #define MPI2_IOUNITPAGE1_NATIVE_COMMAND_Q_DISABLE (0x00000100)
  794. #define MPI2_IOUNITPAGE1_DISABLE_IR (0x00000040)
  795. #define MPI2_IOUNITPAGE1_DISABLE_TASK_SET_FULL_HANDLING (0x00000020)
  796. #define MPI2_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID (0x00000004)
  797. /*IO Unit Page 3 */
  798. /*
  799. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  800. *one and check the value returned for GPIOCount at runtime.
  801. */
  802. #ifndef MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX
  803. #define MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX (1)
  804. #endif
  805. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_3 {
  806. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  807. U8 GPIOCount; /*0x04 */
  808. U8 Reserved1; /*0x05 */
  809. U16 Reserved2; /*0x06 */
  810. U16
  811. GPIOVal[MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX];/*0x08 */
  812. } MPI2_CONFIG_PAGE_IO_UNIT_3,
  813. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_3,
  814. Mpi2IOUnitPage3_t, *pMpi2IOUnitPage3_t;
  815. #define MPI2_IOUNITPAGE3_PAGEVERSION (0x01)
  816. /*defines for IO Unit Page 3 GPIOVal field */
  817. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_MASK (0xFFFC)
  818. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_SHIFT (2)
  819. #define MPI2_IOUNITPAGE3_GPIO_SETTING_OFF (0x0000)
  820. #define MPI2_IOUNITPAGE3_GPIO_SETTING_ON (0x0001)
  821. /*IO Unit Page 5 */
  822. /*
  823. *Upper layer code (drivers, utilities, etc.) should leave this define set to
  824. *one and check the value returned for NumDmaEngines at runtime.
  825. */
  826. #ifndef MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES
  827. #define MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES (1)
  828. #endif
  829. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_5 {
  830. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  831. U64
  832. RaidAcceleratorBufferBaseAddress; /*0x04 */
  833. U64
  834. RaidAcceleratorBufferSize; /*0x0C */
  835. U64
  836. RaidAcceleratorControlBaseAddress; /*0x14 */
  837. U8 RAControlSize; /*0x1C */
  838. U8 NumDmaEngines; /*0x1D */
  839. U8 RAMinControlSize; /*0x1E */
  840. U8 RAMaxControlSize; /*0x1F */
  841. U32 Reserved1; /*0x20 */
  842. U32 Reserved2; /*0x24 */
  843. U32 Reserved3; /*0x28 */
  844. U32
  845. DmaEngineCapabilities[MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES]; /*0x2C */
  846. } MPI2_CONFIG_PAGE_IO_UNIT_5,
  847. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_5,
  848. Mpi2IOUnitPage5_t, *pMpi2IOUnitPage5_t;
  849. #define MPI2_IOUNITPAGE5_PAGEVERSION (0x00)
  850. /*defines for IO Unit Page 5 DmaEngineCapabilities field */
  851. #define MPI2_IOUNITPAGE5_DMA_CAP_MASK_MAX_REQUESTS (0xFFFF0000)
  852. #define MPI2_IOUNITPAGE5_DMA_CAP_SHIFT_MAX_REQUESTS (16)
  853. #define MPI2_IOUNITPAGE5_DMA_CAP_EEDP (0x0008)
  854. #define MPI2_IOUNITPAGE5_DMA_CAP_PARITY_GENERATION (0x0004)
  855. #define MPI2_IOUNITPAGE5_DMA_CAP_HASHING (0x0002)
  856. #define MPI2_IOUNITPAGE5_DMA_CAP_ENCRYPTION (0x0001)
  857. /*IO Unit Page 6 */
  858. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_6 {
  859. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  860. U16 Flags; /*0x04 */
  861. U8 RAHostControlSize; /*0x06 */
  862. U8 Reserved0; /*0x07 */
  863. U64
  864. RaidAcceleratorHostControlBaseAddress; /*0x08 */
  865. U32 Reserved1; /*0x10 */
  866. U32 Reserved2; /*0x14 */
  867. U32 Reserved3; /*0x18 */
  868. } MPI2_CONFIG_PAGE_IO_UNIT_6,
  869. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_6,
  870. Mpi2IOUnitPage6_t, *pMpi2IOUnitPage6_t;
  871. #define MPI2_IOUNITPAGE6_PAGEVERSION (0x00)
  872. /*defines for IO Unit Page 6 Flags field */
  873. #define MPI2_IOUNITPAGE6_FLAGS_ENABLE_RAID_ACCELERATOR (0x0001)
  874. /*IO Unit Page 7 */
  875. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_7 {
  876. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  877. U8 CurrentPowerMode; /*0x04 */
  878. U8 PreviousPowerMode; /*0x05 */
  879. U8 PCIeWidth; /*0x06 */
  880. U8 PCIeSpeed; /*0x07 */
  881. U32 ProcessorState; /*0x08 */
  882. U32
  883. PowerManagementCapabilities; /*0x0C */
  884. U16 IOCTemperature; /*0x10 */
  885. U8
  886. IOCTemperatureUnits; /*0x12 */
  887. U8 IOCSpeed; /*0x13 */
  888. U16 BoardTemperature; /*0x14 */
  889. U8
  890. BoardTemperatureUnits; /*0x16 */
  891. U8 Reserved3; /*0x17 */
  892. U32 BoardPowerRequirement; /*0x18 */
  893. U32 PCISlotPowerAllocation; /*0x1C */
  894. /* reserved prior to MPI v2.6 */
  895. U8 Flags; /* 0x20 */
  896. U8 Reserved6; /* 0x21 */
  897. U16 Reserved7; /* 0x22 */
  898. U32 Reserved8; /* 0x24 */
  899. } MPI2_CONFIG_PAGE_IO_UNIT_7,
  900. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_7,
  901. Mpi2IOUnitPage7_t, *pMpi2IOUnitPage7_t;
  902. #define MPI2_IOUNITPAGE7_PAGEVERSION (0x05)
  903. /*defines for IO Unit Page 7 CurrentPowerMode and PreviousPowerMode fields */
  904. #define MPI25_IOUNITPAGE7_PM_INIT_MASK (0xC0)
  905. #define MPI25_IOUNITPAGE7_PM_INIT_UNAVAILABLE (0x00)
  906. #define MPI25_IOUNITPAGE7_PM_INIT_HOST (0x40)
  907. #define MPI25_IOUNITPAGE7_PM_INIT_IO_UNIT (0x80)
  908. #define MPI25_IOUNITPAGE7_PM_INIT_PCIE_DPA (0xC0)
  909. #define MPI25_IOUNITPAGE7_PM_MODE_MASK (0x07)
  910. #define MPI25_IOUNITPAGE7_PM_MODE_UNAVAILABLE (0x00)
  911. #define MPI25_IOUNITPAGE7_PM_MODE_UNKNOWN (0x01)
  912. #define MPI25_IOUNITPAGE7_PM_MODE_FULL_POWER (0x04)
  913. #define MPI25_IOUNITPAGE7_PM_MODE_REDUCED_POWER (0x05)
  914. #define MPI25_IOUNITPAGE7_PM_MODE_STANDBY (0x06)
  915. /*defines for IO Unit Page 7 PCIeWidth field */
  916. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X1 (0x01)
  917. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X2 (0x02)
  918. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X4 (0x04)
  919. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X8 (0x08)
  920. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X16 (0x10)
  921. /*defines for IO Unit Page 7 PCIeSpeed field */
  922. #define MPI2_IOUNITPAGE7_PCIE_SPEED_2_5_GBPS (0x00)
  923. #define MPI2_IOUNITPAGE7_PCIE_SPEED_5_0_GBPS (0x01)
  924. #define MPI2_IOUNITPAGE7_PCIE_SPEED_8_0_GBPS (0x02)
  925. #define MPI2_IOUNITPAGE7_PCIE_SPEED_16_0_GBPS (0x03)
  926. /*defines for IO Unit Page 7 ProcessorState field */
  927. #define MPI2_IOUNITPAGE7_PSTATE_MASK_SECOND (0x0000000F)
  928. #define MPI2_IOUNITPAGE7_PSTATE_SHIFT_SECOND (0)
  929. #define MPI2_IOUNITPAGE7_PSTATE_NOT_PRESENT (0x00)
  930. #define MPI2_IOUNITPAGE7_PSTATE_DISABLED (0x01)
  931. #define MPI2_IOUNITPAGE7_PSTATE_ENABLED (0x02)
  932. /*defines for IO Unit Page 7 PowerManagementCapabilities field */
  933. #define MPI25_IOUNITPAGE7_PMCAP_DPA_FULL_PWR_MODE (0x00400000)
  934. #define MPI25_IOUNITPAGE7_PMCAP_DPA_REDUCED_PWR_MODE (0x00200000)
  935. #define MPI25_IOUNITPAGE7_PMCAP_DPA_STANDBY_MODE (0x00100000)
  936. #define MPI25_IOUNITPAGE7_PMCAP_HOST_FULL_PWR_MODE (0x00040000)
  937. #define MPI25_IOUNITPAGE7_PMCAP_HOST_REDUCED_PWR_MODE (0x00020000)
  938. #define MPI25_IOUNITPAGE7_PMCAP_HOST_STANDBY_MODE (0x00010000)
  939. #define MPI25_IOUNITPAGE7_PMCAP_IO_FULL_PWR_MODE (0x00004000)
  940. #define MPI25_IOUNITPAGE7_PMCAP_IO_REDUCED_PWR_MODE (0x00002000)
  941. #define MPI25_IOUNITPAGE7_PMCAP_IO_STANDBY_MODE (0x00001000)
  942. #define MPI2_IOUNITPAGE7_PMCAP_HOST_12_5_PCT_IOCSPEED (0x00000400)
  943. #define MPI2_IOUNITPAGE7_PMCAP_HOST_25_0_PCT_IOCSPEED (0x00000200)
  944. #define MPI2_IOUNITPAGE7_PMCAP_HOST_50_0_PCT_IOCSPEED (0x00000100)
  945. #define MPI25_IOUNITPAGE7_PMCAP_IO_12_5_PCT_IOCSPEED (0x00000040)
  946. #define MPI25_IOUNITPAGE7_PMCAP_IO_25_0_PCT_IOCSPEED (0x00000020)
  947. #define MPI25_IOUNITPAGE7_PMCAP_IO_50_0_PCT_IOCSPEED (0x00000010)
  948. #define MPI2_IOUNITPAGE7_PMCAP_HOST_WIDTH_CHANGE_PCIE (0x00000008)
  949. #define MPI2_IOUNITPAGE7_PMCAP_HOST_SPEED_CHANGE_PCIE (0x00000004)
  950. #define MPI25_IOUNITPAGE7_PMCAP_IO_WIDTH_CHANGE_PCIE (0x00000002)
  951. #define MPI25_IOUNITPAGE7_PMCAP_IO_SPEED_CHANGE_PCIE (0x00000001)
  952. /*obsolete names for the PowerManagementCapabilities bits (above) */
  953. #define MPI2_IOUNITPAGE7_PMCAP_12_5_PCT_IOCSPEED (0x00000400)
  954. #define MPI2_IOUNITPAGE7_PMCAP_25_0_PCT_IOCSPEED (0x00000200)
  955. #define MPI2_IOUNITPAGE7_PMCAP_50_0_PCT_IOCSPEED (0x00000100)
  956. #define MPI2_IOUNITPAGE7_PMCAP_PCIE_WIDTH_CHANGE (0x00000008) /*obsolete */
  957. #define MPI2_IOUNITPAGE7_PMCAP_PCIE_SPEED_CHANGE (0x00000004) /*obsolete */
  958. /*defines for IO Unit Page 7 IOCTemperatureUnits field */
  959. #define MPI2_IOUNITPAGE7_IOC_TEMP_NOT_PRESENT (0x00)
  960. #define MPI2_IOUNITPAGE7_IOC_TEMP_FAHRENHEIT (0x01)
  961. #define MPI2_IOUNITPAGE7_IOC_TEMP_CELSIUS (0x02)
  962. /*defines for IO Unit Page 7 IOCSpeed field */
  963. #define MPI2_IOUNITPAGE7_IOC_SPEED_FULL (0x01)
  964. #define MPI2_IOUNITPAGE7_IOC_SPEED_HALF (0x02)
  965. #define MPI2_IOUNITPAGE7_IOC_SPEED_QUARTER (0x04)
  966. #define MPI2_IOUNITPAGE7_IOC_SPEED_EIGHTH (0x08)
  967. /*defines for IO Unit Page 7 BoardTemperatureUnits field */
  968. #define MPI2_IOUNITPAGE7_BOARD_TEMP_NOT_PRESENT (0x00)
  969. #define MPI2_IOUNITPAGE7_BOARD_TEMP_FAHRENHEIT (0x01)
  970. #define MPI2_IOUNITPAGE7_BOARD_TEMP_CELSIUS (0x02)
  971. /* defines for IO Unit Page 7 Flags field */
  972. #define MPI2_IOUNITPAGE7_FLAG_CABLE_POWER_EXC (0x01)
  973. /*IO Unit Page 8 */
  974. #define MPI2_IOUNIT8_NUM_THRESHOLDS (4)
  975. typedef struct _MPI2_IOUNIT8_SENSOR {
  976. U16 Flags; /*0x00 */
  977. U16 Reserved1; /*0x02 */
  978. U16
  979. Threshold[MPI2_IOUNIT8_NUM_THRESHOLDS]; /*0x04 */
  980. U32 Reserved2; /*0x0C */
  981. U32 Reserved3; /*0x10 */
  982. U32 Reserved4; /*0x14 */
  983. } MPI2_IOUNIT8_SENSOR, *PTR_MPI2_IOUNIT8_SENSOR,
  984. Mpi2IOUnit8Sensor_t, *pMpi2IOUnit8Sensor_t;
  985. /*defines for IO Unit Page 8 Sensor Flags field */
  986. #define MPI2_IOUNIT8_SENSOR_FLAGS_T3_ENABLE (0x0008)
  987. #define MPI2_IOUNIT8_SENSOR_FLAGS_T2_ENABLE (0x0004)
  988. #define MPI2_IOUNIT8_SENSOR_FLAGS_T1_ENABLE (0x0002)
  989. #define MPI2_IOUNIT8_SENSOR_FLAGS_T0_ENABLE (0x0001)
  990. /*
  991. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  992. *one and check the value returned for NumSensors at runtime.
  993. */
  994. #ifndef MPI2_IOUNITPAGE8_SENSOR_ENTRIES
  995. #define MPI2_IOUNITPAGE8_SENSOR_ENTRIES (1)
  996. #endif
  997. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_8 {
  998. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  999. U32 Reserved1; /*0x04 */
  1000. U32 Reserved2; /*0x08 */
  1001. U8 NumSensors; /*0x0C */
  1002. U8 PollingInterval; /*0x0D */
  1003. U16 Reserved3; /*0x0E */
  1004. MPI2_IOUNIT8_SENSOR
  1005. Sensor[MPI2_IOUNITPAGE8_SENSOR_ENTRIES];/*0x10 */
  1006. } MPI2_CONFIG_PAGE_IO_UNIT_8,
  1007. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_8,
  1008. Mpi2IOUnitPage8_t, *pMpi2IOUnitPage8_t;
  1009. #define MPI2_IOUNITPAGE8_PAGEVERSION (0x00)
  1010. /*IO Unit Page 9 */
  1011. typedef struct _MPI2_IOUNIT9_SENSOR {
  1012. U16 CurrentTemperature; /*0x00 */
  1013. U16 Reserved1; /*0x02 */
  1014. U8 Flags; /*0x04 */
  1015. U8 Reserved2; /*0x05 */
  1016. U16 Reserved3; /*0x06 */
  1017. U32 Reserved4; /*0x08 */
  1018. U32 Reserved5; /*0x0C */
  1019. } MPI2_IOUNIT9_SENSOR, *PTR_MPI2_IOUNIT9_SENSOR,
  1020. Mpi2IOUnit9Sensor_t, *pMpi2IOUnit9Sensor_t;
  1021. /*defines for IO Unit Page 9 Sensor Flags field */
  1022. #define MPI2_IOUNIT9_SENSOR_FLAGS_TEMP_VALID (0x01)
  1023. /*
  1024. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1025. *one and check the value returned for NumSensors at runtime.
  1026. */
  1027. #ifndef MPI2_IOUNITPAGE9_SENSOR_ENTRIES
  1028. #define MPI2_IOUNITPAGE9_SENSOR_ENTRIES (1)
  1029. #endif
  1030. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_9 {
  1031. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1032. U32 Reserved1; /*0x04 */
  1033. U32 Reserved2; /*0x08 */
  1034. U8 NumSensors; /*0x0C */
  1035. U8 Reserved4; /*0x0D */
  1036. U16 Reserved3; /*0x0E */
  1037. MPI2_IOUNIT9_SENSOR
  1038. Sensor[MPI2_IOUNITPAGE9_SENSOR_ENTRIES];/*0x10 */
  1039. } MPI2_CONFIG_PAGE_IO_UNIT_9,
  1040. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_9,
  1041. Mpi2IOUnitPage9_t, *pMpi2IOUnitPage9_t;
  1042. #define MPI2_IOUNITPAGE9_PAGEVERSION (0x00)
  1043. /*IO Unit Page 10 */
  1044. typedef struct _MPI2_IOUNIT10_FUNCTION {
  1045. U8 CreditPercent; /*0x00 */
  1046. U8 Reserved1; /*0x01 */
  1047. U16 Reserved2; /*0x02 */
  1048. } MPI2_IOUNIT10_FUNCTION,
  1049. *PTR_MPI2_IOUNIT10_FUNCTION,
  1050. Mpi2IOUnit10Function_t,
  1051. *pMpi2IOUnit10Function_t;
  1052. /*
  1053. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1054. *one and check the value returned for NumFunctions at runtime.
  1055. */
  1056. #ifndef MPI2_IOUNITPAGE10_FUNCTION_ENTRIES
  1057. #define MPI2_IOUNITPAGE10_FUNCTION_ENTRIES (1)
  1058. #endif
  1059. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_10 {
  1060. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1061. U8 NumFunctions; /*0x04 */
  1062. U8 Reserved1; /*0x05 */
  1063. U16 Reserved2; /*0x06 */
  1064. U32 Reserved3; /*0x08 */
  1065. U32 Reserved4; /*0x0C */
  1066. MPI2_IOUNIT10_FUNCTION
  1067. Function[MPI2_IOUNITPAGE10_FUNCTION_ENTRIES];/*0x10 */
  1068. } MPI2_CONFIG_PAGE_IO_UNIT_10,
  1069. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_10,
  1070. Mpi2IOUnitPage10_t, *pMpi2IOUnitPage10_t;
  1071. #define MPI2_IOUNITPAGE10_PAGEVERSION (0x01)
  1072. /* IO Unit Page 11 (for MPI v2.6 and later) */
  1073. typedef struct _MPI26_IOUNIT11_SPINUP_GROUP {
  1074. U8 MaxTargetSpinup; /* 0x00 */
  1075. U8 SpinupDelay; /* 0x01 */
  1076. U8 SpinupFlags; /* 0x02 */
  1077. U8 Reserved1; /* 0x03 */
  1078. } MPI26_IOUNIT11_SPINUP_GROUP,
  1079. *PTR_MPI26_IOUNIT11_SPINUP_GROUP,
  1080. Mpi26IOUnit11SpinupGroup_t,
  1081. *pMpi26IOUnit11SpinupGroup_t;
  1082. /* defines for IO Unit Page 11 SpinupFlags */
  1083. #define MPI26_IOUNITPAGE11_SPINUP_DISABLE_FLAG (0x01)
  1084. /*
  1085. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1086. * four and check the value returned for NumPhys at runtime.
  1087. */
  1088. #ifndef MPI26_IOUNITPAGE11_PHY_MAX
  1089. #define MPI26_IOUNITPAGE11_PHY_MAX (4)
  1090. #endif
  1091. typedef struct _MPI26_CONFIG_PAGE_IO_UNIT_11 {
  1092. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1093. U32 Reserved1; /*0x04 */
  1094. MPI26_IOUNIT11_SPINUP_GROUP SpinupGroupParameters[4]; /*0x08 */
  1095. U32 Reserved2; /*0x18 */
  1096. U32 Reserved3; /*0x1C */
  1097. U32 Reserved4; /*0x20 */
  1098. U8 BootDeviceWaitTime; /*0x24 */
  1099. U8 Reserved5; /*0x25 */
  1100. U16 Reserved6; /*0x26 */
  1101. U8 NumPhys; /*0x28 */
  1102. U8 PEInitialSpinupDelay; /*0x29 */
  1103. U8 PEReplyDelay; /*0x2A */
  1104. U8 Flags; /*0x2B */
  1105. U8 PHY[MPI26_IOUNITPAGE11_PHY_MAX];/*0x2C */
  1106. } MPI26_CONFIG_PAGE_IO_UNIT_11,
  1107. *PTR_MPI26_CONFIG_PAGE_IO_UNIT_11,
  1108. Mpi26IOUnitPage11_t,
  1109. *pMpi26IOUnitPage11_t;
  1110. #define MPI26_IOUNITPAGE11_PAGEVERSION (0x00)
  1111. /* defines for Flags field */
  1112. #define MPI26_IOUNITPAGE11_FLAGS_AUTO_PORTENABLE (0x01)
  1113. /* defines for PHY field */
  1114. #define MPI26_IOUNITPAGE11_PHY_SPINUP_GROUP_MASK (0x03)
  1115. /****************************************************************************
  1116. * IOC Config Pages
  1117. ****************************************************************************/
  1118. /*IOC Page 0 */
  1119. typedef struct _MPI2_CONFIG_PAGE_IOC_0 {
  1120. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1121. U32 Reserved1; /*0x04 */
  1122. U32 Reserved2; /*0x08 */
  1123. U16 VendorID; /*0x0C */
  1124. U16 DeviceID; /*0x0E */
  1125. U8 RevisionID; /*0x10 */
  1126. U8 Reserved3; /*0x11 */
  1127. U16 Reserved4; /*0x12 */
  1128. U32 ClassCode; /*0x14 */
  1129. U16 SubsystemVendorID; /*0x18 */
  1130. U16 SubsystemID; /*0x1A */
  1131. } MPI2_CONFIG_PAGE_IOC_0,
  1132. *PTR_MPI2_CONFIG_PAGE_IOC_0,
  1133. Mpi2IOCPage0_t, *pMpi2IOCPage0_t;
  1134. #define MPI2_IOCPAGE0_PAGEVERSION (0x02)
  1135. /*IOC Page 1 */
  1136. typedef struct _MPI2_CONFIG_PAGE_IOC_1 {
  1137. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1138. U32 Flags; /*0x04 */
  1139. U32 CoalescingTimeout; /*0x08 */
  1140. U8 CoalescingDepth; /*0x0C */
  1141. U8 PCISlotNum; /*0x0D */
  1142. U8 PCIBusNum; /*0x0E */
  1143. U8 PCIDomainSegment; /*0x0F */
  1144. U32 Reserved1; /*0x10 */
  1145. U32 Reserved2; /*0x14 */
  1146. } MPI2_CONFIG_PAGE_IOC_1,
  1147. *PTR_MPI2_CONFIG_PAGE_IOC_1,
  1148. Mpi2IOCPage1_t, *pMpi2IOCPage1_t;
  1149. #define MPI2_IOCPAGE1_PAGEVERSION (0x05)
  1150. /*defines for IOC Page 1 Flags field */
  1151. #define MPI2_IOCPAGE1_REPLY_COALESCING (0x00000001)
  1152. #define MPI2_IOCPAGE1_PCISLOTNUM_UNKNOWN (0xFF)
  1153. #define MPI2_IOCPAGE1_PCIBUSNUM_UNKNOWN (0xFF)
  1154. #define MPI2_IOCPAGE1_PCIDOMAIN_UNKNOWN (0xFF)
  1155. /*IOC Page 6 */
  1156. typedef struct _MPI2_CONFIG_PAGE_IOC_6 {
  1157. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1158. U32
  1159. CapabilitiesFlags; /*0x04 */
  1160. U8 MaxDrivesRAID0; /*0x08 */
  1161. U8 MaxDrivesRAID1; /*0x09 */
  1162. U8
  1163. MaxDrivesRAID1E; /*0x0A */
  1164. U8
  1165. MaxDrivesRAID10; /*0x0B */
  1166. U8 MinDrivesRAID0; /*0x0C */
  1167. U8 MinDrivesRAID1; /*0x0D */
  1168. U8
  1169. MinDrivesRAID1E; /*0x0E */
  1170. U8
  1171. MinDrivesRAID10; /*0x0F */
  1172. U32 Reserved1; /*0x10 */
  1173. U8
  1174. MaxGlobalHotSpares; /*0x14 */
  1175. U8 MaxPhysDisks; /*0x15 */
  1176. U8 MaxVolumes; /*0x16 */
  1177. U8 MaxConfigs; /*0x17 */
  1178. U8 MaxOCEDisks; /*0x18 */
  1179. U8 Reserved2; /*0x19 */
  1180. U16 Reserved3; /*0x1A */
  1181. U32
  1182. SupportedStripeSizeMapRAID0; /*0x1C */
  1183. U32
  1184. SupportedStripeSizeMapRAID1E; /*0x20 */
  1185. U32
  1186. SupportedStripeSizeMapRAID10; /*0x24 */
  1187. U32 Reserved4; /*0x28 */
  1188. U32 Reserved5; /*0x2C */
  1189. U16
  1190. DefaultMetadataSize; /*0x30 */
  1191. U16 Reserved6; /*0x32 */
  1192. U16
  1193. MaxBadBlockTableEntries; /*0x34 */
  1194. U16 Reserved7; /*0x36 */
  1195. U32
  1196. IRNvsramVersion; /*0x38 */
  1197. } MPI2_CONFIG_PAGE_IOC_6,
  1198. *PTR_MPI2_CONFIG_PAGE_IOC_6,
  1199. Mpi2IOCPage6_t, *pMpi2IOCPage6_t;
  1200. #define MPI2_IOCPAGE6_PAGEVERSION (0x05)
  1201. /*defines for IOC Page 6 CapabilitiesFlags */
  1202. #define MPI2_IOCPAGE6_CAP_FLAGS_4K_SECTORS_SUPPORT (0x00000020)
  1203. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID10_SUPPORT (0x00000010)
  1204. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1_SUPPORT (0x00000008)
  1205. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1E_SUPPORT (0x00000004)
  1206. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID0_SUPPORT (0x00000002)
  1207. #define MPI2_IOCPAGE6_CAP_FLAGS_GLOBAL_HOT_SPARE (0x00000001)
  1208. /*IOC Page 7 */
  1209. #define MPI2_IOCPAGE7_EVENTMASK_WORDS (4)
  1210. typedef struct _MPI2_CONFIG_PAGE_IOC_7 {
  1211. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1212. U32 Reserved1; /*0x04 */
  1213. U32
  1214. EventMasks[MPI2_IOCPAGE7_EVENTMASK_WORDS];/*0x08 */
  1215. U16 SASBroadcastPrimitiveMasks; /*0x18 */
  1216. U16 SASNotifyPrimitiveMasks; /*0x1A */
  1217. U32 Reserved3; /*0x1C */
  1218. } MPI2_CONFIG_PAGE_IOC_7,
  1219. *PTR_MPI2_CONFIG_PAGE_IOC_7,
  1220. Mpi2IOCPage7_t, *pMpi2IOCPage7_t;
  1221. #define MPI2_IOCPAGE7_PAGEVERSION (0x02)
  1222. /*IOC Page 8 */
  1223. typedef struct _MPI2_CONFIG_PAGE_IOC_8 {
  1224. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1225. U8 NumDevsPerEnclosure; /*0x04 */
  1226. U8 Reserved1; /*0x05 */
  1227. U16 Reserved2; /*0x06 */
  1228. U16 MaxPersistentEntries; /*0x08 */
  1229. U16 MaxNumPhysicalMappedIDs; /*0x0A */
  1230. U16 Flags; /*0x0C */
  1231. U16 Reserved3; /*0x0E */
  1232. U16 IRVolumeMappingFlags; /*0x10 */
  1233. U16 Reserved4; /*0x12 */
  1234. U32 Reserved5; /*0x14 */
  1235. } MPI2_CONFIG_PAGE_IOC_8,
  1236. *PTR_MPI2_CONFIG_PAGE_IOC_8,
  1237. Mpi2IOCPage8_t, *pMpi2IOCPage8_t;
  1238. #define MPI2_IOCPAGE8_PAGEVERSION (0x00)
  1239. /*defines for IOC Page 8 Flags field */
  1240. #define MPI2_IOCPAGE8_FLAGS_DA_START_SLOT_1 (0x00000020)
  1241. #define MPI2_IOCPAGE8_FLAGS_RESERVED_TARGETID_0 (0x00000010)
  1242. #define MPI2_IOCPAGE8_FLAGS_MASK_MAPPING_MODE (0x0000000E)
  1243. #define MPI2_IOCPAGE8_FLAGS_DEVICE_PERSISTENCE_MAPPING (0x00000000)
  1244. #define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING (0x00000002)
  1245. #define MPI2_IOCPAGE8_FLAGS_DISABLE_PERSISTENT_MAPPING (0x00000001)
  1246. #define MPI2_IOCPAGE8_FLAGS_ENABLE_PERSISTENT_MAPPING (0x00000000)
  1247. /*defines for IOC Page 8 IRVolumeMappingFlags */
  1248. #define MPI2_IOCPAGE8_IRFLAGS_MASK_VOLUME_MAPPING_MODE (0x00000003)
  1249. #define MPI2_IOCPAGE8_IRFLAGS_LOW_VOLUME_MAPPING (0x00000000)
  1250. #define MPI2_IOCPAGE8_IRFLAGS_HIGH_VOLUME_MAPPING (0x00000001)
  1251. /****************************************************************************
  1252. * BIOS Config Pages
  1253. ****************************************************************************/
  1254. /*BIOS Page 1 */
  1255. typedef struct _MPI2_CONFIG_PAGE_BIOS_1 {
  1256. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1257. U32 BiosOptions; /*0x04 */
  1258. U32 IOCSettings; /*0x08 */
  1259. U8 SSUTimeout; /*0x0C */
  1260. U8 Reserved1; /*0x0D */
  1261. U16 Reserved2; /*0x0E */
  1262. U32 DeviceSettings; /*0x10 */
  1263. U16 NumberOfDevices; /*0x14 */
  1264. U16 UEFIVersion; /*0x16 */
  1265. U16 IOTimeoutBlockDevicesNonRM; /*0x18 */
  1266. U16 IOTimeoutSequential; /*0x1A */
  1267. U16 IOTimeoutOther; /*0x1C */
  1268. U16 IOTimeoutBlockDevicesRM; /*0x1E */
  1269. } MPI2_CONFIG_PAGE_BIOS_1,
  1270. *PTR_MPI2_CONFIG_PAGE_BIOS_1,
  1271. Mpi2BiosPage1_t, *pMpi2BiosPage1_t;
  1272. #define MPI2_BIOSPAGE1_PAGEVERSION (0x07)
  1273. /*values for BIOS Page 1 BiosOptions field */
  1274. #define MPI2_BIOSPAGE1_OPTIONS_BOOT_LIST_ADD_ALT_BOOT_DEVICE (0x00008000)
  1275. #define MPI2_BIOSPAGE1_OPTIONS_ADVANCED_CONFIG (0x00004000)
  1276. #define MPI2_BIOSPAGE1_OPTIONS_PNS_MASK (0x00003800)
  1277. #define MPI2_BIOSPAGE1_OPTIONS_PNS_MASK (0x00003800)
  1278. #define MPI2_BIOSPAGE1_OPTIONS_PNS_PBDHL (0x00000000)
  1279. #define MPI2_BIOSPAGE1_OPTIONS_PNS_ENCSLOSURE (0x00000800)
  1280. #define MPI2_BIOSPAGE1_OPTIONS_PNS_LWWID (0x00001000)
  1281. #define MPI2_BIOSPAGE1_OPTIONS_PNS_PSENS (0x00001800)
  1282. #define MPI2_BIOSPAGE1_OPTIONS_PNS_ESPHY (0x00002000)
  1283. #define MPI2_BIOSPAGE1_OPTIONS_X86_DISABLE_BIOS (0x00000400)
  1284. #define MPI2_BIOSPAGE1_OPTIONS_MASK_REGISTRATION_UEFI_BSD (0x00000300)
  1285. #define MPI2_BIOSPAGE1_OPTIONS_USE_BIT0_REGISTRATION_UEFI_BSD (0x00000000)
  1286. #define MPI2_BIOSPAGE1_OPTIONS_FULL_REGISTRATION_UEFI_BSD (0x00000100)
  1287. #define MPI2_BIOSPAGE1_OPTIONS_ADAPTER_REGISTRATION_UEFI_BSD (0x00000200)
  1288. #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_REGISTRATION_UEFI_BSD (0x00000300)
  1289. #define MPI2_BIOSPAGE1_OPTIONS_MASK_OEM_ID (0x000000F0)
  1290. #define MPI2_BIOSPAGE1_OPTIONS_LSI_OEM_ID (0x00000000)
  1291. #define MPI2_BIOSPAGE1_OPTIONS_MASK_UEFI_HII_REGISTRATION (0x00000006)
  1292. #define MPI2_BIOSPAGE1_OPTIONS_ENABLE_UEFI_HII (0x00000000)
  1293. #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_UEFI_HII (0x00000002)
  1294. #define MPI2_BIOSPAGE1_OPTIONS_VERSION_CHECK_UEFI_HII (0x00000004)
  1295. #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_BIOS (0x00000001)
  1296. /*values for BIOS Page 1 IOCSettings field */
  1297. #define MPI2_BIOSPAGE1_IOCSET_MASK_BOOT_PREFERENCE (0x00030000)
  1298. #define MPI2_BIOSPAGE1_IOCSET_ENCLOSURE_SLOT_BOOT (0x00000000)
  1299. #define MPI2_BIOSPAGE1_IOCSET_SAS_ADDRESS_BOOT (0x00010000)
  1300. #define MPI2_BIOSPAGE1_IOCSET_MASK_RM_SETTING (0x000000C0)
  1301. #define MPI2_BIOSPAGE1_IOCSET_NONE_RM_SETTING (0x00000000)
  1302. #define MPI2_BIOSPAGE1_IOCSET_BOOT_RM_SETTING (0x00000040)
  1303. #define MPI2_BIOSPAGE1_IOCSET_MEDIA_RM_SETTING (0x00000080)
  1304. #define MPI2_BIOSPAGE1_IOCSET_MASK_ADAPTER_SUPPORT (0x00000030)
  1305. #define MPI2_BIOSPAGE1_IOCSET_NO_SUPPORT (0x00000000)
  1306. #define MPI2_BIOSPAGE1_IOCSET_BIOS_SUPPORT (0x00000010)
  1307. #define MPI2_BIOSPAGE1_IOCSET_OS_SUPPORT (0x00000020)
  1308. #define MPI2_BIOSPAGE1_IOCSET_ALL_SUPPORT (0x00000030)
  1309. #define MPI2_BIOSPAGE1_IOCSET_ALTERNATE_CHS (0x00000008)
  1310. /*values for BIOS Page 1 DeviceSettings field */
  1311. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SMART_POLLING (0x00000010)
  1312. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SEQ_LUN (0x00000008)
  1313. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_RM_LUN (0x00000004)
  1314. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_NON_RM_LUN (0x00000002)
  1315. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_OTHER_LUN (0x00000001)
  1316. /*defines for BIOS Page 1 UEFIVersion field */
  1317. #define MPI2_BIOSPAGE1_UEFI_VER_MAJOR_MASK (0xFF00)
  1318. #define MPI2_BIOSPAGE1_UEFI_VER_MAJOR_SHIFT (8)
  1319. #define MPI2_BIOSPAGE1_UEFI_VER_MINOR_MASK (0x00FF)
  1320. #define MPI2_BIOSPAGE1_UEFI_VER_MINOR_SHIFT (0)
  1321. /*BIOS Page 2 */
  1322. typedef struct _MPI2_BOOT_DEVICE_ADAPTER_ORDER {
  1323. U32 Reserved1; /*0x00 */
  1324. U32 Reserved2; /*0x04 */
  1325. U32 Reserved3; /*0x08 */
  1326. U32 Reserved4; /*0x0C */
  1327. U32 Reserved5; /*0x10 */
  1328. U32 Reserved6; /*0x14 */
  1329. } MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  1330. *PTR_MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  1331. Mpi2BootDeviceAdapterOrder_t,
  1332. *pMpi2BootDeviceAdapterOrder_t;
  1333. typedef struct _MPI2_BOOT_DEVICE_SAS_WWID {
  1334. U64 SASAddress; /*0x00 */
  1335. U8 LUN[8]; /*0x08 */
  1336. U32 Reserved1; /*0x10 */
  1337. U32 Reserved2; /*0x14 */
  1338. } MPI2_BOOT_DEVICE_SAS_WWID,
  1339. *PTR_MPI2_BOOT_DEVICE_SAS_WWID,
  1340. Mpi2BootDeviceSasWwid_t,
  1341. *pMpi2BootDeviceSasWwid_t;
  1342. typedef struct _MPI2_BOOT_DEVICE_ENCLOSURE_SLOT {
  1343. U64 EnclosureLogicalID; /*0x00 */
  1344. U32 Reserved1; /*0x08 */
  1345. U32 Reserved2; /*0x0C */
  1346. U16 SlotNumber; /*0x10 */
  1347. U16 Reserved3; /*0x12 */
  1348. U32 Reserved4; /*0x14 */
  1349. } MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  1350. *PTR_MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  1351. Mpi2BootDeviceEnclosureSlot_t,
  1352. *pMpi2BootDeviceEnclosureSlot_t;
  1353. typedef struct _MPI2_BOOT_DEVICE_DEVICE_NAME {
  1354. U64 DeviceName; /*0x00 */
  1355. U8 LUN[8]; /*0x08 */
  1356. U32 Reserved1; /*0x10 */
  1357. U32 Reserved2; /*0x14 */
  1358. } MPI2_BOOT_DEVICE_DEVICE_NAME,
  1359. *PTR_MPI2_BOOT_DEVICE_DEVICE_NAME,
  1360. Mpi2BootDeviceDeviceName_t,
  1361. *pMpi2BootDeviceDeviceName_t;
  1362. typedef union _MPI2_MPI2_BIOSPAGE2_BOOT_DEVICE {
  1363. MPI2_BOOT_DEVICE_ADAPTER_ORDER AdapterOrder;
  1364. MPI2_BOOT_DEVICE_SAS_WWID SasWwid;
  1365. MPI2_BOOT_DEVICE_ENCLOSURE_SLOT EnclosureSlot;
  1366. MPI2_BOOT_DEVICE_DEVICE_NAME DeviceName;
  1367. } MPI2_BIOSPAGE2_BOOT_DEVICE,
  1368. *PTR_MPI2_BIOSPAGE2_BOOT_DEVICE,
  1369. Mpi2BiosPage2BootDevice_t,
  1370. *pMpi2BiosPage2BootDevice_t;
  1371. typedef struct _MPI2_CONFIG_PAGE_BIOS_2 {
  1372. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1373. U32 Reserved1; /*0x04 */
  1374. U32 Reserved2; /*0x08 */
  1375. U32 Reserved3; /*0x0C */
  1376. U32 Reserved4; /*0x10 */
  1377. U32 Reserved5; /*0x14 */
  1378. U32 Reserved6; /*0x18 */
  1379. U8 ReqBootDeviceForm; /*0x1C */
  1380. U8 Reserved7; /*0x1D */
  1381. U16 Reserved8; /*0x1E */
  1382. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedBootDevice; /*0x20 */
  1383. U8 ReqAltBootDeviceForm; /*0x38 */
  1384. U8 Reserved9; /*0x39 */
  1385. U16 Reserved10; /*0x3A */
  1386. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedAltBootDevice; /*0x3C */
  1387. U8 CurrentBootDeviceForm; /*0x58 */
  1388. U8 Reserved11; /*0x59 */
  1389. U16 Reserved12; /*0x5A */
  1390. MPI2_BIOSPAGE2_BOOT_DEVICE CurrentBootDevice; /*0x58 */
  1391. } MPI2_CONFIG_PAGE_BIOS_2, *PTR_MPI2_CONFIG_PAGE_BIOS_2,
  1392. Mpi2BiosPage2_t, *pMpi2BiosPage2_t;
  1393. #define MPI2_BIOSPAGE2_PAGEVERSION (0x04)
  1394. /*values for BIOS Page 2 BootDeviceForm fields */
  1395. #define MPI2_BIOSPAGE2_FORM_MASK (0x0F)
  1396. #define MPI2_BIOSPAGE2_FORM_NO_DEVICE_SPECIFIED (0x00)
  1397. #define MPI2_BIOSPAGE2_FORM_SAS_WWID (0x05)
  1398. #define MPI2_BIOSPAGE2_FORM_ENCLOSURE_SLOT (0x06)
  1399. #define MPI2_BIOSPAGE2_FORM_DEVICE_NAME (0x07)
  1400. /*BIOS Page 3 */
  1401. #define MPI2_BIOSPAGE3_NUM_ADAPTER (4)
  1402. typedef struct _MPI2_ADAPTER_INFO {
  1403. U8 PciBusNumber; /*0x00 */
  1404. U8 PciDeviceAndFunctionNumber; /*0x01 */
  1405. U16 AdapterFlags; /*0x02 */
  1406. } MPI2_ADAPTER_INFO, *PTR_MPI2_ADAPTER_INFO,
  1407. Mpi2AdapterInfo_t, *pMpi2AdapterInfo_t;
  1408. #define MPI2_ADAPTER_INFO_FLAGS_EMBEDDED (0x0001)
  1409. #define MPI2_ADAPTER_INFO_FLAGS_INIT_STATUS (0x0002)
  1410. typedef struct _MPI2_ADAPTER_ORDER_AUX {
  1411. U64 WWID; /* 0x00 */
  1412. U32 Reserved1; /* 0x08 */
  1413. U32 Reserved2; /* 0x0C */
  1414. } MPI2_ADAPTER_ORDER_AUX, *PTR_MPI2_ADAPTER_ORDER_AUX,
  1415. Mpi2AdapterOrderAux_t, *pMpi2AdapterOrderAux_t;
  1416. typedef struct _MPI2_CONFIG_PAGE_BIOS_3 {
  1417. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1418. U32 GlobalFlags; /*0x04 */
  1419. U32 BiosVersion; /*0x08 */
  1420. MPI2_ADAPTER_INFO AdapterOrder[MPI2_BIOSPAGE3_NUM_ADAPTER];
  1421. U32 Reserved1; /*0x1C */
  1422. MPI2_ADAPTER_ORDER_AUX AdapterOrderAux[MPI2_BIOSPAGE3_NUM_ADAPTER];
  1423. } MPI2_CONFIG_PAGE_BIOS_3,
  1424. *PTR_MPI2_CONFIG_PAGE_BIOS_3,
  1425. Mpi2BiosPage3_t, *pMpi2BiosPage3_t;
  1426. #define MPI2_BIOSPAGE3_PAGEVERSION (0x01)
  1427. /*values for BIOS Page 3 GlobalFlags */
  1428. #define MPI2_BIOSPAGE3_FLAGS_PAUSE_ON_ERROR (0x00000002)
  1429. #define MPI2_BIOSPAGE3_FLAGS_VERBOSE_ENABLE (0x00000004)
  1430. #define MPI2_BIOSPAGE3_FLAGS_HOOK_INT_40_DISABLE (0x00000010)
  1431. #define MPI2_BIOSPAGE3_FLAGS_DEV_LIST_DISPLAY_MASK (0x000000E0)
  1432. #define MPI2_BIOSPAGE3_FLAGS_INSTALLED_DEV_DISPLAY (0x00000000)
  1433. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DISPLAY (0x00000020)
  1434. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DEV_DISPLAY (0x00000040)
  1435. /*BIOS Page 4 */
  1436. /*
  1437. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1438. *one and check the value returned for NumPhys at runtime.
  1439. */
  1440. #ifndef MPI2_BIOS_PAGE_4_PHY_ENTRIES
  1441. #define MPI2_BIOS_PAGE_4_PHY_ENTRIES (1)
  1442. #endif
  1443. typedef struct _MPI2_BIOS4_ENTRY {
  1444. U64 ReassignmentWWID; /*0x00 */
  1445. U64 ReassignmentDeviceName; /*0x08 */
  1446. } MPI2_BIOS4_ENTRY, *PTR_MPI2_BIOS4_ENTRY,
  1447. Mpi2MBios4Entry_t, *pMpi2Bios4Entry_t;
  1448. typedef struct _MPI2_CONFIG_PAGE_BIOS_4 {
  1449. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1450. U8 NumPhys; /*0x04 */
  1451. U8 Reserved1; /*0x05 */
  1452. U16 Reserved2; /*0x06 */
  1453. MPI2_BIOS4_ENTRY
  1454. Phy[MPI2_BIOS_PAGE_4_PHY_ENTRIES]; /*0x08 */
  1455. } MPI2_CONFIG_PAGE_BIOS_4, *PTR_MPI2_CONFIG_PAGE_BIOS_4,
  1456. Mpi2BiosPage4_t, *pMpi2BiosPage4_t;
  1457. #define MPI2_BIOSPAGE4_PAGEVERSION (0x01)
  1458. /****************************************************************************
  1459. * RAID Volume Config Pages
  1460. ****************************************************************************/
  1461. /*RAID Volume Page 0 */
  1462. typedef struct _MPI2_RAIDVOL0_PHYS_DISK {
  1463. U8 RAIDSetNum; /*0x00 */
  1464. U8 PhysDiskMap; /*0x01 */
  1465. U8 PhysDiskNum; /*0x02 */
  1466. U8 Reserved; /*0x03 */
  1467. } MPI2_RAIDVOL0_PHYS_DISK, *PTR_MPI2_RAIDVOL0_PHYS_DISK,
  1468. Mpi2RaidVol0PhysDisk_t, *pMpi2RaidVol0PhysDisk_t;
  1469. /*defines for the PhysDiskMap field */
  1470. #define MPI2_RAIDVOL0_PHYSDISK_PRIMARY (0x01)
  1471. #define MPI2_RAIDVOL0_PHYSDISK_SECONDARY (0x02)
  1472. typedef struct _MPI2_RAIDVOL0_SETTINGS {
  1473. U16 Settings; /*0x00 */
  1474. U8 HotSparePool; /*0x01 */
  1475. U8 Reserved; /*0x02 */
  1476. } MPI2_RAIDVOL0_SETTINGS, *PTR_MPI2_RAIDVOL0_SETTINGS,
  1477. Mpi2RaidVol0Settings_t,
  1478. *pMpi2RaidVol0Settings_t;
  1479. /*RAID Volume Page 0 HotSparePool defines, also used in RAID Physical Disk */
  1480. #define MPI2_RAID_HOT_SPARE_POOL_0 (0x01)
  1481. #define MPI2_RAID_HOT_SPARE_POOL_1 (0x02)
  1482. #define MPI2_RAID_HOT_SPARE_POOL_2 (0x04)
  1483. #define MPI2_RAID_HOT_SPARE_POOL_3 (0x08)
  1484. #define MPI2_RAID_HOT_SPARE_POOL_4 (0x10)
  1485. #define MPI2_RAID_HOT_SPARE_POOL_5 (0x20)
  1486. #define MPI2_RAID_HOT_SPARE_POOL_6 (0x40)
  1487. #define MPI2_RAID_HOT_SPARE_POOL_7 (0x80)
  1488. /*RAID Volume Page 0 VolumeSettings defines */
  1489. #define MPI2_RAIDVOL0_SETTING_USE_PRODUCT_ID_SUFFIX (0x0008)
  1490. #define MPI2_RAIDVOL0_SETTING_AUTO_CONFIG_HSWAP_DISABLE (0x0004)
  1491. #define MPI2_RAIDVOL0_SETTING_MASK_WRITE_CACHING (0x0003)
  1492. #define MPI2_RAIDVOL0_SETTING_UNCHANGED (0x0000)
  1493. #define MPI2_RAIDVOL0_SETTING_DISABLE_WRITE_CACHING (0x0001)
  1494. #define MPI2_RAIDVOL0_SETTING_ENABLE_WRITE_CACHING (0x0002)
  1495. /*
  1496. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1497. *one and check the value returned for NumPhysDisks at runtime.
  1498. */
  1499. #ifndef MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX
  1500. #define MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX (1)
  1501. #endif
  1502. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_0 {
  1503. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1504. U16 DevHandle; /*0x04 */
  1505. U8 VolumeState; /*0x06 */
  1506. U8 VolumeType; /*0x07 */
  1507. U32 VolumeStatusFlags; /*0x08 */
  1508. MPI2_RAIDVOL0_SETTINGS VolumeSettings; /*0x0C */
  1509. U64 MaxLBA; /*0x10 */
  1510. U32 StripeSize; /*0x18 */
  1511. U16 BlockSize; /*0x1C */
  1512. U16 Reserved1; /*0x1E */
  1513. U8 SupportedPhysDisks;/*0x20 */
  1514. U8 ResyncRate; /*0x21 */
  1515. U16 DataScrubDuration; /*0x22 */
  1516. U8 NumPhysDisks; /*0x24 */
  1517. U8 Reserved2; /*0x25 */
  1518. U8 Reserved3; /*0x26 */
  1519. U8 InactiveStatus; /*0x27 */
  1520. MPI2_RAIDVOL0_PHYS_DISK
  1521. PhysDisk[MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX]; /*0x28 */
  1522. } MPI2_CONFIG_PAGE_RAID_VOL_0,
  1523. *PTR_MPI2_CONFIG_PAGE_RAID_VOL_0,
  1524. Mpi2RaidVolPage0_t, *pMpi2RaidVolPage0_t;
  1525. #define MPI2_RAIDVOLPAGE0_PAGEVERSION (0x0A)
  1526. /*values for RAID VolumeState */
  1527. #define MPI2_RAID_VOL_STATE_MISSING (0x00)
  1528. #define MPI2_RAID_VOL_STATE_FAILED (0x01)
  1529. #define MPI2_RAID_VOL_STATE_INITIALIZING (0x02)
  1530. #define MPI2_RAID_VOL_STATE_ONLINE (0x03)
  1531. #define MPI2_RAID_VOL_STATE_DEGRADED (0x04)
  1532. #define MPI2_RAID_VOL_STATE_OPTIMAL (0x05)
  1533. /*values for RAID VolumeType */
  1534. #define MPI2_RAID_VOL_TYPE_RAID0 (0x00)
  1535. #define MPI2_RAID_VOL_TYPE_RAID1E (0x01)
  1536. #define MPI2_RAID_VOL_TYPE_RAID1 (0x02)
  1537. #define MPI2_RAID_VOL_TYPE_RAID10 (0x05)
  1538. #define MPI2_RAID_VOL_TYPE_UNKNOWN (0xFF)
  1539. /*values for RAID Volume Page 0 VolumeStatusFlags field */
  1540. #define MPI2_RAIDVOL0_STATUS_FLAG_PENDING_RESYNC (0x02000000)
  1541. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKG_INIT_PENDING (0x01000000)
  1542. #define MPI2_RAIDVOL0_STATUS_FLAG_MDC_PENDING (0x00800000)
  1543. #define MPI2_RAIDVOL0_STATUS_FLAG_USER_CONSIST_PENDING (0x00400000)
  1544. #define MPI2_RAIDVOL0_STATUS_FLAG_MAKE_DATA_CONSISTENT (0x00200000)
  1545. #define MPI2_RAIDVOL0_STATUS_FLAG_DATA_SCRUB (0x00100000)
  1546. #define MPI2_RAIDVOL0_STATUS_FLAG_CONSISTENCY_CHECK (0x00080000)
  1547. #define MPI2_RAIDVOL0_STATUS_FLAG_CAPACITY_EXPANSION (0x00040000)
  1548. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKGROUND_INIT (0x00020000)
  1549. #define MPI2_RAIDVOL0_STATUS_FLAG_RESYNC_IN_PROGRESS (0x00010000)
  1550. #define MPI2_RAIDVOL0_STATUS_FLAG_VOL_NOT_CONSISTENT (0x00000080)
  1551. #define MPI2_RAIDVOL0_STATUS_FLAG_OCE_ALLOWED (0x00000040)
  1552. #define MPI2_RAIDVOL0_STATUS_FLAG_BGI_COMPLETE (0x00000020)
  1553. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_OFFSET_MIRROR (0x00000000)
  1554. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_ADJACENT_MIRROR (0x00000010)
  1555. #define MPI2_RAIDVOL0_STATUS_FLAG_BAD_BLOCK_TABLE_FULL (0x00000008)
  1556. #define MPI2_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE (0x00000004)
  1557. #define MPI2_RAIDVOL0_STATUS_FLAG_QUIESCED (0x00000002)
  1558. #define MPI2_RAIDVOL0_STATUS_FLAG_ENABLED (0x00000001)
  1559. /*values for RAID Volume Page 0 SupportedPhysDisks field */
  1560. #define MPI2_RAIDVOL0_SUPPORT_SOLID_STATE_DISKS (0x08)
  1561. #define MPI2_RAIDVOL0_SUPPORT_HARD_DISKS (0x04)
  1562. #define MPI2_RAIDVOL0_SUPPORT_SAS_PROTOCOL (0x02)
  1563. #define MPI2_RAIDVOL0_SUPPORT_SATA_PROTOCOL (0x01)
  1564. /*values for RAID Volume Page 0 InactiveStatus field */
  1565. #define MPI2_RAIDVOLPAGE0_UNKNOWN_INACTIVE (0x00)
  1566. #define MPI2_RAIDVOLPAGE0_STALE_METADATA_INACTIVE (0x01)
  1567. #define MPI2_RAIDVOLPAGE0_FOREIGN_VOLUME_INACTIVE (0x02)
  1568. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_RESOURCE_INACTIVE (0x03)
  1569. #define MPI2_RAIDVOLPAGE0_CLONE_VOLUME_INACTIVE (0x04)
  1570. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_METADATA_INACTIVE (0x05)
  1571. #define MPI2_RAIDVOLPAGE0_PREVIOUSLY_DELETED (0x06)
  1572. /*RAID Volume Page 1 */
  1573. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_1 {
  1574. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1575. U16 DevHandle; /*0x04 */
  1576. U16 Reserved0; /*0x06 */
  1577. U8 GUID[24]; /*0x08 */
  1578. U8 Name[16]; /*0x20 */
  1579. U64 WWID; /*0x30 */
  1580. U32 Reserved1; /*0x38 */
  1581. U32 Reserved2; /*0x3C */
  1582. } MPI2_CONFIG_PAGE_RAID_VOL_1,
  1583. *PTR_MPI2_CONFIG_PAGE_RAID_VOL_1,
  1584. Mpi2RaidVolPage1_t, *pMpi2RaidVolPage1_t;
  1585. #define MPI2_RAIDVOLPAGE1_PAGEVERSION (0x03)
  1586. /****************************************************************************
  1587. * RAID Physical Disk Config Pages
  1588. ****************************************************************************/
  1589. /*RAID Physical Disk Page 0 */
  1590. typedef struct _MPI2_RAIDPHYSDISK0_SETTINGS {
  1591. U16 Reserved1; /*0x00 */
  1592. U8 HotSparePool; /*0x02 */
  1593. U8 Reserved2; /*0x03 */
  1594. } MPI2_RAIDPHYSDISK0_SETTINGS,
  1595. *PTR_MPI2_RAIDPHYSDISK0_SETTINGS,
  1596. Mpi2RaidPhysDisk0Settings_t,
  1597. *pMpi2RaidPhysDisk0Settings_t;
  1598. /*use MPI2_RAID_HOT_SPARE_POOL_ defines for the HotSparePool field */
  1599. typedef struct _MPI2_RAIDPHYSDISK0_INQUIRY_DATA {
  1600. U8 VendorID[8]; /*0x00 */
  1601. U8 ProductID[16]; /*0x08 */
  1602. U8 ProductRevLevel[4]; /*0x18 */
  1603. U8 SerialNum[32]; /*0x1C */
  1604. } MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1605. *PTR_MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1606. Mpi2RaidPhysDisk0InquiryData_t,
  1607. *pMpi2RaidPhysDisk0InquiryData_t;
  1608. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_0 {
  1609. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1610. U16 DevHandle; /*0x04 */
  1611. U8 Reserved1; /*0x06 */
  1612. U8 PhysDiskNum; /*0x07 */
  1613. MPI2_RAIDPHYSDISK0_SETTINGS PhysDiskSettings; /*0x08 */
  1614. U32 Reserved2; /*0x0C */
  1615. MPI2_RAIDPHYSDISK0_INQUIRY_DATA InquiryData; /*0x10 */
  1616. U32 Reserved3; /*0x4C */
  1617. U8 PhysDiskState; /*0x50 */
  1618. U8 OfflineReason; /*0x51 */
  1619. U8 IncompatibleReason; /*0x52 */
  1620. U8 PhysDiskAttributes; /*0x53 */
  1621. U32 PhysDiskStatusFlags;/*0x54 */
  1622. U64 DeviceMaxLBA; /*0x58 */
  1623. U64 HostMaxLBA; /*0x60 */
  1624. U64 CoercedMaxLBA; /*0x68 */
  1625. U16 BlockSize; /*0x70 */
  1626. U16 Reserved5; /*0x72 */
  1627. U32 Reserved6; /*0x74 */
  1628. } MPI2_CONFIG_PAGE_RD_PDISK_0,
  1629. *PTR_MPI2_CONFIG_PAGE_RD_PDISK_0,
  1630. Mpi2RaidPhysDiskPage0_t,
  1631. *pMpi2RaidPhysDiskPage0_t;
  1632. #define MPI2_RAIDPHYSDISKPAGE0_PAGEVERSION (0x05)
  1633. /*PhysDiskState defines */
  1634. #define MPI2_RAID_PD_STATE_NOT_CONFIGURED (0x00)
  1635. #define MPI2_RAID_PD_STATE_NOT_COMPATIBLE (0x01)
  1636. #define MPI2_RAID_PD_STATE_OFFLINE (0x02)
  1637. #define MPI2_RAID_PD_STATE_ONLINE (0x03)
  1638. #define MPI2_RAID_PD_STATE_HOT_SPARE (0x04)
  1639. #define MPI2_RAID_PD_STATE_DEGRADED (0x05)
  1640. #define MPI2_RAID_PD_STATE_REBUILDING (0x06)
  1641. #define MPI2_RAID_PD_STATE_OPTIMAL (0x07)
  1642. /*OfflineReason defines */
  1643. #define MPI2_PHYSDISK0_ONLINE (0x00)
  1644. #define MPI2_PHYSDISK0_OFFLINE_MISSING (0x01)
  1645. #define MPI2_PHYSDISK0_OFFLINE_FAILED (0x03)
  1646. #define MPI2_PHYSDISK0_OFFLINE_INITIALIZING (0x04)
  1647. #define MPI2_PHYSDISK0_OFFLINE_REQUESTED (0x05)
  1648. #define MPI2_PHYSDISK0_OFFLINE_FAILED_REQUESTED (0x06)
  1649. #define MPI2_PHYSDISK0_OFFLINE_OTHER (0xFF)
  1650. /*IncompatibleReason defines */
  1651. #define MPI2_PHYSDISK0_COMPATIBLE (0x00)
  1652. #define MPI2_PHYSDISK0_INCOMPATIBLE_PROTOCOL (0x01)
  1653. #define MPI2_PHYSDISK0_INCOMPATIBLE_BLOCKSIZE (0x02)
  1654. #define MPI2_PHYSDISK0_INCOMPATIBLE_MAX_LBA (0x03)
  1655. #define MPI2_PHYSDISK0_INCOMPATIBLE_SATA_EXTENDED_CMD (0x04)
  1656. #define MPI2_PHYSDISK0_INCOMPATIBLE_REMOVEABLE_MEDIA (0x05)
  1657. #define MPI2_PHYSDISK0_INCOMPATIBLE_MEDIA_TYPE (0x06)
  1658. #define MPI2_PHYSDISK0_INCOMPATIBLE_UNKNOWN (0xFF)
  1659. /*PhysDiskAttributes defines */
  1660. #define MPI2_PHYSDISK0_ATTRIB_MEDIA_MASK (0x0C)
  1661. #define MPI2_PHYSDISK0_ATTRIB_SOLID_STATE_DRIVE (0x08)
  1662. #define MPI2_PHYSDISK0_ATTRIB_HARD_DISK_DRIVE (0x04)
  1663. #define MPI2_PHYSDISK0_ATTRIB_PROTOCOL_MASK (0x03)
  1664. #define MPI2_PHYSDISK0_ATTRIB_SAS_PROTOCOL (0x02)
  1665. #define MPI2_PHYSDISK0_ATTRIB_SATA_PROTOCOL (0x01)
  1666. /*PhysDiskStatusFlags defines */
  1667. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED (0x00000040)
  1668. #define MPI2_PHYSDISK0_STATUS_FLAG_OCE_TARGET (0x00000020)
  1669. #define MPI2_PHYSDISK0_STATUS_FLAG_WRITE_CACHE_ENABLED (0x00000010)
  1670. #define MPI2_PHYSDISK0_STATUS_FLAG_OPTIMAL_PREVIOUS (0x00000000)
  1671. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_OPTIMAL_PREVIOUS (0x00000008)
  1672. #define MPI2_PHYSDISK0_STATUS_FLAG_INACTIVE_VOLUME (0x00000004)
  1673. #define MPI2_PHYSDISK0_STATUS_FLAG_QUIESCED (0x00000002)
  1674. #define MPI2_PHYSDISK0_STATUS_FLAG_OUT_OF_SYNC (0x00000001)
  1675. /*RAID Physical Disk Page 1 */
  1676. /*
  1677. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1678. *one and check the value returned for NumPhysDiskPaths at runtime.
  1679. */
  1680. #ifndef MPI2_RAID_PHYS_DISK1_PATH_MAX
  1681. #define MPI2_RAID_PHYS_DISK1_PATH_MAX (1)
  1682. #endif
  1683. typedef struct _MPI2_RAIDPHYSDISK1_PATH {
  1684. U16 DevHandle; /*0x00 */
  1685. U16 Reserved1; /*0x02 */
  1686. U64 WWID; /*0x04 */
  1687. U64 OwnerWWID; /*0x0C */
  1688. U8 OwnerIdentifier; /*0x14 */
  1689. U8 Reserved2; /*0x15 */
  1690. U16 Flags; /*0x16 */
  1691. } MPI2_RAIDPHYSDISK1_PATH, *PTR_MPI2_RAIDPHYSDISK1_PATH,
  1692. Mpi2RaidPhysDisk1Path_t,
  1693. *pMpi2RaidPhysDisk1Path_t;
  1694. /*RAID Physical Disk Page 1 Physical Disk Path Flags field defines */
  1695. #define MPI2_RAID_PHYSDISK1_FLAG_PRIMARY (0x0004)
  1696. #define MPI2_RAID_PHYSDISK1_FLAG_BROKEN (0x0002)
  1697. #define MPI2_RAID_PHYSDISK1_FLAG_INVALID (0x0001)
  1698. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_1 {
  1699. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1700. U8 NumPhysDiskPaths; /*0x04 */
  1701. U8 PhysDiskNum; /*0x05 */
  1702. U16 Reserved1; /*0x06 */
  1703. U32 Reserved2; /*0x08 */
  1704. MPI2_RAIDPHYSDISK1_PATH
  1705. PhysicalDiskPath[MPI2_RAID_PHYS_DISK1_PATH_MAX];/*0x0C */
  1706. } MPI2_CONFIG_PAGE_RD_PDISK_1,
  1707. *PTR_MPI2_CONFIG_PAGE_RD_PDISK_1,
  1708. Mpi2RaidPhysDiskPage1_t,
  1709. *pMpi2RaidPhysDiskPage1_t;
  1710. #define MPI2_RAIDPHYSDISKPAGE1_PAGEVERSION (0x02)
  1711. /****************************************************************************
  1712. * values for fields used by several types of SAS Config Pages
  1713. ****************************************************************************/
  1714. /*values for NegotiatedLinkRates fields */
  1715. #define MPI2_SAS_NEG_LINK_RATE_MASK_LOGICAL (0xF0)
  1716. #define MPI2_SAS_NEG_LINK_RATE_SHIFT_LOGICAL (4)
  1717. #define MPI2_SAS_NEG_LINK_RATE_MASK_PHYSICAL (0x0F)
  1718. /*link rates used for Negotiated Physical and Logical Link Rate */
  1719. #define MPI2_SAS_NEG_LINK_RATE_UNKNOWN_LINK_RATE (0x00)
  1720. #define MPI2_SAS_NEG_LINK_RATE_PHY_DISABLED (0x01)
  1721. #define MPI2_SAS_NEG_LINK_RATE_NEGOTIATION_FAILED (0x02)
  1722. #define MPI2_SAS_NEG_LINK_RATE_SATA_OOB_COMPLETE (0x03)
  1723. #define MPI2_SAS_NEG_LINK_RATE_PORT_SELECTOR (0x04)
  1724. #define MPI2_SAS_NEG_LINK_RATE_SMP_RESET_IN_PROGRESS (0x05)
  1725. #define MPI2_SAS_NEG_LINK_RATE_UNSUPPORTED_PHY (0x06)
  1726. #define MPI2_SAS_NEG_LINK_RATE_1_5 (0x08)
  1727. #define MPI2_SAS_NEG_LINK_RATE_3_0 (0x09)
  1728. #define MPI2_SAS_NEG_LINK_RATE_6_0 (0x0A)
  1729. #define MPI25_SAS_NEG_LINK_RATE_12_0 (0x0B)
  1730. #define MPI26_SAS_NEG_LINK_RATE_22_5 (0x0C)
  1731. /*values for AttachedPhyInfo fields */
  1732. #define MPI2_SAS_APHYINFO_INSIDE_ZPSDS_PERSISTENT (0x00000040)
  1733. #define MPI2_SAS_APHYINFO_REQUESTED_INSIDE_ZPSDS (0x00000020)
  1734. #define MPI2_SAS_APHYINFO_BREAK_REPLY_CAPABLE (0x00000010)
  1735. #define MPI2_SAS_APHYINFO_REASON_MASK (0x0000000F)
  1736. #define MPI2_SAS_APHYINFO_REASON_UNKNOWN (0x00000000)
  1737. #define MPI2_SAS_APHYINFO_REASON_POWER_ON (0x00000001)
  1738. #define MPI2_SAS_APHYINFO_REASON_HARD_RESET (0x00000002)
  1739. #define MPI2_SAS_APHYINFO_REASON_SMP_PHY_CONTROL (0x00000003)
  1740. #define MPI2_SAS_APHYINFO_REASON_LOSS_OF_SYNC (0x00000004)
  1741. #define MPI2_SAS_APHYINFO_REASON_MULTIPLEXING_SEQ (0x00000005)
  1742. #define MPI2_SAS_APHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00000006)
  1743. #define MPI2_SAS_APHYINFO_REASON_BREAK_TIMEOUT (0x00000007)
  1744. #define MPI2_SAS_APHYINFO_REASON_PHY_TEST_STOPPED (0x00000008)
  1745. /*values for PhyInfo fields */
  1746. #define MPI2_SAS_PHYINFO_PHY_VACANT (0x80000000)
  1747. #define MPI2_SAS_PHYINFO_PHY_POWER_CONDITION_MASK (0x18000000)
  1748. #define MPI2_SAS_PHYINFO_SHIFT_PHY_POWER_CONDITION (27)
  1749. #define MPI2_SAS_PHYINFO_PHY_POWER_ACTIVE (0x00000000)
  1750. #define MPI2_SAS_PHYINFO_PHY_POWER_PARTIAL (0x08000000)
  1751. #define MPI2_SAS_PHYINFO_PHY_POWER_SLUMBER (0x10000000)
  1752. #define MPI2_SAS_PHYINFO_CHANGED_REQ_INSIDE_ZPSDS (0x04000000)
  1753. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS_PERSISTENT (0x02000000)
  1754. #define MPI2_SAS_PHYINFO_REQ_INSIDE_ZPSDS (0x01000000)
  1755. #define MPI2_SAS_PHYINFO_ZONE_GROUP_PERSISTENT (0x00400000)
  1756. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS (0x00200000)
  1757. #define MPI2_SAS_PHYINFO_ZONING_ENABLED (0x00100000)
  1758. #define MPI2_SAS_PHYINFO_REASON_MASK (0x000F0000)
  1759. #define MPI2_SAS_PHYINFO_REASON_UNKNOWN (0x00000000)
  1760. #define MPI2_SAS_PHYINFO_REASON_POWER_ON (0x00010000)
  1761. #define MPI2_SAS_PHYINFO_REASON_HARD_RESET (0x00020000)
  1762. #define MPI2_SAS_PHYINFO_REASON_SMP_PHY_CONTROL (0x00030000)
  1763. #define MPI2_SAS_PHYINFO_REASON_LOSS_OF_SYNC (0x00040000)
  1764. #define MPI2_SAS_PHYINFO_REASON_MULTIPLEXING_SEQ (0x00050000)
  1765. #define MPI2_SAS_PHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00060000)
  1766. #define MPI2_SAS_PHYINFO_REASON_BREAK_TIMEOUT (0x00070000)
  1767. #define MPI2_SAS_PHYINFO_REASON_PHY_TEST_STOPPED (0x00080000)
  1768. #define MPI2_SAS_PHYINFO_MULTIPLEXING_SUPPORTED (0x00008000)
  1769. #define MPI2_SAS_PHYINFO_SATA_PORT_ACTIVE (0x00004000)
  1770. #define MPI2_SAS_PHYINFO_SATA_PORT_SELECTOR_PRESENT (0x00002000)
  1771. #define MPI2_SAS_PHYINFO_VIRTUAL_PHY (0x00001000)
  1772. #define MPI2_SAS_PHYINFO_MASK_PARTIAL_PATHWAY_TIME (0x00000F00)
  1773. #define MPI2_SAS_PHYINFO_SHIFT_PARTIAL_PATHWAY_TIME (8)
  1774. #define MPI2_SAS_PHYINFO_MASK_ROUTING_ATTRIBUTE (0x000000F0)
  1775. #define MPI2_SAS_PHYINFO_DIRECT_ROUTING (0x00000000)
  1776. #define MPI2_SAS_PHYINFO_SUBTRACTIVE_ROUTING (0x00000010)
  1777. #define MPI2_SAS_PHYINFO_TABLE_ROUTING (0x00000020)
  1778. /*values for SAS ProgrammedLinkRate fields */
  1779. #define MPI2_SAS_PRATE_MAX_RATE_MASK (0xF0)
  1780. #define MPI2_SAS_PRATE_MAX_RATE_NOT_PROGRAMMABLE (0x00)
  1781. #define MPI2_SAS_PRATE_MAX_RATE_1_5 (0x80)
  1782. #define MPI2_SAS_PRATE_MAX_RATE_3_0 (0x90)
  1783. #define MPI2_SAS_PRATE_MAX_RATE_6_0 (0xA0)
  1784. #define MPI25_SAS_PRATE_MAX_RATE_12_0 (0xB0)
  1785. #define MPI26_SAS_PRATE_MAX_RATE_22_5 (0xC0)
  1786. #define MPI2_SAS_PRATE_MIN_RATE_MASK (0x0F)
  1787. #define MPI2_SAS_PRATE_MIN_RATE_NOT_PROGRAMMABLE (0x00)
  1788. #define MPI2_SAS_PRATE_MIN_RATE_1_5 (0x08)
  1789. #define MPI2_SAS_PRATE_MIN_RATE_3_0 (0x09)
  1790. #define MPI2_SAS_PRATE_MIN_RATE_6_0 (0x0A)
  1791. #define MPI25_SAS_PRATE_MIN_RATE_12_0 (0x0B)
  1792. #define MPI26_SAS_PRATE_MIN_RATE_22_5 (0x0C)
  1793. /*values for SAS HwLinkRate fields */
  1794. #define MPI2_SAS_HWRATE_MAX_RATE_MASK (0xF0)
  1795. #define MPI2_SAS_HWRATE_MAX_RATE_1_5 (0x80)
  1796. #define MPI2_SAS_HWRATE_MAX_RATE_3_0 (0x90)
  1797. #define MPI2_SAS_HWRATE_MAX_RATE_6_0 (0xA0)
  1798. #define MPI25_SAS_HWRATE_MAX_RATE_12_0 (0xB0)
  1799. #define MPI26_SAS_HWRATE_MAX_RATE_22_5 (0xC0)
  1800. #define MPI2_SAS_HWRATE_MIN_RATE_MASK (0x0F)
  1801. #define MPI2_SAS_HWRATE_MIN_RATE_1_5 (0x08)
  1802. #define MPI2_SAS_HWRATE_MIN_RATE_3_0 (0x09)
  1803. #define MPI2_SAS_HWRATE_MIN_RATE_6_0 (0x0A)
  1804. #define MPI25_SAS_HWRATE_MIN_RATE_12_0 (0x0B)
  1805. #define MPI26_SAS_HWRATE_MIN_RATE_22_5 (0x0C)
  1806. /****************************************************************************
  1807. * SAS IO Unit Config Pages
  1808. ****************************************************************************/
  1809. /*SAS IO Unit Page 0 */
  1810. typedef struct _MPI2_SAS_IO_UNIT0_PHY_DATA {
  1811. U8 Port; /*0x00 */
  1812. U8 PortFlags; /*0x01 */
  1813. U8 PhyFlags; /*0x02 */
  1814. U8 NegotiatedLinkRate; /*0x03 */
  1815. U32 ControllerPhyDeviceInfo;/*0x04 */
  1816. U16 AttachedDevHandle; /*0x08 */
  1817. U16 ControllerDevHandle; /*0x0A */
  1818. U32 DiscoveryStatus; /*0x0C */
  1819. U32 Reserved; /*0x10 */
  1820. } MPI2_SAS_IO_UNIT0_PHY_DATA,
  1821. *PTR_MPI2_SAS_IO_UNIT0_PHY_DATA,
  1822. Mpi2SasIOUnit0PhyData_t,
  1823. *pMpi2SasIOUnit0PhyData_t;
  1824. /*
  1825. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1826. *one and check the value returned for NumPhys at runtime.
  1827. */
  1828. #ifndef MPI2_SAS_IOUNIT0_PHY_MAX
  1829. #define MPI2_SAS_IOUNIT0_PHY_MAX (1)
  1830. #endif
  1831. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_0 {
  1832. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  1833. U32 Reserved1;/*0x08 */
  1834. U8 NumPhys; /*0x0C */
  1835. U8 Reserved2;/*0x0D */
  1836. U16 Reserved3;/*0x0E */
  1837. MPI2_SAS_IO_UNIT0_PHY_DATA
  1838. PhyData[MPI2_SAS_IOUNIT0_PHY_MAX]; /*0x10 */
  1839. } MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1840. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1841. Mpi2SasIOUnitPage0_t, *pMpi2SasIOUnitPage0_t;
  1842. #define MPI2_SASIOUNITPAGE0_PAGEVERSION (0x05)
  1843. /*values for SAS IO Unit Page 0 PortFlags */
  1844. #define MPI2_SASIOUNIT0_PORTFLAGS_DISCOVERY_IN_PROGRESS (0x08)
  1845. #define MPI2_SASIOUNIT0_PORTFLAGS_AUTO_PORT_CONFIG (0x01)
  1846. /*values for SAS IO Unit Page 0 PhyFlags */
  1847. #define MPI2_SASIOUNIT0_PHYFLAGS_INIT_PERSIST_CONNECT (0x40)
  1848. #define MPI2_SASIOUNIT0_PHYFLAGS_TARG_PERSIST_CONNECT (0x20)
  1849. #define MPI2_SASIOUNIT0_PHYFLAGS_ZONING_ENABLED (0x10)
  1850. #define MPI2_SASIOUNIT0_PHYFLAGS_PHY_DISABLED (0x08)
  1851. /*use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  1852. /*see mpi2_sas.h for values for
  1853. *SAS IO Unit Page 0 ControllerPhyDeviceInfo values */
  1854. /*values for SAS IO Unit Page 0 DiscoveryStatus */
  1855. #define MPI2_SASIOUNIT0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  1856. #define MPI2_SASIOUNIT0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  1857. #define MPI2_SASIOUNIT0_DS_MAX_DEVICES_EXCEED (0x20000000)
  1858. #define MPI2_SASIOUNIT0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  1859. #define MPI2_SASIOUNIT0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  1860. #define MPI2_SASIOUNIT0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  1861. #define MPI2_SASIOUNIT0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  1862. #define MPI2_SASIOUNIT0_DS_MULTI_PORT_DOMAIN (0x00002000)
  1863. #define MPI2_SASIOUNIT0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  1864. #define MPI2_SASIOUNIT0_DS_UNSUPPORTED_DEVICE (0x00000800)
  1865. #define MPI2_SASIOUNIT0_DS_TABLE_LINK (0x00000400)
  1866. #define MPI2_SASIOUNIT0_DS_SUBTRACTIVE_LINK (0x00000200)
  1867. #define MPI2_SASIOUNIT0_DS_SMP_CRC_ERROR (0x00000100)
  1868. #define MPI2_SASIOUNIT0_DS_SMP_FUNCTION_FAILED (0x00000080)
  1869. #define MPI2_SASIOUNIT0_DS_INDEX_NOT_EXIST (0x00000040)
  1870. #define MPI2_SASIOUNIT0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  1871. #define MPI2_SASIOUNIT0_DS_SMP_TIMEOUT (0x00000010)
  1872. #define MPI2_SASIOUNIT0_DS_MULTIPLE_PORTS (0x00000004)
  1873. #define MPI2_SASIOUNIT0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  1874. #define MPI2_SASIOUNIT0_DS_LOOP_DETECTED (0x00000001)
  1875. /*SAS IO Unit Page 1 */
  1876. typedef struct _MPI2_SAS_IO_UNIT1_PHY_DATA {
  1877. U8 Port; /*0x00 */
  1878. U8 PortFlags; /*0x01 */
  1879. U8 PhyFlags; /*0x02 */
  1880. U8 MaxMinLinkRate; /*0x03 */
  1881. U32 ControllerPhyDeviceInfo; /*0x04 */
  1882. U16 MaxTargetPortConnectTime; /*0x08 */
  1883. U16 Reserved1; /*0x0A */
  1884. } MPI2_SAS_IO_UNIT1_PHY_DATA,
  1885. *PTR_MPI2_SAS_IO_UNIT1_PHY_DATA,
  1886. Mpi2SasIOUnit1PhyData_t,
  1887. *pMpi2SasIOUnit1PhyData_t;
  1888. /*
  1889. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1890. *one and check the value returned for NumPhys at runtime.
  1891. */
  1892. #ifndef MPI2_SAS_IOUNIT1_PHY_MAX
  1893. #define MPI2_SAS_IOUNIT1_PHY_MAX (1)
  1894. #endif
  1895. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_1 {
  1896. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  1897. U16
  1898. ControlFlags; /*0x08 */
  1899. U16
  1900. SASNarrowMaxQueueDepth; /*0x0A */
  1901. U16
  1902. AdditionalControlFlags; /*0x0C */
  1903. U16
  1904. SASWideMaxQueueDepth; /*0x0E */
  1905. U8
  1906. NumPhys; /*0x10 */
  1907. U8
  1908. SATAMaxQDepth; /*0x11 */
  1909. U8
  1910. ReportDeviceMissingDelay; /*0x12 */
  1911. U8
  1912. IODeviceMissingDelay; /*0x13 */
  1913. MPI2_SAS_IO_UNIT1_PHY_DATA
  1914. PhyData[MPI2_SAS_IOUNIT1_PHY_MAX]; /*0x14 */
  1915. } MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1916. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1917. Mpi2SasIOUnitPage1_t, *pMpi2SasIOUnitPage1_t;
  1918. #define MPI2_SASIOUNITPAGE1_PAGEVERSION (0x09)
  1919. /*values for SAS IO Unit Page 1 ControlFlags */
  1920. #define MPI2_SASIOUNIT1_CONTROL_DEVICE_SELF_TEST (0x8000)
  1921. #define MPI2_SASIOUNIT1_CONTROL_SATA_3_0_MAX (0x4000)
  1922. #define MPI2_SASIOUNIT1_CONTROL_SATA_1_5_MAX (0x2000)
  1923. #define MPI2_SASIOUNIT1_CONTROL_SATA_SW_PRESERVE (0x1000)
  1924. #define MPI2_SASIOUNIT1_CONTROL_MASK_DEV_SUPPORT (0x0600)
  1925. #define MPI2_SASIOUNIT1_CONTROL_SHIFT_DEV_SUPPORT (9)
  1926. #define MPI2_SASIOUNIT1_CONTROL_DEV_SUPPORT_BOTH (0x0)
  1927. #define MPI2_SASIOUNIT1_CONTROL_DEV_SAS_SUPPORT (0x1)
  1928. #define MPI2_SASIOUNIT1_CONTROL_DEV_SATA_SUPPORT (0x2)
  1929. #define MPI2_SASIOUNIT1_CONTROL_SATA_48BIT_LBA_REQUIRED (0x0080)
  1930. #define MPI2_SASIOUNIT1_CONTROL_SATA_SMART_REQUIRED (0x0040)
  1931. #define MPI2_SASIOUNIT1_CONTROL_SATA_NCQ_REQUIRED (0x0020)
  1932. #define MPI2_SASIOUNIT1_CONTROL_SATA_FUA_REQUIRED (0x0010)
  1933. #define MPI2_SASIOUNIT1_CONTROL_TABLE_SUBTRACTIVE_ILLEGAL (0x0008)
  1934. #define MPI2_SASIOUNIT1_CONTROL_SUBTRACTIVE_ILLEGAL (0x0004)
  1935. #define MPI2_SASIOUNIT1_CONTROL_FIRST_LVL_DISC_ONLY (0x0002)
  1936. #define MPI2_SASIOUNIT1_CONTROL_CLEAR_AFFILIATION (0x0001)
  1937. /*values for SAS IO Unit Page 1 AdditionalControlFlags */
  1938. #define MPI2_SASIOUNIT1_ACONTROL_DA_PERSIST_CONNECT (0x0100)
  1939. #define MPI2_SASIOUNIT1_ACONTROL_MULTI_PORT_DOMAIN_ILLEGAL (0x0080)
  1940. #define MPI2_SASIOUNIT1_ACONTROL_SATA_ASYNCHROUNOUS_NOTIFICATION (0x0040)
  1941. #define MPI2_SASIOUNIT1_ACONTROL_INVALID_TOPOLOGY_CORRECTION (0x0020)
  1942. #define MPI2_SASIOUNIT1_ACONTROL_PORT_ENABLE_ONLY_SATA_LINK_RESET (0x0010)
  1943. #define MPI2_SASIOUNIT1_ACONTROL_OTHER_AFFILIATION_SATA_LINK_RESET (0x0008)
  1944. #define MPI2_SASIOUNIT1_ACONTROL_SELF_AFFILIATION_SATA_LINK_RESET (0x0004)
  1945. #define MPI2_SASIOUNIT1_ACONTROL_NO_AFFILIATION_SATA_LINK_RESET (0x0002)
  1946. #define MPI2_SASIOUNIT1_ACONTROL_ALLOW_TABLE_TO_TABLE (0x0001)
  1947. /*defines for SAS IO Unit Page 1 ReportDeviceMissingDelay */
  1948. #define MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK (0x7F)
  1949. #define MPI2_SASIOUNIT1_REPORT_MISSING_UNIT_16 (0x80)
  1950. /*values for SAS IO Unit Page 1 PortFlags */
  1951. #define MPI2_SASIOUNIT1_PORT_FLAGS_AUTO_PORT_CONFIG (0x01)
  1952. /*values for SAS IO Unit Page 1 PhyFlags */
  1953. #define MPI2_SASIOUNIT1_PHYFLAGS_INIT_PERSIST_CONNECT (0x40)
  1954. #define MPI2_SASIOUNIT1_PHYFLAGS_TARG_PERSIST_CONNECT (0x20)
  1955. #define MPI2_SASIOUNIT1_PHYFLAGS_ZONING_ENABLE (0x10)
  1956. #define MPI2_SASIOUNIT1_PHYFLAGS_PHY_DISABLE (0x08)
  1957. /*values for SAS IO Unit Page 1 MaxMinLinkRate */
  1958. #define MPI2_SASIOUNIT1_MAX_RATE_MASK (0xF0)
  1959. #define MPI2_SASIOUNIT1_MAX_RATE_1_5 (0x80)
  1960. #define MPI2_SASIOUNIT1_MAX_RATE_3_0 (0x90)
  1961. #define MPI2_SASIOUNIT1_MAX_RATE_6_0 (0xA0)
  1962. #define MPI25_SASIOUNIT1_MAX_RATE_12_0 (0xB0)
  1963. #define MPI26_SASIOUNIT1_MAX_RATE_22_5 (0xC0)
  1964. #define MPI2_SASIOUNIT1_MIN_RATE_MASK (0x0F)
  1965. #define MPI2_SASIOUNIT1_MIN_RATE_1_5 (0x08)
  1966. #define MPI2_SASIOUNIT1_MIN_RATE_3_0 (0x09)
  1967. #define MPI2_SASIOUNIT1_MIN_RATE_6_0 (0x0A)
  1968. #define MPI25_SASIOUNIT1_MIN_RATE_12_0 (0x0B)
  1969. #define MPI26_SASIOUNIT1_MIN_RATE_22_5 (0x0C)
  1970. /*see mpi2_sas.h for values for
  1971. *SAS IO Unit Page 1 ControllerPhyDeviceInfo values */
  1972. /*SAS IO Unit Page 4 (for MPI v2.5 and earlier) */
  1973. typedef struct _MPI2_SAS_IOUNIT4_SPINUP_GROUP {
  1974. U8 MaxTargetSpinup; /*0x00 */
  1975. U8 SpinupDelay; /*0x01 */
  1976. U8 SpinupFlags; /*0x02 */
  1977. U8 Reserved1; /*0x03 */
  1978. } MPI2_SAS_IOUNIT4_SPINUP_GROUP,
  1979. *PTR_MPI2_SAS_IOUNIT4_SPINUP_GROUP,
  1980. Mpi2SasIOUnit4SpinupGroup_t,
  1981. *pMpi2SasIOUnit4SpinupGroup_t;
  1982. /*defines for SAS IO Unit Page 4 SpinupFlags */
  1983. #define MPI2_SASIOUNIT4_SPINUP_DISABLE_FLAG (0x01)
  1984. /*
  1985. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1986. *one and check the value returned for NumPhys at runtime.
  1987. */
  1988. #ifndef MPI2_SAS_IOUNIT4_PHY_MAX
  1989. #define MPI2_SAS_IOUNIT4_PHY_MAX (4)
  1990. #endif
  1991. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_4 {
  1992. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header;/*0x00 */
  1993. MPI2_SAS_IOUNIT4_SPINUP_GROUP
  1994. SpinupGroupParameters[4]; /*0x08 */
  1995. U32
  1996. Reserved1; /*0x18 */
  1997. U32
  1998. Reserved2; /*0x1C */
  1999. U32
  2000. Reserved3; /*0x20 */
  2001. U8
  2002. BootDeviceWaitTime; /*0x24 */
  2003. U8
  2004. SATADeviceWaitTime; /*0x25 */
  2005. U16
  2006. Reserved5; /*0x26 */
  2007. U8
  2008. NumPhys; /*0x28 */
  2009. U8
  2010. PEInitialSpinupDelay; /*0x29 */
  2011. U8
  2012. PEReplyDelay; /*0x2A */
  2013. U8
  2014. Flags; /*0x2B */
  2015. U8
  2016. PHY[MPI2_SAS_IOUNIT4_PHY_MAX]; /*0x2C */
  2017. } MPI2_CONFIG_PAGE_SASIOUNIT_4,
  2018. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_4,
  2019. Mpi2SasIOUnitPage4_t, *pMpi2SasIOUnitPage4_t;
  2020. #define MPI2_SASIOUNITPAGE4_PAGEVERSION (0x02)
  2021. /*defines for Flags field */
  2022. #define MPI2_SASIOUNIT4_FLAGS_AUTO_PORTENABLE (0x01)
  2023. /*defines for PHY field */
  2024. #define MPI2_SASIOUNIT4_PHY_SPINUP_GROUP_MASK (0x03)
  2025. /*SAS IO Unit Page 5 */
  2026. typedef struct _MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS {
  2027. U8 ControlFlags; /*0x00 */
  2028. U8 PortWidthModGroup; /*0x01 */
  2029. U16 InactivityTimerExponent; /*0x02 */
  2030. U8 SATAPartialTimeout; /*0x04 */
  2031. U8 Reserved2; /*0x05 */
  2032. U8 SATASlumberTimeout; /*0x06 */
  2033. U8 Reserved3; /*0x07 */
  2034. U8 SASPartialTimeout; /*0x08 */
  2035. U8 Reserved4; /*0x09 */
  2036. U8 SASSlumberTimeout; /*0x0A */
  2037. U8 Reserved5; /*0x0B */
  2038. } MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
  2039. *PTR_MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
  2040. Mpi2SasIOUnit5PhyPmSettings_t,
  2041. *pMpi2SasIOUnit5PhyPmSettings_t;
  2042. /*defines for ControlFlags field */
  2043. #define MPI2_SASIOUNIT5_CONTROL_SAS_SLUMBER_ENABLE (0x08)
  2044. #define MPI2_SASIOUNIT5_CONTROL_SAS_PARTIAL_ENABLE (0x04)
  2045. #define MPI2_SASIOUNIT5_CONTROL_SATA_SLUMBER_ENABLE (0x02)
  2046. #define MPI2_SASIOUNIT5_CONTROL_SATA_PARTIAL_ENABLE (0x01)
  2047. /*defines for PortWidthModeGroup field */
  2048. #define MPI2_SASIOUNIT5_PWMG_DISABLE (0xFF)
  2049. /*defines for InactivityTimerExponent field */
  2050. #define MPI2_SASIOUNIT5_ITE_MASK_SAS_SLUMBER (0x7000)
  2051. #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_SLUMBER (12)
  2052. #define MPI2_SASIOUNIT5_ITE_MASK_SAS_PARTIAL (0x0700)
  2053. #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_PARTIAL (8)
  2054. #define MPI2_SASIOUNIT5_ITE_MASK_SATA_SLUMBER (0x0070)
  2055. #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_SLUMBER (4)
  2056. #define MPI2_SASIOUNIT5_ITE_MASK_SATA_PARTIAL (0x0007)
  2057. #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_PARTIAL (0)
  2058. #define MPI2_SASIOUNIT5_ITE_TEN_SECONDS (7)
  2059. #define MPI2_SASIOUNIT5_ITE_ONE_SECOND (6)
  2060. #define MPI2_SASIOUNIT5_ITE_HUNDRED_MILLISECONDS (5)
  2061. #define MPI2_SASIOUNIT5_ITE_TEN_MILLISECONDS (4)
  2062. #define MPI2_SASIOUNIT5_ITE_ONE_MILLISECOND (3)
  2063. #define MPI2_SASIOUNIT5_ITE_HUNDRED_MICROSECONDS (2)
  2064. #define MPI2_SASIOUNIT5_ITE_TEN_MICROSECONDS (1)
  2065. #define MPI2_SASIOUNIT5_ITE_ONE_MICROSECOND (0)
  2066. /*
  2067. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2068. *one and check the value returned for NumPhys at runtime.
  2069. */
  2070. #ifndef MPI2_SAS_IOUNIT5_PHY_MAX
  2071. #define MPI2_SAS_IOUNIT5_PHY_MAX (1)
  2072. #endif
  2073. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_5 {
  2074. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2075. U8 NumPhys; /*0x08 */
  2076. U8 Reserved1;/*0x09 */
  2077. U16 Reserved2;/*0x0A */
  2078. U32 Reserved3;/*0x0C */
  2079. MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS
  2080. SASPhyPowerManagementSettings[MPI2_SAS_IOUNIT5_PHY_MAX];/*0x10 */
  2081. } MPI2_CONFIG_PAGE_SASIOUNIT_5,
  2082. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_5,
  2083. Mpi2SasIOUnitPage5_t, *pMpi2SasIOUnitPage5_t;
  2084. #define MPI2_SASIOUNITPAGE5_PAGEVERSION (0x01)
  2085. /*SAS IO Unit Page 6 */
  2086. typedef struct _MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS {
  2087. U8 CurrentStatus; /*0x00 */
  2088. U8 CurrentModulation; /*0x01 */
  2089. U8 CurrentUtilization; /*0x02 */
  2090. U8 Reserved1; /*0x03 */
  2091. U32 Reserved2; /*0x04 */
  2092. } MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS,
  2093. *PTR_MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS,
  2094. Mpi2SasIOUnit6PortWidthModGroupStatus_t,
  2095. *pMpi2SasIOUnit6PortWidthModGroupStatus_t;
  2096. /*defines for CurrentStatus field */
  2097. #define MPI2_SASIOUNIT6_STATUS_UNAVAILABLE (0x00)
  2098. #define MPI2_SASIOUNIT6_STATUS_UNCONFIGURED (0x01)
  2099. #define MPI2_SASIOUNIT6_STATUS_INVALID_CONFIG (0x02)
  2100. #define MPI2_SASIOUNIT6_STATUS_LINK_DOWN (0x03)
  2101. #define MPI2_SASIOUNIT6_STATUS_OBSERVATION_ONLY (0x04)
  2102. #define MPI2_SASIOUNIT6_STATUS_INACTIVE (0x05)
  2103. #define MPI2_SASIOUNIT6_STATUS_ACTIVE_IOUNIT (0x06)
  2104. #define MPI2_SASIOUNIT6_STATUS_ACTIVE_HOST (0x07)
  2105. /*defines for CurrentModulation field */
  2106. #define MPI2_SASIOUNIT6_MODULATION_25_PERCENT (0x00)
  2107. #define MPI2_SASIOUNIT6_MODULATION_50_PERCENT (0x01)
  2108. #define MPI2_SASIOUNIT6_MODULATION_75_PERCENT (0x02)
  2109. #define MPI2_SASIOUNIT6_MODULATION_100_PERCENT (0x03)
  2110. /*
  2111. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2112. *one and check the value returned for NumGroups at runtime.
  2113. */
  2114. #ifndef MPI2_SAS_IOUNIT6_GROUP_MAX
  2115. #define MPI2_SAS_IOUNIT6_GROUP_MAX (1)
  2116. #endif
  2117. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_6 {
  2118. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2119. U32 Reserved1; /*0x08 */
  2120. U32 Reserved2; /*0x0C */
  2121. U8 NumGroups; /*0x10 */
  2122. U8 Reserved3; /*0x11 */
  2123. U16 Reserved4; /*0x12 */
  2124. MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS
  2125. PortWidthModulationGroupStatus[MPI2_SAS_IOUNIT6_GROUP_MAX]; /*0x14 */
  2126. } MPI2_CONFIG_PAGE_SASIOUNIT_6,
  2127. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_6,
  2128. Mpi2SasIOUnitPage6_t, *pMpi2SasIOUnitPage6_t;
  2129. #define MPI2_SASIOUNITPAGE6_PAGEVERSION (0x00)
  2130. /*SAS IO Unit Page 7 */
  2131. typedef struct _MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS {
  2132. U8 Flags; /*0x00 */
  2133. U8 Reserved1; /*0x01 */
  2134. U16 Reserved2; /*0x02 */
  2135. U8 Threshold75Pct; /*0x04 */
  2136. U8 Threshold50Pct; /*0x05 */
  2137. U8 Threshold25Pct; /*0x06 */
  2138. U8 Reserved3; /*0x07 */
  2139. } MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS,
  2140. *PTR_MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS,
  2141. Mpi2SasIOUnit7PortWidthModGroupSettings_t,
  2142. *pMpi2SasIOUnit7PortWidthModGroupSettings_t;
  2143. /*defines for Flags field */
  2144. #define MPI2_SASIOUNIT7_FLAGS_ENABLE_PORT_WIDTH_MODULATION (0x01)
  2145. /*
  2146. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2147. *one and check the value returned for NumGroups at runtime.
  2148. */
  2149. #ifndef MPI2_SAS_IOUNIT7_GROUP_MAX
  2150. #define MPI2_SAS_IOUNIT7_GROUP_MAX (1)
  2151. #endif
  2152. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_7 {
  2153. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2154. U8 SamplingInterval; /*0x08 */
  2155. U8 WindowLength; /*0x09 */
  2156. U16 Reserved1; /*0x0A */
  2157. U32 Reserved2; /*0x0C */
  2158. U32 Reserved3; /*0x10 */
  2159. U8 NumGroups; /*0x14 */
  2160. U8 Reserved4; /*0x15 */
  2161. U16 Reserved5; /*0x16 */
  2162. MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS
  2163. PortWidthModulationGroupSettings[MPI2_SAS_IOUNIT7_GROUP_MAX];/*0x18 */
  2164. } MPI2_CONFIG_PAGE_SASIOUNIT_7,
  2165. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_7,
  2166. Mpi2SasIOUnitPage7_t, *pMpi2SasIOUnitPage7_t;
  2167. #define MPI2_SASIOUNITPAGE7_PAGEVERSION (0x00)
  2168. /*SAS IO Unit Page 8 */
  2169. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_8 {
  2170. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2171. Header; /*0x00 */
  2172. U32
  2173. Reserved1; /*0x08 */
  2174. U32
  2175. PowerManagementCapabilities; /*0x0C */
  2176. U8
  2177. TxRxSleepStatus; /*0x10 */
  2178. U8
  2179. Reserved2; /*0x11 */
  2180. U16
  2181. Reserved3; /*0x12 */
  2182. } MPI2_CONFIG_PAGE_SASIOUNIT_8,
  2183. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_8,
  2184. Mpi2SasIOUnitPage8_t, *pMpi2SasIOUnitPage8_t;
  2185. #define MPI2_SASIOUNITPAGE8_PAGEVERSION (0x00)
  2186. /*defines for PowerManagementCapabilities field */
  2187. #define MPI2_SASIOUNIT8_PM_HOST_PORT_WIDTH_MOD (0x00001000)
  2188. #define MPI2_SASIOUNIT8_PM_HOST_SAS_SLUMBER_MODE (0x00000800)
  2189. #define MPI2_SASIOUNIT8_PM_HOST_SAS_PARTIAL_MODE (0x00000400)
  2190. #define MPI2_SASIOUNIT8_PM_HOST_SATA_SLUMBER_MODE (0x00000200)
  2191. #define MPI2_SASIOUNIT8_PM_HOST_SATA_PARTIAL_MODE (0x00000100)
  2192. #define MPI2_SASIOUNIT8_PM_IOUNIT_PORT_WIDTH_MOD (0x00000010)
  2193. #define MPI2_SASIOUNIT8_PM_IOUNIT_SAS_SLUMBER_MODE (0x00000008)
  2194. #define MPI2_SASIOUNIT8_PM_IOUNIT_SAS_PARTIAL_MODE (0x00000004)
  2195. #define MPI2_SASIOUNIT8_PM_IOUNIT_SATA_SLUMBER_MODE (0x00000002)
  2196. #define MPI2_SASIOUNIT8_PM_IOUNIT_SATA_PARTIAL_MODE (0x00000001)
  2197. /*defines for TxRxSleepStatus field */
  2198. #define MPI25_SASIOUNIT8_TXRXSLEEP_UNSUPPORTED (0x00)
  2199. #define MPI25_SASIOUNIT8_TXRXSLEEP_DISENGAGED (0x01)
  2200. #define MPI25_SASIOUNIT8_TXRXSLEEP_ACTIVE (0x02)
  2201. #define MPI25_SASIOUNIT8_TXRXSLEEP_SHUTDOWN (0x03)
  2202. /*SAS IO Unit Page 16 */
  2203. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT16 {
  2204. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2205. Header; /*0x00 */
  2206. U64
  2207. TimeStamp; /*0x08 */
  2208. U32
  2209. Reserved1; /*0x10 */
  2210. U32
  2211. Reserved2; /*0x14 */
  2212. U32
  2213. FastPathPendedRequests; /*0x18 */
  2214. U32
  2215. FastPathUnPendedRequests; /*0x1C */
  2216. U32
  2217. FastPathHostRequestStarts; /*0x20 */
  2218. U32
  2219. FastPathFirmwareRequestStarts; /*0x24 */
  2220. U32
  2221. FastPathHostCompletions; /*0x28 */
  2222. U32
  2223. FastPathFirmwareCompletions; /*0x2C */
  2224. U32
  2225. NonFastPathRequestStarts; /*0x30 */
  2226. U32
  2227. NonFastPathHostCompletions; /*0x30 */
  2228. } MPI2_CONFIG_PAGE_SASIOUNIT16,
  2229. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT16,
  2230. Mpi2SasIOUnitPage16_t, *pMpi2SasIOUnitPage16_t;
  2231. #define MPI2_SASIOUNITPAGE16_PAGEVERSION (0x00)
  2232. /****************************************************************************
  2233. * SAS Expander Config Pages
  2234. ****************************************************************************/
  2235. /*SAS Expander Page 0 */
  2236. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_0 {
  2237. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2238. Header; /*0x00 */
  2239. U8
  2240. PhysicalPort; /*0x08 */
  2241. U8
  2242. ReportGenLength; /*0x09 */
  2243. U16
  2244. EnclosureHandle; /*0x0A */
  2245. U64
  2246. SASAddress; /*0x0C */
  2247. U32
  2248. DiscoveryStatus; /*0x14 */
  2249. U16
  2250. DevHandle; /*0x18 */
  2251. U16
  2252. ParentDevHandle; /*0x1A */
  2253. U16
  2254. ExpanderChangeCount; /*0x1C */
  2255. U16
  2256. ExpanderRouteIndexes; /*0x1E */
  2257. U8
  2258. NumPhys; /*0x20 */
  2259. U8
  2260. SASLevel; /*0x21 */
  2261. U16
  2262. Flags; /*0x22 */
  2263. U16
  2264. STPBusInactivityTimeLimit; /*0x24 */
  2265. U16
  2266. STPMaxConnectTimeLimit; /*0x26 */
  2267. U16
  2268. STP_SMP_NexusLossTime; /*0x28 */
  2269. U16
  2270. MaxNumRoutedSasAddresses; /*0x2A */
  2271. U64
  2272. ActiveZoneManagerSASAddress;/*0x2C */
  2273. U16
  2274. ZoneLockInactivityLimit; /*0x34 */
  2275. U16
  2276. Reserved1; /*0x36 */
  2277. U8
  2278. TimeToReducedFunc; /*0x38 */
  2279. U8
  2280. InitialTimeToReducedFunc; /*0x39 */
  2281. U8
  2282. MaxReducedFuncTime; /*0x3A */
  2283. U8
  2284. Reserved2; /*0x3B */
  2285. } MPI2_CONFIG_PAGE_EXPANDER_0,
  2286. *PTR_MPI2_CONFIG_PAGE_EXPANDER_0,
  2287. Mpi2ExpanderPage0_t, *pMpi2ExpanderPage0_t;
  2288. #define MPI2_SASEXPANDER0_PAGEVERSION (0x06)
  2289. /*values for SAS Expander Page 0 DiscoveryStatus field */
  2290. #define MPI2_SAS_EXPANDER0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  2291. #define MPI2_SAS_EXPANDER0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  2292. #define MPI2_SAS_EXPANDER0_DS_MAX_DEVICES_EXCEED (0x20000000)
  2293. #define MPI2_SAS_EXPANDER0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  2294. #define MPI2_SAS_EXPANDER0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  2295. #define MPI2_SAS_EXPANDER0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  2296. #define MPI2_SAS_EXPANDER0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  2297. #define MPI2_SAS_EXPANDER0_DS_MULTI_PORT_DOMAIN (0x00002000)
  2298. #define MPI2_SAS_EXPANDER0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  2299. #define MPI2_SAS_EXPANDER0_DS_UNSUPPORTED_DEVICE (0x00000800)
  2300. #define MPI2_SAS_EXPANDER0_DS_TABLE_LINK (0x00000400)
  2301. #define MPI2_SAS_EXPANDER0_DS_SUBTRACTIVE_LINK (0x00000200)
  2302. #define MPI2_SAS_EXPANDER0_DS_SMP_CRC_ERROR (0x00000100)
  2303. #define MPI2_SAS_EXPANDER0_DS_SMP_FUNCTION_FAILED (0x00000080)
  2304. #define MPI2_SAS_EXPANDER0_DS_INDEX_NOT_EXIST (0x00000040)
  2305. #define MPI2_SAS_EXPANDER0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  2306. #define MPI2_SAS_EXPANDER0_DS_SMP_TIMEOUT (0x00000010)
  2307. #define MPI2_SAS_EXPANDER0_DS_MULTIPLE_PORTS (0x00000004)
  2308. #define MPI2_SAS_EXPANDER0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  2309. #define MPI2_SAS_EXPANDER0_DS_LOOP_DETECTED (0x00000001)
  2310. /*values for SAS Expander Page 0 Flags field */
  2311. #define MPI2_SAS_EXPANDER0_FLAGS_REDUCED_FUNCTIONALITY (0x2000)
  2312. #define MPI2_SAS_EXPANDER0_FLAGS_ZONE_LOCKED (0x1000)
  2313. #define MPI2_SAS_EXPANDER0_FLAGS_SUPPORTED_PHYSICAL_PRES (0x0800)
  2314. #define MPI2_SAS_EXPANDER0_FLAGS_ASSERTED_PHYSICAL_PRES (0x0400)
  2315. #define MPI2_SAS_EXPANDER0_FLAGS_ZONING_SUPPORT (0x0200)
  2316. #define MPI2_SAS_EXPANDER0_FLAGS_ENABLED_ZONING (0x0100)
  2317. #define MPI2_SAS_EXPANDER0_FLAGS_TABLE_TO_TABLE_SUPPORT (0x0080)
  2318. #define MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE (0x0010)
  2319. #define MPI2_SAS_EXPANDER0_FLAGS_OTHERS_CONFIG (0x0004)
  2320. #define MPI2_SAS_EXPANDER0_FLAGS_CONFIG_IN_PROGRESS (0x0002)
  2321. #define MPI2_SAS_EXPANDER0_FLAGS_ROUTE_TABLE_CONFIG (0x0001)
  2322. /*SAS Expander Page 1 */
  2323. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_1 {
  2324. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2325. Header; /*0x00 */
  2326. U8
  2327. PhysicalPort; /*0x08 */
  2328. U8
  2329. Reserved1; /*0x09 */
  2330. U16
  2331. Reserved2; /*0x0A */
  2332. U8
  2333. NumPhys; /*0x0C */
  2334. U8
  2335. Phy; /*0x0D */
  2336. U16
  2337. NumTableEntriesProgrammed; /*0x0E */
  2338. U8
  2339. ProgrammedLinkRate; /*0x10 */
  2340. U8
  2341. HwLinkRate; /*0x11 */
  2342. U16
  2343. AttachedDevHandle; /*0x12 */
  2344. U32
  2345. PhyInfo; /*0x14 */
  2346. U32
  2347. AttachedDeviceInfo; /*0x18 */
  2348. U16
  2349. ExpanderDevHandle; /*0x1C */
  2350. U8
  2351. ChangeCount; /*0x1E */
  2352. U8
  2353. NegotiatedLinkRate; /*0x1F */
  2354. U8
  2355. PhyIdentifier; /*0x20 */
  2356. U8
  2357. AttachedPhyIdentifier; /*0x21 */
  2358. U8
  2359. Reserved3; /*0x22 */
  2360. U8
  2361. DiscoveryInfo; /*0x23 */
  2362. U32
  2363. AttachedPhyInfo; /*0x24 */
  2364. U8
  2365. ZoneGroup; /*0x28 */
  2366. U8
  2367. SelfConfigStatus; /*0x29 */
  2368. U16
  2369. Reserved4; /*0x2A */
  2370. } MPI2_CONFIG_PAGE_EXPANDER_1,
  2371. *PTR_MPI2_CONFIG_PAGE_EXPANDER_1,
  2372. Mpi2ExpanderPage1_t, *pMpi2ExpanderPage1_t;
  2373. #define MPI2_SASEXPANDER1_PAGEVERSION (0x02)
  2374. /*use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  2375. /*use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  2376. /*use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  2377. /*see mpi2_sas.h for the MPI2_SAS_DEVICE_INFO_ defines
  2378. *used for the AttachedDeviceInfo field */
  2379. /*use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  2380. /*values for SAS Expander Page 1 DiscoveryInfo field */
  2381. #define MPI2_SAS_EXPANDER1_DISCINFO_BAD_PHY_DISABLED (0x04)
  2382. #define MPI2_SAS_EXPANDER1_DISCINFO_LINK_STATUS_CHANGE (0x02)
  2383. #define MPI2_SAS_EXPANDER1_DISCINFO_NO_ROUTING_ENTRIES (0x01)
  2384. /*use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  2385. /****************************************************************************
  2386. * SAS Device Config Pages
  2387. ****************************************************************************/
  2388. /*SAS Device Page 0 */
  2389. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_0 {
  2390. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2391. Header; /*0x00 */
  2392. U16
  2393. Slot; /*0x08 */
  2394. U16
  2395. EnclosureHandle; /*0x0A */
  2396. U64
  2397. SASAddress; /*0x0C */
  2398. U16
  2399. ParentDevHandle; /*0x14 */
  2400. U8
  2401. PhyNum; /*0x16 */
  2402. U8
  2403. AccessStatus; /*0x17 */
  2404. U16
  2405. DevHandle; /*0x18 */
  2406. U8
  2407. AttachedPhyIdentifier; /*0x1A */
  2408. U8
  2409. ZoneGroup; /*0x1B */
  2410. U32
  2411. DeviceInfo; /*0x1C */
  2412. U16
  2413. Flags; /*0x20 */
  2414. U8
  2415. PhysicalPort; /*0x22 */
  2416. U8
  2417. MaxPortConnections; /*0x23 */
  2418. U64
  2419. DeviceName; /*0x24 */
  2420. U8
  2421. PortGroups; /*0x2C */
  2422. U8
  2423. DmaGroup; /*0x2D */
  2424. U8
  2425. ControlGroup; /*0x2E */
  2426. U8
  2427. EnclosureLevel; /*0x2F */
  2428. U32
  2429. ConnectorName[4]; /*0x30 */
  2430. U32
  2431. Reserved3; /*0x34 */
  2432. } MPI2_CONFIG_PAGE_SAS_DEV_0,
  2433. *PTR_MPI2_CONFIG_PAGE_SAS_DEV_0,
  2434. Mpi2SasDevicePage0_t,
  2435. *pMpi2SasDevicePage0_t;
  2436. #define MPI2_SASDEVICE0_PAGEVERSION (0x09)
  2437. /*values for SAS Device Page 0 AccessStatus field */
  2438. #define MPI2_SAS_DEVICE0_ASTATUS_NO_ERRORS (0x00)
  2439. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_INIT_FAILED (0x01)
  2440. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_CAPABILITY_FAILED (0x02)
  2441. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_AFFILIATION_CONFLICT (0x03)
  2442. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_NEEDS_INITIALIZATION (0x04)
  2443. #define MPI2_SAS_DEVICE0_ASTATUS_ROUTE_NOT_ADDRESSABLE (0x05)
  2444. #define MPI2_SAS_DEVICE0_ASTATUS_SMP_ERROR_NOT_ADDRESSABLE (0x06)
  2445. #define MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED (0x07)
  2446. /*specific values for SATA Init failures */
  2447. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UNKNOWN (0x10)
  2448. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_AFFILIATION_CONFLICT (0x11)
  2449. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_DIAG (0x12)
  2450. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_IDENTIFICATION (0x13)
  2451. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_CHECK_POWER (0x14)
  2452. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_PIO_SN (0x15)
  2453. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MDMA_SN (0x16)
  2454. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UDMA_SN (0x17)
  2455. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_ZONING_VIOLATION (0x18)
  2456. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_NOT_ADDRESSABLE (0x19)
  2457. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MAX (0x1F)
  2458. /*see mpi2_sas.h for values for SAS Device Page 0 DeviceInfo values */
  2459. /*values for SAS Device Page 0 Flags field */
  2460. #define MPI2_SAS_DEVICE0_FLAGS_UNAUTHORIZED_DEVICE (0x8000)
  2461. #define MPI25_SAS_DEVICE0_FLAGS_ENABLED_FAST_PATH (0x4000)
  2462. #define MPI25_SAS_DEVICE0_FLAGS_FAST_PATH_CAPABLE (0x2000)
  2463. #define MPI2_SAS_DEVICE0_FLAGS_SLUMBER_PM_CAPABLE (0x1000)
  2464. #define MPI2_SAS_DEVICE0_FLAGS_PARTIAL_PM_CAPABLE (0x0800)
  2465. #define MPI2_SAS_DEVICE0_FLAGS_SATA_ASYNCHRONOUS_NOTIFY (0x0400)
  2466. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SW_PRESERVE (0x0200)
  2467. #define MPI2_SAS_DEVICE0_FLAGS_UNSUPPORTED_DEVICE (0x0100)
  2468. #define MPI2_SAS_DEVICE0_FLAGS_SATA_48BIT_LBA_SUPPORTED (0x0080)
  2469. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SMART_SUPPORTED (0x0040)
  2470. #define MPI2_SAS_DEVICE0_FLAGS_SATA_NCQ_SUPPORTED (0x0020)
  2471. #define MPI2_SAS_DEVICE0_FLAGS_SATA_FUA_SUPPORTED (0x0010)
  2472. #define MPI2_SAS_DEVICE0_FLAGS_PORT_SELECTOR_ATTACH (0x0008)
  2473. #define MPI2_SAS_DEVICE0_FLAGS_PERSIST_CAPABLE (0x0004)
  2474. #define MPI2_SAS_DEVICE0_FLAGS_ENCL_LEVEL_VALID (0x0002)
  2475. #define MPI2_SAS_DEVICE0_FLAGS_DEVICE_PRESENT (0x0001)
  2476. /*SAS Device Page 1 */
  2477. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_1 {
  2478. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2479. Header; /*0x00 */
  2480. U32
  2481. Reserved1; /*0x08 */
  2482. U64
  2483. SASAddress; /*0x0C */
  2484. U32
  2485. Reserved2; /*0x14 */
  2486. U16
  2487. DevHandle; /*0x18 */
  2488. U16
  2489. Reserved3; /*0x1A */
  2490. U8
  2491. InitialRegDeviceFIS[20];/*0x1C */
  2492. } MPI2_CONFIG_PAGE_SAS_DEV_1,
  2493. *PTR_MPI2_CONFIG_PAGE_SAS_DEV_1,
  2494. Mpi2SasDevicePage1_t,
  2495. *pMpi2SasDevicePage1_t;
  2496. #define MPI2_SASDEVICE1_PAGEVERSION (0x01)
  2497. /****************************************************************************
  2498. * SAS PHY Config Pages
  2499. ****************************************************************************/
  2500. /*SAS PHY Page 0 */
  2501. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_0 {
  2502. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2503. Header; /*0x00 */
  2504. U16
  2505. OwnerDevHandle; /*0x08 */
  2506. U16
  2507. Reserved1; /*0x0A */
  2508. U16
  2509. AttachedDevHandle; /*0x0C */
  2510. U8
  2511. AttachedPhyIdentifier; /*0x0E */
  2512. U8
  2513. Reserved2; /*0x0F */
  2514. U32
  2515. AttachedPhyInfo; /*0x10 */
  2516. U8
  2517. ProgrammedLinkRate; /*0x14 */
  2518. U8
  2519. HwLinkRate; /*0x15 */
  2520. U8
  2521. ChangeCount; /*0x16 */
  2522. U8
  2523. Flags; /*0x17 */
  2524. U32
  2525. PhyInfo; /*0x18 */
  2526. U8
  2527. NegotiatedLinkRate; /*0x1C */
  2528. U8
  2529. Reserved3; /*0x1D */
  2530. U16
  2531. Reserved4; /*0x1E */
  2532. } MPI2_CONFIG_PAGE_SAS_PHY_0,
  2533. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_0,
  2534. Mpi2SasPhyPage0_t, *pMpi2SasPhyPage0_t;
  2535. #define MPI2_SASPHY0_PAGEVERSION (0x03)
  2536. /*use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  2537. /*use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  2538. /*use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  2539. /*values for SAS PHY Page 0 Flags field */
  2540. #define MPI2_SAS_PHY0_FLAGS_SGPIO_DIRECT_ATTACH_ENC (0x01)
  2541. /*use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  2542. /*use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  2543. /*SAS PHY Page 1 */
  2544. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_1 {
  2545. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2546. Header; /*0x00 */
  2547. U32
  2548. Reserved1; /*0x08 */
  2549. U32
  2550. InvalidDwordCount; /*0x0C */
  2551. U32
  2552. RunningDisparityErrorCount; /*0x10 */
  2553. U32
  2554. LossDwordSynchCount; /*0x14 */
  2555. U32
  2556. PhyResetProblemCount; /*0x18 */
  2557. } MPI2_CONFIG_PAGE_SAS_PHY_1,
  2558. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_1,
  2559. Mpi2SasPhyPage1_t, *pMpi2SasPhyPage1_t;
  2560. #define MPI2_SASPHY1_PAGEVERSION (0x01)
  2561. /*SAS PHY Page 2 */
  2562. typedef struct _MPI2_SASPHY2_PHY_EVENT {
  2563. U8 PhyEventCode; /*0x00 */
  2564. U8 Reserved1; /*0x01 */
  2565. U16 Reserved2; /*0x02 */
  2566. U32 PhyEventInfo; /*0x04 */
  2567. } MPI2_SASPHY2_PHY_EVENT, *PTR_MPI2_SASPHY2_PHY_EVENT,
  2568. Mpi2SasPhy2PhyEvent_t, *pMpi2SasPhy2PhyEvent_t;
  2569. /*use MPI2_SASPHY3_EVENT_CODE_ for the PhyEventCode field */
  2570. /*
  2571. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2572. *one and check the value returned for NumPhyEvents at runtime.
  2573. */
  2574. #ifndef MPI2_SASPHY2_PHY_EVENT_MAX
  2575. #define MPI2_SASPHY2_PHY_EVENT_MAX (1)
  2576. #endif
  2577. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_2 {
  2578. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2579. Header; /*0x00 */
  2580. U32
  2581. Reserved1; /*0x08 */
  2582. U8
  2583. NumPhyEvents; /*0x0C */
  2584. U8
  2585. Reserved2; /*0x0D */
  2586. U16
  2587. Reserved3; /*0x0E */
  2588. MPI2_SASPHY2_PHY_EVENT
  2589. PhyEvent[MPI2_SASPHY2_PHY_EVENT_MAX]; /*0x10 */
  2590. } MPI2_CONFIG_PAGE_SAS_PHY_2,
  2591. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_2,
  2592. Mpi2SasPhyPage2_t,
  2593. *pMpi2SasPhyPage2_t;
  2594. #define MPI2_SASPHY2_PAGEVERSION (0x00)
  2595. /*SAS PHY Page 3 */
  2596. typedef struct _MPI2_SASPHY3_PHY_EVENT_CONFIG {
  2597. U8 PhyEventCode; /*0x00 */
  2598. U8 Reserved1; /*0x01 */
  2599. U16 Reserved2; /*0x02 */
  2600. U8 CounterType; /*0x04 */
  2601. U8 ThresholdWindow; /*0x05 */
  2602. U8 TimeUnits; /*0x06 */
  2603. U8 Reserved3; /*0x07 */
  2604. U32 EventThreshold; /*0x08 */
  2605. U16 ThresholdFlags; /*0x0C */
  2606. U16 Reserved4; /*0x0E */
  2607. } MPI2_SASPHY3_PHY_EVENT_CONFIG,
  2608. *PTR_MPI2_SASPHY3_PHY_EVENT_CONFIG,
  2609. Mpi2SasPhy3PhyEventConfig_t,
  2610. *pMpi2SasPhy3PhyEventConfig_t;
  2611. /*values for PhyEventCode field */
  2612. #define MPI2_SASPHY3_EVENT_CODE_NO_EVENT (0x00)
  2613. #define MPI2_SASPHY3_EVENT_CODE_INVALID_DWORD (0x01)
  2614. #define MPI2_SASPHY3_EVENT_CODE_RUNNING_DISPARITY_ERROR (0x02)
  2615. #define MPI2_SASPHY3_EVENT_CODE_LOSS_DWORD_SYNC (0x03)
  2616. #define MPI2_SASPHY3_EVENT_CODE_PHY_RESET_PROBLEM (0x04)
  2617. #define MPI2_SASPHY3_EVENT_CODE_ELASTICITY_BUF_OVERFLOW (0x05)
  2618. #define MPI2_SASPHY3_EVENT_CODE_RX_ERROR (0x06)
  2619. #define MPI2_SASPHY3_EVENT_CODE_RX_ADDR_FRAME_ERROR (0x20)
  2620. #define MPI2_SASPHY3_EVENT_CODE_TX_AC_OPEN_REJECT (0x21)
  2621. #define MPI2_SASPHY3_EVENT_CODE_RX_AC_OPEN_REJECT (0x22)
  2622. #define MPI2_SASPHY3_EVENT_CODE_TX_RC_OPEN_REJECT (0x23)
  2623. #define MPI2_SASPHY3_EVENT_CODE_RX_RC_OPEN_REJECT (0x24)
  2624. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_PARTIAL_WAITING_ON (0x25)
  2625. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_CONNECT_WAITING_ON (0x26)
  2626. #define MPI2_SASPHY3_EVENT_CODE_TX_BREAK (0x27)
  2627. #define MPI2_SASPHY3_EVENT_CODE_RX_BREAK (0x28)
  2628. #define MPI2_SASPHY3_EVENT_CODE_BREAK_TIMEOUT (0x29)
  2629. #define MPI2_SASPHY3_EVENT_CODE_CONNECTION (0x2A)
  2630. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_PATHWAY_BLOCKED (0x2B)
  2631. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_ARB_WAIT_TIME (0x2C)
  2632. #define MPI2_SASPHY3_EVENT_CODE_PEAK_ARB_WAIT_TIME (0x2D)
  2633. #define MPI2_SASPHY3_EVENT_CODE_PEAK_CONNECT_TIME (0x2E)
  2634. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_FRAMES (0x40)
  2635. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_FRAMES (0x41)
  2636. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_ERROR_FRAMES (0x42)
  2637. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_ERROR_FRAMES (0x43)
  2638. #define MPI2_SASPHY3_EVENT_CODE_TX_CREDIT_BLOCKED (0x44)
  2639. #define MPI2_SASPHY3_EVENT_CODE_RX_CREDIT_BLOCKED (0x45)
  2640. #define MPI2_SASPHY3_EVENT_CODE_TX_SATA_FRAMES (0x50)
  2641. #define MPI2_SASPHY3_EVENT_CODE_RX_SATA_FRAMES (0x51)
  2642. #define MPI2_SASPHY3_EVENT_CODE_SATA_OVERFLOW (0x52)
  2643. #define MPI2_SASPHY3_EVENT_CODE_TX_SMP_FRAMES (0x60)
  2644. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_FRAMES (0x61)
  2645. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_ERROR_FRAMES (0x63)
  2646. #define MPI2_SASPHY3_EVENT_CODE_HOTPLUG_TIMEOUT (0xD0)
  2647. #define MPI2_SASPHY3_EVENT_CODE_MISALIGNED_MUX_PRIMITIVE (0xD1)
  2648. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP (0xD2)
  2649. /*Following codes are product specific and in MPI v2.6 and later */
  2650. #define MPI2_SASPHY3_EVENT_CODE_LCARB_WAIT_TIME (0xD3)
  2651. #define MPI2_SASPHY3_EVENT_CODE_RCVD_CONN_RESP_WAIT_TIME (0xD4)
  2652. #define MPI2_SASPHY3_EVENT_CODE_LCCONN_TIME (0xD5)
  2653. #define MPI2_SASPHY3_EVENT_CODE_SSP_TX_START_TRANSMIT (0xD6)
  2654. #define MPI2_SASPHY3_EVENT_CODE_SATA_TX_START (0xD7)
  2655. #define MPI2_SASPHY3_EVENT_CODE_SMP_TX_START_TRANSMT (0xD8)
  2656. #define MPI2_SASPHY3_EVENT_CODE_TX_SMP_BREAK_CONN (0xD9)
  2657. #define MPI2_SASPHY3_EVENT_CODE_SSP_RX_START_RECEIVE (0xDA)
  2658. #define MPI2_SASPHY3_EVENT_CODE_SATA_RX_START_RECEIVE (0xDB)
  2659. #define MPI2_SASPHY3_EVENT_CODE_SMP_RX_START_RECEIVE (0xDC)
  2660. /*values for the CounterType field */
  2661. #define MPI2_SASPHY3_COUNTER_TYPE_WRAPPING (0x00)
  2662. #define MPI2_SASPHY3_COUNTER_TYPE_SATURATING (0x01)
  2663. #define MPI2_SASPHY3_COUNTER_TYPE_PEAK_VALUE (0x02)
  2664. /*values for the TimeUnits field */
  2665. #define MPI2_SASPHY3_TIME_UNITS_10_MICROSECONDS (0x00)
  2666. #define MPI2_SASPHY3_TIME_UNITS_100_MICROSECONDS (0x01)
  2667. #define MPI2_SASPHY3_TIME_UNITS_1_MILLISECOND (0x02)
  2668. #define MPI2_SASPHY3_TIME_UNITS_10_MILLISECONDS (0x03)
  2669. /*values for the ThresholdFlags field */
  2670. #define MPI2_SASPHY3_TFLAGS_PHY_RESET (0x0002)
  2671. #define MPI2_SASPHY3_TFLAGS_EVENT_NOTIFY (0x0001)
  2672. /*
  2673. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2674. *one and check the value returned for NumPhyEvents at runtime.
  2675. */
  2676. #ifndef MPI2_SASPHY3_PHY_EVENT_MAX
  2677. #define MPI2_SASPHY3_PHY_EVENT_MAX (1)
  2678. #endif
  2679. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_3 {
  2680. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2681. Header; /*0x00 */
  2682. U32
  2683. Reserved1; /*0x08 */
  2684. U8
  2685. NumPhyEvents; /*0x0C */
  2686. U8
  2687. Reserved2; /*0x0D */
  2688. U16
  2689. Reserved3; /*0x0E */
  2690. MPI2_SASPHY3_PHY_EVENT_CONFIG
  2691. PhyEventConfig[MPI2_SASPHY3_PHY_EVENT_MAX]; /*0x10 */
  2692. } MPI2_CONFIG_PAGE_SAS_PHY_3,
  2693. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_3,
  2694. Mpi2SasPhyPage3_t, *pMpi2SasPhyPage3_t;
  2695. #define MPI2_SASPHY3_PAGEVERSION (0x00)
  2696. /*SAS PHY Page 4 */
  2697. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_4 {
  2698. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2699. Header; /*0x00 */
  2700. U16
  2701. Reserved1; /*0x08 */
  2702. U8
  2703. Reserved2; /*0x0A */
  2704. U8
  2705. Flags; /*0x0B */
  2706. U8
  2707. InitialFrame[28]; /*0x0C */
  2708. } MPI2_CONFIG_PAGE_SAS_PHY_4,
  2709. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_4,
  2710. Mpi2SasPhyPage4_t, *pMpi2SasPhyPage4_t;
  2711. #define MPI2_SASPHY4_PAGEVERSION (0x00)
  2712. /*values for the Flags field */
  2713. #define MPI2_SASPHY4_FLAGS_FRAME_VALID (0x02)
  2714. #define MPI2_SASPHY4_FLAGS_SATA_FRAME (0x01)
  2715. /****************************************************************************
  2716. * SAS Port Config Pages
  2717. ****************************************************************************/
  2718. /*SAS Port Page 0 */
  2719. typedef struct _MPI2_CONFIG_PAGE_SAS_PORT_0 {
  2720. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2721. Header; /*0x00 */
  2722. U8
  2723. PortNumber; /*0x08 */
  2724. U8
  2725. PhysicalPort; /*0x09 */
  2726. U8
  2727. PortWidth; /*0x0A */
  2728. U8
  2729. PhysicalPortWidth; /*0x0B */
  2730. U8
  2731. ZoneGroup; /*0x0C */
  2732. U8
  2733. Reserved1; /*0x0D */
  2734. U16
  2735. Reserved2; /*0x0E */
  2736. U64
  2737. SASAddress; /*0x10 */
  2738. U32
  2739. DeviceInfo; /*0x18 */
  2740. U32
  2741. Reserved3; /*0x1C */
  2742. U32
  2743. Reserved4; /*0x20 */
  2744. } MPI2_CONFIG_PAGE_SAS_PORT_0,
  2745. *PTR_MPI2_CONFIG_PAGE_SAS_PORT_0,
  2746. Mpi2SasPortPage0_t, *pMpi2SasPortPage0_t;
  2747. #define MPI2_SASPORT0_PAGEVERSION (0x00)
  2748. /*see mpi2_sas.h for values for SAS Port Page 0 DeviceInfo values */
  2749. /****************************************************************************
  2750. * SAS Enclosure Config Pages
  2751. ****************************************************************************/
  2752. /*SAS Enclosure Page 0 */
  2753. typedef struct _MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0 {
  2754. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2755. U32 Reserved1; /*0x08 */
  2756. U64 EnclosureLogicalID; /*0x0C */
  2757. U16 Flags; /*0x14 */
  2758. U16 EnclosureHandle; /*0x16 */
  2759. U16 NumSlots; /*0x18 */
  2760. U16 StartSlot; /*0x1A */
  2761. U8 ChassisSlot; /*0x1C */
  2762. U8 EnclosureLeve; /*0x1D */
  2763. U16 SEPDevHandle; /*0x1E */
  2764. U32 Reserved3; /*0x20 */
  2765. U32 Reserved4; /*0x24 */
  2766. } MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  2767. *PTR_MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  2768. Mpi2SasEnclosurePage0_t, *pMpi2SasEnclosurePage0_t,
  2769. MPI26_CONFIG_PAGE_ENCLOSURE_0,
  2770. *PTR_MPI26_CONFIG_PAGE_ENCLOSURE_0,
  2771. Mpi26EnclosurePage0_t, *pMpi26EnclosurePage0_t;
  2772. #define MPI2_SASENCLOSURE0_PAGEVERSION (0x04)
  2773. /*values for SAS Enclosure Page 0 Flags field */
  2774. #define MPI2_SAS_ENCLS0_FLAGS_CHASSIS_SLOT_VALID (0x0020)
  2775. #define MPI2_SAS_ENCLS0_FLAGS_ENCL_LEVEL_VALID (0x0010)
  2776. #define MPI2_SAS_ENCLS0_FLAGS_MNG_MASK (0x000F)
  2777. #define MPI2_SAS_ENCLS0_FLAGS_MNG_UNKNOWN (0x0000)
  2778. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SES (0x0001)
  2779. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SGPIO (0x0002)
  2780. #define MPI2_SAS_ENCLS0_FLAGS_MNG_EXP_SGPIO (0x0003)
  2781. #define MPI2_SAS_ENCLS0_FLAGS_MNG_SES_ENCLOSURE (0x0004)
  2782. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_GPIO (0x0005)
  2783. #define MPI26_ENCLOSURE0_PAGEVERSION (0x04)
  2784. /*Values for Enclosure Page 0 Flags field */
  2785. #define MPI26_ENCLS0_FLAGS_CHASSIS_SLOT_VALID (0x0020)
  2786. #define MPI26_ENCLS0_FLAGS_ENCL_LEVEL_VALID (0x0010)
  2787. #define MPI26_ENCLS0_FLAGS_MNG_MASK (0x000F)
  2788. #define MPI26_ENCLS0_FLAGS_MNG_UNKNOWN (0x0000)
  2789. #define MPI26_ENCLS0_FLAGS_MNG_IOC_SES (0x0001)
  2790. #define MPI26_ENCLS0_FLAGS_MNG_IOC_SGPIO (0x0002)
  2791. #define MPI26_ENCLS0_FLAGS_MNG_EXP_SGPIO (0x0003)
  2792. #define MPI26_ENCLS0_FLAGS_MNG_SES_ENCLOSURE (0x0004)
  2793. #define MPI26_ENCLS0_FLAGS_MNG_IOC_GPIO (0x0005)
  2794. /****************************************************************************
  2795. * Log Config Page
  2796. ****************************************************************************/
  2797. /*Log Page 0 */
  2798. /*
  2799. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2800. *one and check the value returned for NumLogEntries at runtime.
  2801. */
  2802. #ifndef MPI2_LOG_0_NUM_LOG_ENTRIES
  2803. #define MPI2_LOG_0_NUM_LOG_ENTRIES (1)
  2804. #endif
  2805. #define MPI2_LOG_0_LOG_DATA_LENGTH (0x1C)
  2806. typedef struct _MPI2_LOG_0_ENTRY {
  2807. U64 TimeStamp; /*0x00 */
  2808. U32 Reserved1; /*0x08 */
  2809. U16 LogSequence; /*0x0C */
  2810. U16 LogEntryQualifier; /*0x0E */
  2811. U8 VP_ID; /*0x10 */
  2812. U8 VF_ID; /*0x11 */
  2813. U16 Reserved2; /*0x12 */
  2814. U8
  2815. LogData[MPI2_LOG_0_LOG_DATA_LENGTH];/*0x14 */
  2816. } MPI2_LOG_0_ENTRY, *PTR_MPI2_LOG_0_ENTRY,
  2817. Mpi2Log0Entry_t, *pMpi2Log0Entry_t;
  2818. /*values for Log Page 0 LogEntry LogEntryQualifier field */
  2819. #define MPI2_LOG_0_ENTRY_QUAL_ENTRY_UNUSED (0x0000)
  2820. #define MPI2_LOG_0_ENTRY_QUAL_POWER_ON_RESET (0x0001)
  2821. #define MPI2_LOG_0_ENTRY_QUAL_TIMESTAMP_UPDATE (0x0002)
  2822. #define MPI2_LOG_0_ENTRY_QUAL_MIN_IMPLEMENT_SPEC (0x8000)
  2823. #define MPI2_LOG_0_ENTRY_QUAL_MAX_IMPLEMENT_SPEC (0xFFFF)
  2824. typedef struct _MPI2_CONFIG_PAGE_LOG_0 {
  2825. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2826. U32 Reserved1; /*0x08 */
  2827. U32 Reserved2; /*0x0C */
  2828. U16 NumLogEntries;/*0x10 */
  2829. U16 Reserved3; /*0x12 */
  2830. MPI2_LOG_0_ENTRY
  2831. LogEntry[MPI2_LOG_0_NUM_LOG_ENTRIES]; /*0x14 */
  2832. } MPI2_CONFIG_PAGE_LOG_0, *PTR_MPI2_CONFIG_PAGE_LOG_0,
  2833. Mpi2LogPage0_t, *pMpi2LogPage0_t;
  2834. #define MPI2_LOG_0_PAGEVERSION (0x02)
  2835. /****************************************************************************
  2836. * RAID Config Page
  2837. ****************************************************************************/
  2838. /*RAID Page 0 */
  2839. /*
  2840. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2841. *one and check the value returned for NumElements at runtime.
  2842. */
  2843. #ifndef MPI2_RAIDCONFIG0_MAX_ELEMENTS
  2844. #define MPI2_RAIDCONFIG0_MAX_ELEMENTS (1)
  2845. #endif
  2846. typedef struct _MPI2_RAIDCONFIG0_CONFIG_ELEMENT {
  2847. U16 ElementFlags; /*0x00 */
  2848. U16 VolDevHandle; /*0x02 */
  2849. U8 HotSparePool; /*0x04 */
  2850. U8 PhysDiskNum; /*0x05 */
  2851. U16 PhysDiskDevHandle; /*0x06 */
  2852. } MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  2853. *PTR_MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  2854. Mpi2RaidConfig0ConfigElement_t,
  2855. *pMpi2RaidConfig0ConfigElement_t;
  2856. /*values for the ElementFlags field */
  2857. #define MPI2_RAIDCONFIG0_EFLAGS_MASK_ELEMENT_TYPE (0x000F)
  2858. #define MPI2_RAIDCONFIG0_EFLAGS_VOLUME_ELEMENT (0x0000)
  2859. #define MPI2_RAIDCONFIG0_EFLAGS_VOL_PHYS_DISK_ELEMENT (0x0001)
  2860. #define MPI2_RAIDCONFIG0_EFLAGS_HOT_SPARE_ELEMENT (0x0002)
  2861. #define MPI2_RAIDCONFIG0_EFLAGS_OCE_ELEMENT (0x0003)
  2862. typedef struct _MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0 {
  2863. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2864. U8 NumHotSpares; /*0x08 */
  2865. U8 NumPhysDisks; /*0x09 */
  2866. U8 NumVolumes; /*0x0A */
  2867. U8 ConfigNum; /*0x0B */
  2868. U32 Flags; /*0x0C */
  2869. U8 ConfigGUID[24]; /*0x10 */
  2870. U32 Reserved1; /*0x28 */
  2871. U8 NumElements; /*0x2C */
  2872. U8 Reserved2; /*0x2D */
  2873. U16 Reserved3; /*0x2E */
  2874. MPI2_RAIDCONFIG0_CONFIG_ELEMENT
  2875. ConfigElement[MPI2_RAIDCONFIG0_MAX_ELEMENTS]; /*0x30 */
  2876. } MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  2877. *PTR_MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  2878. Mpi2RaidConfigurationPage0_t,
  2879. *pMpi2RaidConfigurationPage0_t;
  2880. #define MPI2_RAIDCONFIG0_PAGEVERSION (0x00)
  2881. /*values for RAID Configuration Page 0 Flags field */
  2882. #define MPI2_RAIDCONFIG0_FLAG_FOREIGN_CONFIG (0x00000001)
  2883. /****************************************************************************
  2884. * Driver Persistent Mapping Config Pages
  2885. ****************************************************************************/
  2886. /*Driver Persistent Mapping Page 0 */
  2887. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY {
  2888. U64 PhysicalIdentifier; /*0x00 */
  2889. U16 MappingInformation; /*0x08 */
  2890. U16 DeviceIndex; /*0x0A */
  2891. U32 PhysicalBitsMapping; /*0x0C */
  2892. U32 Reserved1; /*0x10 */
  2893. } MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  2894. *PTR_MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  2895. Mpi2DriverMap0Entry_t, *pMpi2DriverMap0Entry_t;
  2896. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAPPING_0 {
  2897. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2898. MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY Entry; /*0x08 */
  2899. } MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  2900. *PTR_MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  2901. Mpi2DriverMappingPage0_t, *pMpi2DriverMappingPage0_t;
  2902. #define MPI2_DRIVERMAPPING0_PAGEVERSION (0x00)
  2903. /*values for Driver Persistent Mapping Page 0 MappingInformation field */
  2904. #define MPI2_DRVMAP0_MAPINFO_SLOT_MASK (0x07F0)
  2905. #define MPI2_DRVMAP0_MAPINFO_SLOT_SHIFT (4)
  2906. #define MPI2_DRVMAP0_MAPINFO_MISSING_MASK (0x000F)
  2907. /****************************************************************************
  2908. * Ethernet Config Pages
  2909. ****************************************************************************/
  2910. /*Ethernet Page 0 */
  2911. /*IP address (union of IPv4 and IPv6) */
  2912. typedef union _MPI2_ETHERNET_IP_ADDR {
  2913. U32 IPv4Addr;
  2914. U32 IPv6Addr[4];
  2915. } MPI2_ETHERNET_IP_ADDR, *PTR_MPI2_ETHERNET_IP_ADDR,
  2916. Mpi2EthernetIpAddr_t, *pMpi2EthernetIpAddr_t;
  2917. #define MPI2_ETHERNET_HOST_NAME_LENGTH (32)
  2918. typedef struct _MPI2_CONFIG_PAGE_ETHERNET_0 {
  2919. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2920. U8 NumInterfaces; /*0x08 */
  2921. U8 Reserved0; /*0x09 */
  2922. U16 Reserved1; /*0x0A */
  2923. U32 Status; /*0x0C */
  2924. U8 MediaState; /*0x10 */
  2925. U8 Reserved2; /*0x11 */
  2926. U16 Reserved3; /*0x12 */
  2927. U8 MacAddress[6]; /*0x14 */
  2928. U8 Reserved4; /*0x1A */
  2929. U8 Reserved5; /*0x1B */
  2930. MPI2_ETHERNET_IP_ADDR IpAddress; /*0x1C */
  2931. MPI2_ETHERNET_IP_ADDR SubnetMask; /*0x2C */
  2932. MPI2_ETHERNET_IP_ADDR GatewayIpAddress;/*0x3C */
  2933. MPI2_ETHERNET_IP_ADDR DNS1IpAddress; /*0x4C */
  2934. MPI2_ETHERNET_IP_ADDR DNS2IpAddress; /*0x5C */
  2935. MPI2_ETHERNET_IP_ADDR DhcpIpAddress; /*0x6C */
  2936. U8
  2937. HostName[MPI2_ETHERNET_HOST_NAME_LENGTH];/*0x7C */
  2938. } MPI2_CONFIG_PAGE_ETHERNET_0,
  2939. *PTR_MPI2_CONFIG_PAGE_ETHERNET_0,
  2940. Mpi2EthernetPage0_t, *pMpi2EthernetPage0_t;
  2941. #define MPI2_ETHERNETPAGE0_PAGEVERSION (0x00)
  2942. /*values for Ethernet Page 0 Status field */
  2943. #define MPI2_ETHPG0_STATUS_IPV6_CAPABLE (0x80000000)
  2944. #define MPI2_ETHPG0_STATUS_IPV4_CAPABLE (0x40000000)
  2945. #define MPI2_ETHPG0_STATUS_CONSOLE_CONNECTED (0x20000000)
  2946. #define MPI2_ETHPG0_STATUS_DEFAULT_IF (0x00000100)
  2947. #define MPI2_ETHPG0_STATUS_FW_DWNLD_ENABLED (0x00000080)
  2948. #define MPI2_ETHPG0_STATUS_TELNET_ENABLED (0x00000040)
  2949. #define MPI2_ETHPG0_STATUS_SSH2_ENABLED (0x00000020)
  2950. #define MPI2_ETHPG0_STATUS_DHCP_CLIENT_ENABLED (0x00000010)
  2951. #define MPI2_ETHPG0_STATUS_IPV6_ENABLED (0x00000008)
  2952. #define MPI2_ETHPG0_STATUS_IPV4_ENABLED (0x00000004)
  2953. #define MPI2_ETHPG0_STATUS_IPV6_ADDRESSES (0x00000002)
  2954. #define MPI2_ETHPG0_STATUS_ETH_IF_ENABLED (0x00000001)
  2955. /*values for Ethernet Page 0 MediaState field */
  2956. #define MPI2_ETHPG0_MS_DUPLEX_MASK (0x80)
  2957. #define MPI2_ETHPG0_MS_HALF_DUPLEX (0x00)
  2958. #define MPI2_ETHPG0_MS_FULL_DUPLEX (0x80)
  2959. #define MPI2_ETHPG0_MS_CONNECT_SPEED_MASK (0x07)
  2960. #define MPI2_ETHPG0_MS_NOT_CONNECTED (0x00)
  2961. #define MPI2_ETHPG0_MS_10MBIT (0x01)
  2962. #define MPI2_ETHPG0_MS_100MBIT (0x02)
  2963. #define MPI2_ETHPG0_MS_1GBIT (0x03)
  2964. /*Ethernet Page 1 */
  2965. typedef struct _MPI2_CONFIG_PAGE_ETHERNET_1 {
  2966. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2967. Header; /*0x00 */
  2968. U32
  2969. Reserved0; /*0x08 */
  2970. U32
  2971. Flags; /*0x0C */
  2972. U8
  2973. MediaState; /*0x10 */
  2974. U8
  2975. Reserved1; /*0x11 */
  2976. U16
  2977. Reserved2; /*0x12 */
  2978. U8
  2979. MacAddress[6]; /*0x14 */
  2980. U8
  2981. Reserved3; /*0x1A */
  2982. U8
  2983. Reserved4; /*0x1B */
  2984. MPI2_ETHERNET_IP_ADDR
  2985. StaticIpAddress; /*0x1C */
  2986. MPI2_ETHERNET_IP_ADDR
  2987. StaticSubnetMask; /*0x2C */
  2988. MPI2_ETHERNET_IP_ADDR
  2989. StaticGatewayIpAddress; /*0x3C */
  2990. MPI2_ETHERNET_IP_ADDR
  2991. StaticDNS1IpAddress; /*0x4C */
  2992. MPI2_ETHERNET_IP_ADDR
  2993. StaticDNS2IpAddress; /*0x5C */
  2994. U32
  2995. Reserved5; /*0x6C */
  2996. U32
  2997. Reserved6; /*0x70 */
  2998. U32
  2999. Reserved7; /*0x74 */
  3000. U32
  3001. Reserved8; /*0x78 */
  3002. U8
  3003. HostName[MPI2_ETHERNET_HOST_NAME_LENGTH];/*0x7C */
  3004. } MPI2_CONFIG_PAGE_ETHERNET_1,
  3005. *PTR_MPI2_CONFIG_PAGE_ETHERNET_1,
  3006. Mpi2EthernetPage1_t, *pMpi2EthernetPage1_t;
  3007. #define MPI2_ETHERNETPAGE1_PAGEVERSION (0x00)
  3008. /*values for Ethernet Page 1 Flags field */
  3009. #define MPI2_ETHPG1_FLAG_SET_DEFAULT_IF (0x00000100)
  3010. #define MPI2_ETHPG1_FLAG_ENABLE_FW_DOWNLOAD (0x00000080)
  3011. #define MPI2_ETHPG1_FLAG_ENABLE_TELNET (0x00000040)
  3012. #define MPI2_ETHPG1_FLAG_ENABLE_SSH2 (0x00000020)
  3013. #define MPI2_ETHPG1_FLAG_ENABLE_DHCP_CLIENT (0x00000010)
  3014. #define MPI2_ETHPG1_FLAG_ENABLE_IPV6 (0x00000008)
  3015. #define MPI2_ETHPG1_FLAG_ENABLE_IPV4 (0x00000004)
  3016. #define MPI2_ETHPG1_FLAG_USE_IPV6_ADDRESSES (0x00000002)
  3017. #define MPI2_ETHPG1_FLAG_ENABLE_ETH_IF (0x00000001)
  3018. /*values for Ethernet Page 1 MediaState field */
  3019. #define MPI2_ETHPG1_MS_DUPLEX_MASK (0x80)
  3020. #define MPI2_ETHPG1_MS_HALF_DUPLEX (0x00)
  3021. #define MPI2_ETHPG1_MS_FULL_DUPLEX (0x80)
  3022. #define MPI2_ETHPG1_MS_DATA_RATE_MASK (0x07)
  3023. #define MPI2_ETHPG1_MS_DATA_RATE_AUTO (0x00)
  3024. #define MPI2_ETHPG1_MS_DATA_RATE_10MBIT (0x01)
  3025. #define MPI2_ETHPG1_MS_DATA_RATE_100MBIT (0x02)
  3026. #define MPI2_ETHPG1_MS_DATA_RATE_1GBIT (0x03)
  3027. /****************************************************************************
  3028. * Extended Manufacturing Config Pages
  3029. ****************************************************************************/
  3030. /*
  3031. *Generic structure to use for product-specific extended manufacturing pages
  3032. *(currently Extended Manufacturing Page 40 through Extended Manufacturing
  3033. *Page 60).
  3034. */
  3035. typedef struct _MPI2_CONFIG_PAGE_EXT_MAN_PS {
  3036. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  3037. Header; /*0x00 */
  3038. U32
  3039. ProductSpecificInfo; /*0x08 */
  3040. } MPI2_CONFIG_PAGE_EXT_MAN_PS,
  3041. *PTR_MPI2_CONFIG_PAGE_EXT_MAN_PS,
  3042. Mpi2ExtManufacturingPagePS_t,
  3043. *pMpi2ExtManufacturingPagePS_t;
  3044. /*PageVersion should be provided by product-specific code */
  3045. /****************************************************************************
  3046. * values for fields used by several types of PCIe Config Pages
  3047. ****************************************************************************/
  3048. /*values for NegotiatedLinkRates fields */
  3049. #define MPI26_PCIE_NEG_LINK_RATE_MASK_PHYSICAL (0x0F)
  3050. /*link rates used for Negotiated Physical Link Rate */
  3051. #define MPI26_PCIE_NEG_LINK_RATE_UNKNOWN (0x00)
  3052. #define MPI26_PCIE_NEG_LINK_RATE_PHY_DISABLED (0x01)
  3053. #define MPI26_PCIE_NEG_LINK_RATE_2_5 (0x02)
  3054. #define MPI26_PCIE_NEG_LINK_RATE_5_0 (0x03)
  3055. #define MPI26_PCIE_NEG_LINK_RATE_8_0 (0x04)
  3056. #define MPI26_PCIE_NEG_LINK_RATE_16_0 (0x05)
  3057. /****************************************************************************
  3058. * PCIe IO Unit Config Pages (MPI v2.6 and later)
  3059. ****************************************************************************/
  3060. /*PCIe IO Unit Page 0 */
  3061. typedef struct _MPI26_PCIE_IO_UNIT0_PHY_DATA {
  3062. U8 Link; /*0x00 */
  3063. U8 LinkFlags; /*0x01 */
  3064. U8 PhyFlags; /*0x02 */
  3065. U8 NegotiatedLinkRate; /*0x03 */
  3066. U32 ControllerPhyDeviceInfo;/*0x04 */
  3067. U16 AttachedDevHandle; /*0x08 */
  3068. U16 ControllerDevHandle; /*0x0A */
  3069. U32 EnumerationStatus; /*0x0C */
  3070. U32 Reserved1; /*0x10 */
  3071. } MPI26_PCIE_IO_UNIT0_PHY_DATA,
  3072. *PTR_MPI26_PCIE_IO_UNIT0_PHY_DATA,
  3073. Mpi26PCIeIOUnit0PhyData_t, *pMpi26PCIeIOUnit0PhyData_t;
  3074. /*
  3075. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  3076. *one and check the value returned for NumPhys at runtime.
  3077. */
  3078. #ifndef MPI26_PCIE_IOUNIT0_PHY_MAX
  3079. #define MPI26_PCIE_IOUNIT0_PHY_MAX (1)
  3080. #endif
  3081. typedef struct _MPI26_CONFIG_PAGE_PIOUNIT_0 {
  3082. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3083. U32 Reserved1; /*0x08 */
  3084. U8 NumPhys; /*0x0C */
  3085. U8 InitStatus; /*0x0D */
  3086. U16 Reserved3; /*0x0E */
  3087. MPI26_PCIE_IO_UNIT0_PHY_DATA
  3088. PhyData[MPI26_PCIE_IOUNIT0_PHY_MAX]; /*0x10 */
  3089. } MPI26_CONFIG_PAGE_PIOUNIT_0,
  3090. *PTR_MPI26_CONFIG_PAGE_PIOUNIT_0,
  3091. Mpi26PCIeIOUnitPage0_t, *pMpi26PCIeIOUnitPage0_t;
  3092. #define MPI26_PCIEIOUNITPAGE0_PAGEVERSION (0x00)
  3093. /*values for PCIe IO Unit Page 0 LinkFlags */
  3094. #define MPI26_PCIEIOUNIT0_LINKFLAGS_ENUMERATION_IN_PROGRESS (0x08)
  3095. /*values for PCIe IO Unit Page 0 PhyFlags */
  3096. #define MPI26_PCIEIOUNIT0_PHYFLAGS_PHY_DISABLED (0x08)
  3097. /*use MPI26_PCIE_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  3098. /*see mpi2_pci.h for values for PCIe IO Unit Page 0 ControllerPhyDeviceInfo
  3099. *values
  3100. */
  3101. /*values for PCIe IO Unit Page 0 EnumerationStatus */
  3102. #define MPI26_PCIEIOUNIT0_ES_MAX_SWITCHES_EXCEEDED (0x40000000)
  3103. #define MPI26_PCIEIOUNIT0_ES_MAX_DEVICES_EXCEEDED (0x20000000)
  3104. /*PCIe IO Unit Page 1 */
  3105. typedef struct _MPI26_PCIE_IO_UNIT1_PHY_DATA {
  3106. U8 Link; /*0x00 */
  3107. U8 LinkFlags; /*0x01 */
  3108. U8 PhyFlags; /*0x02 */
  3109. U8 MaxMinLinkRate; /*0x03 */
  3110. U32 ControllerPhyDeviceInfo; /*0x04 */
  3111. U32 Reserved1; /*0x08 */
  3112. } MPI26_PCIE_IO_UNIT1_PHY_DATA,
  3113. *PTR_MPI26_PCIE_IO_UNIT1_PHY_DATA,
  3114. Mpi26PCIeIOUnit1PhyData_t, *pMpi26PCIeIOUnit1PhyData_t;
  3115. /*values for LinkFlags */
  3116. #define MPI26_PCIEIOUNIT1_LINKFLAGS_DIS_SRIS (0x00)
  3117. #define MPI26_PCIEIOUNIT1_LINKFLAGS_EN_SRIS (0x01)
  3118. /*
  3119. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  3120. *one and check the value returned for NumPhys at runtime.
  3121. */
  3122. #ifndef MPI26_PCIE_IOUNIT1_PHY_MAX
  3123. #define MPI26_PCIE_IOUNIT1_PHY_MAX (1)
  3124. #endif
  3125. typedef struct _MPI26_CONFIG_PAGE_PIOUNIT_1 {
  3126. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3127. U16 ControlFlags; /*0x08 */
  3128. U16 Reserved; /*0x0A */
  3129. U16 AdditionalControlFlags; /*0x0C */
  3130. U16 NVMeMaxQueueDepth; /*0x0E */
  3131. U8 NumPhys; /*0x10 */
  3132. U8 Reserved1; /*0x11 */
  3133. U16 Reserved2; /*0x12 */
  3134. MPI26_PCIE_IO_UNIT1_PHY_DATA
  3135. PhyData[MPI26_PCIE_IOUNIT1_PHY_MAX];/*0x14 */
  3136. } MPI26_CONFIG_PAGE_PIOUNIT_1,
  3137. *PTR_MPI26_CONFIG_PAGE_PIOUNIT_1,
  3138. Mpi26PCIeIOUnitPage1_t, *pMpi26PCIeIOUnitPage1_t;
  3139. #define MPI26_PCIEIOUNITPAGE1_PAGEVERSION (0x00)
  3140. /*values for PCIe IO Unit Page 1 PhyFlags */
  3141. #define MPI26_PCIEIOUNIT1_PHYFLAGS_PHY_DISABLE (0x08)
  3142. #define MPI26_PCIEIOUNIT1_PHYFLAGS_ENDPOINT_ONLY (0x01)
  3143. /*values for PCIe IO Unit Page 1 MaxMinLinkRate */
  3144. #define MPI26_PCIEIOUNIT1_MAX_RATE_MASK (0xF0)
  3145. #define MPI26_PCIEIOUNIT1_MAX_RATE_SHIFT (4)
  3146. #define MPI26_PCIEIOUNIT1_MAX_RATE_2_5 (0x20)
  3147. #define MPI26_PCIEIOUNIT1_MAX_RATE_5_0 (0x30)
  3148. #define MPI26_PCIEIOUNIT1_MAX_RATE_8_0 (0x40)
  3149. #define MPI26_PCIEIOUNIT1_MAX_RATE_16_0 (0x50)
  3150. /*see mpi2_pci.h for values for PCIe IO Unit Page 0 ControllerPhyDeviceInfo
  3151. *values
  3152. */
  3153. /****************************************************************************
  3154. * PCIe Switch Config Pages (MPI v2.6 and later)
  3155. ****************************************************************************/
  3156. /*PCIe Switch Page 0 */
  3157. typedef struct _MPI26_CONFIG_PAGE_PSWITCH_0 {
  3158. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3159. U8 PhysicalPort; /*0x08 */
  3160. U8 Reserved1; /*0x09 */
  3161. U16 Reserved2; /*0x0A */
  3162. U16 DevHandle; /*0x0C */
  3163. U16 ParentDevHandle; /*0x0E */
  3164. U8 NumPorts; /*0x10 */
  3165. U8 PCIeLevel; /*0x11 */
  3166. U16 Reserved3; /*0x12 */
  3167. U32 Reserved4; /*0x14 */
  3168. U32 Reserved5; /*0x18 */
  3169. U32 Reserved6; /*0x1C */
  3170. } MPI26_CONFIG_PAGE_PSWITCH_0, *PTR_MPI26_CONFIG_PAGE_PSWITCH_0,
  3171. Mpi26PCIeSwitchPage0_t, *pMpi26PCIeSwitchPage0_t;
  3172. #define MPI26_PCIESWITCH0_PAGEVERSION (0x00)
  3173. /*PCIe Switch Page 1 */
  3174. typedef struct _MPI26_CONFIG_PAGE_PSWITCH_1 {
  3175. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3176. U8 PhysicalPort; /*0x08 */
  3177. U8 Reserved1; /*0x09 */
  3178. U16 Reserved2; /*0x0A */
  3179. U8 NumPorts; /*0x0C */
  3180. U8 PortNum; /*0x0D */
  3181. U16 AttachedDevHandle; /*0x0E */
  3182. U16 SwitchDevHandle; /*0x10 */
  3183. U8 NegotiatedPortWidth; /*0x12 */
  3184. U8 NegotiatedLinkRate; /*0x13 */
  3185. U32 Reserved4; /*0x14 */
  3186. U32 Reserved5; /*0x18 */
  3187. } MPI26_CONFIG_PAGE_PSWITCH_1, *PTR_MPI26_CONFIG_PAGE_PSWITCH_1,
  3188. Mpi26PCIeSwitchPage1_t, *pMpi26PCIeSwitchPage1_t;
  3189. #define MPI26_PCIESWITCH1_PAGEVERSION (0x00)
  3190. /*use MPI26_PCIE_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  3191. /****************************************************************************
  3192. * PCIe Device Config Pages (MPI v2.6 and later)
  3193. ****************************************************************************/
  3194. /*PCIe Device Page 0 */
  3195. typedef struct _MPI26_CONFIG_PAGE_PCIEDEV_0 {
  3196. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3197. U16 Slot; /*0x08 */
  3198. U16 EnclosureHandle; /*0x0A */
  3199. U64 WWID; /*0x0C */
  3200. U16 ParentDevHandle; /*0x14 */
  3201. U8 PortNum; /*0x16 */
  3202. U8 AccessStatus; /*0x17 */
  3203. U16 DevHandle; /*0x18 */
  3204. U8 PhysicalPort; /*0x1A */
  3205. U8 Reserved1; /*0x1B */
  3206. U32 DeviceInfo; /*0x1C */
  3207. U32 Flags; /*0x20 */
  3208. U8 SupportedLinkRates; /*0x24 */
  3209. U8 MaxPortWidth; /*0x25 */
  3210. U8 NegotiatedPortWidth; /*0x26 */
  3211. U8 NegotiatedLinkRate; /*0x27 */
  3212. U8 EnclosureLevel; /*0x28 */
  3213. U8 Reserved2; /*0x29 */
  3214. U16 Reserved3; /*0x2A */
  3215. U8 ConnectorName[4]; /*0x2C */
  3216. U32 Reserved4; /*0x30 */
  3217. U32 Reserved5; /*0x34 */
  3218. } MPI26_CONFIG_PAGE_PCIEDEV_0, *PTR_MPI26_CONFIG_PAGE_PCIEDEV_0,
  3219. Mpi26PCIeDevicePage0_t, *pMpi26PCIeDevicePage0_t;
  3220. #define MPI26_PCIEDEVICE0_PAGEVERSION (0x01)
  3221. /*values for PCIe Device Page 0 AccessStatus field */
  3222. #define MPI26_PCIEDEV0_ASTATUS_NO_ERRORS (0x00)
  3223. #define MPI26_PCIEDEV0_ASTATUS_NEEDS_INITIALIZATION (0x04)
  3224. #define MPI26_PCIEDEV0_ASTATUS_CAPABILITY_FAILED (0x02)
  3225. #define MPI26_PCIEDEV0_ASTATUS_DEVICE_BLOCKED (0x07)
  3226. #define MPI26_PCIEDEV0_ASTATUS_MEMORY_SPACE_ACCESS_FAILED (0x08)
  3227. #define MPI26_PCIEDEV0_ASTATUS_UNSUPPORTED_DEVICE (0x09)
  3228. #define MPI26_PCIEDEV0_ASTATUS_MSIX_REQUIRED (0x0A)
  3229. #define MPI26_PCIEDEV0_ASTATUS_UNKNOWN (0x10)
  3230. #define MPI26_PCIEDEV0_ASTATUS_NVME_READY_TIMEOUT (0x30)
  3231. #define MPI26_PCIEDEV0_ASTATUS_NVME_DEVCFG_UNSUPPORTED (0x31)
  3232. #define MPI26_PCIEDEV0_ASTATUS_NVME_IDENTIFY_FAILED (0x32)
  3233. #define MPI26_PCIEDEV0_ASTATUS_NVME_QCONFIG_FAILED (0x33)
  3234. #define MPI26_PCIEDEV0_ASTATUS_NVME_QCREATION_FAILED (0x34)
  3235. #define MPI26_PCIEDEV0_ASTATUS_NVME_EVENTCFG_FAILED (0x35)
  3236. #define MPI26_PCIEDEV0_ASTATUS_NVME_GET_FEATURE_STAT_FAILED (0x36)
  3237. #define MPI26_PCIEDEV0_ASTATUS_NVME_IDLE_TIMEOUT (0x37)
  3238. #define MPI26_PCIEDEV0_ASTATUS_NVME_FAILURE_STATUS (0x38)
  3239. #define MPI26_PCIEDEV0_ASTATUS_INIT_FAIL_MAX (0x3F)
  3240. /*see mpi2_pci.h for the MPI26_PCIE_DEVINFO_ defines used for the DeviceInfo
  3241. *field
  3242. */
  3243. /*values for PCIe Device Page 0 Flags field */
  3244. #define MPI26_PCIEDEV0_FLAGS_UNAUTHORIZED_DEVICE (0x8000)
  3245. #define MPI26_PCIEDEV0_FLAGS_ENABLED_FAST_PATH (0x4000)
  3246. #define MPI26_PCIEDEV0_FLAGS_FAST_PATH_CAPABLE (0x2000)
  3247. #define MPI26_PCIEDEV0_FLAGS_ASYNCHRONOUS_NOTIFICATION (0x0400)
  3248. #define MPI26_PCIEDEV0_FLAGS_ATA_SW_PRESERVATION (0x0200)
  3249. #define MPI26_PCIEDEV0_FLAGS_UNSUPPORTED_DEVICE (0x0100)
  3250. #define MPI26_PCIEDEV0_FLAGS_ATA_48BIT_LBA_SUPPORTED (0x0080)
  3251. #define MPI26_PCIEDEV0_FLAGS_ATA_SMART_SUPPORTED (0x0040)
  3252. #define MPI26_PCIEDEV0_FLAGS_ATA_NCQ_SUPPORTED (0x0020)
  3253. #define MPI26_PCIEDEV0_FLAGS_ATA_FUA_SUPPORTED (0x0010)
  3254. #define MPI26_PCIEDEV0_FLAGS_ENCL_LEVEL_VALID (0x0002)
  3255. #define MPI26_PCIEDEV0_FLAGS_DEVICE_PRESENT (0x0001)
  3256. /* values for PCIe Device Page 0 SupportedLinkRates field */
  3257. #define MPI26_PCIEDEV0_LINK_RATE_16_0_SUPPORTED (0x08)
  3258. #define MPI26_PCIEDEV0_LINK_RATE_8_0_SUPPORTED (0x04)
  3259. #define MPI26_PCIEDEV0_LINK_RATE_5_0_SUPPORTED (0x02)
  3260. #define MPI26_PCIEDEV0_LINK_RATE_2_5_SUPPORTED (0x01)
  3261. /*use MPI26_PCIE_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  3262. /*PCIe Device Page 2 */
  3263. typedef struct _MPI26_CONFIG_PAGE_PCIEDEV_2 {
  3264. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3265. U16 DevHandle; /*0x08 */
  3266. U16 Reserved1; /*0x0A */
  3267. U32 MaximumDataTransferSize;/*0x0C */
  3268. U32 Capabilities; /*0x10 */
  3269. U32 Reserved2; /*0x14 */
  3270. } MPI26_CONFIG_PAGE_PCIEDEV_2, *PTR_MPI26_CONFIG_PAGE_PCIEDEV_2,
  3271. Mpi26PCIeDevicePage2_t, *pMpi26PCIeDevicePage2_t;
  3272. #define MPI26_PCIEDEVICE2_PAGEVERSION (0x00)
  3273. /*defines for PCIe Device Page 2 Capabilities field */
  3274. #define MPI26_PCIEDEV2_CAP_SGL_FORMAT (0x00000004)
  3275. #define MPI26_PCIEDEV2_CAP_BIT_BUCKET_SUPPORT (0x00000002)
  3276. #define MPI26_PCIEDEV2_CAP_SGL_SUPPORT (0x00000001)
  3277. /****************************************************************************
  3278. * PCIe Link Config Pages (MPI v2.6 and later)
  3279. ****************************************************************************/
  3280. /*PCIe Link Page 1 */
  3281. typedef struct _MPI26_CONFIG_PAGE_PCIELINK_1 {
  3282. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3283. U8 Link; /*0x08 */
  3284. U8 Reserved1; /*0x09 */
  3285. U16 Reserved2; /*0x0A */
  3286. U32 CorrectableErrorCount; /*0x0C */
  3287. U16 NonFatalErrorCount; /*0x10 */
  3288. U16 Reserved3; /*0x12 */
  3289. U16 FatalErrorCount; /*0x14 */
  3290. U16 Reserved4; /*0x16 */
  3291. } MPI26_CONFIG_PAGE_PCIELINK_1, *PTR_MPI26_CONFIG_PAGE_PCIELINK_1,
  3292. Mpi26PcieLinkPage1_t, *pMpi26PcieLinkPage1_t;
  3293. #define MPI26_PCIELINK1_PAGEVERSION (0x00)
  3294. /*PCIe Link Page 2 */
  3295. typedef struct _MPI26_PCIELINK2_LINK_EVENT {
  3296. U8 LinkEventCode; /*0x00 */
  3297. U8 Reserved1; /*0x01 */
  3298. U16 Reserved2; /*0x02 */
  3299. U32 LinkEventInfo; /*0x04 */
  3300. } MPI26_PCIELINK2_LINK_EVENT, *PTR_MPI26_PCIELINK2_LINK_EVENT,
  3301. Mpi26PcieLink2LinkEvent_t, *pMpi26PcieLink2LinkEvent_t;
  3302. /*use MPI26_PCIELINK3_EVTCODE_ for the LinkEventCode field */
  3303. /*
  3304. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  3305. *one and check the value returned for NumLinkEvents at runtime.
  3306. */
  3307. #ifndef MPI26_PCIELINK2_LINK_EVENT_MAX
  3308. #define MPI26_PCIELINK2_LINK_EVENT_MAX (1)
  3309. #endif
  3310. typedef struct _MPI26_CONFIG_PAGE_PCIELINK_2 {
  3311. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3312. U8 Link; /*0x08 */
  3313. U8 Reserved1; /*0x09 */
  3314. U16 Reserved2; /*0x0A */
  3315. U8 NumLinkEvents; /*0x0C */
  3316. U8 Reserved3; /*0x0D */
  3317. U16 Reserved4; /*0x0E */
  3318. MPI26_PCIELINK2_LINK_EVENT
  3319. LinkEvent[MPI26_PCIELINK2_LINK_EVENT_MAX]; /*0x10 */
  3320. } MPI26_CONFIG_PAGE_PCIELINK_2, *PTR_MPI26_CONFIG_PAGE_PCIELINK_2,
  3321. Mpi26PcieLinkPage2_t, *pMpi26PcieLinkPage2_t;
  3322. #define MPI26_PCIELINK2_PAGEVERSION (0x00)
  3323. /*PCIe Link Page 3 */
  3324. typedef struct _MPI26_PCIELINK3_LINK_EVENT_CONFIG {
  3325. U8 LinkEventCode; /*0x00 */
  3326. U8 Reserved1; /*0x01 */
  3327. U16 Reserved2; /*0x02 */
  3328. U8 CounterType; /*0x04 */
  3329. U8 ThresholdWindow; /*0x05 */
  3330. U8 TimeUnits; /*0x06 */
  3331. U8 Reserved3; /*0x07 */
  3332. U32 EventThreshold; /*0x08 */
  3333. U16 ThresholdFlags; /*0x0C */
  3334. U16 Reserved4; /*0x0E */
  3335. } MPI26_PCIELINK3_LINK_EVENT_CONFIG, *PTR_MPI26_PCIELINK3_LINK_EVENT_CONFIG,
  3336. Mpi26PcieLink3LinkEventConfig_t, *pMpi26PcieLink3LinkEventConfig_t;
  3337. /*values for LinkEventCode field */
  3338. #define MPI26_PCIELINK3_EVTCODE_NO_EVENT (0x00)
  3339. #define MPI26_PCIELINK3_EVTCODE_CORRECTABLE_ERROR_RECEIVED (0x01)
  3340. #define MPI26_PCIELINK3_EVTCODE_NON_FATAL_ERROR_RECEIVED (0x02)
  3341. #define MPI26_PCIELINK3_EVTCODE_FATAL_ERROR_RECEIVED (0x03)
  3342. #define MPI26_PCIELINK3_EVTCODE_DATA_LINK_ERROR_DETECTED (0x04)
  3343. #define MPI26_PCIELINK3_EVTCODE_TRANSACTION_LAYER_ERROR_DETECTED (0x05)
  3344. #define MPI26_PCIELINK3_EVTCODE_TLP_ECRC_ERROR_DETECTED (0x06)
  3345. #define MPI26_PCIELINK3_EVTCODE_POISONED_TLP (0x07)
  3346. #define MPI26_PCIELINK3_EVTCODE_RECEIVED_NAK_DLLP (0x08)
  3347. #define MPI26_PCIELINK3_EVTCODE_SENT_NAK_DLLP (0x09)
  3348. #define MPI26_PCIELINK3_EVTCODE_LTSSM_RECOVERY_STATE (0x0A)
  3349. #define MPI26_PCIELINK3_EVTCODE_LTSSM_RXL0S_STATE (0x0B)
  3350. #define MPI26_PCIELINK3_EVTCODE_LTSSM_TXL0S_STATE (0x0C)
  3351. #define MPI26_PCIELINK3_EVTCODE_LTSSM_L1_STATE (0x0D)
  3352. #define MPI26_PCIELINK3_EVTCODE_LTSSM_DISABLED_STATE (0x0E)
  3353. #define MPI26_PCIELINK3_EVTCODE_LTSSM_HOT_RESET_STATE (0x0F)
  3354. #define MPI26_PCIELINK3_EVTCODE_SYSTEM_ERROR (0x10)
  3355. #define MPI26_PCIELINK3_EVTCODE_DECODE_ERROR (0x11)
  3356. #define MPI26_PCIELINK3_EVTCODE_DISPARITY_ERROR (0x12)
  3357. /*values for the CounterType field */
  3358. #define MPI26_PCIELINK3_COUNTER_TYPE_WRAPPING (0x00)
  3359. #define MPI26_PCIELINK3_COUNTER_TYPE_SATURATING (0x01)
  3360. #define MPI26_PCIELINK3_COUNTER_TYPE_PEAK_VALUE (0x02)
  3361. /*values for the TimeUnits field */
  3362. #define MPI26_PCIELINK3_TM_UNITS_10_MICROSECONDS (0x00)
  3363. #define MPI26_PCIELINK3_TM_UNITS_100_MICROSECONDS (0x01)
  3364. #define MPI26_PCIELINK3_TM_UNITS_1_MILLISECOND (0x02)
  3365. #define MPI26_PCIELINK3_TM_UNITS_10_MILLISECONDS (0x03)
  3366. /*values for the ThresholdFlags field */
  3367. #define MPI26_PCIELINK3_TFLAGS_EVENT_NOTIFY (0x0001)
  3368. /*
  3369. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  3370. *one and check the value returned for NumLinkEvents at runtime.
  3371. */
  3372. #ifndef MPI26_PCIELINK3_LINK_EVENT_MAX
  3373. #define MPI26_PCIELINK3_LINK_EVENT_MAX (1)
  3374. #endif
  3375. typedef struct _MPI26_CONFIG_PAGE_PCIELINK_3 {
  3376. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3377. U8 Link; /*0x08 */
  3378. U8 Reserved1; /*0x09 */
  3379. U16 Reserved2; /*0x0A */
  3380. U8 NumLinkEvents; /*0x0C */
  3381. U8 Reserved3; /*0x0D */
  3382. U16 Reserved4; /*0x0E */
  3383. MPI26_PCIELINK3_LINK_EVENT_CONFIG
  3384. LinkEventConfig[MPI26_PCIELINK3_LINK_EVENT_MAX]; /*0x10 */
  3385. } MPI26_CONFIG_PAGE_PCIELINK_3, *PTR_MPI26_CONFIG_PAGE_PCIELINK_3,
  3386. Mpi26PcieLinkPage3_t, *pMpi26PcieLinkPage3_t;
  3387. #define MPI26_PCIELINK3_PAGEVERSION (0x00)
  3388. #endif