mpi2.h 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright 2000-2015 Avago Technologies. All rights reserved.
  4. *
  5. *
  6. * Name: mpi2.h
  7. * Title: MPI Message independent structures and definitions
  8. * including System Interface Register Set and
  9. * scatter/gather formats.
  10. * Creation Date: June 21, 2006
  11. *
  12. * mpi2.h Version: 02.00.48
  13. *
  14. * NOTE: Names (typedefs, defines, etc.) beginning with an MPI25 or Mpi25
  15. * prefix are for use only on MPI v2.5 products, and must not be used
  16. * with MPI v2.0 products. Unless otherwise noted, names beginning with
  17. * MPI2 or Mpi2 are for use with both MPI v2.0 and MPI v2.5 products.
  18. *
  19. * Version History
  20. * ---------------
  21. *
  22. * Date Version Description
  23. * -------- -------- ------------------------------------------------------
  24. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  25. * 06-04-07 02.00.01 Bumped MPI2_HEADER_VERSION_UNIT.
  26. * 06-26-07 02.00.02 Bumped MPI2_HEADER_VERSION_UNIT.
  27. * 08-31-07 02.00.03 Bumped MPI2_HEADER_VERSION_UNIT.
  28. * Moved ReplyPostHostIndex register to offset 0x6C of the
  29. * MPI2_SYSTEM_INTERFACE_REGS and modified the define for
  30. * MPI2_REPLY_POST_HOST_INDEX_OFFSET.
  31. * Added union of request descriptors.
  32. * Added union of reply descriptors.
  33. * 10-31-07 02.00.04 Bumped MPI2_HEADER_VERSION_UNIT.
  34. * Added define for MPI2_VERSION_02_00.
  35. * Fixed the size of the FunctionDependent5 field in the
  36. * MPI2_DEFAULT_REPLY structure.
  37. * 12-18-07 02.00.05 Bumped MPI2_HEADER_VERSION_UNIT.
  38. * Removed the MPI-defined Fault Codes and extended the
  39. * product specific codes up to 0xEFFF.
  40. * Added a sixth key value for the WriteSequence register
  41. * and changed the flush value to 0x0.
  42. * Added message function codes for Diagnostic Buffer Post
  43. * and Diagnsotic Release.
  44. * New IOCStatus define: MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED
  45. * Moved MPI2_VERSION_UNION from mpi2_ioc.h.
  46. * 02-29-08 02.00.06 Bumped MPI2_HEADER_VERSION_UNIT.
  47. * 03-03-08 02.00.07 Bumped MPI2_HEADER_VERSION_UNIT.
  48. * 05-21-08 02.00.08 Bumped MPI2_HEADER_VERSION_UNIT.
  49. * Added #defines for marking a reply descriptor as unused.
  50. * 06-27-08 02.00.09 Bumped MPI2_HEADER_VERSION_UNIT.
  51. * 10-02-08 02.00.10 Bumped MPI2_HEADER_VERSION_UNIT.
  52. * Moved LUN field defines from mpi2_init.h.
  53. * 01-19-09 02.00.11 Bumped MPI2_HEADER_VERSION_UNIT.
  54. * 05-06-09 02.00.12 Bumped MPI2_HEADER_VERSION_UNIT.
  55. * In all request and reply descriptors, replaced VF_ID
  56. * field with MSIxIndex field.
  57. * Removed DevHandle field from
  58. * MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR and made those
  59. * bytes reserved.
  60. * Added RAID Accelerator functionality.
  61. * 07-30-09 02.00.13 Bumped MPI2_HEADER_VERSION_UNIT.
  62. * 10-28-09 02.00.14 Bumped MPI2_HEADER_VERSION_UNIT.
  63. * Added MSI-x index mask and shift for Reply Post Host
  64. * Index register.
  65. * Added function code for Host Based Discovery Action.
  66. * 02-10-10 02.00.15 Bumped MPI2_HEADER_VERSION_UNIT.
  67. * Added define for MPI2_FUNCTION_PWR_MGMT_CONTROL.
  68. * Added defines for product-specific range of message
  69. * function codes, 0xF0 to 0xFF.
  70. * 05-12-10 02.00.16 Bumped MPI2_HEADER_VERSION_UNIT.
  71. * Added alternative defines for the SGE Direction bit.
  72. * 08-11-10 02.00.17 Bumped MPI2_HEADER_VERSION_UNIT.
  73. * 11-10-10 02.00.18 Bumped MPI2_HEADER_VERSION_UNIT.
  74. * Added MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR define.
  75. * 02-23-11 02.00.19 Bumped MPI2_HEADER_VERSION_UNIT.
  76. * Added MPI2_FUNCTION_SEND_HOST_MESSAGE.
  77. * 03-09-11 02.00.20 Bumped MPI2_HEADER_VERSION_UNIT.
  78. * 05-25-11 02.00.21 Bumped MPI2_HEADER_VERSION_UNIT.
  79. * 08-24-11 02.00.22 Bumped MPI2_HEADER_VERSION_UNIT.
  80. * 11-18-11 02.00.23 Bumped MPI2_HEADER_VERSION_UNIT.
  81. * Incorporating additions for MPI v2.5.
  82. * 02-06-12 02.00.24 Bumped MPI2_HEADER_VERSION_UNIT.
  83. * 03-29-12 02.00.25 Bumped MPI2_HEADER_VERSION_UNIT.
  84. * Added Hard Reset delay timings.
  85. * 07-10-12 02.00.26 Bumped MPI2_HEADER_VERSION_UNIT.
  86. * 07-26-12 02.00.27 Bumped MPI2_HEADER_VERSION_UNIT.
  87. * 11-27-12 02.00.28 Bumped MPI2_HEADER_VERSION_UNIT.
  88. * 12-20-12 02.00.29 Bumped MPI2_HEADER_VERSION_UNIT.
  89. * Added MPI25_SUP_REPLY_POST_HOST_INDEX_OFFSET.
  90. * 04-09-13 02.00.30 Bumped MPI2_HEADER_VERSION_UNIT.
  91. * 04-17-13 02.00.31 Bumped MPI2_HEADER_VERSION_UNIT.
  92. * 08-19-13 02.00.32 Bumped MPI2_HEADER_VERSION_UNIT.
  93. * 12-05-13 02.00.33 Bumped MPI2_HEADER_VERSION_UNIT.
  94. * 01-08-14 02.00.34 Bumped MPI2_HEADER_VERSION_UNIT
  95. * 06-13-14 02.00.35 Bumped MPI2_HEADER_VERSION_UNIT.
  96. * 11-18-14 02.00.36 Updated copyright information.
  97. * Bumped MPI2_HEADER_VERSION_UNIT.
  98. * 03-16-15 02.00.37 Bumped MPI2_HEADER_VERSION_UNIT.
  99. * Added Scratchpad registers to
  100. * MPI2_SYSTEM_INTERFACE_REGS.
  101. * Added MPI2_DIAG_SBR_RELOAD.
  102. * 03-19-15 02.00.38 Bumped MPI2_HEADER_VERSION_UNIT.
  103. * 05-25-15 02.00.39 Bumped MPI2_HEADER_VERSION_UNIT.
  104. * 08-25-15 02.00.40 Bumped MPI2_HEADER_VERSION_UNIT.
  105. * 12-15-15 02.00.41 Bumped MPI_HEADER_VERSION_UNIT
  106. * 01-01-16 02.00.42 Bumped MPI_HEADER_VERSION_UNIT
  107. * 04-05-16 02.00.43 Modified MPI26_DIAG_BOOT_DEVICE_SELECT defines
  108. * to be unique within first 32 characters.
  109. * Removed AHCI support.
  110. * Removed SOP support.
  111. * Bumped MPI2_HEADER_VERSION_UNIT.
  112. * 04-10-16 02.00.44 Bumped MPI2_HEADER_VERSION_UNIT.
  113. * 07-06-16 02.00.45 Bumped MPI2_HEADER_VERSION_UNIT.
  114. * 09-02-16 02.00.46 Bumped MPI2_HEADER_VERSION_UNIT.
  115. * 11-23-16 02.00.47 Bumped MPI2_HEADER_VERSION_UNIT.
  116. * 02-03-17 02.00.48 Bumped MPI2_HEADER_VERSION_UNIT.
  117. * --------------------------------------------------------------------------
  118. */
  119. #ifndef MPI2_H
  120. #define MPI2_H
  121. /*****************************************************************************
  122. *
  123. * MPI Version Definitions
  124. *
  125. *****************************************************************************/
  126. #define MPI2_VERSION_MAJOR_MASK (0xFF00)
  127. #define MPI2_VERSION_MAJOR_SHIFT (8)
  128. #define MPI2_VERSION_MINOR_MASK (0x00FF)
  129. #define MPI2_VERSION_MINOR_SHIFT (0)
  130. /*major version for all MPI v2.x */
  131. #define MPI2_VERSION_MAJOR (0x02)
  132. /*minor version for MPI v2.0 compatible products */
  133. #define MPI2_VERSION_MINOR (0x00)
  134. #define MPI2_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  135. MPI2_VERSION_MINOR)
  136. #define MPI2_VERSION_02_00 (0x0200)
  137. /*minor version for MPI v2.5 compatible products */
  138. #define MPI25_VERSION_MINOR (0x05)
  139. #define MPI25_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  140. MPI25_VERSION_MINOR)
  141. #define MPI2_VERSION_02_05 (0x0205)
  142. /*minor version for MPI v2.6 compatible products */
  143. #define MPI26_VERSION_MINOR (0x06)
  144. #define MPI26_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  145. MPI26_VERSION_MINOR)
  146. #define MPI2_VERSION_02_06 (0x0206)
  147. /*Unit and Dev versioning for this MPI header set */
  148. #define MPI2_HEADER_VERSION_UNIT (0x30)
  149. #define MPI2_HEADER_VERSION_DEV (0x00)
  150. #define MPI2_HEADER_VERSION_UNIT_MASK (0xFF00)
  151. #define MPI2_HEADER_VERSION_UNIT_SHIFT (8)
  152. #define MPI2_HEADER_VERSION_DEV_MASK (0x00FF)
  153. #define MPI2_HEADER_VERSION_DEV_SHIFT (0)
  154. #define MPI2_HEADER_VERSION ((MPI2_HEADER_VERSION_UNIT << 8) | \
  155. MPI2_HEADER_VERSION_DEV)
  156. /*****************************************************************************
  157. *
  158. * IOC State Definitions
  159. *
  160. *****************************************************************************/
  161. #define MPI2_IOC_STATE_RESET (0x00000000)
  162. #define MPI2_IOC_STATE_READY (0x10000000)
  163. #define MPI2_IOC_STATE_OPERATIONAL (0x20000000)
  164. #define MPI2_IOC_STATE_FAULT (0x40000000)
  165. #define MPI2_IOC_STATE_MASK (0xF0000000)
  166. #define MPI2_IOC_STATE_SHIFT (28)
  167. /*Fault state range for prodcut specific codes */
  168. #define MPI2_FAULT_PRODUCT_SPECIFIC_MIN (0x0000)
  169. #define MPI2_FAULT_PRODUCT_SPECIFIC_MAX (0xEFFF)
  170. /*****************************************************************************
  171. *
  172. * System Interface Register Definitions
  173. *
  174. *****************************************************************************/
  175. typedef volatile struct _MPI2_SYSTEM_INTERFACE_REGS {
  176. U32 Doorbell; /*0x00 */
  177. U32 WriteSequence; /*0x04 */
  178. U32 HostDiagnostic; /*0x08 */
  179. U32 Reserved1; /*0x0C */
  180. U32 DiagRWData; /*0x10 */
  181. U32 DiagRWAddressLow; /*0x14 */
  182. U32 DiagRWAddressHigh; /*0x18 */
  183. U32 Reserved2[5]; /*0x1C */
  184. U32 HostInterruptStatus; /*0x30 */
  185. U32 HostInterruptMask; /*0x34 */
  186. U32 DCRData; /*0x38 */
  187. U32 DCRAddress; /*0x3C */
  188. U32 Reserved3[2]; /*0x40 */
  189. U32 ReplyFreeHostIndex; /*0x48 */
  190. U32 Reserved4[8]; /*0x4C */
  191. U32 ReplyPostHostIndex; /*0x6C */
  192. U32 Reserved5; /*0x70 */
  193. U32 HCBSize; /*0x74 */
  194. U32 HCBAddressLow; /*0x78 */
  195. U32 HCBAddressHigh; /*0x7C */
  196. U32 Reserved6[12]; /*0x80 */
  197. U32 Scratchpad[4]; /*0xB0 */
  198. U32 RequestDescriptorPostLow; /*0xC0 */
  199. U32 RequestDescriptorPostHigh; /*0xC4 */
  200. U32 AtomicRequestDescriptorPost;/*0xC8 */
  201. U32 Reserved7[13]; /*0xCC */
  202. } MPI2_SYSTEM_INTERFACE_REGS,
  203. *PTR_MPI2_SYSTEM_INTERFACE_REGS,
  204. Mpi2SystemInterfaceRegs_t,
  205. *pMpi2SystemInterfaceRegs_t;
  206. /*
  207. *Defines for working with the Doorbell register.
  208. */
  209. #define MPI2_DOORBELL_OFFSET (0x00000000)
  210. /*IOC --> System values */
  211. #define MPI2_DOORBELL_USED (0x08000000)
  212. #define MPI2_DOORBELL_WHO_INIT_MASK (0x07000000)
  213. #define MPI2_DOORBELL_WHO_INIT_SHIFT (24)
  214. #define MPI2_DOORBELL_FAULT_CODE_MASK (0x0000FFFF)
  215. #define MPI2_DOORBELL_DATA_MASK (0x0000FFFF)
  216. /*System --> IOC values */
  217. #define MPI2_DOORBELL_FUNCTION_MASK (0xFF000000)
  218. #define MPI2_DOORBELL_FUNCTION_SHIFT (24)
  219. #define MPI2_DOORBELL_ADD_DWORDS_MASK (0x00FF0000)
  220. #define MPI2_DOORBELL_ADD_DWORDS_SHIFT (16)
  221. /*
  222. *Defines for the WriteSequence register
  223. */
  224. #define MPI2_WRITE_SEQUENCE_OFFSET (0x00000004)
  225. #define MPI2_WRSEQ_KEY_VALUE_MASK (0x0000000F)
  226. #define MPI2_WRSEQ_FLUSH_KEY_VALUE (0x0)
  227. #define MPI2_WRSEQ_1ST_KEY_VALUE (0xF)
  228. #define MPI2_WRSEQ_2ND_KEY_VALUE (0x4)
  229. #define MPI2_WRSEQ_3RD_KEY_VALUE (0xB)
  230. #define MPI2_WRSEQ_4TH_KEY_VALUE (0x2)
  231. #define MPI2_WRSEQ_5TH_KEY_VALUE (0x7)
  232. #define MPI2_WRSEQ_6TH_KEY_VALUE (0xD)
  233. /*
  234. *Defines for the HostDiagnostic register
  235. */
  236. #define MPI2_HOST_DIAGNOSTIC_OFFSET (0x00000008)
  237. #define MPI2_DIAG_SBR_RELOAD (0x00002000)
  238. #define MPI2_DIAG_BOOT_DEVICE_SELECT_MASK (0x00001800)
  239. #define MPI2_DIAG_BOOT_DEVICE_SELECT_DEFAULT (0x00000000)
  240. #define MPI2_DIAG_BOOT_DEVICE_SELECT_HCDW (0x00000800)
  241. /* Defines for V7A/V7R HostDiagnostic Register */
  242. #define MPI26_DIAG_BOOT_DEVICE_SEL_64FLASH (0x00000000)
  243. #define MPI26_DIAG_BOOT_DEVICE_SEL_64HCDW (0x00000800)
  244. #define MPI26_DIAG_BOOT_DEVICE_SEL_32FLASH (0x00001000)
  245. #define MPI26_DIAG_BOOT_DEVICE_SEL_32HCDW (0x00001800)
  246. #define MPI2_DIAG_CLEAR_FLASH_BAD_SIG (0x00000400)
  247. #define MPI2_DIAG_FORCE_HCB_ON_RESET (0x00000200)
  248. #define MPI2_DIAG_HCB_MODE (0x00000100)
  249. #define MPI2_DIAG_DIAG_WRITE_ENABLE (0x00000080)
  250. #define MPI2_DIAG_FLASH_BAD_SIG (0x00000040)
  251. #define MPI2_DIAG_RESET_HISTORY (0x00000020)
  252. #define MPI2_DIAG_DIAG_RW_ENABLE (0x00000010)
  253. #define MPI2_DIAG_RESET_ADAPTER (0x00000004)
  254. #define MPI2_DIAG_HOLD_IOC_RESET (0x00000002)
  255. /*
  256. *Offsets for DiagRWData and address
  257. */
  258. #define MPI2_DIAG_RW_DATA_OFFSET (0x00000010)
  259. #define MPI2_DIAG_RW_ADDRESS_LOW_OFFSET (0x00000014)
  260. #define MPI2_DIAG_RW_ADDRESS_HIGH_OFFSET (0x00000018)
  261. /*
  262. *Defines for the HostInterruptStatus register
  263. */
  264. #define MPI2_HOST_INTERRUPT_STATUS_OFFSET (0x00000030)
  265. #define MPI2_HIS_SYS2IOC_DB_STATUS (0x80000000)
  266. #define MPI2_HIS_IOP_DOORBELL_STATUS MPI2_HIS_SYS2IOC_DB_STATUS
  267. #define MPI2_HIS_RESET_IRQ_STATUS (0x40000000)
  268. #define MPI2_HIS_REPLY_DESCRIPTOR_INTERRUPT (0x00000008)
  269. #define MPI2_HIS_IOC2SYS_DB_STATUS (0x00000001)
  270. #define MPI2_HIS_DOORBELL_INTERRUPT MPI2_HIS_IOC2SYS_DB_STATUS
  271. /*
  272. *Defines for the HostInterruptMask register
  273. */
  274. #define MPI2_HOST_INTERRUPT_MASK_OFFSET (0x00000034)
  275. #define MPI2_HIM_RESET_IRQ_MASK (0x40000000)
  276. #define MPI2_HIM_REPLY_INT_MASK (0x00000008)
  277. #define MPI2_HIM_RIM MPI2_HIM_REPLY_INT_MASK
  278. #define MPI2_HIM_IOC2SYS_DB_MASK (0x00000001)
  279. #define MPI2_HIM_DIM MPI2_HIM_IOC2SYS_DB_MASK
  280. /*
  281. *Offsets for DCRData and address
  282. */
  283. #define MPI2_DCR_DATA_OFFSET (0x00000038)
  284. #define MPI2_DCR_ADDRESS_OFFSET (0x0000003C)
  285. /*
  286. *Offset for the Reply Free Queue
  287. */
  288. #define MPI2_REPLY_FREE_HOST_INDEX_OFFSET (0x00000048)
  289. /*
  290. *Defines for the Reply Descriptor Post Queue
  291. */
  292. #define MPI2_REPLY_POST_HOST_INDEX_OFFSET (0x0000006C)
  293. #define MPI2_REPLY_POST_HOST_INDEX_MASK (0x00FFFFFF)
  294. #define MPI2_RPHI_MSIX_INDEX_MASK (0xFF000000)
  295. #define MPI2_RPHI_MSIX_INDEX_SHIFT (24)
  296. #define MPI25_SUP_REPLY_POST_HOST_INDEX_OFFSET (0x0000030C) /*MPI v2.5 only*/
  297. /*
  298. *Defines for the HCBSize and address
  299. */
  300. #define MPI2_HCB_SIZE_OFFSET (0x00000074)
  301. #define MPI2_HCB_SIZE_SIZE_MASK (0xFFFFF000)
  302. #define MPI2_HCB_SIZE_HCB_ENABLE (0x00000001)
  303. #define MPI2_HCB_ADDRESS_LOW_OFFSET (0x00000078)
  304. #define MPI2_HCB_ADDRESS_HIGH_OFFSET (0x0000007C)
  305. /*
  306. *Offsets for the Scratchpad registers
  307. */
  308. #define MPI26_SCRATCHPAD0_OFFSET (0x000000B0)
  309. #define MPI26_SCRATCHPAD1_OFFSET (0x000000B4)
  310. #define MPI26_SCRATCHPAD2_OFFSET (0x000000B8)
  311. #define MPI26_SCRATCHPAD3_OFFSET (0x000000BC)
  312. /*
  313. *Offsets for the Request Descriptor Post Queue
  314. */
  315. #define MPI2_REQUEST_DESCRIPTOR_POST_LOW_OFFSET (0x000000C0)
  316. #define MPI2_REQUEST_DESCRIPTOR_POST_HIGH_OFFSET (0x000000C4)
  317. #define MPI26_ATOMIC_REQUEST_DESCRIPTOR_POST_OFFSET (0x000000C8)
  318. /*Hard Reset delay timings */
  319. #define MPI2_HARD_RESET_PCIE_FIRST_READ_DELAY_MICRO_SEC (50000)
  320. #define MPI2_HARD_RESET_PCIE_RESET_READ_WINDOW_MICRO_SEC (255000)
  321. #define MPI2_HARD_RESET_PCIE_SECOND_READ_DELAY_MICRO_SEC (256000)
  322. /*****************************************************************************
  323. *
  324. * Message Descriptors
  325. *
  326. *****************************************************************************/
  327. /*Request Descriptors */
  328. /*Default Request Descriptor */
  329. typedef struct _MPI2_DEFAULT_REQUEST_DESCRIPTOR {
  330. U8 RequestFlags; /*0x00 */
  331. U8 MSIxIndex; /*0x01 */
  332. U16 SMID; /*0x02 */
  333. U16 LMID; /*0x04 */
  334. U16 DescriptorTypeDependent; /*0x06 */
  335. } MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  336. *PTR_MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  337. Mpi2DefaultRequestDescriptor_t,
  338. *pMpi2DefaultRequestDescriptor_t;
  339. /*defines for the RequestFlags field */
  340. #define MPI2_REQ_DESCRIPT_FLAGS_TYPE_MASK (0x1E)
  341. #define MPI2_REQ_DESCRIPT_FLAGS_TYPE_RSHIFT (1)
  342. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO (0x00)
  343. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_TARGET (0x02)
  344. #define MPI2_REQ_DESCRIPT_FLAGS_HIGH_PRIORITY (0x06)
  345. #define MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE (0x08)
  346. #define MPI2_REQ_DESCRIPT_FLAGS_RAID_ACCELERATOR (0x0A)
  347. #define MPI25_REQ_DESCRIPT_FLAGS_FAST_PATH_SCSI_IO (0x0C)
  348. #define MPI26_REQ_DESCRIPT_FLAGS_PCIE_ENCAPSULATED (0x10)
  349. #define MPI2_REQ_DESCRIPT_FLAGS_IOC_FIFO_MARKER (0x01)
  350. /*High Priority Request Descriptor */
  351. typedef struct _MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR {
  352. U8 RequestFlags; /*0x00 */
  353. U8 MSIxIndex; /*0x01 */
  354. U16 SMID; /*0x02 */
  355. U16 LMID; /*0x04 */
  356. U16 Reserved1; /*0x06 */
  357. } MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  358. *PTR_MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  359. Mpi2HighPriorityRequestDescriptor_t,
  360. *pMpi2HighPriorityRequestDescriptor_t;
  361. /*SCSI IO Request Descriptor */
  362. typedef struct _MPI2_SCSI_IO_REQUEST_DESCRIPTOR {
  363. U8 RequestFlags; /*0x00 */
  364. U8 MSIxIndex; /*0x01 */
  365. U16 SMID; /*0x02 */
  366. U16 LMID; /*0x04 */
  367. U16 DevHandle; /*0x06 */
  368. } MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  369. *PTR_MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  370. Mpi2SCSIIORequestDescriptor_t,
  371. *pMpi2SCSIIORequestDescriptor_t;
  372. /*SCSI Target Request Descriptor */
  373. typedef struct _MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR {
  374. U8 RequestFlags; /*0x00 */
  375. U8 MSIxIndex; /*0x01 */
  376. U16 SMID; /*0x02 */
  377. U16 LMID; /*0x04 */
  378. U16 IoIndex; /*0x06 */
  379. } MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  380. *PTR_MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  381. Mpi2SCSITargetRequestDescriptor_t,
  382. *pMpi2SCSITargetRequestDescriptor_t;
  383. /*RAID Accelerator Request Descriptor */
  384. typedef struct _MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR {
  385. U8 RequestFlags; /*0x00 */
  386. U8 MSIxIndex; /*0x01 */
  387. U16 SMID; /*0x02 */
  388. U16 LMID; /*0x04 */
  389. U16 Reserved; /*0x06 */
  390. } MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  391. *PTR_MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  392. Mpi2RAIDAcceleratorRequestDescriptor_t,
  393. *pMpi2RAIDAcceleratorRequestDescriptor_t;
  394. /*Fast Path SCSI IO Request Descriptor */
  395. typedef MPI2_SCSI_IO_REQUEST_DESCRIPTOR
  396. MPI25_FP_SCSI_IO_REQUEST_DESCRIPTOR,
  397. *PTR_MPI25_FP_SCSI_IO_REQUEST_DESCRIPTOR,
  398. Mpi25FastPathSCSIIORequestDescriptor_t,
  399. *pMpi25FastPathSCSIIORequestDescriptor_t;
  400. /*PCIe Encapsulated Request Descriptor */
  401. typedef MPI2_SCSI_IO_REQUEST_DESCRIPTOR
  402. MPI26_PCIE_ENCAPSULATED_REQUEST_DESCRIPTOR,
  403. *PTR_MPI26_PCIE_ENCAPSULATED_REQUEST_DESCRIPTOR,
  404. Mpi26PCIeEncapsulatedRequestDescriptor_t,
  405. *pMpi26PCIeEncapsulatedRequestDescriptor_t;
  406. /*union of Request Descriptors */
  407. typedef union _MPI2_REQUEST_DESCRIPTOR_UNION {
  408. MPI2_DEFAULT_REQUEST_DESCRIPTOR Default;
  409. MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR HighPriority;
  410. MPI2_SCSI_IO_REQUEST_DESCRIPTOR SCSIIO;
  411. MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR SCSITarget;
  412. MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR RAIDAccelerator;
  413. MPI25_FP_SCSI_IO_REQUEST_DESCRIPTOR FastPathSCSIIO;
  414. MPI26_PCIE_ENCAPSULATED_REQUEST_DESCRIPTOR PCIeEncapsulated;
  415. U64 Words;
  416. } MPI2_REQUEST_DESCRIPTOR_UNION,
  417. *PTR_MPI2_REQUEST_DESCRIPTOR_UNION,
  418. Mpi2RequestDescriptorUnion_t,
  419. *pMpi2RequestDescriptorUnion_t;
  420. /*Atomic Request Descriptors */
  421. /*
  422. * All Atomic Request Descriptors have the same format, so the following
  423. * structure is used for all Atomic Request Descriptors:
  424. * Atomic Default Request Descriptor
  425. * Atomic High Priority Request Descriptor
  426. * Atomic SCSI IO Request Descriptor
  427. * Atomic SCSI Target Request Descriptor
  428. * Atomic RAID Accelerator Request Descriptor
  429. * Atomic Fast Path SCSI IO Request Descriptor
  430. * Atomic PCIe Encapsulated Request Descriptor
  431. */
  432. /*Atomic Request Descriptor */
  433. typedef struct _MPI26_ATOMIC_REQUEST_DESCRIPTOR {
  434. U8 RequestFlags; /* 0x00 */
  435. U8 MSIxIndex; /* 0x01 */
  436. U16 SMID; /* 0x02 */
  437. } MPI26_ATOMIC_REQUEST_DESCRIPTOR,
  438. *PTR_MPI26_ATOMIC_REQUEST_DESCRIPTOR,
  439. Mpi26AtomicRequestDescriptor_t,
  440. *pMpi26AtomicRequestDescriptor_t;
  441. /*for the RequestFlags field, use the same
  442. *defines as MPI2_DEFAULT_REQUEST_DESCRIPTOR
  443. */
  444. /*Reply Descriptors */
  445. /*Default Reply Descriptor */
  446. typedef struct _MPI2_DEFAULT_REPLY_DESCRIPTOR {
  447. U8 ReplyFlags; /*0x00 */
  448. U8 MSIxIndex; /*0x01 */
  449. U16 DescriptorTypeDependent1; /*0x02 */
  450. U32 DescriptorTypeDependent2; /*0x04 */
  451. } MPI2_DEFAULT_REPLY_DESCRIPTOR,
  452. *PTR_MPI2_DEFAULT_REPLY_DESCRIPTOR,
  453. Mpi2DefaultReplyDescriptor_t,
  454. *pMpi2DefaultReplyDescriptor_t;
  455. /*defines for the ReplyFlags field */
  456. #define MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK (0x0F)
  457. #define MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS (0x00)
  458. #define MPI2_RPY_DESCRIPT_FLAGS_ADDRESS_REPLY (0x01)
  459. #define MPI2_RPY_DESCRIPT_FLAGS_TARGETASSIST_SUCCESS (0x02)
  460. #define MPI2_RPY_DESCRIPT_FLAGS_TARGET_COMMAND_BUFFER (0x03)
  461. #define MPI2_RPY_DESCRIPT_FLAGS_RAID_ACCELERATOR_SUCCESS (0x05)
  462. #define MPI25_RPY_DESCRIPT_FLAGS_FAST_PATH_SCSI_IO_SUCCESS (0x06)
  463. #define MPI26_RPY_DESCRIPT_FLAGS_PCIE_ENCAPSULATED_SUCCESS (0x08)
  464. #define MPI2_RPY_DESCRIPT_FLAGS_UNUSED (0x0F)
  465. /*values for marking a reply descriptor as unused */
  466. #define MPI2_RPY_DESCRIPT_UNUSED_WORD0_MARK (0xFFFFFFFF)
  467. #define MPI2_RPY_DESCRIPT_UNUSED_WORD1_MARK (0xFFFFFFFF)
  468. /*Address Reply Descriptor */
  469. typedef struct _MPI2_ADDRESS_REPLY_DESCRIPTOR {
  470. U8 ReplyFlags; /*0x00 */
  471. U8 MSIxIndex; /*0x01 */
  472. U16 SMID; /*0x02 */
  473. U32 ReplyFrameAddress; /*0x04 */
  474. } MPI2_ADDRESS_REPLY_DESCRIPTOR,
  475. *PTR_MPI2_ADDRESS_REPLY_DESCRIPTOR,
  476. Mpi2AddressReplyDescriptor_t,
  477. *pMpi2AddressReplyDescriptor_t;
  478. #define MPI2_ADDRESS_REPLY_SMID_INVALID (0x00)
  479. /*SCSI IO Success Reply Descriptor */
  480. typedef struct _MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR {
  481. U8 ReplyFlags; /*0x00 */
  482. U8 MSIxIndex; /*0x01 */
  483. U16 SMID; /*0x02 */
  484. U16 TaskTag; /*0x04 */
  485. U16 Reserved1; /*0x06 */
  486. } MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  487. *PTR_MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  488. Mpi2SCSIIOSuccessReplyDescriptor_t,
  489. *pMpi2SCSIIOSuccessReplyDescriptor_t;
  490. /*TargetAssist Success Reply Descriptor */
  491. typedef struct _MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR {
  492. U8 ReplyFlags; /*0x00 */
  493. U8 MSIxIndex; /*0x01 */
  494. U16 SMID; /*0x02 */
  495. U8 SequenceNumber; /*0x04 */
  496. U8 Reserved1; /*0x05 */
  497. U16 IoIndex; /*0x06 */
  498. } MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  499. *PTR_MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  500. Mpi2TargetAssistSuccessReplyDescriptor_t,
  501. *pMpi2TargetAssistSuccessReplyDescriptor_t;
  502. /*Target Command Buffer Reply Descriptor */
  503. typedef struct _MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR {
  504. U8 ReplyFlags; /*0x00 */
  505. U8 MSIxIndex; /*0x01 */
  506. U8 VP_ID; /*0x02 */
  507. U8 Flags; /*0x03 */
  508. U16 InitiatorDevHandle; /*0x04 */
  509. U16 IoIndex; /*0x06 */
  510. } MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  511. *PTR_MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  512. Mpi2TargetCommandBufferReplyDescriptor_t,
  513. *pMpi2TargetCommandBufferReplyDescriptor_t;
  514. /*defines for Flags field */
  515. #define MPI2_RPY_DESCRIPT_TCB_FLAGS_PHYNUM_MASK (0x3F)
  516. /*RAID Accelerator Success Reply Descriptor */
  517. typedef struct _MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR {
  518. U8 ReplyFlags; /*0x00 */
  519. U8 MSIxIndex; /*0x01 */
  520. U16 SMID; /*0x02 */
  521. U32 Reserved; /*0x04 */
  522. } MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  523. *PTR_MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  524. Mpi2RAIDAcceleratorSuccessReplyDescriptor_t,
  525. *pMpi2RAIDAcceleratorSuccessReplyDescriptor_t;
  526. /*Fast Path SCSI IO Success Reply Descriptor */
  527. typedef MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR
  528. MPI25_FP_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  529. *PTR_MPI25_FP_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  530. Mpi25FastPathSCSIIOSuccessReplyDescriptor_t,
  531. *pMpi25FastPathSCSIIOSuccessReplyDescriptor_t;
  532. /*PCIe Encapsulated Success Reply Descriptor */
  533. typedef MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR
  534. MPI26_PCIE_ENCAPSULATED_SUCCESS_REPLY_DESCRIPTOR,
  535. *PTR_MPI26_PCIE_ENCAPSULATED_SUCCESS_REPLY_DESCRIPTOR,
  536. Mpi26PCIeEncapsulatedSuccessReplyDescriptor_t,
  537. *pMpi26PCIeEncapsulatedSuccessReplyDescriptor_t;
  538. /*union of Reply Descriptors */
  539. typedef union _MPI2_REPLY_DESCRIPTORS_UNION {
  540. MPI2_DEFAULT_REPLY_DESCRIPTOR Default;
  541. MPI2_ADDRESS_REPLY_DESCRIPTOR AddressReply;
  542. MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR SCSIIOSuccess;
  543. MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR TargetAssistSuccess;
  544. MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR TargetCommandBuffer;
  545. MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR RAIDAcceleratorSuccess;
  546. MPI25_FP_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR FastPathSCSIIOSuccess;
  547. MPI26_PCIE_ENCAPSULATED_SUCCESS_REPLY_DESCRIPTOR
  548. PCIeEncapsulatedSuccess;
  549. U64 Words;
  550. } MPI2_REPLY_DESCRIPTORS_UNION,
  551. *PTR_MPI2_REPLY_DESCRIPTORS_UNION,
  552. Mpi2ReplyDescriptorsUnion_t,
  553. *pMpi2ReplyDescriptorsUnion_t;
  554. /*****************************************************************************
  555. *
  556. * Message Functions
  557. *
  558. *****************************************************************************/
  559. #define MPI2_FUNCTION_SCSI_IO_REQUEST (0x00)
  560. #define MPI2_FUNCTION_SCSI_TASK_MGMT (0x01)
  561. #define MPI2_FUNCTION_IOC_INIT (0x02)
  562. #define MPI2_FUNCTION_IOC_FACTS (0x03)
  563. #define MPI2_FUNCTION_CONFIG (0x04)
  564. #define MPI2_FUNCTION_PORT_FACTS (0x05)
  565. #define MPI2_FUNCTION_PORT_ENABLE (0x06)
  566. #define MPI2_FUNCTION_EVENT_NOTIFICATION (0x07)
  567. #define MPI2_FUNCTION_EVENT_ACK (0x08)
  568. #define MPI2_FUNCTION_FW_DOWNLOAD (0x09)
  569. #define MPI2_FUNCTION_TARGET_ASSIST (0x0B)
  570. #define MPI2_FUNCTION_TARGET_STATUS_SEND (0x0C)
  571. #define MPI2_FUNCTION_TARGET_MODE_ABORT (0x0D)
  572. #define MPI2_FUNCTION_FW_UPLOAD (0x12)
  573. #define MPI2_FUNCTION_RAID_ACTION (0x15)
  574. #define MPI2_FUNCTION_RAID_SCSI_IO_PASSTHROUGH (0x16)
  575. #define MPI2_FUNCTION_TOOLBOX (0x17)
  576. #define MPI2_FUNCTION_SCSI_ENCLOSURE_PROCESSOR (0x18)
  577. #define MPI2_FUNCTION_SMP_PASSTHROUGH (0x1A)
  578. #define MPI2_FUNCTION_SAS_IO_UNIT_CONTROL (0x1B)
  579. #define MPI2_FUNCTION_IO_UNIT_CONTROL (0x1B)
  580. #define MPI2_FUNCTION_SATA_PASSTHROUGH (0x1C)
  581. #define MPI2_FUNCTION_DIAG_BUFFER_POST (0x1D)
  582. #define MPI2_FUNCTION_DIAG_RELEASE (0x1E)
  583. #define MPI2_FUNCTION_TARGET_CMD_BUF_BASE_POST (0x24)
  584. #define MPI2_FUNCTION_TARGET_CMD_BUF_LIST_POST (0x25)
  585. #define MPI2_FUNCTION_RAID_ACCELERATOR (0x2C)
  586. #define MPI2_FUNCTION_HOST_BASED_DISCOVERY_ACTION (0x2F)
  587. #define MPI2_FUNCTION_PWR_MGMT_CONTROL (0x30)
  588. #define MPI2_FUNCTION_SEND_HOST_MESSAGE (0x31)
  589. #define MPI2_FUNCTION_NVME_ENCAPSULATED (0x33)
  590. #define MPI2_FUNCTION_MIN_PRODUCT_SPECIFIC (0xF0)
  591. #define MPI2_FUNCTION_MAX_PRODUCT_SPECIFIC (0xFF)
  592. /*Doorbell functions */
  593. #define MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET (0x40)
  594. #define MPI2_FUNCTION_HANDSHAKE (0x42)
  595. /*****************************************************************************
  596. *
  597. * IOC Status Values
  598. *
  599. *****************************************************************************/
  600. /*mask for IOCStatus status value */
  601. #define MPI2_IOCSTATUS_MASK (0x7FFF)
  602. /****************************************************************************
  603. * Common IOCStatus values for all replies
  604. ****************************************************************************/
  605. #define MPI2_IOCSTATUS_SUCCESS (0x0000)
  606. #define MPI2_IOCSTATUS_INVALID_FUNCTION (0x0001)
  607. #define MPI2_IOCSTATUS_BUSY (0x0002)
  608. #define MPI2_IOCSTATUS_INVALID_SGL (0x0003)
  609. #define MPI2_IOCSTATUS_INTERNAL_ERROR (0x0004)
  610. #define MPI2_IOCSTATUS_INVALID_VPID (0x0005)
  611. #define MPI2_IOCSTATUS_INSUFFICIENT_RESOURCES (0x0006)
  612. #define MPI2_IOCSTATUS_INVALID_FIELD (0x0007)
  613. #define MPI2_IOCSTATUS_INVALID_STATE (0x0008)
  614. #define MPI2_IOCSTATUS_OP_STATE_NOT_SUPPORTED (0x0009)
  615. #define MPI2_IOCSTATUS_INSUFFICIENT_POWER (0x000A)
  616. /****************************************************************************
  617. * Config IOCStatus values
  618. ****************************************************************************/
  619. #define MPI2_IOCSTATUS_CONFIG_INVALID_ACTION (0x0020)
  620. #define MPI2_IOCSTATUS_CONFIG_INVALID_TYPE (0x0021)
  621. #define MPI2_IOCSTATUS_CONFIG_INVALID_PAGE (0x0022)
  622. #define MPI2_IOCSTATUS_CONFIG_INVALID_DATA (0x0023)
  623. #define MPI2_IOCSTATUS_CONFIG_NO_DEFAULTS (0x0024)
  624. #define MPI2_IOCSTATUS_CONFIG_CANT_COMMIT (0x0025)
  625. /****************************************************************************
  626. * SCSI IO Reply
  627. ****************************************************************************/
  628. #define MPI2_IOCSTATUS_SCSI_RECOVERED_ERROR (0x0040)
  629. #define MPI2_IOCSTATUS_SCSI_INVALID_DEVHANDLE (0x0042)
  630. #define MPI2_IOCSTATUS_SCSI_DEVICE_NOT_THERE (0x0043)
  631. #define MPI2_IOCSTATUS_SCSI_DATA_OVERRUN (0x0044)
  632. #define MPI2_IOCSTATUS_SCSI_DATA_UNDERRUN (0x0045)
  633. #define MPI2_IOCSTATUS_SCSI_IO_DATA_ERROR (0x0046)
  634. #define MPI2_IOCSTATUS_SCSI_PROTOCOL_ERROR (0x0047)
  635. #define MPI2_IOCSTATUS_SCSI_TASK_TERMINATED (0x0048)
  636. #define MPI2_IOCSTATUS_SCSI_RESIDUAL_MISMATCH (0x0049)
  637. #define MPI2_IOCSTATUS_SCSI_TASK_MGMT_FAILED (0x004A)
  638. #define MPI2_IOCSTATUS_SCSI_IOC_TERMINATED (0x004B)
  639. #define MPI2_IOCSTATUS_SCSI_EXT_TERMINATED (0x004C)
  640. /****************************************************************************
  641. * For use by SCSI Initiator and SCSI Target end-to-end data protection
  642. ****************************************************************************/
  643. #define MPI2_IOCSTATUS_EEDP_GUARD_ERROR (0x004D)
  644. #define MPI2_IOCSTATUS_EEDP_REF_TAG_ERROR (0x004E)
  645. #define MPI2_IOCSTATUS_EEDP_APP_TAG_ERROR (0x004F)
  646. /****************************************************************************
  647. * SCSI Target values
  648. ****************************************************************************/
  649. #define MPI2_IOCSTATUS_TARGET_INVALID_IO_INDEX (0x0062)
  650. #define MPI2_IOCSTATUS_TARGET_ABORTED (0x0063)
  651. #define MPI2_IOCSTATUS_TARGET_NO_CONN_RETRYABLE (0x0064)
  652. #define MPI2_IOCSTATUS_TARGET_NO_CONNECTION (0x0065)
  653. #define MPI2_IOCSTATUS_TARGET_XFER_COUNT_MISMATCH (0x006A)
  654. #define MPI2_IOCSTATUS_TARGET_DATA_OFFSET_ERROR (0x006D)
  655. #define MPI2_IOCSTATUS_TARGET_TOO_MUCH_WRITE_DATA (0x006E)
  656. #define MPI2_IOCSTATUS_TARGET_IU_TOO_SHORT (0x006F)
  657. #define MPI2_IOCSTATUS_TARGET_ACK_NAK_TIMEOUT (0x0070)
  658. #define MPI2_IOCSTATUS_TARGET_NAK_RECEIVED (0x0071)
  659. /****************************************************************************
  660. * Serial Attached SCSI values
  661. ****************************************************************************/
  662. #define MPI2_IOCSTATUS_SAS_SMP_REQUEST_FAILED (0x0090)
  663. #define MPI2_IOCSTATUS_SAS_SMP_DATA_OVERRUN (0x0091)
  664. /****************************************************************************
  665. * Diagnostic Buffer Post / Diagnostic Release values
  666. ****************************************************************************/
  667. #define MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED (0x00A0)
  668. /****************************************************************************
  669. * RAID Accelerator values
  670. ****************************************************************************/
  671. #define MPI2_IOCSTATUS_RAID_ACCEL_ERROR (0x00B0)
  672. /****************************************************************************
  673. * IOCStatus flag to indicate that log info is available
  674. ****************************************************************************/
  675. #define MPI2_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE (0x8000)
  676. /****************************************************************************
  677. * IOCLogInfo Types
  678. ****************************************************************************/
  679. #define MPI2_IOCLOGINFO_TYPE_MASK (0xF0000000)
  680. #define MPI2_IOCLOGINFO_TYPE_SHIFT (28)
  681. #define MPI2_IOCLOGINFO_TYPE_NONE (0x0)
  682. #define MPI2_IOCLOGINFO_TYPE_SCSI (0x1)
  683. #define MPI2_IOCLOGINFO_TYPE_FC (0x2)
  684. #define MPI2_IOCLOGINFO_TYPE_SAS (0x3)
  685. #define MPI2_IOCLOGINFO_TYPE_ISCSI (0x4)
  686. #define MPI2_IOCLOGINFO_LOG_DATA_MASK (0x0FFFFFFF)
  687. /*****************************************************************************
  688. *
  689. * Standard Message Structures
  690. *
  691. *****************************************************************************/
  692. /****************************************************************************
  693. *Request Message Header for all request messages
  694. ****************************************************************************/
  695. typedef struct _MPI2_REQUEST_HEADER {
  696. U16 FunctionDependent1; /*0x00 */
  697. U8 ChainOffset; /*0x02 */
  698. U8 Function; /*0x03 */
  699. U16 FunctionDependent2; /*0x04 */
  700. U8 FunctionDependent3; /*0x06 */
  701. U8 MsgFlags; /*0x07 */
  702. U8 VP_ID; /*0x08 */
  703. U8 VF_ID; /*0x09 */
  704. U16 Reserved1; /*0x0A */
  705. } MPI2_REQUEST_HEADER, *PTR_MPI2_REQUEST_HEADER,
  706. MPI2RequestHeader_t, *pMPI2RequestHeader_t;
  707. /****************************************************************************
  708. * Default Reply
  709. ****************************************************************************/
  710. typedef struct _MPI2_DEFAULT_REPLY {
  711. U16 FunctionDependent1; /*0x00 */
  712. U8 MsgLength; /*0x02 */
  713. U8 Function; /*0x03 */
  714. U16 FunctionDependent2; /*0x04 */
  715. U8 FunctionDependent3; /*0x06 */
  716. U8 MsgFlags; /*0x07 */
  717. U8 VP_ID; /*0x08 */
  718. U8 VF_ID; /*0x09 */
  719. U16 Reserved1; /*0x0A */
  720. U16 FunctionDependent5; /*0x0C */
  721. U16 IOCStatus; /*0x0E */
  722. U32 IOCLogInfo; /*0x10 */
  723. } MPI2_DEFAULT_REPLY, *PTR_MPI2_DEFAULT_REPLY,
  724. MPI2DefaultReply_t, *pMPI2DefaultReply_t;
  725. /*common version structure/union used in messages and configuration pages */
  726. typedef struct _MPI2_VERSION_STRUCT {
  727. U8 Dev; /*0x00 */
  728. U8 Unit; /*0x01 */
  729. U8 Minor; /*0x02 */
  730. U8 Major; /*0x03 */
  731. } MPI2_VERSION_STRUCT;
  732. typedef union _MPI2_VERSION_UNION {
  733. MPI2_VERSION_STRUCT Struct;
  734. U32 Word;
  735. } MPI2_VERSION_UNION;
  736. /*LUN field defines, common to many structures */
  737. #define MPI2_LUN_FIRST_LEVEL_ADDRESSING (0x0000FFFF)
  738. #define MPI2_LUN_SECOND_LEVEL_ADDRESSING (0xFFFF0000)
  739. #define MPI2_LUN_THIRD_LEVEL_ADDRESSING (0x0000FFFF)
  740. #define MPI2_LUN_FOURTH_LEVEL_ADDRESSING (0xFFFF0000)
  741. #define MPI2_LUN_LEVEL_1_WORD (0xFF00)
  742. #define MPI2_LUN_LEVEL_1_DWORD (0x0000FF00)
  743. /*****************************************************************************
  744. *
  745. * Fusion-MPT MPI Scatter Gather Elements
  746. *
  747. *****************************************************************************/
  748. /****************************************************************************
  749. * MPI Simple Element structures
  750. ****************************************************************************/
  751. typedef struct _MPI2_SGE_SIMPLE32 {
  752. U32 FlagsLength;
  753. U32 Address;
  754. } MPI2_SGE_SIMPLE32, *PTR_MPI2_SGE_SIMPLE32,
  755. Mpi2SGESimple32_t, *pMpi2SGESimple32_t;
  756. typedef struct _MPI2_SGE_SIMPLE64 {
  757. U32 FlagsLength;
  758. U64 Address;
  759. } MPI2_SGE_SIMPLE64, *PTR_MPI2_SGE_SIMPLE64,
  760. Mpi2SGESimple64_t, *pMpi2SGESimple64_t;
  761. typedef struct _MPI2_SGE_SIMPLE_UNION {
  762. U32 FlagsLength;
  763. union {
  764. U32 Address32;
  765. U64 Address64;
  766. } u;
  767. } MPI2_SGE_SIMPLE_UNION,
  768. *PTR_MPI2_SGE_SIMPLE_UNION,
  769. Mpi2SGESimpleUnion_t,
  770. *pMpi2SGESimpleUnion_t;
  771. /****************************************************************************
  772. * MPI Chain Element structures - for MPI v2.0 products only
  773. ****************************************************************************/
  774. typedef struct _MPI2_SGE_CHAIN32 {
  775. U16 Length;
  776. U8 NextChainOffset;
  777. U8 Flags;
  778. U32 Address;
  779. } MPI2_SGE_CHAIN32, *PTR_MPI2_SGE_CHAIN32,
  780. Mpi2SGEChain32_t, *pMpi2SGEChain32_t;
  781. typedef struct _MPI2_SGE_CHAIN64 {
  782. U16 Length;
  783. U8 NextChainOffset;
  784. U8 Flags;
  785. U64 Address;
  786. } MPI2_SGE_CHAIN64, *PTR_MPI2_SGE_CHAIN64,
  787. Mpi2SGEChain64_t, *pMpi2SGEChain64_t;
  788. typedef struct _MPI2_SGE_CHAIN_UNION {
  789. U16 Length;
  790. U8 NextChainOffset;
  791. U8 Flags;
  792. union {
  793. U32 Address32;
  794. U64 Address64;
  795. } u;
  796. } MPI2_SGE_CHAIN_UNION,
  797. *PTR_MPI2_SGE_CHAIN_UNION,
  798. Mpi2SGEChainUnion_t,
  799. *pMpi2SGEChainUnion_t;
  800. /****************************************************************************
  801. * MPI Transaction Context Element structures - for MPI v2.0 products only
  802. ****************************************************************************/
  803. typedef struct _MPI2_SGE_TRANSACTION32 {
  804. U8 Reserved;
  805. U8 ContextSize;
  806. U8 DetailsLength;
  807. U8 Flags;
  808. U32 TransactionContext[1];
  809. U32 TransactionDetails[1];
  810. } MPI2_SGE_TRANSACTION32,
  811. *PTR_MPI2_SGE_TRANSACTION32,
  812. Mpi2SGETransaction32_t,
  813. *pMpi2SGETransaction32_t;
  814. typedef struct _MPI2_SGE_TRANSACTION64 {
  815. U8 Reserved;
  816. U8 ContextSize;
  817. U8 DetailsLength;
  818. U8 Flags;
  819. U32 TransactionContext[2];
  820. U32 TransactionDetails[1];
  821. } MPI2_SGE_TRANSACTION64,
  822. *PTR_MPI2_SGE_TRANSACTION64,
  823. Mpi2SGETransaction64_t,
  824. *pMpi2SGETransaction64_t;
  825. typedef struct _MPI2_SGE_TRANSACTION96 {
  826. U8 Reserved;
  827. U8 ContextSize;
  828. U8 DetailsLength;
  829. U8 Flags;
  830. U32 TransactionContext[3];
  831. U32 TransactionDetails[1];
  832. } MPI2_SGE_TRANSACTION96, *PTR_MPI2_SGE_TRANSACTION96,
  833. Mpi2SGETransaction96_t, *pMpi2SGETransaction96_t;
  834. typedef struct _MPI2_SGE_TRANSACTION128 {
  835. U8 Reserved;
  836. U8 ContextSize;
  837. U8 DetailsLength;
  838. U8 Flags;
  839. U32 TransactionContext[4];
  840. U32 TransactionDetails[1];
  841. } MPI2_SGE_TRANSACTION128, *PTR_MPI2_SGE_TRANSACTION128,
  842. Mpi2SGETransaction_t128, *pMpi2SGETransaction_t128;
  843. typedef struct _MPI2_SGE_TRANSACTION_UNION {
  844. U8 Reserved;
  845. U8 ContextSize;
  846. U8 DetailsLength;
  847. U8 Flags;
  848. union {
  849. U32 TransactionContext32[1];
  850. U32 TransactionContext64[2];
  851. U32 TransactionContext96[3];
  852. U32 TransactionContext128[4];
  853. } u;
  854. U32 TransactionDetails[1];
  855. } MPI2_SGE_TRANSACTION_UNION,
  856. *PTR_MPI2_SGE_TRANSACTION_UNION,
  857. Mpi2SGETransactionUnion_t,
  858. *pMpi2SGETransactionUnion_t;
  859. /****************************************************************************
  860. * MPI SGE union for IO SGL's - for MPI v2.0 products only
  861. ****************************************************************************/
  862. typedef struct _MPI2_MPI_SGE_IO_UNION {
  863. union {
  864. MPI2_SGE_SIMPLE_UNION Simple;
  865. MPI2_SGE_CHAIN_UNION Chain;
  866. } u;
  867. } MPI2_MPI_SGE_IO_UNION, *PTR_MPI2_MPI_SGE_IO_UNION,
  868. Mpi2MpiSGEIOUnion_t, *pMpi2MpiSGEIOUnion_t;
  869. /****************************************************************************
  870. * MPI SGE union for SGL's with Simple and Transaction elements - for MPI v2.0 products only
  871. ****************************************************************************/
  872. typedef struct _MPI2_SGE_TRANS_SIMPLE_UNION {
  873. union {
  874. MPI2_SGE_SIMPLE_UNION Simple;
  875. MPI2_SGE_TRANSACTION_UNION Transaction;
  876. } u;
  877. } MPI2_SGE_TRANS_SIMPLE_UNION,
  878. *PTR_MPI2_SGE_TRANS_SIMPLE_UNION,
  879. Mpi2SGETransSimpleUnion_t,
  880. *pMpi2SGETransSimpleUnion_t;
  881. /****************************************************************************
  882. * All MPI SGE types union
  883. ****************************************************************************/
  884. typedef struct _MPI2_MPI_SGE_UNION {
  885. union {
  886. MPI2_SGE_SIMPLE_UNION Simple;
  887. MPI2_SGE_CHAIN_UNION Chain;
  888. MPI2_SGE_TRANSACTION_UNION Transaction;
  889. } u;
  890. } MPI2_MPI_SGE_UNION, *PTR_MPI2_MPI_SGE_UNION,
  891. Mpi2MpiSgeUnion_t, *pMpi2MpiSgeUnion_t;
  892. /****************************************************************************
  893. * MPI SGE field definition and masks
  894. ****************************************************************************/
  895. /*Flags field bit definitions */
  896. #define MPI2_SGE_FLAGS_LAST_ELEMENT (0x80)
  897. #define MPI2_SGE_FLAGS_END_OF_BUFFER (0x40)
  898. #define MPI2_SGE_FLAGS_ELEMENT_TYPE_MASK (0x30)
  899. #define MPI2_SGE_FLAGS_LOCAL_ADDRESS (0x08)
  900. #define MPI2_SGE_FLAGS_DIRECTION (0x04)
  901. #define MPI2_SGE_FLAGS_ADDRESS_SIZE (0x02)
  902. #define MPI2_SGE_FLAGS_END_OF_LIST (0x01)
  903. #define MPI2_SGE_FLAGS_SHIFT (24)
  904. #define MPI2_SGE_LENGTH_MASK (0x00FFFFFF)
  905. #define MPI2_SGE_CHAIN_LENGTH_MASK (0x0000FFFF)
  906. /*Element Type */
  907. #define MPI2_SGE_FLAGS_TRANSACTION_ELEMENT (0x00)
  908. #define MPI2_SGE_FLAGS_SIMPLE_ELEMENT (0x10)
  909. #define MPI2_SGE_FLAGS_CHAIN_ELEMENT (0x30)
  910. #define MPI2_SGE_FLAGS_ELEMENT_MASK (0x30)
  911. /*Address location */
  912. #define MPI2_SGE_FLAGS_SYSTEM_ADDRESS (0x00)
  913. /*Direction */
  914. #define MPI2_SGE_FLAGS_IOC_TO_HOST (0x00)
  915. #define MPI2_SGE_FLAGS_HOST_TO_IOC (0x04)
  916. #define MPI2_SGE_FLAGS_DEST (MPI2_SGE_FLAGS_IOC_TO_HOST)
  917. #define MPI2_SGE_FLAGS_SOURCE (MPI2_SGE_FLAGS_HOST_TO_IOC)
  918. /*Address Size */
  919. #define MPI2_SGE_FLAGS_32_BIT_ADDRESSING (0x00)
  920. #define MPI2_SGE_FLAGS_64_BIT_ADDRESSING (0x02)
  921. /*Context Size */
  922. #define MPI2_SGE_FLAGS_32_BIT_CONTEXT (0x00)
  923. #define MPI2_SGE_FLAGS_64_BIT_CONTEXT (0x02)
  924. #define MPI2_SGE_FLAGS_96_BIT_CONTEXT (0x04)
  925. #define MPI2_SGE_FLAGS_128_BIT_CONTEXT (0x06)
  926. #define MPI2_SGE_CHAIN_OFFSET_MASK (0x00FF0000)
  927. #define MPI2_SGE_CHAIN_OFFSET_SHIFT (16)
  928. /****************************************************************************
  929. * MPI SGE operation Macros
  930. ****************************************************************************/
  931. /*SIMPLE FlagsLength manipulations... */
  932. #define MPI2_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_SGE_FLAGS_SHIFT)
  933. #define MPI2_SGE_GET_FLAGS(f) (((f) & ~MPI2_SGE_LENGTH_MASK) >> \
  934. MPI2_SGE_FLAGS_SHIFT)
  935. #define MPI2_SGE_LENGTH(f) ((f) & MPI2_SGE_LENGTH_MASK)
  936. #define MPI2_SGE_CHAIN_LENGTH(f) ((f) & MPI2_SGE_CHAIN_LENGTH_MASK)
  937. #define MPI2_SGE_SET_FLAGS_LENGTH(f, l) (MPI2_SGE_SET_FLAGS(f) | \
  938. MPI2_SGE_LENGTH(l))
  939. #define MPI2_pSGE_GET_FLAGS(psg) MPI2_SGE_GET_FLAGS((psg)->FlagsLength)
  940. #define MPI2_pSGE_GET_LENGTH(psg) MPI2_SGE_LENGTH((psg)->FlagsLength)
  941. #define MPI2_pSGE_SET_FLAGS_LENGTH(psg, f, l) ((psg)->FlagsLength = \
  942. MPI2_SGE_SET_FLAGS_LENGTH(f, l))
  943. /*CAUTION - The following are READ-MODIFY-WRITE! */
  944. #define MPI2_pSGE_SET_FLAGS(psg, f) ((psg)->FlagsLength |= \
  945. MPI2_SGE_SET_FLAGS(f))
  946. #define MPI2_pSGE_SET_LENGTH(psg, l) ((psg)->FlagsLength |= \
  947. MPI2_SGE_LENGTH(l))
  948. #define MPI2_GET_CHAIN_OFFSET(x) ((x & MPI2_SGE_CHAIN_OFFSET_MASK) >> \
  949. MPI2_SGE_CHAIN_OFFSET_SHIFT)
  950. /*****************************************************************************
  951. *
  952. * Fusion-MPT IEEE Scatter Gather Elements
  953. *
  954. *****************************************************************************/
  955. /****************************************************************************
  956. * IEEE Simple Element structures
  957. ****************************************************************************/
  958. /*MPI2_IEEE_SGE_SIMPLE32 is for MPI v2.0 products only */
  959. typedef struct _MPI2_IEEE_SGE_SIMPLE32 {
  960. U32 Address;
  961. U32 FlagsLength;
  962. } MPI2_IEEE_SGE_SIMPLE32, *PTR_MPI2_IEEE_SGE_SIMPLE32,
  963. Mpi2IeeeSgeSimple32_t, *pMpi2IeeeSgeSimple32_t;
  964. typedef struct _MPI2_IEEE_SGE_SIMPLE64 {
  965. U64 Address;
  966. U32 Length;
  967. U16 Reserved1;
  968. U8 Reserved2;
  969. U8 Flags;
  970. } MPI2_IEEE_SGE_SIMPLE64, *PTR_MPI2_IEEE_SGE_SIMPLE64,
  971. Mpi2IeeeSgeSimple64_t, *pMpi2IeeeSgeSimple64_t;
  972. typedef union _MPI2_IEEE_SGE_SIMPLE_UNION {
  973. MPI2_IEEE_SGE_SIMPLE32 Simple32;
  974. MPI2_IEEE_SGE_SIMPLE64 Simple64;
  975. } MPI2_IEEE_SGE_SIMPLE_UNION,
  976. *PTR_MPI2_IEEE_SGE_SIMPLE_UNION,
  977. Mpi2IeeeSgeSimpleUnion_t,
  978. *pMpi2IeeeSgeSimpleUnion_t;
  979. /****************************************************************************
  980. * IEEE Chain Element structures
  981. ****************************************************************************/
  982. /*MPI2_IEEE_SGE_CHAIN32 is for MPI v2.0 products only */
  983. typedef MPI2_IEEE_SGE_SIMPLE32 MPI2_IEEE_SGE_CHAIN32;
  984. /*MPI2_IEEE_SGE_CHAIN64 is for MPI v2.0 products only */
  985. typedef MPI2_IEEE_SGE_SIMPLE64 MPI2_IEEE_SGE_CHAIN64;
  986. typedef union _MPI2_IEEE_SGE_CHAIN_UNION {
  987. MPI2_IEEE_SGE_CHAIN32 Chain32;
  988. MPI2_IEEE_SGE_CHAIN64 Chain64;
  989. } MPI2_IEEE_SGE_CHAIN_UNION,
  990. *PTR_MPI2_IEEE_SGE_CHAIN_UNION,
  991. Mpi2IeeeSgeChainUnion_t,
  992. *pMpi2IeeeSgeChainUnion_t;
  993. /*MPI25_IEEE_SGE_CHAIN64 is for MPI v2.5 and later */
  994. typedef struct _MPI25_IEEE_SGE_CHAIN64 {
  995. U64 Address;
  996. U32 Length;
  997. U16 Reserved1;
  998. U8 NextChainOffset;
  999. U8 Flags;
  1000. } MPI25_IEEE_SGE_CHAIN64,
  1001. *PTR_MPI25_IEEE_SGE_CHAIN64,
  1002. Mpi25IeeeSgeChain64_t,
  1003. *pMpi25IeeeSgeChain64_t;
  1004. /****************************************************************************
  1005. * All IEEE SGE types union
  1006. ****************************************************************************/
  1007. /*MPI2_IEEE_SGE_UNION is for MPI v2.0 products only */
  1008. typedef struct _MPI2_IEEE_SGE_UNION {
  1009. union {
  1010. MPI2_IEEE_SGE_SIMPLE_UNION Simple;
  1011. MPI2_IEEE_SGE_CHAIN_UNION Chain;
  1012. } u;
  1013. } MPI2_IEEE_SGE_UNION, *PTR_MPI2_IEEE_SGE_UNION,
  1014. Mpi2IeeeSgeUnion_t, *pMpi2IeeeSgeUnion_t;
  1015. /****************************************************************************
  1016. * IEEE SGE union for IO SGL's
  1017. ****************************************************************************/
  1018. typedef union _MPI25_SGE_IO_UNION {
  1019. MPI2_IEEE_SGE_SIMPLE64 IeeeSimple;
  1020. MPI25_IEEE_SGE_CHAIN64 IeeeChain;
  1021. } MPI25_SGE_IO_UNION, *PTR_MPI25_SGE_IO_UNION,
  1022. Mpi25SGEIOUnion_t, *pMpi25SGEIOUnion_t;
  1023. /****************************************************************************
  1024. * IEEE SGE field definitions and masks
  1025. ****************************************************************************/
  1026. /*Flags field bit definitions */
  1027. #define MPI2_IEEE_SGE_FLAGS_ELEMENT_TYPE_MASK (0x80)
  1028. #define MPI25_IEEE_SGE_FLAGS_END_OF_LIST (0x40)
  1029. #define MPI2_IEEE32_SGE_FLAGS_SHIFT (24)
  1030. #define MPI2_IEEE32_SGE_LENGTH_MASK (0x00FFFFFF)
  1031. /*Element Type */
  1032. #define MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT (0x00)
  1033. #define MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT (0x80)
  1034. /*Next Segment Format */
  1035. #define MPI26_IEEE_SGE_FLAGS_NSF_MASK (0x1C)
  1036. #define MPI26_IEEE_SGE_FLAGS_NSF_MPI_IEEE (0x00)
  1037. #define MPI26_IEEE_SGE_FLAGS_NSF_NVME_PRP (0x08)
  1038. #define MPI26_IEEE_SGE_FLAGS_NSF_NVME_SGL (0x10)
  1039. /*Data Location Address Space */
  1040. #define MPI2_IEEE_SGE_FLAGS_ADDR_MASK (0x03)
  1041. #define MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR (0x00)
  1042. #define MPI2_IEEE_SGE_FLAGS_IOCDDR_ADDR (0x01)
  1043. #define MPI2_IEEE_SGE_FLAGS_IOCPLB_ADDR (0x02)
  1044. #define MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR (0x03)
  1045. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR (0x03)
  1046. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR \
  1047. (MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR)
  1048. #define MPI26_IEEE_SGE_FLAGS_IOCCTL_ADDR (0x02)
  1049. /****************************************************************************
  1050. * IEEE SGE operation Macros
  1051. ****************************************************************************/
  1052. /*SIMPLE FlagsLength manipulations... */
  1053. #define MPI2_IEEE32_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_IEEE32_SGE_FLAGS_SHIFT)
  1054. #define MPI2_IEEE32_SGE_GET_FLAGS(f) (((f) & ~MPI2_IEEE32_SGE_LENGTH_MASK) \
  1055. >> MPI2_IEEE32_SGE_FLAGS_SHIFT)
  1056. #define MPI2_IEEE32_SGE_LENGTH(f) ((f) & MPI2_IEEE32_SGE_LENGTH_MASK)
  1057. #define MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f, l) (MPI2_IEEE32_SGE_SET_FLAGS(f) |\
  1058. MPI2_IEEE32_SGE_LENGTH(l))
  1059. #define MPI2_IEEE32_pSGE_GET_FLAGS(psg) \
  1060. MPI2_IEEE32_SGE_GET_FLAGS((psg)->FlagsLength)
  1061. #define MPI2_IEEE32_pSGE_GET_LENGTH(psg) \
  1062. MPI2_IEEE32_SGE_LENGTH((psg)->FlagsLength)
  1063. #define MPI2_IEEE32_pSGE_SET_FLAGS_LENGTH(psg, f, l) ((psg)->FlagsLength = \
  1064. MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f, l))
  1065. /*CAUTION - The following are READ-MODIFY-WRITE! */
  1066. #define MPI2_IEEE32_pSGE_SET_FLAGS(psg, f) ((psg)->FlagsLength |= \
  1067. MPI2_IEEE32_SGE_SET_FLAGS(f))
  1068. #define MPI2_IEEE32_pSGE_SET_LENGTH(psg, l) ((psg)->FlagsLength |= \
  1069. MPI2_IEEE32_SGE_LENGTH(l))
  1070. /*****************************************************************************
  1071. *
  1072. * Fusion-MPT MPI/IEEE Scatter Gather Unions
  1073. *
  1074. *****************************************************************************/
  1075. typedef union _MPI2_SIMPLE_SGE_UNION {
  1076. MPI2_SGE_SIMPLE_UNION MpiSimple;
  1077. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  1078. } MPI2_SIMPLE_SGE_UNION, *PTR_MPI2_SIMPLE_SGE_UNION,
  1079. Mpi2SimpleSgeUntion_t, *pMpi2SimpleSgeUntion_t;
  1080. typedef union _MPI2_SGE_IO_UNION {
  1081. MPI2_SGE_SIMPLE_UNION MpiSimple;
  1082. MPI2_SGE_CHAIN_UNION MpiChain;
  1083. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  1084. MPI2_IEEE_SGE_CHAIN_UNION IeeeChain;
  1085. } MPI2_SGE_IO_UNION, *PTR_MPI2_SGE_IO_UNION,
  1086. Mpi2SGEIOUnion_t, *pMpi2SGEIOUnion_t;
  1087. /****************************************************************************
  1088. *
  1089. * Values for SGLFlags field, used in many request messages with an SGL
  1090. *
  1091. ****************************************************************************/
  1092. /*values for MPI SGL Data Location Address Space subfield */
  1093. #define MPI2_SGLFLAGS_ADDRESS_SPACE_MASK (0x0C)
  1094. #define MPI2_SGLFLAGS_SYSTEM_ADDRESS_SPACE (0x00)
  1095. #define MPI2_SGLFLAGS_IOCDDR_ADDRESS_SPACE (0x04)
  1096. #define MPI2_SGLFLAGS_IOCPLB_ADDRESS_SPACE (0x08)
  1097. #define MPI26_SGLFLAGS_IOCPLB_ADDRESS_SPACE (0x08)
  1098. #define MPI2_SGLFLAGS_IOCPLBNTA_ADDRESS_SPACE (0x0C)
  1099. /*values for SGL Type subfield */
  1100. #define MPI2_SGLFLAGS_SGL_TYPE_MASK (0x03)
  1101. #define MPI2_SGLFLAGS_SGL_TYPE_MPI (0x00)
  1102. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE32 (0x01)
  1103. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE64 (0x02)
  1104. #endif