amdgpu.h 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/rbtree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/dma-fence.h>
  37. #include <drm/ttm/ttm_bo_api.h>
  38. #include <drm/ttm/ttm_bo_driver.h>
  39. #include <drm/ttm/ttm_placement.h>
  40. #include <drm/ttm/ttm_module.h>
  41. #include <drm/ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include <drm/gpu_scheduler.h>
  46. #include <kgd_kfd_interface.h>
  47. #include "dm_pp_interface.h"
  48. #include "kgd_pp_interface.h"
  49. #include "amd_shared.h"
  50. #include "amdgpu_mode.h"
  51. #include "amdgpu_ih.h"
  52. #include "amdgpu_irq.h"
  53. #include "amdgpu_ucode.h"
  54. #include "amdgpu_ttm.h"
  55. #include "amdgpu_psp.h"
  56. #include "amdgpu_gds.h"
  57. #include "amdgpu_sync.h"
  58. #include "amdgpu_ring.h"
  59. #include "amdgpu_vm.h"
  60. #include "amdgpu_dpm.h"
  61. #include "amdgpu_acp.h"
  62. #include "amdgpu_uvd.h"
  63. #include "amdgpu_vce.h"
  64. #include "amdgpu_vcn.h"
  65. #include "amdgpu_mn.h"
  66. #include "amdgpu_dm.h"
  67. #include "amdgpu_virt.h"
  68. #include "amdgpu_gart.h"
  69. /*
  70. * Modules parameters.
  71. */
  72. extern int amdgpu_modeset;
  73. extern int amdgpu_vram_limit;
  74. extern int amdgpu_vis_vram_limit;
  75. extern int amdgpu_gart_size;
  76. extern int amdgpu_gtt_size;
  77. extern int amdgpu_moverate;
  78. extern int amdgpu_benchmarking;
  79. extern int amdgpu_testing;
  80. extern int amdgpu_audio;
  81. extern int amdgpu_disp_priority;
  82. extern int amdgpu_hw_i2c;
  83. extern int amdgpu_pcie_gen2;
  84. extern int amdgpu_msi;
  85. extern int amdgpu_lockup_timeout;
  86. extern int amdgpu_dpm;
  87. extern int amdgpu_fw_load_type;
  88. extern int amdgpu_aspm;
  89. extern int amdgpu_runtime_pm;
  90. extern uint amdgpu_ip_block_mask;
  91. extern int amdgpu_bapm;
  92. extern int amdgpu_deep_color;
  93. extern int amdgpu_vm_size;
  94. extern int amdgpu_vm_block_size;
  95. extern int amdgpu_vm_fragment_size;
  96. extern int amdgpu_vm_fault_stop;
  97. extern int amdgpu_vm_debug;
  98. extern int amdgpu_vm_update_mode;
  99. extern int amdgpu_dc;
  100. extern int amdgpu_dc_log;
  101. extern int amdgpu_sched_jobs;
  102. extern int amdgpu_sched_hw_submission;
  103. extern int amdgpu_no_evict;
  104. extern int amdgpu_direct_gma_size;
  105. extern uint amdgpu_pcie_gen_cap;
  106. extern uint amdgpu_pcie_lane_cap;
  107. extern uint amdgpu_cg_mask;
  108. extern uint amdgpu_pg_mask;
  109. extern uint amdgpu_sdma_phase_quantum;
  110. extern char *amdgpu_disable_cu;
  111. extern char *amdgpu_virtual_display;
  112. extern uint amdgpu_pp_feature_mask;
  113. extern int amdgpu_vram_page_split;
  114. extern int amdgpu_ngg;
  115. extern int amdgpu_prim_buf_per_se;
  116. extern int amdgpu_pos_buf_per_se;
  117. extern int amdgpu_cntl_sb_buf_per_se;
  118. extern int amdgpu_param_buf_per_se;
  119. extern int amdgpu_job_hang_limit;
  120. extern int amdgpu_lbpw;
  121. extern int amdgpu_compute_multipipe;
  122. #ifdef CONFIG_DRM_AMDGPU_SI
  123. extern int amdgpu_si_support;
  124. #endif
  125. #ifdef CONFIG_DRM_AMDGPU_CIK
  126. extern int amdgpu_cik_support;
  127. #endif
  128. #define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
  129. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  130. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  131. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  132. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  133. #define AMDGPU_IB_POOL_SIZE 16
  134. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  135. #define AMDGPUFB_CONN_LIMIT 4
  136. #define AMDGPU_BIOS_NUM_SCRATCH 16
  137. /* max number of IP instances */
  138. #define AMDGPU_MAX_SDMA_INSTANCES 2
  139. /* hard reset data */
  140. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  141. /* reset flags */
  142. #define AMDGPU_RESET_GFX (1 << 0)
  143. #define AMDGPU_RESET_COMPUTE (1 << 1)
  144. #define AMDGPU_RESET_DMA (1 << 2)
  145. #define AMDGPU_RESET_CP (1 << 3)
  146. #define AMDGPU_RESET_GRBM (1 << 4)
  147. #define AMDGPU_RESET_DMA1 (1 << 5)
  148. #define AMDGPU_RESET_RLC (1 << 6)
  149. #define AMDGPU_RESET_SEM (1 << 7)
  150. #define AMDGPU_RESET_IH (1 << 8)
  151. #define AMDGPU_RESET_VMC (1 << 9)
  152. #define AMDGPU_RESET_MC (1 << 10)
  153. #define AMDGPU_RESET_DISPLAY (1 << 11)
  154. #define AMDGPU_RESET_UVD (1 << 12)
  155. #define AMDGPU_RESET_VCE (1 << 13)
  156. #define AMDGPU_RESET_VCE1 (1 << 14)
  157. /* GFX current status */
  158. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  159. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  160. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  161. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  162. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  163. /* max cursor sizes (in pixels) */
  164. #define CIK_CURSOR_WIDTH 128
  165. #define CIK_CURSOR_HEIGHT 128
  166. /* GPU RESET flags */
  167. #define AMDGPU_RESET_INFO_VRAM_LOST (1 << 0)
  168. #define AMDGPU_RESET_INFO_FULLRESET (1 << 1)
  169. struct amdgpu_device;
  170. struct amdgpu_ib;
  171. struct amdgpu_cs_parser;
  172. struct amdgpu_job;
  173. struct amdgpu_irq_src;
  174. struct amdgpu_fpriv;
  175. struct amdgpu_bo_va_mapping;
  176. enum amdgpu_cp_irq {
  177. AMDGPU_CP_IRQ_GFX_EOP = 0,
  178. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  179. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  180. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  181. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  182. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  183. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  184. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  185. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  186. AMDGPU_CP_IRQ_LAST
  187. };
  188. enum amdgpu_sdma_irq {
  189. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  190. AMDGPU_SDMA_IRQ_TRAP1,
  191. AMDGPU_SDMA_IRQ_LAST
  192. };
  193. enum amdgpu_thermal_irq {
  194. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  195. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  196. AMDGPU_THERMAL_IRQ_LAST
  197. };
  198. enum amdgpu_kiq_irq {
  199. AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
  200. AMDGPU_CP_KIQ_IRQ_LAST
  201. };
  202. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  203. enum amd_ip_block_type block_type,
  204. enum amd_clockgating_state state);
  205. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  206. enum amd_ip_block_type block_type,
  207. enum amd_powergating_state state);
  208. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
  209. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  210. enum amd_ip_block_type block_type);
  211. bool amdgpu_is_idle(struct amdgpu_device *adev,
  212. enum amd_ip_block_type block_type);
  213. #define AMDGPU_MAX_IP_NUM 16
  214. struct amdgpu_ip_block_status {
  215. bool valid;
  216. bool sw;
  217. bool hw;
  218. bool late_initialized;
  219. bool hang;
  220. };
  221. struct amdgpu_ip_block_version {
  222. const enum amd_ip_block_type type;
  223. const u32 major;
  224. const u32 minor;
  225. const u32 rev;
  226. const struct amd_ip_funcs *funcs;
  227. };
  228. struct amdgpu_ip_block {
  229. struct amdgpu_ip_block_status status;
  230. const struct amdgpu_ip_block_version *version;
  231. };
  232. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  233. enum amd_ip_block_type type,
  234. u32 major, u32 minor);
  235. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  236. enum amd_ip_block_type type);
  237. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  238. const struct amdgpu_ip_block_version *ip_block_version);
  239. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  240. struct amdgpu_buffer_funcs {
  241. /* maximum bytes in a single operation */
  242. uint32_t copy_max_bytes;
  243. /* number of dw to reserve per operation */
  244. unsigned copy_num_dw;
  245. /* used for buffer migration */
  246. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  247. /* src addr in bytes */
  248. uint64_t src_offset,
  249. /* dst addr in bytes */
  250. uint64_t dst_offset,
  251. /* number of byte to transfer */
  252. uint32_t byte_count);
  253. /* maximum bytes in a single operation */
  254. uint32_t fill_max_bytes;
  255. /* number of dw to reserve per operation */
  256. unsigned fill_num_dw;
  257. /* used for buffer clearing */
  258. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  259. /* value to write to memory */
  260. uint32_t src_data,
  261. /* dst addr in bytes */
  262. uint64_t dst_offset,
  263. /* number of byte to fill */
  264. uint32_t byte_count);
  265. };
  266. /* provided by hw blocks that can write ptes, e.g., sdma */
  267. struct amdgpu_vm_pte_funcs {
  268. /* number of dw to reserve per operation */
  269. unsigned copy_pte_num_dw;
  270. /* copy pte entries from GART */
  271. void (*copy_pte)(struct amdgpu_ib *ib,
  272. uint64_t pe, uint64_t src,
  273. unsigned count);
  274. /* write pte one entry at a time with addr mapping */
  275. void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
  276. uint64_t value, unsigned count,
  277. uint32_t incr);
  278. /* maximum nums of PTEs/PDEs in a single operation */
  279. uint32_t set_max_nums_pte_pde;
  280. /* number of dw to reserve per operation */
  281. unsigned set_pte_pde_num_dw;
  282. /* for linear pte/pde updates without addr mapping */
  283. void (*set_pte_pde)(struct amdgpu_ib *ib,
  284. uint64_t pe,
  285. uint64_t addr, unsigned count,
  286. uint32_t incr, uint64_t flags);
  287. };
  288. /* provided by the gmc block */
  289. struct amdgpu_gart_funcs {
  290. /* flush the vm tlb via mmio */
  291. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  292. uint32_t vmid);
  293. /* write pte/pde updates using the cpu */
  294. int (*set_pte_pde)(struct amdgpu_device *adev,
  295. void *cpu_pt_addr, /* cpu addr of page table */
  296. uint32_t gpu_page_idx, /* pte/pde to update */
  297. uint64_t addr, /* addr to write into pte/pde */
  298. uint64_t flags); /* access flags */
  299. /* enable/disable PRT support */
  300. void (*set_prt)(struct amdgpu_device *adev, bool enable);
  301. /* set pte flags based per asic */
  302. uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev,
  303. uint32_t flags);
  304. /* get the pde for a given mc addr */
  305. void (*get_vm_pde)(struct amdgpu_device *adev, int level,
  306. u64 *dst, u64 *flags);
  307. uint32_t (*get_invalidate_req)(unsigned int vm_id);
  308. };
  309. /* provided by the ih block */
  310. struct amdgpu_ih_funcs {
  311. /* ring read/write ptr handling, called from interrupt context */
  312. u32 (*get_wptr)(struct amdgpu_device *adev);
  313. bool (*prescreen_iv)(struct amdgpu_device *adev);
  314. void (*decode_iv)(struct amdgpu_device *adev,
  315. struct amdgpu_iv_entry *entry);
  316. void (*set_rptr)(struct amdgpu_device *adev);
  317. };
  318. /*
  319. * BIOS.
  320. */
  321. bool amdgpu_get_bios(struct amdgpu_device *adev);
  322. bool amdgpu_read_bios(struct amdgpu_device *adev);
  323. /*
  324. * Dummy page
  325. */
  326. struct amdgpu_dummy_page {
  327. struct page *page;
  328. dma_addr_t addr;
  329. };
  330. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  331. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  332. /*
  333. * Clocks
  334. */
  335. #define AMDGPU_MAX_PPLL 3
  336. struct amdgpu_clock {
  337. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  338. struct amdgpu_pll spll;
  339. struct amdgpu_pll mpll;
  340. /* 10 Khz units */
  341. uint32_t default_mclk;
  342. uint32_t default_sclk;
  343. uint32_t default_dispclk;
  344. uint32_t current_dispclk;
  345. uint32_t dp_extclk;
  346. uint32_t max_pixel_clock;
  347. };
  348. /*
  349. * GEM.
  350. */
  351. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  352. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  353. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  354. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  355. struct drm_file *file_priv);
  356. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  357. struct drm_file *file_priv);
  358. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  359. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  360. struct drm_gem_object *
  361. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  362. struct dma_buf_attachment *attach,
  363. struct sg_table *sg);
  364. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  365. struct drm_gem_object *gobj,
  366. int flags);
  367. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  368. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  369. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  370. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  371. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  372. int amdgpu_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
  373. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  374. /* sub-allocation manager, it has to be protected by another lock.
  375. * By conception this is an helper for other part of the driver
  376. * like the indirect buffer or semaphore, which both have their
  377. * locking.
  378. *
  379. * Principe is simple, we keep a list of sub allocation in offset
  380. * order (first entry has offset == 0, last entry has the highest
  381. * offset).
  382. *
  383. * When allocating new object we first check if there is room at
  384. * the end total_size - (last_object_offset + last_object_size) >=
  385. * alloc_size. If so we allocate new object there.
  386. *
  387. * When there is not enough room at the end, we start waiting for
  388. * each sub object until we reach object_offset+object_size >=
  389. * alloc_size, this object then become the sub object we return.
  390. *
  391. * Alignment can't be bigger than page size.
  392. *
  393. * Hole are not considered for allocation to keep things simple.
  394. * Assumption is that there won't be hole (all object on same
  395. * alignment).
  396. */
  397. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  398. struct amdgpu_sa_manager {
  399. wait_queue_head_t wq;
  400. struct amdgpu_bo *bo;
  401. struct list_head *hole;
  402. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  403. struct list_head olist;
  404. unsigned size;
  405. uint64_t gpu_addr;
  406. void *cpu_ptr;
  407. uint32_t domain;
  408. uint32_t align;
  409. };
  410. /* sub-allocation buffer */
  411. struct amdgpu_sa_bo {
  412. struct list_head olist;
  413. struct list_head flist;
  414. struct amdgpu_sa_manager *manager;
  415. unsigned soffset;
  416. unsigned eoffset;
  417. struct dma_fence *fence;
  418. };
  419. /*
  420. * GEM objects.
  421. */
  422. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  423. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  424. int alignment, u32 initial_domain,
  425. u64 flags, bool kernel,
  426. struct reservation_object *resv,
  427. struct drm_gem_object **obj);
  428. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  429. struct drm_device *dev,
  430. struct drm_mode_create_dumb *args);
  431. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  432. struct drm_device *dev,
  433. uint32_t handle, uint64_t *offset_p);
  434. int amdgpu_fence_slab_init(void);
  435. void amdgpu_fence_slab_fini(void);
  436. /*
  437. * VMHUB structures, functions & helpers
  438. */
  439. struct amdgpu_vmhub {
  440. uint32_t ctx0_ptb_addr_lo32;
  441. uint32_t ctx0_ptb_addr_hi32;
  442. uint32_t vm_inv_eng0_req;
  443. uint32_t vm_inv_eng0_ack;
  444. uint32_t vm_context0_cntl;
  445. uint32_t vm_l2_pro_fault_status;
  446. uint32_t vm_l2_pro_fault_cntl;
  447. };
  448. /*
  449. * GPU MC structures, functions & helpers
  450. */
  451. struct amdgpu_mc {
  452. resource_size_t aper_size;
  453. resource_size_t aper_base;
  454. resource_size_t agp_base;
  455. /* for some chips with <= 32MB we need to lie
  456. * about vram size near mc fb location */
  457. u64 mc_vram_size;
  458. u64 visible_vram_size;
  459. u64 gart_size;
  460. u64 gart_start;
  461. u64 gart_end;
  462. u64 vram_start;
  463. u64 vram_end;
  464. unsigned vram_width;
  465. u64 real_vram_size;
  466. int vram_mtrr;
  467. u64 mc_mask;
  468. const struct firmware *fw; /* MC firmware */
  469. uint32_t fw_version;
  470. struct amdgpu_irq_src vm_fault;
  471. uint32_t vram_type;
  472. uint32_t srbm_soft_reset;
  473. bool prt_warning;
  474. uint64_t stolen_size;
  475. /* apertures */
  476. u64 shared_aperture_start;
  477. u64 shared_aperture_end;
  478. u64 private_aperture_start;
  479. u64 private_aperture_end;
  480. /* protects concurrent invalidation */
  481. spinlock_t invalidate_lock;
  482. };
  483. /*
  484. * GPU doorbell structures, functions & helpers
  485. */
  486. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  487. {
  488. AMDGPU_DOORBELL_KIQ = 0x000,
  489. AMDGPU_DOORBELL_HIQ = 0x001,
  490. AMDGPU_DOORBELL_DIQ = 0x002,
  491. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  492. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  493. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  494. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  495. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  496. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  497. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  498. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  499. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  500. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  501. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  502. AMDGPU_DOORBELL_IH = 0x1E8,
  503. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  504. AMDGPU_DOORBELL_INVALID = 0xFFFF
  505. } AMDGPU_DOORBELL_ASSIGNMENT;
  506. struct amdgpu_doorbell {
  507. /* doorbell mmio */
  508. resource_size_t base;
  509. resource_size_t size;
  510. u32 __iomem *ptr;
  511. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  512. };
  513. /*
  514. * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
  515. */
  516. typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
  517. {
  518. /*
  519. * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
  520. * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
  521. * Compute related doorbells are allocated from 0x00 to 0x8a
  522. */
  523. /* kernel scheduling */
  524. AMDGPU_DOORBELL64_KIQ = 0x00,
  525. /* HSA interface queue and debug queue */
  526. AMDGPU_DOORBELL64_HIQ = 0x01,
  527. AMDGPU_DOORBELL64_DIQ = 0x02,
  528. /* Compute engines */
  529. AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
  530. AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
  531. AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
  532. AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
  533. AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
  534. AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
  535. AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
  536. AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
  537. /* User queue doorbell range (128 doorbells) */
  538. AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
  539. AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
  540. /* Graphics engine */
  541. AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
  542. /*
  543. * Other graphics doorbells can be allocated here: from 0x8c to 0xef
  544. * Graphics voltage island aperture 1
  545. * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
  546. */
  547. /* sDMA engines */
  548. AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
  549. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
  550. AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
  551. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
  552. /* Interrupt handler */
  553. AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
  554. AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
  555. AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
  556. /* VCN engine use 32 bits doorbell */
  557. AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
  558. AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
  559. AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
  560. AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
  561. /* overlap the doorbell assignment with VCN as they are mutually exclusive
  562. * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
  563. */
  564. AMDGPU_DOORBELL64_UVD_RING0_1 = 0xF8,
  565. AMDGPU_DOORBELL64_UVD_RING2_3 = 0xF9,
  566. AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFA,
  567. AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFB,
  568. AMDGPU_DOORBELL64_VCE_RING0_1 = 0xFC,
  569. AMDGPU_DOORBELL64_VCE_RING2_3 = 0xFD,
  570. AMDGPU_DOORBELL64_VCE_RING4_5 = 0xFE,
  571. AMDGPU_DOORBELL64_VCE_RING6_7 = 0xFF,
  572. AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
  573. AMDGPU_DOORBELL64_INVALID = 0xFFFF
  574. } AMDGPU_DOORBELL64_ASSIGNMENT;
  575. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  576. phys_addr_t *aperture_base,
  577. size_t *aperture_size,
  578. size_t *start_offset);
  579. /*
  580. * IRQS.
  581. */
  582. struct amdgpu_flip_work {
  583. struct delayed_work flip_work;
  584. struct work_struct unpin_work;
  585. struct amdgpu_device *adev;
  586. int crtc_id;
  587. u32 target_vblank;
  588. uint64_t base;
  589. struct drm_pending_vblank_event *event;
  590. struct amdgpu_bo *old_abo;
  591. struct dma_fence *excl;
  592. unsigned shared_count;
  593. struct dma_fence **shared;
  594. struct dma_fence_cb cb;
  595. bool async;
  596. };
  597. /*
  598. * CP & rings.
  599. */
  600. struct amdgpu_ib {
  601. struct amdgpu_sa_bo *sa_bo;
  602. uint32_t length_dw;
  603. uint64_t gpu_addr;
  604. uint32_t *ptr;
  605. uint32_t flags;
  606. };
  607. extern const struct drm_sched_backend_ops amdgpu_sched_ops;
  608. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  609. struct amdgpu_job **job, struct amdgpu_vm *vm);
  610. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  611. struct amdgpu_job **job);
  612. void amdgpu_job_free_resources(struct amdgpu_job *job);
  613. void amdgpu_job_free(struct amdgpu_job *job);
  614. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  615. struct drm_sched_entity *entity, void *owner,
  616. struct dma_fence **f);
  617. /*
  618. * Queue manager
  619. */
  620. struct amdgpu_queue_mapper {
  621. int hw_ip;
  622. struct mutex lock;
  623. /* protected by lock */
  624. struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS];
  625. };
  626. struct amdgpu_queue_mgr {
  627. struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM];
  628. };
  629. int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
  630. struct amdgpu_queue_mgr *mgr);
  631. int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
  632. struct amdgpu_queue_mgr *mgr);
  633. int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
  634. struct amdgpu_queue_mgr *mgr,
  635. u32 hw_ip, u32 instance, u32 ring,
  636. struct amdgpu_ring **out_ring);
  637. /*
  638. * context related structures
  639. */
  640. struct amdgpu_ctx_ring {
  641. uint64_t sequence;
  642. struct dma_fence **fences;
  643. struct drm_sched_entity entity;
  644. };
  645. struct amdgpu_ctx {
  646. struct kref refcount;
  647. struct amdgpu_device *adev;
  648. struct amdgpu_queue_mgr queue_mgr;
  649. unsigned reset_counter;
  650. unsigned reset_counter_query;
  651. uint32_t vram_lost_counter;
  652. spinlock_t ring_lock;
  653. struct dma_fence **fences;
  654. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  655. bool preamble_presented;
  656. enum drm_sched_priority init_priority;
  657. enum drm_sched_priority override_priority;
  658. struct mutex lock;
  659. atomic_t guilty;
  660. };
  661. struct amdgpu_ctx_mgr {
  662. struct amdgpu_device *adev;
  663. struct mutex lock;
  664. /* protected by lock */
  665. struct idr ctx_handles;
  666. };
  667. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  668. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  669. int amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  670. struct dma_fence *fence, uint64_t *seq);
  671. struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  672. struct amdgpu_ring *ring, uint64_t seq);
  673. void amdgpu_ctx_priority_override(struct amdgpu_ctx *ctx,
  674. enum drm_sched_priority priority);
  675. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  676. struct drm_file *filp);
  677. int amdgpu_ctx_wait_prev_fence(struct amdgpu_ctx *ctx, unsigned ring_id);
  678. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  679. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  680. /*
  681. * file private structure
  682. */
  683. struct amdgpu_fpriv {
  684. struct amdgpu_vm vm;
  685. struct amdgpu_bo_va *prt_va;
  686. struct amdgpu_bo_va *csa_va;
  687. struct mutex bo_list_lock;
  688. struct idr bo_list_handles;
  689. struct amdgpu_ctx_mgr ctx_mgr;
  690. };
  691. /*
  692. * residency list
  693. */
  694. struct amdgpu_bo_list_entry {
  695. struct amdgpu_bo *robj;
  696. struct ttm_validate_buffer tv;
  697. struct amdgpu_bo_va *bo_va;
  698. uint32_t priority;
  699. struct page **user_pages;
  700. int user_invalidated;
  701. };
  702. struct amdgpu_bo_list {
  703. struct mutex lock;
  704. struct rcu_head rhead;
  705. struct kref refcount;
  706. struct amdgpu_bo *gds_obj;
  707. struct amdgpu_bo *gws_obj;
  708. struct amdgpu_bo *oa_obj;
  709. unsigned first_userptr;
  710. unsigned num_entries;
  711. struct amdgpu_bo_list_entry *array;
  712. };
  713. struct amdgpu_bo_list *
  714. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  715. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  716. struct list_head *validated);
  717. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  718. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  719. /*
  720. * GFX stuff
  721. */
  722. #include "clearstate_defs.h"
  723. struct amdgpu_rlc_funcs {
  724. void (*enter_safe_mode)(struct amdgpu_device *adev);
  725. void (*exit_safe_mode)(struct amdgpu_device *adev);
  726. };
  727. struct amdgpu_rlc {
  728. /* for power gating */
  729. struct amdgpu_bo *save_restore_obj;
  730. uint64_t save_restore_gpu_addr;
  731. volatile uint32_t *sr_ptr;
  732. const u32 *reg_list;
  733. u32 reg_list_size;
  734. /* for clear state */
  735. struct amdgpu_bo *clear_state_obj;
  736. uint64_t clear_state_gpu_addr;
  737. volatile uint32_t *cs_ptr;
  738. const struct cs_section_def *cs_data;
  739. u32 clear_state_size;
  740. /* for cp tables */
  741. struct amdgpu_bo *cp_table_obj;
  742. uint64_t cp_table_gpu_addr;
  743. volatile uint32_t *cp_table_ptr;
  744. u32 cp_table_size;
  745. /* safe mode for updating CG/PG state */
  746. bool in_safe_mode;
  747. const struct amdgpu_rlc_funcs *funcs;
  748. /* for firmware data */
  749. u32 save_and_restore_offset;
  750. u32 clear_state_descriptor_offset;
  751. u32 avail_scratch_ram_locations;
  752. u32 reg_restore_list_size;
  753. u32 reg_list_format_start;
  754. u32 reg_list_format_separate_start;
  755. u32 starting_offsets_start;
  756. u32 reg_list_format_size_bytes;
  757. u32 reg_list_size_bytes;
  758. u32 *register_list_format;
  759. u32 *register_restore;
  760. };
  761. #define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
  762. struct amdgpu_mec {
  763. struct amdgpu_bo *hpd_eop_obj;
  764. u64 hpd_eop_gpu_addr;
  765. struct amdgpu_bo *mec_fw_obj;
  766. u64 mec_fw_gpu_addr;
  767. u32 num_mec;
  768. u32 num_pipe_per_mec;
  769. u32 num_queue_per_pipe;
  770. void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
  771. /* These are the resources for which amdgpu takes ownership */
  772. DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  773. };
  774. struct amdgpu_kiq {
  775. u64 eop_gpu_addr;
  776. struct amdgpu_bo *eop_obj;
  777. spinlock_t ring_lock;
  778. struct amdgpu_ring ring;
  779. struct amdgpu_irq_src irq;
  780. };
  781. /*
  782. * GPU scratch registers structures, functions & helpers
  783. */
  784. struct amdgpu_scratch {
  785. unsigned num_reg;
  786. uint32_t reg_base;
  787. uint32_t free_mask;
  788. };
  789. /*
  790. * GFX configurations
  791. */
  792. #define AMDGPU_GFX_MAX_SE 4
  793. #define AMDGPU_GFX_MAX_SH_PER_SE 2
  794. struct amdgpu_rb_config {
  795. uint32_t rb_backend_disable;
  796. uint32_t user_rb_backend_disable;
  797. uint32_t raster_config;
  798. uint32_t raster_config_1;
  799. };
  800. struct gb_addr_config {
  801. uint16_t pipe_interleave_size;
  802. uint8_t num_pipes;
  803. uint8_t max_compress_frags;
  804. uint8_t num_banks;
  805. uint8_t num_se;
  806. uint8_t num_rb_per_se;
  807. };
  808. struct amdgpu_gfx_config {
  809. unsigned max_shader_engines;
  810. unsigned max_tile_pipes;
  811. unsigned max_cu_per_sh;
  812. unsigned max_sh_per_se;
  813. unsigned max_backends_per_se;
  814. unsigned max_texture_channel_caches;
  815. unsigned max_gprs;
  816. unsigned max_gs_threads;
  817. unsigned max_hw_contexts;
  818. unsigned sc_prim_fifo_size_frontend;
  819. unsigned sc_prim_fifo_size_backend;
  820. unsigned sc_hiz_tile_fifo_size;
  821. unsigned sc_earlyz_tile_fifo_size;
  822. unsigned num_tile_pipes;
  823. unsigned backend_enable_mask;
  824. unsigned mem_max_burst_length_bytes;
  825. unsigned mem_row_size_in_kb;
  826. unsigned shader_engine_tile_size;
  827. unsigned num_gpus;
  828. unsigned multi_gpu_tile_size;
  829. unsigned mc_arb_ramcfg;
  830. unsigned gb_addr_config;
  831. unsigned num_rbs;
  832. unsigned gs_vgt_table_depth;
  833. unsigned gs_prim_buffer_depth;
  834. uint32_t tile_mode_array[32];
  835. uint32_t macrotile_mode_array[16];
  836. struct gb_addr_config gb_addr_config_fields;
  837. struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
  838. /* gfx configure feature */
  839. uint32_t double_offchip_lds_buf;
  840. };
  841. struct amdgpu_cu_info {
  842. uint32_t max_waves_per_simd;
  843. uint32_t wave_front_size;
  844. uint32_t max_scratch_slots_per_cu;
  845. uint32_t lds_size;
  846. /* total active CU number */
  847. uint32_t number;
  848. uint32_t ao_cu_mask;
  849. uint32_t ao_cu_bitmap[4][4];
  850. uint32_t bitmap[4][4];
  851. };
  852. struct amdgpu_gfx_funcs {
  853. /* get the gpu clock counter */
  854. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  855. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  856. void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
  857. void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
  858. void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
  859. };
  860. struct amdgpu_ngg_buf {
  861. struct amdgpu_bo *bo;
  862. uint64_t gpu_addr;
  863. uint32_t size;
  864. uint32_t bo_size;
  865. };
  866. enum {
  867. NGG_PRIM = 0,
  868. NGG_POS,
  869. NGG_CNTL,
  870. NGG_PARAM,
  871. NGG_BUF_MAX
  872. };
  873. struct amdgpu_ngg {
  874. struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
  875. uint32_t gds_reserve_addr;
  876. uint32_t gds_reserve_size;
  877. bool init;
  878. };
  879. struct amdgpu_gfx {
  880. struct mutex gpu_clock_mutex;
  881. struct amdgpu_gfx_config config;
  882. struct amdgpu_rlc rlc;
  883. struct amdgpu_mec mec;
  884. struct amdgpu_kiq kiq;
  885. struct amdgpu_scratch scratch;
  886. const struct firmware *me_fw; /* ME firmware */
  887. uint32_t me_fw_version;
  888. const struct firmware *pfp_fw; /* PFP firmware */
  889. uint32_t pfp_fw_version;
  890. const struct firmware *ce_fw; /* CE firmware */
  891. uint32_t ce_fw_version;
  892. const struct firmware *rlc_fw; /* RLC firmware */
  893. uint32_t rlc_fw_version;
  894. const struct firmware *mec_fw; /* MEC firmware */
  895. uint32_t mec_fw_version;
  896. const struct firmware *mec2_fw; /* MEC2 firmware */
  897. uint32_t mec2_fw_version;
  898. uint32_t me_feature_version;
  899. uint32_t ce_feature_version;
  900. uint32_t pfp_feature_version;
  901. uint32_t rlc_feature_version;
  902. uint32_t mec_feature_version;
  903. uint32_t mec2_feature_version;
  904. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  905. unsigned num_gfx_rings;
  906. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  907. unsigned num_compute_rings;
  908. struct amdgpu_irq_src eop_irq;
  909. struct amdgpu_irq_src priv_reg_irq;
  910. struct amdgpu_irq_src priv_inst_irq;
  911. /* gfx status */
  912. uint32_t gfx_current_status;
  913. /* ce ram size*/
  914. unsigned ce_ram_size;
  915. struct amdgpu_cu_info cu_info;
  916. const struct amdgpu_gfx_funcs *funcs;
  917. /* reset mask */
  918. uint32_t grbm_soft_reset;
  919. uint32_t srbm_soft_reset;
  920. /* s3/s4 mask */
  921. bool in_suspend;
  922. /* NGG */
  923. struct amdgpu_ngg ngg;
  924. /* pipe reservation */
  925. struct mutex pipe_reserve_mutex;
  926. DECLARE_BITMAP (pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  927. };
  928. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  929. unsigned size, struct amdgpu_ib *ib);
  930. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  931. struct dma_fence *f);
  932. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  933. struct amdgpu_ib *ibs, struct amdgpu_job *job,
  934. struct dma_fence **f);
  935. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  936. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  937. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  938. /*
  939. * CS.
  940. */
  941. struct amdgpu_cs_chunk {
  942. uint32_t chunk_id;
  943. uint32_t length_dw;
  944. void *kdata;
  945. };
  946. struct amdgpu_cs_parser {
  947. struct amdgpu_device *adev;
  948. struct drm_file *filp;
  949. struct amdgpu_ctx *ctx;
  950. /* chunks */
  951. unsigned nchunks;
  952. struct amdgpu_cs_chunk *chunks;
  953. /* scheduler job object */
  954. struct amdgpu_job *job;
  955. /* buffer objects */
  956. struct ww_acquire_ctx ticket;
  957. struct amdgpu_bo_list *bo_list;
  958. struct amdgpu_mn *mn;
  959. struct amdgpu_bo_list_entry vm_pd;
  960. struct list_head validated;
  961. struct dma_fence *fence;
  962. uint64_t bytes_moved_threshold;
  963. uint64_t bytes_moved_vis_threshold;
  964. uint64_t bytes_moved;
  965. uint64_t bytes_moved_vis;
  966. struct amdgpu_bo_list_entry *evictable;
  967. /* user fence */
  968. struct amdgpu_bo_list_entry uf_entry;
  969. unsigned num_post_dep_syncobjs;
  970. struct drm_syncobj **post_dep_syncobjs;
  971. };
  972. #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
  973. #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
  974. #define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
  975. struct amdgpu_job {
  976. struct drm_sched_job base;
  977. struct amdgpu_device *adev;
  978. struct amdgpu_vm *vm;
  979. struct amdgpu_ring *ring;
  980. struct amdgpu_sync sync;
  981. struct amdgpu_sync sched_sync;
  982. struct amdgpu_ib *ibs;
  983. struct dma_fence *fence; /* the hw fence */
  984. uint32_t preamble_status;
  985. uint32_t num_ibs;
  986. void *owner;
  987. uint64_t fence_ctx; /* the fence_context this job uses */
  988. bool vm_needs_flush;
  989. unsigned vm_id;
  990. uint64_t vm_pd_addr;
  991. uint32_t gds_base, gds_size;
  992. uint32_t gws_base, gws_size;
  993. uint32_t oa_base, oa_size;
  994. uint32_t vram_lost_counter;
  995. /* user fence handling */
  996. uint64_t uf_addr;
  997. uint64_t uf_sequence;
  998. };
  999. #define to_amdgpu_job(sched_job) \
  1000. container_of((sched_job), struct amdgpu_job, base)
  1001. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  1002. uint32_t ib_idx, int idx)
  1003. {
  1004. return p->job->ibs[ib_idx].ptr[idx];
  1005. }
  1006. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  1007. uint32_t ib_idx, int idx,
  1008. uint32_t value)
  1009. {
  1010. p->job->ibs[ib_idx].ptr[idx] = value;
  1011. }
  1012. /*
  1013. * Writeback
  1014. */
  1015. #define AMDGPU_MAX_WB 512 /* Reserve at most 512 WB slots for amdgpu-owned rings. */
  1016. struct amdgpu_wb {
  1017. struct amdgpu_bo *wb_obj;
  1018. volatile uint32_t *wb;
  1019. uint64_t gpu_addr;
  1020. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1021. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1022. };
  1023. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1024. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1025. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  1026. /*
  1027. * SDMA
  1028. */
  1029. struct amdgpu_sdma_instance {
  1030. /* SDMA firmware */
  1031. const struct firmware *fw;
  1032. uint32_t fw_version;
  1033. uint32_t feature_version;
  1034. struct amdgpu_ring ring;
  1035. bool burst_nop;
  1036. };
  1037. struct amdgpu_sdma {
  1038. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1039. #ifdef CONFIG_DRM_AMDGPU_SI
  1040. //SI DMA has a difference trap irq number for the second engine
  1041. struct amdgpu_irq_src trap_irq_1;
  1042. #endif
  1043. struct amdgpu_irq_src trap_irq;
  1044. struct amdgpu_irq_src illegal_inst_irq;
  1045. int num_instances;
  1046. uint32_t srbm_soft_reset;
  1047. };
  1048. /*
  1049. * Firmware
  1050. */
  1051. enum amdgpu_firmware_load_type {
  1052. AMDGPU_FW_LOAD_DIRECT = 0,
  1053. AMDGPU_FW_LOAD_SMU,
  1054. AMDGPU_FW_LOAD_PSP,
  1055. };
  1056. struct amdgpu_firmware {
  1057. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1058. enum amdgpu_firmware_load_type load_type;
  1059. struct amdgpu_bo *fw_buf;
  1060. unsigned int fw_size;
  1061. unsigned int max_ucodes;
  1062. /* firmwares are loaded by psp instead of smu from vega10 */
  1063. const struct amdgpu_psp_funcs *funcs;
  1064. struct amdgpu_bo *rbuf;
  1065. struct mutex mutex;
  1066. /* gpu info firmware data pointer */
  1067. const struct firmware *gpu_info_fw;
  1068. void *fw_buf_ptr;
  1069. uint64_t fw_buf_mc;
  1070. };
  1071. /*
  1072. * Benchmarking
  1073. */
  1074. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1075. /*
  1076. * Testing
  1077. */
  1078. void amdgpu_test_moves(struct amdgpu_device *adev);
  1079. /*
  1080. * Debugfs
  1081. */
  1082. struct amdgpu_debugfs {
  1083. const struct drm_info_list *files;
  1084. unsigned num_files;
  1085. };
  1086. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1087. const struct drm_info_list *files,
  1088. unsigned nfiles);
  1089. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1090. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
  1091. /*
  1092. * amdgpu smumgr functions
  1093. */
  1094. struct amdgpu_smumgr_funcs {
  1095. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1096. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1097. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1098. };
  1099. /*
  1100. * amdgpu smumgr
  1101. */
  1102. struct amdgpu_smumgr {
  1103. struct amdgpu_bo *toc_buf;
  1104. struct amdgpu_bo *smu_buf;
  1105. /* asic priv smu data */
  1106. void *priv;
  1107. spinlock_t smu_lock;
  1108. /* smumgr functions */
  1109. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1110. /* ucode loading complete flag */
  1111. uint32_t fw_flags;
  1112. };
  1113. /*
  1114. * ASIC specific register table accessible by UMD
  1115. */
  1116. struct amdgpu_allowed_register_entry {
  1117. uint32_t reg_offset;
  1118. bool grbm_indexed;
  1119. };
  1120. /*
  1121. * ASIC specific functions.
  1122. */
  1123. struct amdgpu_asic_funcs {
  1124. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1125. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1126. u8 *bios, u32 length_bytes);
  1127. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1128. u32 sh_num, u32 reg_offset, u32 *value);
  1129. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1130. int (*reset)(struct amdgpu_device *adev);
  1131. /* get the reference clock */
  1132. u32 (*get_xclk)(struct amdgpu_device *adev);
  1133. /* MM block clocks */
  1134. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1135. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1136. /* static power management */
  1137. int (*get_pcie_lanes)(struct amdgpu_device *adev);
  1138. void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
  1139. /* get config memsize register */
  1140. u32 (*get_config_memsize)(struct amdgpu_device *adev);
  1141. };
  1142. /*
  1143. * IOCTL.
  1144. */
  1145. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1146. struct drm_file *filp);
  1147. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1148. struct drm_file *filp);
  1149. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1150. struct drm_file *filp);
  1151. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1152. struct drm_file *filp);
  1153. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1154. struct drm_file *filp);
  1155. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1156. struct drm_file *filp);
  1157. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1158. struct drm_file *filp);
  1159. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1160. struct drm_file *filp);
  1161. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1162. int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
  1163. struct drm_file *filp);
  1164. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1165. int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
  1166. struct drm_file *filp);
  1167. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1168. struct drm_file *filp);
  1169. /* VRAM scratch page for HDP bug, default vram page */
  1170. struct amdgpu_vram_scratch {
  1171. struct amdgpu_bo *robj;
  1172. volatile uint32_t *ptr;
  1173. u64 gpu_addr;
  1174. };
  1175. /*
  1176. * ACPI
  1177. */
  1178. struct amdgpu_atif_notification_cfg {
  1179. bool enabled;
  1180. int command_code;
  1181. };
  1182. struct amdgpu_atif_notifications {
  1183. bool display_switch;
  1184. bool expansion_mode_change;
  1185. bool thermal_state;
  1186. bool forced_power_state;
  1187. bool system_power_state;
  1188. bool display_conf_change;
  1189. bool px_gfx_switch;
  1190. bool brightness_change;
  1191. bool dgpu_display_event;
  1192. };
  1193. struct amdgpu_atif_functions {
  1194. bool system_params;
  1195. bool sbios_requests;
  1196. bool select_active_disp;
  1197. bool lid_state;
  1198. bool get_tv_standard;
  1199. bool set_tv_standard;
  1200. bool get_panel_expansion_mode;
  1201. bool set_panel_expansion_mode;
  1202. bool temperature_change;
  1203. bool graphics_device_types;
  1204. };
  1205. struct amdgpu_atif {
  1206. struct amdgpu_atif_notifications notifications;
  1207. struct amdgpu_atif_functions functions;
  1208. struct amdgpu_atif_notification_cfg notification_cfg;
  1209. struct amdgpu_encoder *encoder_for_bl;
  1210. };
  1211. struct amdgpu_atcs_functions {
  1212. bool get_ext_state;
  1213. bool pcie_perf_req;
  1214. bool pcie_dev_rdy;
  1215. bool pcie_bus_width;
  1216. };
  1217. struct amdgpu_atcs {
  1218. struct amdgpu_atcs_functions functions;
  1219. };
  1220. /*
  1221. * Firmware VRAM reservation
  1222. */
  1223. struct amdgpu_fw_vram_usage {
  1224. u64 start_offset;
  1225. u64 size;
  1226. struct amdgpu_bo *reserved_bo;
  1227. void *va;
  1228. };
  1229. int amdgpu_fw_reserve_vram_init(struct amdgpu_device *adev);
  1230. void amdgpu_fw_reserve_vram_fini(struct amdgpu_device *adev);
  1231. /*
  1232. * CGS
  1233. */
  1234. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1235. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1236. /*
  1237. * Core structure, functions and helpers.
  1238. */
  1239. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1240. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1241. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1242. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1243. /*
  1244. * amdgpu nbio functions
  1245. *
  1246. */
  1247. struct nbio_hdp_flush_reg {
  1248. u32 ref_and_mask_cp0;
  1249. u32 ref_and_mask_cp1;
  1250. u32 ref_and_mask_cp2;
  1251. u32 ref_and_mask_cp3;
  1252. u32 ref_and_mask_cp4;
  1253. u32 ref_and_mask_cp5;
  1254. u32 ref_and_mask_cp6;
  1255. u32 ref_and_mask_cp7;
  1256. u32 ref_and_mask_cp8;
  1257. u32 ref_and_mask_cp9;
  1258. u32 ref_and_mask_sdma0;
  1259. u32 ref_and_mask_sdma1;
  1260. };
  1261. struct amdgpu_nbio_funcs {
  1262. const struct nbio_hdp_flush_reg *hdp_flush_reg;
  1263. u32 (*get_hdp_flush_req_offset)(struct amdgpu_device *adev);
  1264. u32 (*get_hdp_flush_done_offset)(struct amdgpu_device *adev);
  1265. u32 (*get_pcie_index_offset)(struct amdgpu_device *adev);
  1266. u32 (*get_pcie_data_offset)(struct amdgpu_device *adev);
  1267. u32 (*get_rev_id)(struct amdgpu_device *adev);
  1268. void (*mc_access_enable)(struct amdgpu_device *adev, bool enable);
  1269. void (*hdp_flush)(struct amdgpu_device *adev);
  1270. u32 (*get_memsize)(struct amdgpu_device *adev);
  1271. void (*sdma_doorbell_range)(struct amdgpu_device *adev, int instance,
  1272. bool use_doorbell, int doorbell_index);
  1273. void (*enable_doorbell_aperture)(struct amdgpu_device *adev,
  1274. bool enable);
  1275. void (*enable_doorbell_selfring_aperture)(struct amdgpu_device *adev,
  1276. bool enable);
  1277. void (*ih_doorbell_range)(struct amdgpu_device *adev,
  1278. bool use_doorbell, int doorbell_index);
  1279. void (*update_medium_grain_clock_gating)(struct amdgpu_device *adev,
  1280. bool enable);
  1281. void (*update_medium_grain_light_sleep)(struct amdgpu_device *adev,
  1282. bool enable);
  1283. void (*get_clockgating_state)(struct amdgpu_device *adev,
  1284. u32 *flags);
  1285. void (*ih_control)(struct amdgpu_device *adev);
  1286. void (*init_registers)(struct amdgpu_device *adev);
  1287. void (*detect_hw_virt)(struct amdgpu_device *adev);
  1288. };
  1289. /* Define the HW IP blocks will be used in driver , add more if necessary */
  1290. enum amd_hw_ip_block_type {
  1291. GC_HWIP = 1,
  1292. HDP_HWIP,
  1293. SDMA0_HWIP,
  1294. SDMA1_HWIP,
  1295. MMHUB_HWIP,
  1296. ATHUB_HWIP,
  1297. NBIO_HWIP,
  1298. MP0_HWIP,
  1299. UVD_HWIP,
  1300. VCN_HWIP = UVD_HWIP,
  1301. VCE_HWIP,
  1302. DF_HWIP,
  1303. DCE_HWIP,
  1304. OSSSYS_HWIP,
  1305. SMUIO_HWIP,
  1306. PWR_HWIP,
  1307. NBIF_HWIP,
  1308. MAX_HWIP
  1309. };
  1310. #define HWIP_MAX_INSTANCE 6
  1311. struct amd_powerplay {
  1312. struct cgs_device *cgs_device;
  1313. void *pp_handle;
  1314. const struct amd_ip_funcs *ip_funcs;
  1315. const struct amd_pm_funcs *pp_funcs;
  1316. };
  1317. #define AMDGPU_RESET_MAGIC_NUM 64
  1318. struct amdgpu_device {
  1319. struct device *dev;
  1320. struct drm_device *ddev;
  1321. struct pci_dev *pdev;
  1322. #ifdef CONFIG_DRM_AMD_ACP
  1323. struct amdgpu_acp acp;
  1324. #endif
  1325. /* ASIC */
  1326. enum amd_asic_type asic_type;
  1327. uint32_t family;
  1328. uint32_t rev_id;
  1329. uint32_t external_rev_id;
  1330. unsigned long flags;
  1331. int usec_timeout;
  1332. const struct amdgpu_asic_funcs *asic_funcs;
  1333. bool shutdown;
  1334. bool need_dma32;
  1335. bool accel_working;
  1336. struct work_struct reset_work;
  1337. struct notifier_block acpi_nb;
  1338. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1339. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1340. unsigned debugfs_count;
  1341. #if defined(CONFIG_DEBUG_FS)
  1342. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1343. #endif
  1344. struct amdgpu_atif atif;
  1345. struct amdgpu_atcs atcs;
  1346. struct mutex srbm_mutex;
  1347. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1348. struct mutex grbm_idx_mutex;
  1349. struct dev_pm_domain vga_pm_domain;
  1350. bool have_disp_power_ref;
  1351. /* BIOS */
  1352. bool is_atom_fw;
  1353. uint8_t *bios;
  1354. uint32_t bios_size;
  1355. struct amdgpu_bo *stolen_vga_memory;
  1356. uint32_t bios_scratch_reg_offset;
  1357. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1358. /* Register/doorbell mmio */
  1359. resource_size_t rmmio_base;
  1360. resource_size_t rmmio_size;
  1361. void __iomem *rmmio;
  1362. /* protects concurrent MM_INDEX/DATA based register access */
  1363. spinlock_t mmio_idx_lock;
  1364. /* protects concurrent SMC based register access */
  1365. spinlock_t smc_idx_lock;
  1366. amdgpu_rreg_t smc_rreg;
  1367. amdgpu_wreg_t smc_wreg;
  1368. /* protects concurrent PCIE register access */
  1369. spinlock_t pcie_idx_lock;
  1370. amdgpu_rreg_t pcie_rreg;
  1371. amdgpu_wreg_t pcie_wreg;
  1372. amdgpu_rreg_t pciep_rreg;
  1373. amdgpu_wreg_t pciep_wreg;
  1374. /* protects concurrent UVD register access */
  1375. spinlock_t uvd_ctx_idx_lock;
  1376. amdgpu_rreg_t uvd_ctx_rreg;
  1377. amdgpu_wreg_t uvd_ctx_wreg;
  1378. /* protects concurrent DIDT register access */
  1379. spinlock_t didt_idx_lock;
  1380. amdgpu_rreg_t didt_rreg;
  1381. amdgpu_wreg_t didt_wreg;
  1382. /* protects concurrent gc_cac register access */
  1383. spinlock_t gc_cac_idx_lock;
  1384. amdgpu_rreg_t gc_cac_rreg;
  1385. amdgpu_wreg_t gc_cac_wreg;
  1386. /* protects concurrent se_cac register access */
  1387. spinlock_t se_cac_idx_lock;
  1388. amdgpu_rreg_t se_cac_rreg;
  1389. amdgpu_wreg_t se_cac_wreg;
  1390. /* protects concurrent ENDPOINT (audio) register access */
  1391. spinlock_t audio_endpt_idx_lock;
  1392. amdgpu_block_rreg_t audio_endpt_rreg;
  1393. amdgpu_block_wreg_t audio_endpt_wreg;
  1394. void __iomem *rio_mem;
  1395. resource_size_t rio_mem_size;
  1396. struct amdgpu_doorbell doorbell;
  1397. /* clock/pll info */
  1398. struct amdgpu_clock clock;
  1399. /* MC */
  1400. struct amdgpu_mc mc;
  1401. struct amdgpu_gart gart;
  1402. struct amdgpu_dummy_page dummy_page;
  1403. struct amdgpu_vm_manager vm_manager;
  1404. struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
  1405. /* memory management */
  1406. struct amdgpu_mman mman;
  1407. struct amdgpu_vram_scratch vram_scratch;
  1408. struct amdgpu_wb wb;
  1409. atomic64_t num_bytes_moved;
  1410. atomic64_t num_evictions;
  1411. atomic64_t num_vram_cpu_page_faults;
  1412. atomic_t gpu_reset_counter;
  1413. atomic_t vram_lost_counter;
  1414. /* data for buffer migration throttling */
  1415. struct {
  1416. spinlock_t lock;
  1417. s64 last_update_us;
  1418. s64 accum_us; /* accumulated microseconds */
  1419. s64 accum_us_vis; /* for visible VRAM */
  1420. u32 log2_max_MBps;
  1421. } mm_stats;
  1422. /* display */
  1423. bool enable_virtual_display;
  1424. struct amdgpu_mode_info mode_info;
  1425. /* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
  1426. struct work_struct hotplug_work;
  1427. struct amdgpu_irq_src crtc_irq;
  1428. struct amdgpu_irq_src pageflip_irq;
  1429. struct amdgpu_irq_src hpd_irq;
  1430. /* rings */
  1431. u64 fence_context;
  1432. unsigned num_rings;
  1433. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1434. bool ib_pool_ready;
  1435. struct amdgpu_sa_manager ring_tmp_bo;
  1436. /* interrupts */
  1437. struct amdgpu_irq irq;
  1438. /* powerplay */
  1439. struct amd_powerplay powerplay;
  1440. bool pp_force_state_enabled;
  1441. /* dpm */
  1442. struct amdgpu_pm pm;
  1443. u32 cg_flags;
  1444. u32 pg_flags;
  1445. /* amdgpu smumgr */
  1446. struct amdgpu_smumgr smu;
  1447. /* gfx */
  1448. struct amdgpu_gfx gfx;
  1449. /* sdma */
  1450. struct amdgpu_sdma sdma;
  1451. /* uvd */
  1452. struct amdgpu_uvd uvd;
  1453. /* vce */
  1454. struct amdgpu_vce vce;
  1455. /* vcn */
  1456. struct amdgpu_vcn vcn;
  1457. /* firmwares */
  1458. struct amdgpu_firmware firmware;
  1459. /* PSP */
  1460. struct psp_context psp;
  1461. /* GDS */
  1462. struct amdgpu_gds gds;
  1463. /* display related functionality */
  1464. struct amdgpu_display_manager dm;
  1465. struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
  1466. int num_ip_blocks;
  1467. struct mutex mn_lock;
  1468. DECLARE_HASHTABLE(mn_hash, 7);
  1469. /* tracking pinned memory */
  1470. u64 vram_pin_size;
  1471. u64 invisible_pin_size;
  1472. u64 gart_pin_size;
  1473. /* amdkfd interface */
  1474. struct kfd_dev *kfd;
  1475. /* soc15 register offset based on ip, instance and segment */
  1476. uint32_t *reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];
  1477. const struct amdgpu_nbio_funcs *nbio_funcs;
  1478. /* delayed work_func for deferring clockgating during resume */
  1479. struct delayed_work late_init_work;
  1480. struct amdgpu_virt virt;
  1481. /* firmware VRAM reservation */
  1482. struct amdgpu_fw_vram_usage fw_vram_usage;
  1483. /* link all shadow bo */
  1484. struct list_head shadow_list;
  1485. struct mutex shadow_list_lock;
  1486. /* keep an lru list of rings by HW IP */
  1487. struct list_head ring_lru_list;
  1488. spinlock_t ring_lru_list_lock;
  1489. /* record hw reset is performed */
  1490. bool has_hw_reset;
  1491. u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
  1492. /* record last mm index being written through WREG32*/
  1493. unsigned long last_mm_index;
  1494. bool in_gpu_reset;
  1495. struct mutex lock_reset;
  1496. };
  1497. static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
  1498. {
  1499. return container_of(bdev, struct amdgpu_device, mman.bdev);
  1500. }
  1501. int amdgpu_device_init(struct amdgpu_device *adev,
  1502. struct drm_device *ddev,
  1503. struct pci_dev *pdev,
  1504. uint32_t flags);
  1505. void amdgpu_device_fini(struct amdgpu_device *adev);
  1506. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1507. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1508. uint32_t acc_flags);
  1509. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1510. uint32_t acc_flags);
  1511. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1512. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1513. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1514. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1515. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
  1516. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
  1517. bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
  1518. bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);
  1519. /*
  1520. * Registers read & write functions.
  1521. */
  1522. #define AMDGPU_REGS_IDX (1<<0)
  1523. #define AMDGPU_REGS_NO_KIQ (1<<1)
  1524. #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
  1525. #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
  1526. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
  1527. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
  1528. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
  1529. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
  1530. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
  1531. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1532. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1533. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1534. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1535. #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
  1536. #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
  1537. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1538. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1539. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1540. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1541. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1542. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1543. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1544. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1545. #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
  1546. #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
  1547. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1548. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1549. #define WREG32_P(reg, val, mask) \
  1550. do { \
  1551. uint32_t tmp_ = RREG32(reg); \
  1552. tmp_ &= (mask); \
  1553. tmp_ |= ((val) & ~(mask)); \
  1554. WREG32(reg, tmp_); \
  1555. } while (0)
  1556. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1557. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1558. #define WREG32_PLL_P(reg, val, mask) \
  1559. do { \
  1560. uint32_t tmp_ = RREG32_PLL(reg); \
  1561. tmp_ &= (mask); \
  1562. tmp_ |= ((val) & ~(mask)); \
  1563. WREG32_PLL(reg, tmp_); \
  1564. } while (0)
  1565. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1566. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1567. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1568. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1569. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1570. #define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
  1571. #define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
  1572. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1573. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1574. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1575. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1576. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1577. #define REG_GET_FIELD(value, reg, field) \
  1578. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1579. #define WREG32_FIELD(reg, field, val) \
  1580. WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1581. #define WREG32_FIELD_OFFSET(reg, offset, field, val) \
  1582. WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1583. /*
  1584. * BIOS helpers.
  1585. */
  1586. #define RBIOS8(i) (adev->bios[i])
  1587. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1588. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1589. static inline struct amdgpu_sdma_instance *
  1590. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1591. {
  1592. struct amdgpu_device *adev = ring->adev;
  1593. int i;
  1594. for (i = 0; i < adev->sdma.num_instances; i++)
  1595. if (&adev->sdma.instance[i].ring == ring)
  1596. break;
  1597. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1598. return &adev->sdma.instance[i];
  1599. else
  1600. return NULL;
  1601. }
  1602. /*
  1603. * ASICs macro.
  1604. */
  1605. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1606. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1607. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1608. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1609. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1610. #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
  1611. #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
  1612. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1613. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1614. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1615. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1616. #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
  1617. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1618. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1619. #define amdgpu_gart_get_vm_pde(adev, level, dst, flags) (adev)->gart.gart_funcs->get_vm_pde((adev), (level), (dst), (flags))
  1620. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1621. #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
  1622. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1623. #define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags))
  1624. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1625. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1626. #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
  1627. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1628. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1629. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1630. #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
  1631. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1632. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1633. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1634. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1635. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1636. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  1637. #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
  1638. #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
  1639. #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
  1640. #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
  1641. #define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
  1642. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1643. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1644. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1645. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1646. #define amdgpu_ih_prescreen_iv(adev) (adev)->irq.ih_funcs->prescreen_iv((adev))
  1647. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1648. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1649. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1650. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1651. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1652. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1653. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1654. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1655. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1656. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1657. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  1658. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1659. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1660. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1661. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  1662. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  1663. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  1664. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  1665. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1666. #define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
  1667. /* Common functions */
  1668. int amdgpu_gpu_recover(struct amdgpu_device *adev, struct amdgpu_job* job);
  1669. bool amdgpu_need_backup(struct amdgpu_device *adev);
  1670. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  1671. bool amdgpu_need_post(struct amdgpu_device *adev);
  1672. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  1673. void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
  1674. u64 num_vis_bytes);
  1675. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
  1676. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  1677. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  1678. void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  1679. int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
  1680. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  1681. int amdgpu_ttm_init(struct amdgpu_device *adev);
  1682. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  1683. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  1684. const u32 *registers,
  1685. const u32 array_size);
  1686. bool amdgpu_device_is_px(struct drm_device *dev);
  1687. /* atpx handler */
  1688. #if defined(CONFIG_VGA_SWITCHEROO)
  1689. void amdgpu_register_atpx_handler(void);
  1690. void amdgpu_unregister_atpx_handler(void);
  1691. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  1692. bool amdgpu_is_atpx_hybrid(void);
  1693. bool amdgpu_atpx_dgpu_req_power_for_displays(void);
  1694. bool amdgpu_has_atpx(void);
  1695. #else
  1696. static inline void amdgpu_register_atpx_handler(void) {}
  1697. static inline void amdgpu_unregister_atpx_handler(void) {}
  1698. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  1699. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  1700. static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
  1701. static inline bool amdgpu_has_atpx(void) { return false; }
  1702. #endif
  1703. /*
  1704. * KMS
  1705. */
  1706. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  1707. extern const int amdgpu_max_kms_ioctl;
  1708. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  1709. void amdgpu_driver_unload_kms(struct drm_device *dev);
  1710. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  1711. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  1712. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  1713. struct drm_file *file_priv);
  1714. int amdgpu_suspend(struct amdgpu_device *adev);
  1715. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
  1716. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
  1717. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  1718. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1719. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1720. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  1721. unsigned long arg);
  1722. /*
  1723. * functions used by amdgpu_encoder.c
  1724. */
  1725. struct amdgpu_afmt_acr {
  1726. u32 clock;
  1727. int n_32khz;
  1728. int cts_32khz;
  1729. int n_44_1khz;
  1730. int cts_44_1khz;
  1731. int n_48khz;
  1732. int cts_48khz;
  1733. };
  1734. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  1735. /* amdgpu_acpi.c */
  1736. #if defined(CONFIG_ACPI)
  1737. int amdgpu_acpi_init(struct amdgpu_device *adev);
  1738. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  1739. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  1740. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  1741. u8 perf_req, bool advertise);
  1742. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  1743. #else
  1744. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  1745. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  1746. #endif
  1747. int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  1748. uint64_t addr, struct amdgpu_bo **bo,
  1749. struct amdgpu_bo_va_mapping **mapping);
  1750. #if defined(CONFIG_DRM_AMD_DC)
  1751. int amdgpu_dm_display_resume(struct amdgpu_device *adev );
  1752. #else
  1753. static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
  1754. #endif
  1755. #include "amdgpu_object.h"
  1756. #endif