amdgpu_object.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include <drm/drm_cache.h>
  37. #include "amdgpu.h"
  38. #include "amdgpu_trace.h"
  39. int amdgpu_ttm_init(struct amdgpu_device *adev);
  40. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  41. static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
  42. struct ttm_mem_reg *mem)
  43. {
  44. if (mem->start << PAGE_SHIFT >= adev->mc.visible_vram_size)
  45. return 0;
  46. return ((mem->start << PAGE_SHIFT) + mem->size) >
  47. adev->mc.visible_vram_size ?
  48. adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT) :
  49. mem->size;
  50. }
  51. static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
  52. struct ttm_mem_reg *old_mem,
  53. struct ttm_mem_reg *new_mem)
  54. {
  55. u64 vis_size;
  56. if (!adev)
  57. return;
  58. if (new_mem) {
  59. switch (new_mem->mem_type) {
  60. case TTM_PL_TT:
  61. atomic64_add(new_mem->size, &adev->gtt_usage);
  62. break;
  63. case TTM_PL_VRAM:
  64. atomic64_add(new_mem->size, &adev->vram_usage);
  65. vis_size = amdgpu_get_vis_part_size(adev, new_mem);
  66. atomic64_add(vis_size, &adev->vram_vis_usage);
  67. break;
  68. }
  69. }
  70. if (old_mem) {
  71. switch (old_mem->mem_type) {
  72. case TTM_PL_TT:
  73. atomic64_sub(old_mem->size, &adev->gtt_usage);
  74. break;
  75. case TTM_PL_VRAM:
  76. atomic64_sub(old_mem->size, &adev->vram_usage);
  77. vis_size = amdgpu_get_vis_part_size(adev, old_mem);
  78. atomic64_sub(vis_size, &adev->vram_vis_usage);
  79. break;
  80. }
  81. }
  82. }
  83. static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  84. {
  85. struct amdgpu_bo *bo;
  86. bo = container_of(tbo, struct amdgpu_bo, tbo);
  87. amdgpu_update_memory_usage(bo->adev, &bo->tbo.mem, NULL);
  88. drm_gem_object_release(&bo->gem_base);
  89. amdgpu_bo_unref(&bo->parent);
  90. kfree(bo->metadata);
  91. kfree(bo);
  92. }
  93. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
  94. {
  95. if (bo->destroy == &amdgpu_ttm_bo_destroy)
  96. return true;
  97. return false;
  98. }
  99. static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,
  100. struct ttm_placement *placement,
  101. struct ttm_place *placements,
  102. u32 domain, u64 flags)
  103. {
  104. u32 c = 0, i;
  105. placement->placement = placements;
  106. placement->busy_placement = placements;
  107. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  108. if (flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS &&
  109. adev->mc.visible_vram_size < adev->mc.real_vram_size) {
  110. placements[c].fpfn =
  111. adev->mc.visible_vram_size >> PAGE_SHIFT;
  112. placements[c++].flags = TTM_PL_FLAG_WC |
  113. TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_VRAM |
  114. TTM_PL_FLAG_TOPDOWN;
  115. }
  116. placements[c].fpfn = 0;
  117. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  118. TTM_PL_FLAG_VRAM;
  119. if (!(flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED))
  120. placements[c - 1].flags |= TTM_PL_FLAG_TOPDOWN;
  121. }
  122. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  123. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) {
  124. placements[c].fpfn = 0;
  125. placements[c++].flags = TTM_PL_FLAG_WC |
  126. TTM_PL_FLAG_TT | TTM_PL_FLAG_UNCACHED;
  127. } else {
  128. placements[c].fpfn = 0;
  129. placements[c++].flags = TTM_PL_FLAG_CACHED |
  130. TTM_PL_FLAG_TT;
  131. }
  132. }
  133. if (domain & AMDGPU_GEM_DOMAIN_CPU) {
  134. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) {
  135. placements[c].fpfn = 0;
  136. placements[c++].flags = TTM_PL_FLAG_WC |
  137. TTM_PL_FLAG_SYSTEM | TTM_PL_FLAG_UNCACHED;
  138. } else {
  139. placements[c].fpfn = 0;
  140. placements[c++].flags = TTM_PL_FLAG_CACHED |
  141. TTM_PL_FLAG_SYSTEM;
  142. }
  143. }
  144. if (domain & AMDGPU_GEM_DOMAIN_GDS) {
  145. placements[c].fpfn = 0;
  146. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  147. AMDGPU_PL_FLAG_GDS;
  148. }
  149. if (domain & AMDGPU_GEM_DOMAIN_GWS) {
  150. placements[c].fpfn = 0;
  151. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  152. AMDGPU_PL_FLAG_GWS;
  153. }
  154. if (domain & AMDGPU_GEM_DOMAIN_OA) {
  155. placements[c].fpfn = 0;
  156. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  157. AMDGPU_PL_FLAG_OA;
  158. }
  159. if (!c) {
  160. placements[c].fpfn = 0;
  161. placements[c++].flags = TTM_PL_MASK_CACHING |
  162. TTM_PL_FLAG_SYSTEM;
  163. }
  164. placement->num_placement = c;
  165. placement->num_busy_placement = c;
  166. for (i = 0; i < c; i++) {
  167. if ((flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
  168. (placements[i].flags & TTM_PL_FLAG_VRAM) &&
  169. !placements[i].fpfn)
  170. placements[i].lpfn =
  171. adev->mc.visible_vram_size >> PAGE_SHIFT;
  172. else
  173. placements[i].lpfn = 0;
  174. }
  175. }
  176. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain)
  177. {
  178. amdgpu_ttm_placement_init(rbo->adev, &rbo->placement,
  179. rbo->placements, domain, rbo->flags);
  180. }
  181. static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo,
  182. struct ttm_placement *placement)
  183. {
  184. BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1));
  185. memcpy(bo->placements, placement->placement,
  186. placement->num_placement * sizeof(struct ttm_place));
  187. bo->placement.num_placement = placement->num_placement;
  188. bo->placement.num_busy_placement = placement->num_busy_placement;
  189. bo->placement.placement = bo->placements;
  190. bo->placement.busy_placement = bo->placements;
  191. }
  192. /**
  193. * amdgpu_bo_create_kernel - create BO for kernel use
  194. *
  195. * @adev: amdgpu device object
  196. * @size: size for the new BO
  197. * @align: alignment for the new BO
  198. * @domain: where to place it
  199. * @bo_ptr: resulting BO
  200. * @gpu_addr: GPU addr of the pinned BO
  201. * @cpu_addr: optional CPU address mapping
  202. *
  203. * Allocates and pins a BO for kernel internal use.
  204. *
  205. * Returns 0 on success, negative error code otherwise.
  206. */
  207. int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
  208. unsigned long size, int align,
  209. u32 domain, struct amdgpu_bo **bo_ptr,
  210. u64 *gpu_addr, void **cpu_addr)
  211. {
  212. int r;
  213. r = amdgpu_bo_create(adev, size, align, true, domain,
  214. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  215. NULL, NULL, bo_ptr);
  216. if (r) {
  217. dev_err(adev->dev, "(%d) failed to allocate kernel bo\n", r);
  218. return r;
  219. }
  220. r = amdgpu_bo_reserve(*bo_ptr, false);
  221. if (r) {
  222. dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
  223. goto error_free;
  224. }
  225. r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
  226. if (r) {
  227. dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
  228. goto error_unreserve;
  229. }
  230. if (cpu_addr) {
  231. r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
  232. if (r) {
  233. dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
  234. goto error_unreserve;
  235. }
  236. }
  237. amdgpu_bo_unreserve(*bo_ptr);
  238. return 0;
  239. error_unreserve:
  240. amdgpu_bo_unreserve(*bo_ptr);
  241. error_free:
  242. amdgpu_bo_unref(bo_ptr);
  243. return r;
  244. }
  245. int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
  246. unsigned long size, int byte_align,
  247. bool kernel, u32 domain, u64 flags,
  248. struct sg_table *sg,
  249. struct ttm_placement *placement,
  250. struct reservation_object *resv,
  251. struct amdgpu_bo **bo_ptr)
  252. {
  253. struct amdgpu_bo *bo;
  254. enum ttm_bo_type type;
  255. unsigned long page_align;
  256. size_t acc_size;
  257. int r;
  258. page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  259. size = ALIGN(size, PAGE_SIZE);
  260. if (kernel) {
  261. type = ttm_bo_type_kernel;
  262. } else if (sg) {
  263. type = ttm_bo_type_sg;
  264. } else {
  265. type = ttm_bo_type_device;
  266. }
  267. *bo_ptr = NULL;
  268. acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
  269. sizeof(struct amdgpu_bo));
  270. bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
  271. if (bo == NULL)
  272. return -ENOMEM;
  273. r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
  274. if (unlikely(r)) {
  275. kfree(bo);
  276. return r;
  277. }
  278. bo->adev = adev;
  279. INIT_LIST_HEAD(&bo->list);
  280. INIT_LIST_HEAD(&bo->va);
  281. bo->prefered_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
  282. AMDGPU_GEM_DOMAIN_GTT |
  283. AMDGPU_GEM_DOMAIN_CPU |
  284. AMDGPU_GEM_DOMAIN_GDS |
  285. AMDGPU_GEM_DOMAIN_GWS |
  286. AMDGPU_GEM_DOMAIN_OA);
  287. bo->allowed_domains = bo->prefered_domains;
  288. if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  289. bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  290. bo->flags = flags;
  291. /* For architectures that don't support WC memory,
  292. * mask out the WC flag from the BO
  293. */
  294. if (!drm_arch_can_wc_memory())
  295. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  296. amdgpu_fill_placement_to_bo(bo, placement);
  297. /* Kernel allocation are uninterruptible */
  298. r = ttm_bo_init(&adev->mman.bdev, &bo->tbo, size, type,
  299. &bo->placement, page_align, !kernel, NULL,
  300. acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
  301. if (unlikely(r != 0)) {
  302. return r;
  303. }
  304. if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
  305. bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
  306. struct fence *fence;
  307. if (adev->mman.buffer_funcs_ring == NULL ||
  308. !adev->mman.buffer_funcs_ring->ready) {
  309. r = -EBUSY;
  310. goto fail_free;
  311. }
  312. r = amdgpu_bo_reserve(bo, false);
  313. if (unlikely(r != 0))
  314. goto fail_free;
  315. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_VRAM);
  316. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  317. if (unlikely(r != 0))
  318. goto fail_unreserve;
  319. amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
  320. amdgpu_bo_fence(bo, fence, false);
  321. amdgpu_bo_unreserve(bo);
  322. fence_put(bo->tbo.moving);
  323. bo->tbo.moving = fence_get(fence);
  324. fence_put(fence);
  325. }
  326. *bo_ptr = bo;
  327. trace_amdgpu_bo_create(bo);
  328. return 0;
  329. fail_unreserve:
  330. amdgpu_bo_unreserve(bo);
  331. fail_free:
  332. amdgpu_bo_unref(&bo);
  333. return r;
  334. }
  335. static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
  336. unsigned long size, int byte_align,
  337. struct amdgpu_bo *bo)
  338. {
  339. struct ttm_placement placement = {0};
  340. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  341. int r;
  342. if (bo->shadow)
  343. return 0;
  344. bo->flags |= AMDGPU_GEM_CREATE_SHADOW;
  345. memset(&placements, 0,
  346. (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
  347. amdgpu_ttm_placement_init(adev, &placement,
  348. placements, AMDGPU_GEM_DOMAIN_GTT,
  349. AMDGPU_GEM_CREATE_CPU_GTT_USWC);
  350. r = amdgpu_bo_create_restricted(adev, size, byte_align, true,
  351. AMDGPU_GEM_DOMAIN_GTT,
  352. AMDGPU_GEM_CREATE_CPU_GTT_USWC,
  353. NULL, &placement,
  354. bo->tbo.resv,
  355. &bo->shadow);
  356. if (!r)
  357. bo->shadow->parent = amdgpu_bo_ref(bo);
  358. return r;
  359. }
  360. int amdgpu_bo_create(struct amdgpu_device *adev,
  361. unsigned long size, int byte_align,
  362. bool kernel, u32 domain, u64 flags,
  363. struct sg_table *sg,
  364. struct reservation_object *resv,
  365. struct amdgpu_bo **bo_ptr)
  366. {
  367. struct ttm_placement placement = {0};
  368. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  369. int r;
  370. memset(&placements, 0,
  371. (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
  372. amdgpu_ttm_placement_init(adev, &placement,
  373. placements, domain, flags);
  374. r = amdgpu_bo_create_restricted(adev, size, byte_align, kernel,
  375. domain, flags, sg, &placement,
  376. resv, bo_ptr);
  377. if (r)
  378. return r;
  379. if (flags & AMDGPU_GEM_CREATE_SHADOW) {
  380. r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
  381. if (r)
  382. amdgpu_bo_unref(bo_ptr);
  383. }
  384. return r;
  385. }
  386. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
  387. {
  388. bool is_iomem;
  389. long r;
  390. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  391. return -EPERM;
  392. if (bo->kptr) {
  393. if (ptr) {
  394. *ptr = bo->kptr;
  395. }
  396. return 0;
  397. }
  398. r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
  399. MAX_SCHEDULE_TIMEOUT);
  400. if (r < 0)
  401. return r;
  402. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  403. if (r)
  404. return r;
  405. bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  406. if (ptr)
  407. *ptr = bo->kptr;
  408. return 0;
  409. }
  410. void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
  411. {
  412. if (bo->kptr == NULL)
  413. return;
  414. bo->kptr = NULL;
  415. ttm_bo_kunmap(&bo->kmap);
  416. }
  417. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
  418. {
  419. if (bo == NULL)
  420. return NULL;
  421. ttm_bo_reference(&bo->tbo);
  422. return bo;
  423. }
  424. void amdgpu_bo_unref(struct amdgpu_bo **bo)
  425. {
  426. struct ttm_buffer_object *tbo;
  427. if ((*bo) == NULL)
  428. return;
  429. tbo = &((*bo)->tbo);
  430. ttm_bo_unref(&tbo);
  431. if (tbo == NULL)
  432. *bo = NULL;
  433. }
  434. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  435. u64 min_offset, u64 max_offset,
  436. u64 *gpu_addr)
  437. {
  438. int r, i;
  439. unsigned fpfn, lpfn;
  440. if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
  441. return -EPERM;
  442. if (WARN_ON_ONCE(min_offset > max_offset))
  443. return -EINVAL;
  444. if (bo->pin_count) {
  445. bo->pin_count++;
  446. if (gpu_addr)
  447. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  448. if (max_offset != 0) {
  449. u64 domain_start;
  450. if (domain == AMDGPU_GEM_DOMAIN_VRAM)
  451. domain_start = bo->adev->mc.vram_start;
  452. else
  453. domain_start = bo->adev->mc.gtt_start;
  454. WARN_ON_ONCE(max_offset <
  455. (amdgpu_bo_gpu_offset(bo) - domain_start));
  456. }
  457. return 0;
  458. }
  459. amdgpu_ttm_placement_from_domain(bo, domain);
  460. for (i = 0; i < bo->placement.num_placement; i++) {
  461. /* force to pin into visible video ram */
  462. if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  463. !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
  464. (!max_offset || max_offset >
  465. bo->adev->mc.visible_vram_size)) {
  466. if (WARN_ON_ONCE(min_offset >
  467. bo->adev->mc.visible_vram_size))
  468. return -EINVAL;
  469. fpfn = min_offset >> PAGE_SHIFT;
  470. lpfn = bo->adev->mc.visible_vram_size >> PAGE_SHIFT;
  471. } else {
  472. fpfn = min_offset >> PAGE_SHIFT;
  473. lpfn = max_offset >> PAGE_SHIFT;
  474. }
  475. if (fpfn > bo->placements[i].fpfn)
  476. bo->placements[i].fpfn = fpfn;
  477. if (!bo->placements[i].lpfn ||
  478. (lpfn && lpfn < bo->placements[i].lpfn))
  479. bo->placements[i].lpfn = lpfn;
  480. bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
  481. }
  482. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  483. if (unlikely(r)) {
  484. dev_err(bo->adev->dev, "%p pin failed\n", bo);
  485. goto error;
  486. }
  487. bo->pin_count = 1;
  488. if (gpu_addr != NULL)
  489. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  490. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  491. bo->adev->vram_pin_size += amdgpu_bo_size(bo);
  492. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  493. bo->adev->invisible_pin_size += amdgpu_bo_size(bo);
  494. } else {
  495. bo->adev->gart_pin_size += amdgpu_bo_size(bo);
  496. }
  497. error:
  498. return r;
  499. }
  500. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
  501. {
  502. return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
  503. }
  504. int amdgpu_bo_unpin(struct amdgpu_bo *bo)
  505. {
  506. int r, i;
  507. if (!bo->pin_count) {
  508. dev_warn(bo->adev->dev, "%p unpin not necessary\n", bo);
  509. return 0;
  510. }
  511. bo->pin_count--;
  512. if (bo->pin_count)
  513. return 0;
  514. for (i = 0; i < bo->placement.num_placement; i++) {
  515. bo->placements[i].lpfn = 0;
  516. bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
  517. }
  518. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  519. if (unlikely(r)) {
  520. dev_err(bo->adev->dev, "%p validate failed for unpin\n", bo);
  521. goto error;
  522. }
  523. if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
  524. bo->adev->vram_pin_size -= amdgpu_bo_size(bo);
  525. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  526. bo->adev->invisible_pin_size -= amdgpu_bo_size(bo);
  527. } else {
  528. bo->adev->gart_pin_size -= amdgpu_bo_size(bo);
  529. }
  530. error:
  531. return r;
  532. }
  533. int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
  534. {
  535. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  536. if (0 && (adev->flags & AMD_IS_APU)) {
  537. /* Useless to evict on IGP chips */
  538. return 0;
  539. }
  540. return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
  541. }
  542. static const char *amdgpu_vram_names[] = {
  543. "UNKNOWN",
  544. "GDDR1",
  545. "DDR2",
  546. "GDDR3",
  547. "GDDR4",
  548. "GDDR5",
  549. "HBM",
  550. "DDR3"
  551. };
  552. int amdgpu_bo_init(struct amdgpu_device *adev)
  553. {
  554. /* Add an MTRR for the VRAM */
  555. adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
  556. adev->mc.aper_size);
  557. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  558. adev->mc.mc_vram_size >> 20,
  559. (unsigned long long)adev->mc.aper_size >> 20);
  560. DRM_INFO("RAM width %dbits %s\n",
  561. adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
  562. return amdgpu_ttm_init(adev);
  563. }
  564. void amdgpu_bo_fini(struct amdgpu_device *adev)
  565. {
  566. amdgpu_ttm_fini(adev);
  567. arch_phys_wc_del(adev->mc.vram_mtrr);
  568. }
  569. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  570. struct vm_area_struct *vma)
  571. {
  572. return ttm_fbdev_mmap(vma, &bo->tbo);
  573. }
  574. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
  575. {
  576. if (AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
  577. return -EINVAL;
  578. bo->tiling_flags = tiling_flags;
  579. return 0;
  580. }
  581. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
  582. {
  583. lockdep_assert_held(&bo->tbo.resv->lock.base);
  584. if (tiling_flags)
  585. *tiling_flags = bo->tiling_flags;
  586. }
  587. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  588. uint32_t metadata_size, uint64_t flags)
  589. {
  590. void *buffer;
  591. if (!metadata_size) {
  592. if (bo->metadata_size) {
  593. kfree(bo->metadata);
  594. bo->metadata = NULL;
  595. bo->metadata_size = 0;
  596. }
  597. return 0;
  598. }
  599. if (metadata == NULL)
  600. return -EINVAL;
  601. buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
  602. if (buffer == NULL)
  603. return -ENOMEM;
  604. kfree(bo->metadata);
  605. bo->metadata_flags = flags;
  606. bo->metadata = buffer;
  607. bo->metadata_size = metadata_size;
  608. return 0;
  609. }
  610. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  611. size_t buffer_size, uint32_t *metadata_size,
  612. uint64_t *flags)
  613. {
  614. if (!buffer && !metadata_size)
  615. return -EINVAL;
  616. if (buffer) {
  617. if (buffer_size < bo->metadata_size)
  618. return -EINVAL;
  619. if (bo->metadata_size)
  620. memcpy(buffer, bo->metadata, bo->metadata_size);
  621. }
  622. if (metadata_size)
  623. *metadata_size = bo->metadata_size;
  624. if (flags)
  625. *flags = bo->metadata_flags;
  626. return 0;
  627. }
  628. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  629. struct ttm_mem_reg *new_mem)
  630. {
  631. struct amdgpu_bo *rbo;
  632. struct ttm_mem_reg *old_mem = &bo->mem;
  633. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  634. return;
  635. rbo = container_of(bo, struct amdgpu_bo, tbo);
  636. amdgpu_vm_bo_invalidate(rbo->adev, rbo);
  637. /* update statistics */
  638. if (!new_mem)
  639. return;
  640. /* move_notify is called before move happens */
  641. amdgpu_update_memory_usage(rbo->adev, &bo->mem, new_mem);
  642. trace_amdgpu_ttm_bo_move(rbo, new_mem->mem_type, old_mem->mem_type);
  643. }
  644. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  645. {
  646. struct amdgpu_device *adev;
  647. struct amdgpu_bo *abo;
  648. unsigned long offset, size, lpfn;
  649. int i, r;
  650. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  651. return 0;
  652. abo = container_of(bo, struct amdgpu_bo, tbo);
  653. adev = abo->adev;
  654. if (bo->mem.mem_type != TTM_PL_VRAM)
  655. return 0;
  656. size = bo->mem.num_pages << PAGE_SHIFT;
  657. offset = bo->mem.start << PAGE_SHIFT;
  658. if ((offset + size) <= adev->mc.visible_vram_size)
  659. return 0;
  660. /* Can't move a pinned BO to visible VRAM */
  661. if (abo->pin_count > 0)
  662. return -EINVAL;
  663. /* hurrah the memory is not visible ! */
  664. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM);
  665. lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  666. for (i = 0; i < abo->placement.num_placement; i++) {
  667. /* Force into visible VRAM */
  668. if ((abo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  669. (!abo->placements[i].lpfn ||
  670. abo->placements[i].lpfn > lpfn))
  671. abo->placements[i].lpfn = lpfn;
  672. }
  673. r = ttm_bo_validate(bo, &abo->placement, false, false);
  674. if (unlikely(r == -ENOMEM)) {
  675. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  676. return ttm_bo_validate(bo, &abo->placement, false, false);
  677. } else if (unlikely(r != 0)) {
  678. return r;
  679. }
  680. offset = bo->mem.start << PAGE_SHIFT;
  681. /* this should never happen */
  682. if ((offset + size) > adev->mc.visible_vram_size)
  683. return -EINVAL;
  684. return 0;
  685. }
  686. /**
  687. * amdgpu_bo_fence - add fence to buffer object
  688. *
  689. * @bo: buffer object in question
  690. * @fence: fence to add
  691. * @shared: true if fence should be added shared
  692. *
  693. */
  694. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct fence *fence,
  695. bool shared)
  696. {
  697. struct reservation_object *resv = bo->tbo.resv;
  698. if (shared)
  699. reservation_object_add_shared_fence(resv, fence);
  700. else
  701. reservation_object_add_excl_fence(resv, fence);
  702. }
  703. /**
  704. * amdgpu_bo_gpu_offset - return GPU offset of bo
  705. * @bo: amdgpu object for which we query the offset
  706. *
  707. * Returns current GPU offset of the object.
  708. *
  709. * Note: object should either be pinned or reserved when calling this
  710. * function, it might be useful to add check for this for debugging.
  711. */
  712. u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
  713. {
  714. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
  715. WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
  716. !bo->pin_count);
  717. return bo->tbo.offset;
  718. }