amdgpu_vm.h 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König
  23. */
  24. #ifndef __AMDGPU_VM_H__
  25. #define __AMDGPU_VM_H__
  26. #include <linux/rbtree.h>
  27. #include "gpu_scheduler.h"
  28. #include "amdgpu_sync.h"
  29. #include "amdgpu_ring.h"
  30. struct amdgpu_bo_va;
  31. struct amdgpu_job;
  32. struct amdgpu_bo_list_entry;
  33. /*
  34. * GPUVM handling
  35. */
  36. /* maximum number of VMIDs */
  37. #define AMDGPU_NUM_VM 16
  38. /* Maximum number of PTEs the hardware can write with one command */
  39. #define AMDGPU_VM_MAX_UPDATE_SIZE 0x3FFFF
  40. /* number of entries in page table */
  41. #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
  42. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  43. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  44. /* LOG2 number of continuous pages for the fragment field */
  45. #define AMDGPU_LOG2_PAGES_PER_FRAG 4
  46. #define AMDGPU_PTE_VALID (1ULL << 0)
  47. #define AMDGPU_PTE_SYSTEM (1ULL << 1)
  48. #define AMDGPU_PTE_SNOOPED (1ULL << 2)
  49. /* VI only */
  50. #define AMDGPU_PTE_EXECUTABLE (1ULL << 4)
  51. #define AMDGPU_PTE_READABLE (1ULL << 5)
  52. #define AMDGPU_PTE_WRITEABLE (1ULL << 6)
  53. #define AMDGPU_PTE_FRAG(x) ((x & 0x1fULL) << 7)
  54. #define AMDGPU_PTE_PRT (1ULL << 63)
  55. /* How to programm VM fault handling */
  56. #define AMDGPU_VM_FAULT_STOP_NEVER 0
  57. #define AMDGPU_VM_FAULT_STOP_FIRST 1
  58. #define AMDGPU_VM_FAULT_STOP_ALWAYS 2
  59. struct amdgpu_vm_pt {
  60. struct amdgpu_bo *bo;
  61. uint64_t addr;
  62. };
  63. struct amdgpu_vm {
  64. /* tree of virtual addresses mapped */
  65. struct rb_root va;
  66. /* protecting invalidated */
  67. spinlock_t status_lock;
  68. /* BOs moved, but not yet updated in the PT */
  69. struct list_head invalidated;
  70. /* BOs cleared in the PT because of a move */
  71. struct list_head cleared;
  72. /* BO mappings freed, but not yet updated in the PT */
  73. struct list_head freed;
  74. /* contains the page directory */
  75. struct amdgpu_bo *page_directory;
  76. unsigned max_pde_used;
  77. struct dma_fence *page_directory_fence;
  78. uint64_t last_eviction_counter;
  79. /* array of page tables, one for each page directory entry */
  80. struct amdgpu_vm_pt *page_tables;
  81. /* for id and flush management per ring */
  82. struct amdgpu_vm_id *ids[AMDGPU_MAX_RINGS];
  83. /* protecting freed */
  84. spinlock_t freed_lock;
  85. /* Scheduler entity for page table updates */
  86. struct amd_sched_entity entity;
  87. /* client id */
  88. u64 client_id;
  89. /* each VM will map on CSA */
  90. struct amdgpu_bo_va *csa_bo_va;
  91. };
  92. struct amdgpu_vm_id {
  93. struct list_head list;
  94. struct dma_fence *first;
  95. struct amdgpu_sync active;
  96. struct dma_fence *last_flush;
  97. atomic64_t owner;
  98. uint64_t pd_gpu_addr;
  99. /* last flushed PD/PT update */
  100. struct dma_fence *flushed_updates;
  101. uint32_t current_gpu_reset_count;
  102. uint32_t gds_base;
  103. uint32_t gds_size;
  104. uint32_t gws_base;
  105. uint32_t gws_size;
  106. uint32_t oa_base;
  107. uint32_t oa_size;
  108. };
  109. struct amdgpu_vm_manager {
  110. /* Handling of VMIDs */
  111. struct mutex lock;
  112. unsigned num_ids;
  113. struct list_head ids_lru;
  114. struct amdgpu_vm_id ids[AMDGPU_NUM_VM];
  115. /* Handling of VM fences */
  116. u64 fence_context;
  117. unsigned seqno[AMDGPU_MAX_RINGS];
  118. uint32_t max_pfn;
  119. /* vram base address for page table entry */
  120. u64 vram_base_offset;
  121. /* is vm enabled? */
  122. bool enabled;
  123. /* vm pte handling */
  124. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  125. struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
  126. unsigned vm_pte_num_rings;
  127. atomic_t vm_pte_next_ring;
  128. /* client id counter */
  129. atomic64_t client_counter;
  130. /* partial resident texture handling */
  131. spinlock_t prt_lock;
  132. atomic_t num_prt_users;
  133. };
  134. void amdgpu_vm_manager_init(struct amdgpu_device *adev);
  135. void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
  136. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  137. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  138. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  139. struct list_head *validated,
  140. struct amdgpu_bo_list_entry *entry);
  141. int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  142. int (*callback)(void *p, struct amdgpu_bo *bo),
  143. void *param);
  144. void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
  145. struct amdgpu_vm *vm);
  146. int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
  147. struct amdgpu_vm *vm,
  148. uint64_t saddr, uint64_t size);
  149. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  150. struct amdgpu_sync *sync, struct dma_fence *fence,
  151. struct amdgpu_job *job);
  152. int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job);
  153. void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id);
  154. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  155. struct amdgpu_vm *vm);
  156. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  157. struct amdgpu_vm *vm);
  158. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  159. struct amdgpu_sync *sync);
  160. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  161. struct amdgpu_bo_va *bo_va,
  162. bool clear);
  163. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  164. struct amdgpu_bo *bo);
  165. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  166. struct amdgpu_bo *bo);
  167. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  168. struct amdgpu_vm *vm,
  169. struct amdgpu_bo *bo);
  170. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  171. struct amdgpu_bo_va *bo_va,
  172. uint64_t addr, uint64_t offset,
  173. uint64_t size, uint64_t flags);
  174. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  175. struct amdgpu_bo_va *bo_va,
  176. uint64_t addr);
  177. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  178. struct amdgpu_bo_va *bo_va);
  179. #endif