gfx_v8_0.c 183 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "clearstate_vi.h"
  31. #include "gmc/gmc_8_2_d.h"
  32. #include "gmc/gmc_8_2_sh_mask.h"
  33. #include "oss/oss_3_0_d.h"
  34. #include "oss/oss_3_0_sh_mask.h"
  35. #include "bif/bif_5_0_d.h"
  36. #include "bif/bif_5_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_enum.h"
  39. #include "gca/gfx_8_0_sh_mask.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "dce/dce_10_0_d.h"
  42. #include "dce/dce_10_0_sh_mask.h"
  43. #define GFX8_NUM_GFX_RINGS 1
  44. #define GFX8_NUM_COMPUTE_RINGS 8
  45. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  46. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  47. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  48. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  49. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  50. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  51. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  52. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  53. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  54. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  55. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  56. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  57. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  58. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  59. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  60. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  61. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  62. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  63. /* BPM SERDES CMD */
  64. #define SET_BPM_SERDES_CMD 1
  65. #define CLE_BPM_SERDES_CMD 0
  66. /* BPM Register Address*/
  67. enum {
  68. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  69. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  70. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  71. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  72. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  73. BPM_REG_FGCG_MAX
  74. };
  75. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  76. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  77. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  78. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  79. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  80. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  81. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  82. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  83. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  84. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  85. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  86. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  87. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  88. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  89. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  90. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  91. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  92. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  93. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  94. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  95. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  96. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  97. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  98. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  99. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  100. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  101. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  102. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  103. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  104. {
  105. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  106. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  107. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  108. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  109. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  110. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  111. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  112. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  113. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  114. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  115. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  116. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  117. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  118. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  119. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  120. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  121. };
  122. static const u32 golden_settings_tonga_a11[] =
  123. {
  124. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  125. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  126. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  127. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  128. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  129. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  130. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  131. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  132. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  133. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  134. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  135. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  136. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  137. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  138. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  139. };
  140. static const u32 tonga_golden_common_all[] =
  141. {
  142. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  143. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  144. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  145. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  146. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  147. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  148. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  149. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  150. };
  151. static const u32 tonga_mgcg_cgcg_init[] =
  152. {
  153. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  154. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  155. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  156. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  157. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  158. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  159. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  160. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  161. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  162. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  163. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  164. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  165. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  166. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  167. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  168. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  169. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  170. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  171. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  172. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  173. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  174. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  175. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  176. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  177. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  178. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  179. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  180. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  181. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  182. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  183. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  184. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  185. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  186. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  187. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  188. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  189. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  190. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  191. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  192. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  193. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  194. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  195. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  196. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  197. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  198. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  199. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  200. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  201. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  202. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  203. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  204. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  205. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  206. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  207. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  208. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  209. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  210. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  211. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  212. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  213. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  214. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  215. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  216. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  217. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  218. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  219. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  220. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  221. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  222. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  223. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  224. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  225. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  226. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  227. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  228. };
  229. static const u32 fiji_golden_common_all[] =
  230. {
  231. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  232. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  233. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  234. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  235. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  236. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  237. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  238. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  239. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  240. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  241. };
  242. static const u32 golden_settings_fiji_a10[] =
  243. {
  244. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  245. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  246. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  247. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  248. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  249. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  250. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  251. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  252. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  253. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  254. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  255. };
  256. static const u32 fiji_mgcg_cgcg_init[] =
  257. {
  258. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  259. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  260. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  261. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  262. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  263. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  264. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  265. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  266. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  267. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  268. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  269. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  270. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  271. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  272. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  273. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  274. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  275. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  276. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  277. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  278. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  279. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  280. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  281. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  282. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  283. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  284. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  285. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  286. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  287. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  288. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  289. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  290. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  291. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  292. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  293. };
  294. static const u32 golden_settings_iceland_a11[] =
  295. {
  296. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  297. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  298. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  299. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  300. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  301. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  302. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  303. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  304. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  305. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  306. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  307. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  308. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  309. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  310. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  311. };
  312. static const u32 iceland_golden_common_all[] =
  313. {
  314. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  315. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  316. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  317. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  318. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  319. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  320. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  321. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  322. };
  323. static const u32 iceland_mgcg_cgcg_init[] =
  324. {
  325. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  326. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  327. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  328. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  329. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  330. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  331. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  332. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  333. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  334. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  335. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  336. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  337. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  338. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  339. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  340. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  341. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  342. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  343. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  344. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  345. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  346. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  347. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  348. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  350. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  351. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  352. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  353. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  354. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  355. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  356. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  357. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  358. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  359. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  360. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  361. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  362. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  363. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  364. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  365. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  366. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  367. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  368. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  369. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  370. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  371. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  372. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  373. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  374. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  375. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  376. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  377. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  378. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  379. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  380. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  381. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  382. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  383. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  384. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  385. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  386. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  387. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  388. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  389. };
  390. static const u32 cz_golden_settings_a11[] =
  391. {
  392. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  393. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  394. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  395. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  396. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  397. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  398. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  399. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  400. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  401. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  402. };
  403. static const u32 cz_golden_common_all[] =
  404. {
  405. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  406. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  407. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  408. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  409. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  410. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  411. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  412. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  413. };
  414. static const u32 cz_mgcg_cgcg_init[] =
  415. {
  416. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  417. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  418. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  420. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  422. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  423. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  425. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  426. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  427. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  428. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  429. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  430. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  431. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  432. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  433. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  434. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  435. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  436. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  437. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  438. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  439. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  440. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  441. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  442. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  443. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  444. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  445. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  446. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  447. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  455. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  463. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  464. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  465. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  466. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  467. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  468. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  469. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  470. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  471. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  472. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  473. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  474. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  475. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  476. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  477. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  478. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  479. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  480. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  481. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  482. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  483. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  484. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  485. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  486. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  487. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  488. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  489. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  490. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  491. };
  492. static const u32 stoney_golden_settings_a11[] =
  493. {
  494. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  495. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  496. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  497. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  498. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  499. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  500. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  501. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  502. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  503. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  504. };
  505. static const u32 stoney_golden_common_all[] =
  506. {
  507. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  508. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  509. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  510. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  511. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  512. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  513. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  514. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  515. };
  516. static const u32 stoney_mgcg_cgcg_init[] =
  517. {
  518. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  519. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  520. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  521. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  522. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  523. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  524. };
  525. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  526. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  527. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  528. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  529. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  530. {
  531. switch (adev->asic_type) {
  532. case CHIP_TOPAZ:
  533. amdgpu_program_register_sequence(adev,
  534. iceland_mgcg_cgcg_init,
  535. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  536. amdgpu_program_register_sequence(adev,
  537. golden_settings_iceland_a11,
  538. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  539. amdgpu_program_register_sequence(adev,
  540. iceland_golden_common_all,
  541. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  542. break;
  543. case CHIP_FIJI:
  544. amdgpu_program_register_sequence(adev,
  545. fiji_mgcg_cgcg_init,
  546. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  547. amdgpu_program_register_sequence(adev,
  548. golden_settings_fiji_a10,
  549. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  550. amdgpu_program_register_sequence(adev,
  551. fiji_golden_common_all,
  552. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  553. break;
  554. case CHIP_TONGA:
  555. amdgpu_program_register_sequence(adev,
  556. tonga_mgcg_cgcg_init,
  557. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  558. amdgpu_program_register_sequence(adev,
  559. golden_settings_tonga_a11,
  560. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  561. amdgpu_program_register_sequence(adev,
  562. tonga_golden_common_all,
  563. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  564. break;
  565. case CHIP_CARRIZO:
  566. amdgpu_program_register_sequence(adev,
  567. cz_mgcg_cgcg_init,
  568. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  569. amdgpu_program_register_sequence(adev,
  570. cz_golden_settings_a11,
  571. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  572. amdgpu_program_register_sequence(adev,
  573. cz_golden_common_all,
  574. (const u32)ARRAY_SIZE(cz_golden_common_all));
  575. break;
  576. case CHIP_STONEY:
  577. amdgpu_program_register_sequence(adev,
  578. stoney_mgcg_cgcg_init,
  579. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  580. amdgpu_program_register_sequence(adev,
  581. stoney_golden_settings_a11,
  582. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  583. amdgpu_program_register_sequence(adev,
  584. stoney_golden_common_all,
  585. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  586. break;
  587. default:
  588. break;
  589. }
  590. }
  591. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  592. {
  593. int i;
  594. adev->gfx.scratch.num_reg = 7;
  595. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  596. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  597. adev->gfx.scratch.free[i] = true;
  598. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  599. }
  600. }
  601. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  602. {
  603. struct amdgpu_device *adev = ring->adev;
  604. uint32_t scratch;
  605. uint32_t tmp = 0;
  606. unsigned i;
  607. int r;
  608. r = amdgpu_gfx_scratch_get(adev, &scratch);
  609. if (r) {
  610. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  611. return r;
  612. }
  613. WREG32(scratch, 0xCAFEDEAD);
  614. r = amdgpu_ring_alloc(ring, 3);
  615. if (r) {
  616. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  617. ring->idx, r);
  618. amdgpu_gfx_scratch_free(adev, scratch);
  619. return r;
  620. }
  621. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  622. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  623. amdgpu_ring_write(ring, 0xDEADBEEF);
  624. amdgpu_ring_commit(ring);
  625. for (i = 0; i < adev->usec_timeout; i++) {
  626. tmp = RREG32(scratch);
  627. if (tmp == 0xDEADBEEF)
  628. break;
  629. DRM_UDELAY(1);
  630. }
  631. if (i < adev->usec_timeout) {
  632. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  633. ring->idx, i);
  634. } else {
  635. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  636. ring->idx, scratch, tmp);
  637. r = -EINVAL;
  638. }
  639. amdgpu_gfx_scratch_free(adev, scratch);
  640. return r;
  641. }
  642. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)
  643. {
  644. struct amdgpu_device *adev = ring->adev;
  645. struct amdgpu_ib ib;
  646. struct fence *f = NULL;
  647. uint32_t scratch;
  648. uint32_t tmp = 0;
  649. unsigned i;
  650. int r;
  651. r = amdgpu_gfx_scratch_get(adev, &scratch);
  652. if (r) {
  653. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  654. return r;
  655. }
  656. WREG32(scratch, 0xCAFEDEAD);
  657. memset(&ib, 0, sizeof(ib));
  658. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  659. if (r) {
  660. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  661. goto err1;
  662. }
  663. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  664. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  665. ib.ptr[2] = 0xDEADBEEF;
  666. ib.length_dw = 3;
  667. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  668. if (r)
  669. goto err2;
  670. r = fence_wait(f, false);
  671. if (r) {
  672. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  673. goto err2;
  674. }
  675. for (i = 0; i < adev->usec_timeout; i++) {
  676. tmp = RREG32(scratch);
  677. if (tmp == 0xDEADBEEF)
  678. break;
  679. DRM_UDELAY(1);
  680. }
  681. if (i < adev->usec_timeout) {
  682. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  683. ring->idx, i);
  684. goto err2;
  685. } else {
  686. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  687. scratch, tmp);
  688. r = -EINVAL;
  689. }
  690. err2:
  691. fence_put(f);
  692. amdgpu_ib_free(adev, &ib, NULL);
  693. fence_put(f);
  694. err1:
  695. amdgpu_gfx_scratch_free(adev, scratch);
  696. return r;
  697. }
  698. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  699. {
  700. const char *chip_name;
  701. char fw_name[30];
  702. int err;
  703. struct amdgpu_firmware_info *info = NULL;
  704. const struct common_firmware_header *header = NULL;
  705. const struct gfx_firmware_header_v1_0 *cp_hdr;
  706. DRM_DEBUG("\n");
  707. switch (adev->asic_type) {
  708. case CHIP_TOPAZ:
  709. chip_name = "topaz";
  710. break;
  711. case CHIP_TONGA:
  712. chip_name = "tonga";
  713. break;
  714. case CHIP_CARRIZO:
  715. chip_name = "carrizo";
  716. break;
  717. case CHIP_FIJI:
  718. chip_name = "fiji";
  719. break;
  720. case CHIP_STONEY:
  721. chip_name = "stoney";
  722. break;
  723. default:
  724. BUG();
  725. }
  726. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  727. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  728. if (err)
  729. goto out;
  730. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  731. if (err)
  732. goto out;
  733. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  734. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  735. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  736. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  737. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  738. if (err)
  739. goto out;
  740. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  741. if (err)
  742. goto out;
  743. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  744. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  745. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  746. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  747. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  748. if (err)
  749. goto out;
  750. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  751. if (err)
  752. goto out;
  753. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  754. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  755. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  756. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  757. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  758. if (err)
  759. goto out;
  760. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  761. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  762. adev->gfx.rlc_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  763. adev->gfx.rlc_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  764. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  765. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  766. if (err)
  767. goto out;
  768. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  769. if (err)
  770. goto out;
  771. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  772. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  773. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  774. if ((adev->asic_type != CHIP_STONEY) &&
  775. (adev->asic_type != CHIP_TOPAZ)) {
  776. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  777. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  778. if (!err) {
  779. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  780. if (err)
  781. goto out;
  782. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  783. adev->gfx.mec2_fw->data;
  784. adev->gfx.mec2_fw_version =
  785. le32_to_cpu(cp_hdr->header.ucode_version);
  786. adev->gfx.mec2_feature_version =
  787. le32_to_cpu(cp_hdr->ucode_feature_version);
  788. } else {
  789. err = 0;
  790. adev->gfx.mec2_fw = NULL;
  791. }
  792. }
  793. if (adev->firmware.smu_load) {
  794. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  795. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  796. info->fw = adev->gfx.pfp_fw;
  797. header = (const struct common_firmware_header *)info->fw->data;
  798. adev->firmware.fw_size +=
  799. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  800. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  801. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  802. info->fw = adev->gfx.me_fw;
  803. header = (const struct common_firmware_header *)info->fw->data;
  804. adev->firmware.fw_size +=
  805. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  806. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  807. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  808. info->fw = adev->gfx.ce_fw;
  809. header = (const struct common_firmware_header *)info->fw->data;
  810. adev->firmware.fw_size +=
  811. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  812. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  813. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  814. info->fw = adev->gfx.rlc_fw;
  815. header = (const struct common_firmware_header *)info->fw->data;
  816. adev->firmware.fw_size +=
  817. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  818. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  819. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  820. info->fw = adev->gfx.mec_fw;
  821. header = (const struct common_firmware_header *)info->fw->data;
  822. adev->firmware.fw_size +=
  823. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  824. if (adev->gfx.mec2_fw) {
  825. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  826. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  827. info->fw = adev->gfx.mec2_fw;
  828. header = (const struct common_firmware_header *)info->fw->data;
  829. adev->firmware.fw_size +=
  830. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  831. }
  832. }
  833. out:
  834. if (err) {
  835. dev_err(adev->dev,
  836. "gfx8: Failed to load firmware \"%s\"\n",
  837. fw_name);
  838. release_firmware(adev->gfx.pfp_fw);
  839. adev->gfx.pfp_fw = NULL;
  840. release_firmware(adev->gfx.me_fw);
  841. adev->gfx.me_fw = NULL;
  842. release_firmware(adev->gfx.ce_fw);
  843. adev->gfx.ce_fw = NULL;
  844. release_firmware(adev->gfx.rlc_fw);
  845. adev->gfx.rlc_fw = NULL;
  846. release_firmware(adev->gfx.mec_fw);
  847. adev->gfx.mec_fw = NULL;
  848. release_firmware(adev->gfx.mec2_fw);
  849. adev->gfx.mec2_fw = NULL;
  850. }
  851. return err;
  852. }
  853. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  854. {
  855. int r;
  856. if (adev->gfx.mec.hpd_eop_obj) {
  857. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  858. if (unlikely(r != 0))
  859. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  860. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  861. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  862. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  863. adev->gfx.mec.hpd_eop_obj = NULL;
  864. }
  865. }
  866. #define MEC_HPD_SIZE 2048
  867. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  868. {
  869. int r;
  870. u32 *hpd;
  871. /*
  872. * we assign only 1 pipe because all other pipes will
  873. * be handled by KFD
  874. */
  875. adev->gfx.mec.num_mec = 1;
  876. adev->gfx.mec.num_pipe = 1;
  877. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  878. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  879. r = amdgpu_bo_create(adev,
  880. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  881. PAGE_SIZE, true,
  882. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  883. &adev->gfx.mec.hpd_eop_obj);
  884. if (r) {
  885. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  886. return r;
  887. }
  888. }
  889. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  890. if (unlikely(r != 0)) {
  891. gfx_v8_0_mec_fini(adev);
  892. return r;
  893. }
  894. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  895. &adev->gfx.mec.hpd_eop_gpu_addr);
  896. if (r) {
  897. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  898. gfx_v8_0_mec_fini(adev);
  899. return r;
  900. }
  901. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  902. if (r) {
  903. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  904. gfx_v8_0_mec_fini(adev);
  905. return r;
  906. }
  907. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  908. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  909. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  910. return 0;
  911. }
  912. static const u32 vgpr_init_compute_shader[] =
  913. {
  914. 0x7e000209, 0x7e020208,
  915. 0x7e040207, 0x7e060206,
  916. 0x7e080205, 0x7e0a0204,
  917. 0x7e0c0203, 0x7e0e0202,
  918. 0x7e100201, 0x7e120200,
  919. 0x7e140209, 0x7e160208,
  920. 0x7e180207, 0x7e1a0206,
  921. 0x7e1c0205, 0x7e1e0204,
  922. 0x7e200203, 0x7e220202,
  923. 0x7e240201, 0x7e260200,
  924. 0x7e280209, 0x7e2a0208,
  925. 0x7e2c0207, 0x7e2e0206,
  926. 0x7e300205, 0x7e320204,
  927. 0x7e340203, 0x7e360202,
  928. 0x7e380201, 0x7e3a0200,
  929. 0x7e3c0209, 0x7e3e0208,
  930. 0x7e400207, 0x7e420206,
  931. 0x7e440205, 0x7e460204,
  932. 0x7e480203, 0x7e4a0202,
  933. 0x7e4c0201, 0x7e4e0200,
  934. 0x7e500209, 0x7e520208,
  935. 0x7e540207, 0x7e560206,
  936. 0x7e580205, 0x7e5a0204,
  937. 0x7e5c0203, 0x7e5e0202,
  938. 0x7e600201, 0x7e620200,
  939. 0x7e640209, 0x7e660208,
  940. 0x7e680207, 0x7e6a0206,
  941. 0x7e6c0205, 0x7e6e0204,
  942. 0x7e700203, 0x7e720202,
  943. 0x7e740201, 0x7e760200,
  944. 0x7e780209, 0x7e7a0208,
  945. 0x7e7c0207, 0x7e7e0206,
  946. 0xbf8a0000, 0xbf810000,
  947. };
  948. static const u32 sgpr_init_compute_shader[] =
  949. {
  950. 0xbe8a0100, 0xbe8c0102,
  951. 0xbe8e0104, 0xbe900106,
  952. 0xbe920108, 0xbe940100,
  953. 0xbe960102, 0xbe980104,
  954. 0xbe9a0106, 0xbe9c0108,
  955. 0xbe9e0100, 0xbea00102,
  956. 0xbea20104, 0xbea40106,
  957. 0xbea60108, 0xbea80100,
  958. 0xbeaa0102, 0xbeac0104,
  959. 0xbeae0106, 0xbeb00108,
  960. 0xbeb20100, 0xbeb40102,
  961. 0xbeb60104, 0xbeb80106,
  962. 0xbeba0108, 0xbebc0100,
  963. 0xbebe0102, 0xbec00104,
  964. 0xbec20106, 0xbec40108,
  965. 0xbec60100, 0xbec80102,
  966. 0xbee60004, 0xbee70005,
  967. 0xbeea0006, 0xbeeb0007,
  968. 0xbee80008, 0xbee90009,
  969. 0xbefc0000, 0xbf8a0000,
  970. 0xbf810000, 0x00000000,
  971. };
  972. static const u32 vgpr_init_regs[] =
  973. {
  974. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  975. mmCOMPUTE_RESOURCE_LIMITS, 0,
  976. mmCOMPUTE_NUM_THREAD_X, 256*4,
  977. mmCOMPUTE_NUM_THREAD_Y, 1,
  978. mmCOMPUTE_NUM_THREAD_Z, 1,
  979. mmCOMPUTE_PGM_RSRC2, 20,
  980. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  981. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  982. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  983. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  984. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  985. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  986. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  987. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  988. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  989. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  990. };
  991. static const u32 sgpr1_init_regs[] =
  992. {
  993. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  994. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  995. mmCOMPUTE_NUM_THREAD_X, 256*5,
  996. mmCOMPUTE_NUM_THREAD_Y, 1,
  997. mmCOMPUTE_NUM_THREAD_Z, 1,
  998. mmCOMPUTE_PGM_RSRC2, 20,
  999. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1000. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1001. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1002. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1003. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1004. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1005. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1006. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1007. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1008. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1009. };
  1010. static const u32 sgpr2_init_regs[] =
  1011. {
  1012. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1013. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1014. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1015. mmCOMPUTE_NUM_THREAD_Y, 1,
  1016. mmCOMPUTE_NUM_THREAD_Z, 1,
  1017. mmCOMPUTE_PGM_RSRC2, 20,
  1018. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1019. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1020. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1021. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1022. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1023. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1024. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1025. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1026. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1027. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1028. };
  1029. static const u32 sec_ded_counter_registers[] =
  1030. {
  1031. mmCPC_EDC_ATC_CNT,
  1032. mmCPC_EDC_SCRATCH_CNT,
  1033. mmCPC_EDC_UCODE_CNT,
  1034. mmCPF_EDC_ATC_CNT,
  1035. mmCPF_EDC_ROQ_CNT,
  1036. mmCPF_EDC_TAG_CNT,
  1037. mmCPG_EDC_ATC_CNT,
  1038. mmCPG_EDC_DMA_CNT,
  1039. mmCPG_EDC_TAG_CNT,
  1040. mmDC_EDC_CSINVOC_CNT,
  1041. mmDC_EDC_RESTORE_CNT,
  1042. mmDC_EDC_STATE_CNT,
  1043. mmGDS_EDC_CNT,
  1044. mmGDS_EDC_GRBM_CNT,
  1045. mmGDS_EDC_OA_DED,
  1046. mmSPI_EDC_CNT,
  1047. mmSQC_ATC_EDC_GATCL1_CNT,
  1048. mmSQC_EDC_CNT,
  1049. mmSQ_EDC_DED_CNT,
  1050. mmSQ_EDC_INFO,
  1051. mmSQ_EDC_SEC_CNT,
  1052. mmTCC_EDC_CNT,
  1053. mmTCP_ATC_EDC_GATCL1_CNT,
  1054. mmTCP_EDC_CNT,
  1055. mmTD_EDC_CNT
  1056. };
  1057. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1058. {
  1059. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1060. struct amdgpu_ib ib;
  1061. struct fence *f = NULL;
  1062. int r, i;
  1063. u32 tmp;
  1064. unsigned total_size, vgpr_offset, sgpr_offset;
  1065. u64 gpu_addr;
  1066. /* only supported on CZ */
  1067. if (adev->asic_type != CHIP_CARRIZO)
  1068. return 0;
  1069. /* bail if the compute ring is not ready */
  1070. if (!ring->ready)
  1071. return 0;
  1072. tmp = RREG32(mmGB_EDC_MODE);
  1073. WREG32(mmGB_EDC_MODE, 0);
  1074. total_size =
  1075. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1076. total_size +=
  1077. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1078. total_size +=
  1079. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1080. total_size = ALIGN(total_size, 256);
  1081. vgpr_offset = total_size;
  1082. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1083. sgpr_offset = total_size;
  1084. total_size += sizeof(sgpr_init_compute_shader);
  1085. /* allocate an indirect buffer to put the commands in */
  1086. memset(&ib, 0, sizeof(ib));
  1087. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1088. if (r) {
  1089. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1090. return r;
  1091. }
  1092. /* load the compute shaders */
  1093. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1094. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1095. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1096. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1097. /* init the ib length to 0 */
  1098. ib.length_dw = 0;
  1099. /* VGPR */
  1100. /* write the register state for the compute dispatch */
  1101. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1102. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1103. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1104. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1105. }
  1106. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1107. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1108. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1109. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1110. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1111. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1112. /* write dispatch packet */
  1113. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1114. ib.ptr[ib.length_dw++] = 8; /* x */
  1115. ib.ptr[ib.length_dw++] = 1; /* y */
  1116. ib.ptr[ib.length_dw++] = 1; /* z */
  1117. ib.ptr[ib.length_dw++] =
  1118. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1119. /* write CS partial flush packet */
  1120. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1121. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1122. /* SGPR1 */
  1123. /* write the register state for the compute dispatch */
  1124. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1125. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1126. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1127. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1128. }
  1129. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1130. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1131. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1132. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1133. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1134. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1135. /* write dispatch packet */
  1136. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1137. ib.ptr[ib.length_dw++] = 8; /* x */
  1138. ib.ptr[ib.length_dw++] = 1; /* y */
  1139. ib.ptr[ib.length_dw++] = 1; /* z */
  1140. ib.ptr[ib.length_dw++] =
  1141. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1142. /* write CS partial flush packet */
  1143. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1144. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1145. /* SGPR2 */
  1146. /* write the register state for the compute dispatch */
  1147. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1148. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1149. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1150. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1151. }
  1152. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1153. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1154. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1155. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1156. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1157. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1158. /* write dispatch packet */
  1159. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1160. ib.ptr[ib.length_dw++] = 8; /* x */
  1161. ib.ptr[ib.length_dw++] = 1; /* y */
  1162. ib.ptr[ib.length_dw++] = 1; /* z */
  1163. ib.ptr[ib.length_dw++] =
  1164. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1165. /* write CS partial flush packet */
  1166. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1167. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1168. /* shedule the ib on the ring */
  1169. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1170. if (r) {
  1171. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1172. goto fail;
  1173. }
  1174. /* wait for the GPU to finish processing the IB */
  1175. r = fence_wait(f, false);
  1176. if (r) {
  1177. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1178. goto fail;
  1179. }
  1180. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1181. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1182. WREG32(mmGB_EDC_MODE, tmp);
  1183. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1184. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1185. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1186. /* read back registers to clear the counters */
  1187. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1188. RREG32(sec_ded_counter_registers[i]);
  1189. fail:
  1190. fence_put(f);
  1191. amdgpu_ib_free(adev, &ib, NULL);
  1192. fence_put(f);
  1193. return r;
  1194. }
  1195. static void gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1196. {
  1197. u32 gb_addr_config;
  1198. u32 mc_shared_chmap, mc_arb_ramcfg;
  1199. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1200. u32 tmp;
  1201. switch (adev->asic_type) {
  1202. case CHIP_TOPAZ:
  1203. adev->gfx.config.max_shader_engines = 1;
  1204. adev->gfx.config.max_tile_pipes = 2;
  1205. adev->gfx.config.max_cu_per_sh = 6;
  1206. adev->gfx.config.max_sh_per_se = 1;
  1207. adev->gfx.config.max_backends_per_se = 2;
  1208. adev->gfx.config.max_texture_channel_caches = 2;
  1209. adev->gfx.config.max_gprs = 256;
  1210. adev->gfx.config.max_gs_threads = 32;
  1211. adev->gfx.config.max_hw_contexts = 8;
  1212. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1213. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1214. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1215. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1216. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1217. break;
  1218. case CHIP_FIJI:
  1219. adev->gfx.config.max_shader_engines = 4;
  1220. adev->gfx.config.max_tile_pipes = 16;
  1221. adev->gfx.config.max_cu_per_sh = 16;
  1222. adev->gfx.config.max_sh_per_se = 1;
  1223. adev->gfx.config.max_backends_per_se = 4;
  1224. adev->gfx.config.max_texture_channel_caches = 16;
  1225. adev->gfx.config.max_gprs = 256;
  1226. adev->gfx.config.max_gs_threads = 32;
  1227. adev->gfx.config.max_hw_contexts = 8;
  1228. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1229. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1230. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1231. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1232. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1233. break;
  1234. case CHIP_TONGA:
  1235. adev->gfx.config.max_shader_engines = 4;
  1236. adev->gfx.config.max_tile_pipes = 8;
  1237. adev->gfx.config.max_cu_per_sh = 8;
  1238. adev->gfx.config.max_sh_per_se = 1;
  1239. adev->gfx.config.max_backends_per_se = 2;
  1240. adev->gfx.config.max_texture_channel_caches = 8;
  1241. adev->gfx.config.max_gprs = 256;
  1242. adev->gfx.config.max_gs_threads = 32;
  1243. adev->gfx.config.max_hw_contexts = 8;
  1244. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1245. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1246. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1247. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1248. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1249. break;
  1250. case CHIP_CARRIZO:
  1251. adev->gfx.config.max_shader_engines = 1;
  1252. adev->gfx.config.max_tile_pipes = 2;
  1253. adev->gfx.config.max_sh_per_se = 1;
  1254. adev->gfx.config.max_backends_per_se = 2;
  1255. switch (adev->pdev->revision) {
  1256. case 0xc4:
  1257. case 0x84:
  1258. case 0xc8:
  1259. case 0xcc:
  1260. case 0xe1:
  1261. case 0xe3:
  1262. /* B10 */
  1263. adev->gfx.config.max_cu_per_sh = 8;
  1264. break;
  1265. case 0xc5:
  1266. case 0x81:
  1267. case 0x85:
  1268. case 0xc9:
  1269. case 0xcd:
  1270. case 0xe2:
  1271. case 0xe4:
  1272. /* B8 */
  1273. adev->gfx.config.max_cu_per_sh = 6;
  1274. break;
  1275. case 0xc6:
  1276. case 0xca:
  1277. case 0xce:
  1278. case 0x88:
  1279. /* B6 */
  1280. adev->gfx.config.max_cu_per_sh = 6;
  1281. break;
  1282. case 0xc7:
  1283. case 0x87:
  1284. case 0xcb:
  1285. case 0xe5:
  1286. case 0x89:
  1287. default:
  1288. /* B4 */
  1289. adev->gfx.config.max_cu_per_sh = 4;
  1290. break;
  1291. }
  1292. adev->gfx.config.max_texture_channel_caches = 2;
  1293. adev->gfx.config.max_gprs = 256;
  1294. adev->gfx.config.max_gs_threads = 32;
  1295. adev->gfx.config.max_hw_contexts = 8;
  1296. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1297. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1298. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1299. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1300. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1301. break;
  1302. case CHIP_STONEY:
  1303. adev->gfx.config.max_shader_engines = 1;
  1304. adev->gfx.config.max_tile_pipes = 2;
  1305. adev->gfx.config.max_sh_per_se = 1;
  1306. adev->gfx.config.max_backends_per_se = 1;
  1307. switch (adev->pdev->revision) {
  1308. case 0xc0:
  1309. case 0xc1:
  1310. case 0xc2:
  1311. case 0xc4:
  1312. case 0xc8:
  1313. case 0xc9:
  1314. adev->gfx.config.max_cu_per_sh = 3;
  1315. break;
  1316. case 0xd0:
  1317. case 0xd1:
  1318. case 0xd2:
  1319. default:
  1320. adev->gfx.config.max_cu_per_sh = 2;
  1321. break;
  1322. }
  1323. adev->gfx.config.max_texture_channel_caches = 2;
  1324. adev->gfx.config.max_gprs = 256;
  1325. adev->gfx.config.max_gs_threads = 16;
  1326. adev->gfx.config.max_hw_contexts = 8;
  1327. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1328. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1329. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1330. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1331. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1332. break;
  1333. default:
  1334. adev->gfx.config.max_shader_engines = 2;
  1335. adev->gfx.config.max_tile_pipes = 4;
  1336. adev->gfx.config.max_cu_per_sh = 2;
  1337. adev->gfx.config.max_sh_per_se = 1;
  1338. adev->gfx.config.max_backends_per_se = 2;
  1339. adev->gfx.config.max_texture_channel_caches = 4;
  1340. adev->gfx.config.max_gprs = 256;
  1341. adev->gfx.config.max_gs_threads = 32;
  1342. adev->gfx.config.max_hw_contexts = 8;
  1343. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1344. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1345. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1346. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1347. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1348. break;
  1349. }
  1350. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1351. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1352. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1353. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1354. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1355. if (adev->flags & AMD_IS_APU) {
  1356. /* Get memory bank mapping mode. */
  1357. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1358. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1359. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1360. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1361. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1362. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1363. /* Validate settings in case only one DIMM installed. */
  1364. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1365. dimm00_addr_map = 0;
  1366. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1367. dimm01_addr_map = 0;
  1368. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1369. dimm10_addr_map = 0;
  1370. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1371. dimm11_addr_map = 0;
  1372. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1373. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1374. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1375. adev->gfx.config.mem_row_size_in_kb = 2;
  1376. else
  1377. adev->gfx.config.mem_row_size_in_kb = 1;
  1378. } else {
  1379. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1380. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1381. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1382. adev->gfx.config.mem_row_size_in_kb = 4;
  1383. }
  1384. adev->gfx.config.shader_engine_tile_size = 32;
  1385. adev->gfx.config.num_gpus = 1;
  1386. adev->gfx.config.multi_gpu_tile_size = 64;
  1387. /* fix up row size */
  1388. switch (adev->gfx.config.mem_row_size_in_kb) {
  1389. case 1:
  1390. default:
  1391. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1392. break;
  1393. case 2:
  1394. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1395. break;
  1396. case 4:
  1397. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1398. break;
  1399. }
  1400. adev->gfx.config.gb_addr_config = gb_addr_config;
  1401. }
  1402. static int gfx_v8_0_sw_init(void *handle)
  1403. {
  1404. int i, r;
  1405. struct amdgpu_ring *ring;
  1406. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1407. /* EOP Event */
  1408. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1409. if (r)
  1410. return r;
  1411. /* Privileged reg */
  1412. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1413. if (r)
  1414. return r;
  1415. /* Privileged inst */
  1416. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1417. if (r)
  1418. return r;
  1419. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1420. gfx_v8_0_scratch_init(adev);
  1421. r = gfx_v8_0_init_microcode(adev);
  1422. if (r) {
  1423. DRM_ERROR("Failed to load gfx firmware!\n");
  1424. return r;
  1425. }
  1426. r = gfx_v8_0_mec_init(adev);
  1427. if (r) {
  1428. DRM_ERROR("Failed to init MEC BOs!\n");
  1429. return r;
  1430. }
  1431. /* set up the gfx ring */
  1432. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1433. ring = &adev->gfx.gfx_ring[i];
  1434. ring->ring_obj = NULL;
  1435. sprintf(ring->name, "gfx");
  1436. /* no gfx doorbells on iceland */
  1437. if (adev->asic_type != CHIP_TOPAZ) {
  1438. ring->use_doorbell = true;
  1439. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1440. }
  1441. r = amdgpu_ring_init(adev, ring, 1024,
  1442. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1443. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  1444. AMDGPU_RING_TYPE_GFX);
  1445. if (r)
  1446. return r;
  1447. }
  1448. /* set up the compute queues */
  1449. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1450. unsigned irq_type;
  1451. /* max 32 queues per MEC */
  1452. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1453. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1454. break;
  1455. }
  1456. ring = &adev->gfx.compute_ring[i];
  1457. ring->ring_obj = NULL;
  1458. ring->use_doorbell = true;
  1459. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1460. ring->me = 1; /* first MEC */
  1461. ring->pipe = i / 8;
  1462. ring->queue = i % 8;
  1463. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1464. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1465. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1466. r = amdgpu_ring_init(adev, ring, 1024,
  1467. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1468. &adev->gfx.eop_irq, irq_type,
  1469. AMDGPU_RING_TYPE_COMPUTE);
  1470. if (r)
  1471. return r;
  1472. }
  1473. /* reserve GDS, GWS and OA resource for gfx */
  1474. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  1475. PAGE_SIZE, true,
  1476. AMDGPU_GEM_DOMAIN_GDS, 0, NULL,
  1477. NULL, &adev->gds.gds_gfx_bo);
  1478. if (r)
  1479. return r;
  1480. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  1481. PAGE_SIZE, true,
  1482. AMDGPU_GEM_DOMAIN_GWS, 0, NULL,
  1483. NULL, &adev->gds.gws_gfx_bo);
  1484. if (r)
  1485. return r;
  1486. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  1487. PAGE_SIZE, true,
  1488. AMDGPU_GEM_DOMAIN_OA, 0, NULL,
  1489. NULL, &adev->gds.oa_gfx_bo);
  1490. if (r)
  1491. return r;
  1492. adev->gfx.ce_ram_size = 0x8000;
  1493. gfx_v8_0_gpu_early_init(adev);
  1494. return 0;
  1495. }
  1496. static int gfx_v8_0_sw_fini(void *handle)
  1497. {
  1498. int i;
  1499. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1500. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  1501. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  1502. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  1503. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1504. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1505. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1506. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1507. gfx_v8_0_mec_fini(adev);
  1508. return 0;
  1509. }
  1510. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1511. {
  1512. uint32_t *modearray, *mod2array;
  1513. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1514. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1515. u32 reg_offset;
  1516. modearray = adev->gfx.config.tile_mode_array;
  1517. mod2array = adev->gfx.config.macrotile_mode_array;
  1518. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1519. modearray[reg_offset] = 0;
  1520. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1521. mod2array[reg_offset] = 0;
  1522. switch (adev->asic_type) {
  1523. case CHIP_TOPAZ:
  1524. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1525. PIPE_CONFIG(ADDR_SURF_P2) |
  1526. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1527. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1528. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1529. PIPE_CONFIG(ADDR_SURF_P2) |
  1530. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1531. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1532. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1533. PIPE_CONFIG(ADDR_SURF_P2) |
  1534. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1535. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1536. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1537. PIPE_CONFIG(ADDR_SURF_P2) |
  1538. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1539. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1540. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1541. PIPE_CONFIG(ADDR_SURF_P2) |
  1542. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1543. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1544. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1545. PIPE_CONFIG(ADDR_SURF_P2) |
  1546. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1547. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1548. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1549. PIPE_CONFIG(ADDR_SURF_P2) |
  1550. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1551. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1552. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1553. PIPE_CONFIG(ADDR_SURF_P2));
  1554. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1555. PIPE_CONFIG(ADDR_SURF_P2) |
  1556. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1557. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1558. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1559. PIPE_CONFIG(ADDR_SURF_P2) |
  1560. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1561. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1562. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1563. PIPE_CONFIG(ADDR_SURF_P2) |
  1564. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1565. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1566. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1567. PIPE_CONFIG(ADDR_SURF_P2) |
  1568. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1569. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1570. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1571. PIPE_CONFIG(ADDR_SURF_P2) |
  1572. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1573. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1574. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1575. PIPE_CONFIG(ADDR_SURF_P2) |
  1576. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1577. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1578. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1579. PIPE_CONFIG(ADDR_SURF_P2) |
  1580. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1581. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1582. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1583. PIPE_CONFIG(ADDR_SURF_P2) |
  1584. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1585. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1586. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1587. PIPE_CONFIG(ADDR_SURF_P2) |
  1588. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1589. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1590. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1591. PIPE_CONFIG(ADDR_SURF_P2) |
  1592. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1593. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1594. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1595. PIPE_CONFIG(ADDR_SURF_P2) |
  1596. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1597. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1598. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1599. PIPE_CONFIG(ADDR_SURF_P2) |
  1600. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1601. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1602. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1603. PIPE_CONFIG(ADDR_SURF_P2) |
  1604. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1605. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1606. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1607. PIPE_CONFIG(ADDR_SURF_P2) |
  1608. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1609. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1610. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1611. PIPE_CONFIG(ADDR_SURF_P2) |
  1612. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1613. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1614. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1615. PIPE_CONFIG(ADDR_SURF_P2) |
  1616. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1617. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1618. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1619. PIPE_CONFIG(ADDR_SURF_P2) |
  1620. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1621. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1622. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1623. PIPE_CONFIG(ADDR_SURF_P2) |
  1624. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1625. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1626. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1627. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1628. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1629. NUM_BANKS(ADDR_SURF_8_BANK));
  1630. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1631. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1632. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1633. NUM_BANKS(ADDR_SURF_8_BANK));
  1634. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1635. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1636. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1637. NUM_BANKS(ADDR_SURF_8_BANK));
  1638. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1639. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1640. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1641. NUM_BANKS(ADDR_SURF_8_BANK));
  1642. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1643. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1644. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1645. NUM_BANKS(ADDR_SURF_8_BANK));
  1646. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1647. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1648. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1649. NUM_BANKS(ADDR_SURF_8_BANK));
  1650. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1651. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1652. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1653. NUM_BANKS(ADDR_SURF_8_BANK));
  1654. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1655. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1656. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1657. NUM_BANKS(ADDR_SURF_16_BANK));
  1658. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1659. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1660. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1661. NUM_BANKS(ADDR_SURF_16_BANK));
  1662. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1663. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1664. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1665. NUM_BANKS(ADDR_SURF_16_BANK));
  1666. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1667. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1668. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1669. NUM_BANKS(ADDR_SURF_16_BANK));
  1670. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1671. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1672. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1673. NUM_BANKS(ADDR_SURF_16_BANK));
  1674. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1675. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1676. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1677. NUM_BANKS(ADDR_SURF_16_BANK));
  1678. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1679. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1680. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1681. NUM_BANKS(ADDR_SURF_8_BANK));
  1682. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1683. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  1684. reg_offset != 23)
  1685. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  1686. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1687. if (reg_offset != 7)
  1688. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  1689. break;
  1690. case CHIP_FIJI:
  1691. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1692. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1693. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1694. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1695. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1696. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1697. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1698. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1699. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1700. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1701. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1702. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1703. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1704. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1705. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1706. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1707. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1708. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1709. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1710. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1711. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1712. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1713. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1714. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1715. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1716. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1717. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1718. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1719. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1720. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1721. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1722. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1723. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1724. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  1725. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1726. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1727. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1728. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1729. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1730. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1731. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1732. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1733. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1734. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1735. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1736. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1737. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1738. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1739. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1740. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1741. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1742. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1743. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1744. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1745. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1746. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1747. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1748. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1749. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1750. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1751. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1752. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1753. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1754. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1755. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1756. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1757. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1758. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1759. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1760. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1761. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1762. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1763. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1764. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1765. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1766. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1767. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1768. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1769. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1770. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1771. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1772. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1773. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1774. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1775. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1776. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1777. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1778. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1779. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1780. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1781. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1782. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1783. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1784. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1785. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1786. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1787. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1788. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1789. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1790. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1791. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1792. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1793. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1794. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1795. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1796. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1797. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1798. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1799. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1800. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1801. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1802. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1803. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1804. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1805. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1806. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1807. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1808. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1809. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1810. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1811. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1812. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1813. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1814. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1815. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1816. NUM_BANKS(ADDR_SURF_8_BANK));
  1817. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1818. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1819. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1820. NUM_BANKS(ADDR_SURF_8_BANK));
  1821. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1822. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1823. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1824. NUM_BANKS(ADDR_SURF_8_BANK));
  1825. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1826. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1827. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1828. NUM_BANKS(ADDR_SURF_8_BANK));
  1829. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1830. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1831. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1832. NUM_BANKS(ADDR_SURF_8_BANK));
  1833. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1834. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1835. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1836. NUM_BANKS(ADDR_SURF_8_BANK));
  1837. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1838. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1839. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1840. NUM_BANKS(ADDR_SURF_8_BANK));
  1841. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1842. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1843. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1844. NUM_BANKS(ADDR_SURF_8_BANK));
  1845. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1846. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1847. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1848. NUM_BANKS(ADDR_SURF_8_BANK));
  1849. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1850. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1851. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1852. NUM_BANKS(ADDR_SURF_8_BANK));
  1853. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1854. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1855. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1856. NUM_BANKS(ADDR_SURF_8_BANK));
  1857. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1858. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1859. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1860. NUM_BANKS(ADDR_SURF_8_BANK));
  1861. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1862. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1863. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1864. NUM_BANKS(ADDR_SURF_8_BANK));
  1865. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1866. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1867. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1868. NUM_BANKS(ADDR_SURF_4_BANK));
  1869. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1870. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  1871. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1872. if (reg_offset != 7)
  1873. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  1874. break;
  1875. case CHIP_TONGA:
  1876. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1877. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1878. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1879. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1880. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1881. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1882. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1883. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1884. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1885. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1886. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1887. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1888. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1889. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1890. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1891. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1892. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1893. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1894. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1895. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1896. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1897. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1898. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1899. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1900. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1901. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1902. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1903. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1904. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1905. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1906. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1907. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1908. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1909. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1910. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1911. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1912. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1913. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1914. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1915. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1916. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1917. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1918. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1919. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1920. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1921. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1922. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1923. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1924. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1925. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1926. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1927. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1928. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1929. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1930. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1931. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1932. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1933. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1934. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1935. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1936. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1937. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1938. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1939. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1940. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1941. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1942. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1943. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1944. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1945. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1946. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1947. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1948. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1949. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1950. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1951. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1952. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1953. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1954. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1955. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1956. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1957. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1958. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1959. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1960. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1961. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1962. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1963. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1964. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1965. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1966. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1967. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1968. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1969. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1970. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1971. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1972. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1973. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1974. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1975. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1976. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1977. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1978. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1979. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1980. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1981. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1982. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1983. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1984. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1985. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1986. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1987. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1988. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1989. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1990. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1991. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1992. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1993. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1994. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1995. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1996. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1997. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1998. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1999. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2000. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2001. NUM_BANKS(ADDR_SURF_16_BANK));
  2002. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2003. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2004. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2005. NUM_BANKS(ADDR_SURF_16_BANK));
  2006. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2007. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2008. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2009. NUM_BANKS(ADDR_SURF_16_BANK));
  2010. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2011. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2012. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2013. NUM_BANKS(ADDR_SURF_16_BANK));
  2014. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2015. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2016. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2017. NUM_BANKS(ADDR_SURF_16_BANK));
  2018. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2019. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2020. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2021. NUM_BANKS(ADDR_SURF_16_BANK));
  2022. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2023. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2024. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2025. NUM_BANKS(ADDR_SURF_16_BANK));
  2026. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2027. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2028. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2029. NUM_BANKS(ADDR_SURF_16_BANK));
  2030. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2031. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2032. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2033. NUM_BANKS(ADDR_SURF_16_BANK));
  2034. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2035. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2036. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2037. NUM_BANKS(ADDR_SURF_16_BANK));
  2038. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2039. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2040. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2041. NUM_BANKS(ADDR_SURF_16_BANK));
  2042. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2043. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2044. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2045. NUM_BANKS(ADDR_SURF_8_BANK));
  2046. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2047. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2048. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2049. NUM_BANKS(ADDR_SURF_4_BANK));
  2050. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2051. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2052. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2053. NUM_BANKS(ADDR_SURF_4_BANK));
  2054. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2055. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2056. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2057. if (reg_offset != 7)
  2058. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2059. break;
  2060. case CHIP_STONEY:
  2061. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2062. PIPE_CONFIG(ADDR_SURF_P2) |
  2063. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2064. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2065. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2066. PIPE_CONFIG(ADDR_SURF_P2) |
  2067. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2068. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2069. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2070. PIPE_CONFIG(ADDR_SURF_P2) |
  2071. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2072. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2073. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2074. PIPE_CONFIG(ADDR_SURF_P2) |
  2075. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2076. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2077. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2078. PIPE_CONFIG(ADDR_SURF_P2) |
  2079. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2080. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2081. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2082. PIPE_CONFIG(ADDR_SURF_P2) |
  2083. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2084. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2085. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2086. PIPE_CONFIG(ADDR_SURF_P2) |
  2087. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2088. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2089. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2090. PIPE_CONFIG(ADDR_SURF_P2));
  2091. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2092. PIPE_CONFIG(ADDR_SURF_P2) |
  2093. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2094. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2095. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2096. PIPE_CONFIG(ADDR_SURF_P2) |
  2097. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2098. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2099. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2100. PIPE_CONFIG(ADDR_SURF_P2) |
  2101. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2102. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2103. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2104. PIPE_CONFIG(ADDR_SURF_P2) |
  2105. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2106. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2107. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2108. PIPE_CONFIG(ADDR_SURF_P2) |
  2109. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2110. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2111. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2112. PIPE_CONFIG(ADDR_SURF_P2) |
  2113. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2114. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2115. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2116. PIPE_CONFIG(ADDR_SURF_P2) |
  2117. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2118. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2119. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2120. PIPE_CONFIG(ADDR_SURF_P2) |
  2121. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2122. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2123. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2124. PIPE_CONFIG(ADDR_SURF_P2) |
  2125. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2126. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2127. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2128. PIPE_CONFIG(ADDR_SURF_P2) |
  2129. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2130. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2131. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2132. PIPE_CONFIG(ADDR_SURF_P2) |
  2133. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2134. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2135. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2136. PIPE_CONFIG(ADDR_SURF_P2) |
  2137. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2138. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2139. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2140. PIPE_CONFIG(ADDR_SURF_P2) |
  2141. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2142. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2143. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2144. PIPE_CONFIG(ADDR_SURF_P2) |
  2145. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2146. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2147. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2148. PIPE_CONFIG(ADDR_SURF_P2) |
  2149. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2150. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2151. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2152. PIPE_CONFIG(ADDR_SURF_P2) |
  2153. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2154. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2155. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2156. PIPE_CONFIG(ADDR_SURF_P2) |
  2157. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2158. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2159. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2160. PIPE_CONFIG(ADDR_SURF_P2) |
  2161. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2162. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2163. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2164. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2165. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2166. NUM_BANKS(ADDR_SURF_8_BANK));
  2167. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2168. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2169. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2170. NUM_BANKS(ADDR_SURF_8_BANK));
  2171. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2172. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2173. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2174. NUM_BANKS(ADDR_SURF_8_BANK));
  2175. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2176. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2177. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2178. NUM_BANKS(ADDR_SURF_8_BANK));
  2179. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2180. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2181. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2182. NUM_BANKS(ADDR_SURF_8_BANK));
  2183. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2184. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2185. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2186. NUM_BANKS(ADDR_SURF_8_BANK));
  2187. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2188. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2189. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2190. NUM_BANKS(ADDR_SURF_8_BANK));
  2191. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2192. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2193. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2194. NUM_BANKS(ADDR_SURF_16_BANK));
  2195. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2196. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2197. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2198. NUM_BANKS(ADDR_SURF_16_BANK));
  2199. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2200. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2201. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2202. NUM_BANKS(ADDR_SURF_16_BANK));
  2203. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2204. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2205. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2206. NUM_BANKS(ADDR_SURF_16_BANK));
  2207. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2208. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2209. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2210. NUM_BANKS(ADDR_SURF_16_BANK));
  2211. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2212. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2213. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2214. NUM_BANKS(ADDR_SURF_16_BANK));
  2215. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2216. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2217. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2218. NUM_BANKS(ADDR_SURF_8_BANK));
  2219. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2220. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2221. reg_offset != 23)
  2222. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2223. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2224. if (reg_offset != 7)
  2225. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2226. break;
  2227. default:
  2228. dev_warn(adev->dev,
  2229. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  2230. adev->asic_type);
  2231. case CHIP_CARRIZO:
  2232. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2233. PIPE_CONFIG(ADDR_SURF_P2) |
  2234. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2235. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2236. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2237. PIPE_CONFIG(ADDR_SURF_P2) |
  2238. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2239. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2240. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2241. PIPE_CONFIG(ADDR_SURF_P2) |
  2242. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2243. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2244. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2245. PIPE_CONFIG(ADDR_SURF_P2) |
  2246. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2247. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2248. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2249. PIPE_CONFIG(ADDR_SURF_P2) |
  2250. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2251. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2252. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2253. PIPE_CONFIG(ADDR_SURF_P2) |
  2254. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2255. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2256. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2257. PIPE_CONFIG(ADDR_SURF_P2) |
  2258. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2259. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2260. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2261. PIPE_CONFIG(ADDR_SURF_P2));
  2262. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2263. PIPE_CONFIG(ADDR_SURF_P2) |
  2264. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2265. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2266. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2267. PIPE_CONFIG(ADDR_SURF_P2) |
  2268. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2269. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2270. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2271. PIPE_CONFIG(ADDR_SURF_P2) |
  2272. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2273. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2274. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2275. PIPE_CONFIG(ADDR_SURF_P2) |
  2276. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2277. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2278. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2279. PIPE_CONFIG(ADDR_SURF_P2) |
  2280. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2281. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2282. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2283. PIPE_CONFIG(ADDR_SURF_P2) |
  2284. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2285. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2286. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2287. PIPE_CONFIG(ADDR_SURF_P2) |
  2288. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2289. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2290. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2291. PIPE_CONFIG(ADDR_SURF_P2) |
  2292. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2293. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2294. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2295. PIPE_CONFIG(ADDR_SURF_P2) |
  2296. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2297. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2298. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2299. PIPE_CONFIG(ADDR_SURF_P2) |
  2300. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2301. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2302. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2303. PIPE_CONFIG(ADDR_SURF_P2) |
  2304. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2305. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2306. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2307. PIPE_CONFIG(ADDR_SURF_P2) |
  2308. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2309. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2310. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2311. PIPE_CONFIG(ADDR_SURF_P2) |
  2312. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2313. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2314. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2315. PIPE_CONFIG(ADDR_SURF_P2) |
  2316. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2317. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2318. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2319. PIPE_CONFIG(ADDR_SURF_P2) |
  2320. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2321. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2322. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2323. PIPE_CONFIG(ADDR_SURF_P2) |
  2324. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2325. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2326. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2327. PIPE_CONFIG(ADDR_SURF_P2) |
  2328. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2329. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2330. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2331. PIPE_CONFIG(ADDR_SURF_P2) |
  2332. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2333. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2334. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2335. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2336. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2337. NUM_BANKS(ADDR_SURF_8_BANK));
  2338. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2339. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2340. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2341. NUM_BANKS(ADDR_SURF_8_BANK));
  2342. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2343. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2344. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2345. NUM_BANKS(ADDR_SURF_8_BANK));
  2346. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2347. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2348. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2349. NUM_BANKS(ADDR_SURF_8_BANK));
  2350. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2351. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2352. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2353. NUM_BANKS(ADDR_SURF_8_BANK));
  2354. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2355. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2356. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2357. NUM_BANKS(ADDR_SURF_8_BANK));
  2358. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2359. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2360. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2361. NUM_BANKS(ADDR_SURF_8_BANK));
  2362. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2363. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2364. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2365. NUM_BANKS(ADDR_SURF_16_BANK));
  2366. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2367. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2368. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2369. NUM_BANKS(ADDR_SURF_16_BANK));
  2370. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2371. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2372. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2373. NUM_BANKS(ADDR_SURF_16_BANK));
  2374. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2375. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2376. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2377. NUM_BANKS(ADDR_SURF_16_BANK));
  2378. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2379. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2380. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2381. NUM_BANKS(ADDR_SURF_16_BANK));
  2382. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2383. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2384. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2385. NUM_BANKS(ADDR_SURF_16_BANK));
  2386. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2387. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2388. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2389. NUM_BANKS(ADDR_SURF_8_BANK));
  2390. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2391. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2392. reg_offset != 23)
  2393. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2394. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2395. if (reg_offset != 7)
  2396. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2397. break;
  2398. }
  2399. }
  2400. void gfx_v8_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  2401. {
  2402. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  2403. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  2404. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  2405. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  2406. } else if (se_num == 0xffffffff) {
  2407. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  2408. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  2409. } else if (sh_num == 0xffffffff) {
  2410. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  2411. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  2412. } else {
  2413. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  2414. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  2415. }
  2416. WREG32(mmGRBM_GFX_INDEX, data);
  2417. }
  2418. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  2419. {
  2420. return (u32)((1ULL << bit_width) - 1);
  2421. }
  2422. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  2423. {
  2424. u32 data, mask;
  2425. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  2426. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  2427. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  2428. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  2429. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  2430. adev->gfx.config.max_sh_per_se);
  2431. return (~data) & mask;
  2432. }
  2433. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  2434. {
  2435. int i, j;
  2436. u32 data;
  2437. u32 active_rbs = 0;
  2438. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  2439. adev->gfx.config.max_sh_per_se;
  2440. mutex_lock(&adev->grbm_idx_mutex);
  2441. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2442. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2443. gfx_v8_0_select_se_sh(adev, i, j);
  2444. data = gfx_v8_0_get_rb_active_bitmap(adev);
  2445. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  2446. rb_bitmap_width_per_sh);
  2447. }
  2448. }
  2449. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2450. mutex_unlock(&adev->grbm_idx_mutex);
  2451. adev->gfx.config.backend_enable_mask = active_rbs;
  2452. adev->gfx.config.num_rbs = hweight32(active_rbs);
  2453. }
  2454. /**
  2455. * gfx_v8_0_init_compute_vmid - gart enable
  2456. *
  2457. * @rdev: amdgpu_device pointer
  2458. *
  2459. * Initialize compute vmid sh_mem registers
  2460. *
  2461. */
  2462. #define DEFAULT_SH_MEM_BASES (0x6000)
  2463. #define FIRST_COMPUTE_VMID (8)
  2464. #define LAST_COMPUTE_VMID (16)
  2465. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  2466. {
  2467. int i;
  2468. uint32_t sh_mem_config;
  2469. uint32_t sh_mem_bases;
  2470. /*
  2471. * Configure apertures:
  2472. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  2473. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  2474. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  2475. */
  2476. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  2477. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  2478. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  2479. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  2480. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  2481. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  2482. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  2483. mutex_lock(&adev->srbm_mutex);
  2484. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  2485. vi_srbm_select(adev, 0, 0, 0, i);
  2486. /* CP and shaders */
  2487. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  2488. WREG32(mmSH_MEM_APE1_BASE, 1);
  2489. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  2490. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  2491. }
  2492. vi_srbm_select(adev, 0, 0, 0, 0);
  2493. mutex_unlock(&adev->srbm_mutex);
  2494. }
  2495. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  2496. {
  2497. u32 tmp;
  2498. int i;
  2499. tmp = RREG32(mmGRBM_CNTL);
  2500. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  2501. WREG32(mmGRBM_CNTL, tmp);
  2502. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2503. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2504. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  2505. gfx_v8_0_tiling_mode_table_init(adev);
  2506. gfx_v8_0_setup_rb(adev);
  2507. /* XXX SH_MEM regs */
  2508. /* where to put LDS, scratch, GPUVM in FSA64 space */
  2509. mutex_lock(&adev->srbm_mutex);
  2510. for (i = 0; i < 16; i++) {
  2511. vi_srbm_select(adev, 0, 0, 0, i);
  2512. /* CP and shaders */
  2513. if (i == 0) {
  2514. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  2515. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  2516. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2517. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2518. WREG32(mmSH_MEM_CONFIG, tmp);
  2519. } else {
  2520. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  2521. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  2522. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2523. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2524. WREG32(mmSH_MEM_CONFIG, tmp);
  2525. }
  2526. WREG32(mmSH_MEM_APE1_BASE, 1);
  2527. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  2528. WREG32(mmSH_MEM_BASES, 0);
  2529. }
  2530. vi_srbm_select(adev, 0, 0, 0, 0);
  2531. mutex_unlock(&adev->srbm_mutex);
  2532. gfx_v8_0_init_compute_vmid(adev);
  2533. mutex_lock(&adev->grbm_idx_mutex);
  2534. /*
  2535. * making sure that the following register writes will be broadcasted
  2536. * to all the shaders
  2537. */
  2538. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2539. WREG32(mmPA_SC_FIFO_SIZE,
  2540. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  2541. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  2542. (adev->gfx.config.sc_prim_fifo_size_backend <<
  2543. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  2544. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  2545. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  2546. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  2547. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  2548. mutex_unlock(&adev->grbm_idx_mutex);
  2549. }
  2550. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  2551. {
  2552. u32 i, j, k;
  2553. u32 mask;
  2554. mutex_lock(&adev->grbm_idx_mutex);
  2555. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2556. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2557. gfx_v8_0_select_se_sh(adev, i, j);
  2558. for (k = 0; k < adev->usec_timeout; k++) {
  2559. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  2560. break;
  2561. udelay(1);
  2562. }
  2563. }
  2564. }
  2565. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2566. mutex_unlock(&adev->grbm_idx_mutex);
  2567. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  2568. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  2569. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  2570. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  2571. for (k = 0; k < adev->usec_timeout; k++) {
  2572. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  2573. break;
  2574. udelay(1);
  2575. }
  2576. }
  2577. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2578. bool enable)
  2579. {
  2580. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2581. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  2582. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  2583. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  2584. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  2585. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2586. }
  2587. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  2588. {
  2589. u32 tmp = RREG32(mmRLC_CNTL);
  2590. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  2591. WREG32(mmRLC_CNTL, tmp);
  2592. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2593. gfx_v8_0_wait_for_rlc_serdes(adev);
  2594. }
  2595. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  2596. {
  2597. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  2598. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2599. WREG32(mmGRBM_SOFT_RESET, tmp);
  2600. udelay(50);
  2601. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2602. WREG32(mmGRBM_SOFT_RESET, tmp);
  2603. udelay(50);
  2604. }
  2605. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  2606. {
  2607. u32 tmp = RREG32(mmRLC_CNTL);
  2608. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  2609. WREG32(mmRLC_CNTL, tmp);
  2610. /* carrizo do enable cp interrupt after cp inited */
  2611. if (!(adev->flags & AMD_IS_APU))
  2612. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2613. udelay(50);
  2614. }
  2615. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  2616. {
  2617. const struct rlc_firmware_header_v2_0 *hdr;
  2618. const __le32 *fw_data;
  2619. unsigned i, fw_size;
  2620. if (!adev->gfx.rlc_fw)
  2621. return -EINVAL;
  2622. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  2623. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2624. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  2625. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2626. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2627. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  2628. for (i = 0; i < fw_size; i++)
  2629. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  2630. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  2631. return 0;
  2632. }
  2633. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  2634. {
  2635. int r;
  2636. gfx_v8_0_rlc_stop(adev);
  2637. /* disable CG */
  2638. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  2639. /* disable PG */
  2640. WREG32(mmRLC_PG_CNTL, 0);
  2641. gfx_v8_0_rlc_reset(adev);
  2642. if (!adev->pp_enabled) {
  2643. if (!adev->firmware.smu_load) {
  2644. /* legacy rlc firmware loading */
  2645. r = gfx_v8_0_rlc_load_microcode(adev);
  2646. if (r)
  2647. return r;
  2648. } else {
  2649. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2650. AMDGPU_UCODE_ID_RLC_G);
  2651. if (r)
  2652. return -EINVAL;
  2653. }
  2654. }
  2655. gfx_v8_0_rlc_start(adev);
  2656. return 0;
  2657. }
  2658. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2659. {
  2660. int i;
  2661. u32 tmp = RREG32(mmCP_ME_CNTL);
  2662. if (enable) {
  2663. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  2664. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  2665. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  2666. } else {
  2667. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  2668. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  2669. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  2670. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2671. adev->gfx.gfx_ring[i].ready = false;
  2672. }
  2673. WREG32(mmCP_ME_CNTL, tmp);
  2674. udelay(50);
  2675. }
  2676. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2677. {
  2678. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2679. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2680. const struct gfx_firmware_header_v1_0 *me_hdr;
  2681. const __le32 *fw_data;
  2682. unsigned i, fw_size;
  2683. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2684. return -EINVAL;
  2685. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  2686. adev->gfx.pfp_fw->data;
  2687. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  2688. adev->gfx.ce_fw->data;
  2689. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  2690. adev->gfx.me_fw->data;
  2691. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2692. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2693. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2694. gfx_v8_0_cp_gfx_enable(adev, false);
  2695. /* PFP */
  2696. fw_data = (const __le32 *)
  2697. (adev->gfx.pfp_fw->data +
  2698. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2699. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2700. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2701. for (i = 0; i < fw_size; i++)
  2702. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2703. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2704. /* CE */
  2705. fw_data = (const __le32 *)
  2706. (adev->gfx.ce_fw->data +
  2707. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2708. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2709. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2710. for (i = 0; i < fw_size; i++)
  2711. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2712. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2713. /* ME */
  2714. fw_data = (const __le32 *)
  2715. (adev->gfx.me_fw->data +
  2716. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2717. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2718. WREG32(mmCP_ME_RAM_WADDR, 0);
  2719. for (i = 0; i < fw_size; i++)
  2720. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2721. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2722. return 0;
  2723. }
  2724. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  2725. {
  2726. u32 count = 0;
  2727. const struct cs_section_def *sect = NULL;
  2728. const struct cs_extent_def *ext = NULL;
  2729. /* begin clear state */
  2730. count += 2;
  2731. /* context control state */
  2732. count += 3;
  2733. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2734. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2735. if (sect->id == SECT_CONTEXT)
  2736. count += 2 + ext->reg_count;
  2737. else
  2738. return 0;
  2739. }
  2740. }
  2741. /* pa_sc_raster_config/pa_sc_raster_config1 */
  2742. count += 4;
  2743. /* end clear state */
  2744. count += 2;
  2745. /* clear state */
  2746. count += 2;
  2747. return count;
  2748. }
  2749. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  2750. {
  2751. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2752. const struct cs_section_def *sect = NULL;
  2753. const struct cs_extent_def *ext = NULL;
  2754. int r, i;
  2755. /* init the CP */
  2756. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2757. WREG32(mmCP_ENDIAN_SWAP, 0);
  2758. WREG32(mmCP_DEVICE_ID, 1);
  2759. gfx_v8_0_cp_gfx_enable(adev, true);
  2760. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  2761. if (r) {
  2762. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2763. return r;
  2764. }
  2765. /* clear state buffer */
  2766. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2767. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2768. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2769. amdgpu_ring_write(ring, 0x80000000);
  2770. amdgpu_ring_write(ring, 0x80000000);
  2771. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2772. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2773. if (sect->id == SECT_CONTEXT) {
  2774. amdgpu_ring_write(ring,
  2775. PACKET3(PACKET3_SET_CONTEXT_REG,
  2776. ext->reg_count));
  2777. amdgpu_ring_write(ring,
  2778. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2779. for (i = 0; i < ext->reg_count; i++)
  2780. amdgpu_ring_write(ring, ext->extent[i]);
  2781. }
  2782. }
  2783. }
  2784. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2785. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2786. switch (adev->asic_type) {
  2787. case CHIP_TONGA:
  2788. amdgpu_ring_write(ring, 0x16000012);
  2789. amdgpu_ring_write(ring, 0x0000002A);
  2790. break;
  2791. case CHIP_FIJI:
  2792. amdgpu_ring_write(ring, 0x3a00161a);
  2793. amdgpu_ring_write(ring, 0x0000002e);
  2794. break;
  2795. case CHIP_TOPAZ:
  2796. case CHIP_CARRIZO:
  2797. amdgpu_ring_write(ring, 0x00000002);
  2798. amdgpu_ring_write(ring, 0x00000000);
  2799. break;
  2800. case CHIP_STONEY:
  2801. amdgpu_ring_write(ring, 0x00000000);
  2802. amdgpu_ring_write(ring, 0x00000000);
  2803. break;
  2804. default:
  2805. BUG();
  2806. }
  2807. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2808. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2809. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2810. amdgpu_ring_write(ring, 0);
  2811. /* init the CE partitions */
  2812. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2813. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2814. amdgpu_ring_write(ring, 0x8000);
  2815. amdgpu_ring_write(ring, 0x8000);
  2816. amdgpu_ring_commit(ring);
  2817. return 0;
  2818. }
  2819. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  2820. {
  2821. struct amdgpu_ring *ring;
  2822. u32 tmp;
  2823. u32 rb_bufsz;
  2824. u64 rb_addr, rptr_addr;
  2825. int r;
  2826. /* Set the write pointer delay */
  2827. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2828. /* set the RB to use vmid 0 */
  2829. WREG32(mmCP_RB_VMID, 0);
  2830. /* Set ring buffer size */
  2831. ring = &adev->gfx.gfx_ring[0];
  2832. rb_bufsz = order_base_2(ring->ring_size / 8);
  2833. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2834. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2835. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  2836. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  2837. #ifdef __BIG_ENDIAN
  2838. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2839. #endif
  2840. WREG32(mmCP_RB0_CNTL, tmp);
  2841. /* Initialize the ring buffer's read and write pointers */
  2842. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2843. ring->wptr = 0;
  2844. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2845. /* set the wb address wether it's enabled or not */
  2846. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2847. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2848. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2849. mdelay(1);
  2850. WREG32(mmCP_RB0_CNTL, tmp);
  2851. rb_addr = ring->gpu_addr >> 8;
  2852. WREG32(mmCP_RB0_BASE, rb_addr);
  2853. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2854. /* no gfx doorbells on iceland */
  2855. if (adev->asic_type != CHIP_TOPAZ) {
  2856. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  2857. if (ring->use_doorbell) {
  2858. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2859. DOORBELL_OFFSET, ring->doorbell_index);
  2860. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2861. DOORBELL_EN, 1);
  2862. } else {
  2863. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2864. DOORBELL_EN, 0);
  2865. }
  2866. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  2867. if (adev->asic_type == CHIP_TONGA) {
  2868. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2869. DOORBELL_RANGE_LOWER,
  2870. AMDGPU_DOORBELL_GFX_RING0);
  2871. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2872. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  2873. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2874. }
  2875. }
  2876. /* start the ring */
  2877. gfx_v8_0_cp_gfx_start(adev);
  2878. ring->ready = true;
  2879. r = amdgpu_ring_test_ring(ring);
  2880. if (r) {
  2881. ring->ready = false;
  2882. return r;
  2883. }
  2884. return 0;
  2885. }
  2886. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2887. {
  2888. int i;
  2889. if (enable) {
  2890. WREG32(mmCP_MEC_CNTL, 0);
  2891. } else {
  2892. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2893. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2894. adev->gfx.compute_ring[i].ready = false;
  2895. }
  2896. udelay(50);
  2897. }
  2898. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2899. {
  2900. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2901. const __le32 *fw_data;
  2902. unsigned i, fw_size;
  2903. if (!adev->gfx.mec_fw)
  2904. return -EINVAL;
  2905. gfx_v8_0_cp_compute_enable(adev, false);
  2906. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2907. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2908. fw_data = (const __le32 *)
  2909. (adev->gfx.mec_fw->data +
  2910. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2911. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2912. /* MEC1 */
  2913. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2914. for (i = 0; i < fw_size; i++)
  2915. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  2916. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  2917. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2918. if (adev->gfx.mec2_fw) {
  2919. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2920. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2921. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2922. fw_data = (const __le32 *)
  2923. (adev->gfx.mec2_fw->data +
  2924. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2925. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2926. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2927. for (i = 0; i < fw_size; i++)
  2928. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  2929. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  2930. }
  2931. return 0;
  2932. }
  2933. struct vi_mqd {
  2934. uint32_t header; /* ordinal0 */
  2935. uint32_t compute_dispatch_initiator; /* ordinal1 */
  2936. uint32_t compute_dim_x; /* ordinal2 */
  2937. uint32_t compute_dim_y; /* ordinal3 */
  2938. uint32_t compute_dim_z; /* ordinal4 */
  2939. uint32_t compute_start_x; /* ordinal5 */
  2940. uint32_t compute_start_y; /* ordinal6 */
  2941. uint32_t compute_start_z; /* ordinal7 */
  2942. uint32_t compute_num_thread_x; /* ordinal8 */
  2943. uint32_t compute_num_thread_y; /* ordinal9 */
  2944. uint32_t compute_num_thread_z; /* ordinal10 */
  2945. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  2946. uint32_t compute_perfcount_enable; /* ordinal12 */
  2947. uint32_t compute_pgm_lo; /* ordinal13 */
  2948. uint32_t compute_pgm_hi; /* ordinal14 */
  2949. uint32_t compute_tba_lo; /* ordinal15 */
  2950. uint32_t compute_tba_hi; /* ordinal16 */
  2951. uint32_t compute_tma_lo; /* ordinal17 */
  2952. uint32_t compute_tma_hi; /* ordinal18 */
  2953. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  2954. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  2955. uint32_t compute_vmid; /* ordinal21 */
  2956. uint32_t compute_resource_limits; /* ordinal22 */
  2957. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  2958. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  2959. uint32_t compute_tmpring_size; /* ordinal25 */
  2960. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  2961. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  2962. uint32_t compute_restart_x; /* ordinal28 */
  2963. uint32_t compute_restart_y; /* ordinal29 */
  2964. uint32_t compute_restart_z; /* ordinal30 */
  2965. uint32_t compute_thread_trace_enable; /* ordinal31 */
  2966. uint32_t compute_misc_reserved; /* ordinal32 */
  2967. uint32_t compute_dispatch_id; /* ordinal33 */
  2968. uint32_t compute_threadgroup_id; /* ordinal34 */
  2969. uint32_t compute_relaunch; /* ordinal35 */
  2970. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  2971. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  2972. uint32_t compute_wave_restore_control; /* ordinal38 */
  2973. uint32_t reserved9; /* ordinal39 */
  2974. uint32_t reserved10; /* ordinal40 */
  2975. uint32_t reserved11; /* ordinal41 */
  2976. uint32_t reserved12; /* ordinal42 */
  2977. uint32_t reserved13; /* ordinal43 */
  2978. uint32_t reserved14; /* ordinal44 */
  2979. uint32_t reserved15; /* ordinal45 */
  2980. uint32_t reserved16; /* ordinal46 */
  2981. uint32_t reserved17; /* ordinal47 */
  2982. uint32_t reserved18; /* ordinal48 */
  2983. uint32_t reserved19; /* ordinal49 */
  2984. uint32_t reserved20; /* ordinal50 */
  2985. uint32_t reserved21; /* ordinal51 */
  2986. uint32_t reserved22; /* ordinal52 */
  2987. uint32_t reserved23; /* ordinal53 */
  2988. uint32_t reserved24; /* ordinal54 */
  2989. uint32_t reserved25; /* ordinal55 */
  2990. uint32_t reserved26; /* ordinal56 */
  2991. uint32_t reserved27; /* ordinal57 */
  2992. uint32_t reserved28; /* ordinal58 */
  2993. uint32_t reserved29; /* ordinal59 */
  2994. uint32_t reserved30; /* ordinal60 */
  2995. uint32_t reserved31; /* ordinal61 */
  2996. uint32_t reserved32; /* ordinal62 */
  2997. uint32_t reserved33; /* ordinal63 */
  2998. uint32_t reserved34; /* ordinal64 */
  2999. uint32_t compute_user_data_0; /* ordinal65 */
  3000. uint32_t compute_user_data_1; /* ordinal66 */
  3001. uint32_t compute_user_data_2; /* ordinal67 */
  3002. uint32_t compute_user_data_3; /* ordinal68 */
  3003. uint32_t compute_user_data_4; /* ordinal69 */
  3004. uint32_t compute_user_data_5; /* ordinal70 */
  3005. uint32_t compute_user_data_6; /* ordinal71 */
  3006. uint32_t compute_user_data_7; /* ordinal72 */
  3007. uint32_t compute_user_data_8; /* ordinal73 */
  3008. uint32_t compute_user_data_9; /* ordinal74 */
  3009. uint32_t compute_user_data_10; /* ordinal75 */
  3010. uint32_t compute_user_data_11; /* ordinal76 */
  3011. uint32_t compute_user_data_12; /* ordinal77 */
  3012. uint32_t compute_user_data_13; /* ordinal78 */
  3013. uint32_t compute_user_data_14; /* ordinal79 */
  3014. uint32_t compute_user_data_15; /* ordinal80 */
  3015. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  3016. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  3017. uint32_t reserved35; /* ordinal83 */
  3018. uint32_t reserved36; /* ordinal84 */
  3019. uint32_t reserved37; /* ordinal85 */
  3020. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  3021. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  3022. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  3023. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  3024. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  3025. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  3026. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  3027. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  3028. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  3029. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  3030. uint32_t reserved38; /* ordinal96 */
  3031. uint32_t reserved39; /* ordinal97 */
  3032. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  3033. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  3034. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  3035. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  3036. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  3037. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  3038. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  3039. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  3040. uint32_t reserved40; /* ordinal106 */
  3041. uint32_t reserved41; /* ordinal107 */
  3042. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  3043. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  3044. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  3045. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  3046. uint32_t reserved42; /* ordinal112 */
  3047. uint32_t reserved43; /* ordinal113 */
  3048. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  3049. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  3050. uint32_t cp_packet_id_lo; /* ordinal116 */
  3051. uint32_t cp_packet_id_hi; /* ordinal117 */
  3052. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  3053. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  3054. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  3055. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  3056. uint32_t gds_save_mask_lo; /* ordinal122 */
  3057. uint32_t gds_save_mask_hi; /* ordinal123 */
  3058. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  3059. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  3060. uint32_t reserved44; /* ordinal126 */
  3061. uint32_t reserved45; /* ordinal127 */
  3062. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  3063. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  3064. uint32_t cp_hqd_active; /* ordinal130 */
  3065. uint32_t cp_hqd_vmid; /* ordinal131 */
  3066. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  3067. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  3068. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  3069. uint32_t cp_hqd_quantum; /* ordinal135 */
  3070. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  3071. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  3072. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  3073. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  3074. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  3075. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  3076. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  3077. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  3078. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  3079. uint32_t cp_hqd_pq_control; /* ordinal145 */
  3080. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  3081. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  3082. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  3083. uint32_t cp_hqd_ib_control; /* ordinal149 */
  3084. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  3085. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  3086. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  3087. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  3088. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  3089. uint32_t cp_hqd_msg_type; /* ordinal155 */
  3090. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  3091. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  3092. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  3093. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  3094. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  3095. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  3096. uint32_t cp_mqd_control; /* ordinal162 */
  3097. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  3098. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  3099. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  3100. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  3101. uint32_t cp_hqd_eop_control; /* ordinal167 */
  3102. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  3103. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  3104. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  3105. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  3106. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  3107. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  3108. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  3109. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  3110. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  3111. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  3112. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  3113. uint32_t cp_hqd_error; /* ordinal179 */
  3114. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  3115. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  3116. uint32_t reserved46; /* ordinal182 */
  3117. uint32_t reserved47; /* ordinal183 */
  3118. uint32_t reserved48; /* ordinal184 */
  3119. uint32_t reserved49; /* ordinal185 */
  3120. uint32_t reserved50; /* ordinal186 */
  3121. uint32_t reserved51; /* ordinal187 */
  3122. uint32_t reserved52; /* ordinal188 */
  3123. uint32_t reserved53; /* ordinal189 */
  3124. uint32_t reserved54; /* ordinal190 */
  3125. uint32_t reserved55; /* ordinal191 */
  3126. uint32_t iqtimer_pkt_header; /* ordinal192 */
  3127. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  3128. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  3129. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  3130. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  3131. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  3132. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  3133. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  3134. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  3135. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  3136. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  3137. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  3138. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  3139. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  3140. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  3141. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  3142. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  3143. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  3144. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  3145. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  3146. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  3147. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  3148. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  3149. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  3150. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  3151. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  3152. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  3153. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  3154. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  3155. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  3156. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  3157. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  3158. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  3159. uint32_t reserved56; /* ordinal225 */
  3160. uint32_t reserved57; /* ordinal226 */
  3161. uint32_t reserved58; /* ordinal227 */
  3162. uint32_t set_resources_header; /* ordinal228 */
  3163. uint32_t set_resources_dw1; /* ordinal229 */
  3164. uint32_t set_resources_dw2; /* ordinal230 */
  3165. uint32_t set_resources_dw3; /* ordinal231 */
  3166. uint32_t set_resources_dw4; /* ordinal232 */
  3167. uint32_t set_resources_dw5; /* ordinal233 */
  3168. uint32_t set_resources_dw6; /* ordinal234 */
  3169. uint32_t set_resources_dw7; /* ordinal235 */
  3170. uint32_t reserved59; /* ordinal236 */
  3171. uint32_t reserved60; /* ordinal237 */
  3172. uint32_t reserved61; /* ordinal238 */
  3173. uint32_t reserved62; /* ordinal239 */
  3174. uint32_t reserved63; /* ordinal240 */
  3175. uint32_t reserved64; /* ordinal241 */
  3176. uint32_t reserved65; /* ordinal242 */
  3177. uint32_t reserved66; /* ordinal243 */
  3178. uint32_t reserved67; /* ordinal244 */
  3179. uint32_t reserved68; /* ordinal245 */
  3180. uint32_t reserved69; /* ordinal246 */
  3181. uint32_t reserved70; /* ordinal247 */
  3182. uint32_t reserved71; /* ordinal248 */
  3183. uint32_t reserved72; /* ordinal249 */
  3184. uint32_t reserved73; /* ordinal250 */
  3185. uint32_t reserved74; /* ordinal251 */
  3186. uint32_t reserved75; /* ordinal252 */
  3187. uint32_t reserved76; /* ordinal253 */
  3188. uint32_t reserved77; /* ordinal254 */
  3189. uint32_t reserved78; /* ordinal255 */
  3190. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  3191. };
  3192. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  3193. {
  3194. int i, r;
  3195. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3196. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3197. if (ring->mqd_obj) {
  3198. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3199. if (unlikely(r != 0))
  3200. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  3201. amdgpu_bo_unpin(ring->mqd_obj);
  3202. amdgpu_bo_unreserve(ring->mqd_obj);
  3203. amdgpu_bo_unref(&ring->mqd_obj);
  3204. ring->mqd_obj = NULL;
  3205. }
  3206. }
  3207. }
  3208. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  3209. {
  3210. int r, i, j;
  3211. u32 tmp;
  3212. bool use_doorbell = true;
  3213. u64 hqd_gpu_addr;
  3214. u64 mqd_gpu_addr;
  3215. u64 eop_gpu_addr;
  3216. u64 wb_gpu_addr;
  3217. u32 *buf;
  3218. struct vi_mqd *mqd;
  3219. /* init the pipes */
  3220. mutex_lock(&adev->srbm_mutex);
  3221. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  3222. int me = (i < 4) ? 1 : 2;
  3223. int pipe = (i < 4) ? i : (i - 4);
  3224. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  3225. eop_gpu_addr >>= 8;
  3226. vi_srbm_select(adev, me, pipe, 0, 0);
  3227. /* write the EOP addr */
  3228. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  3229. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  3230. /* set the VMID assigned */
  3231. WREG32(mmCP_HQD_VMID, 0);
  3232. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3233. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  3234. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  3235. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  3236. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  3237. }
  3238. vi_srbm_select(adev, 0, 0, 0, 0);
  3239. mutex_unlock(&adev->srbm_mutex);
  3240. /* init the queues. Just two for now. */
  3241. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3242. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3243. if (ring->mqd_obj == NULL) {
  3244. r = amdgpu_bo_create(adev,
  3245. sizeof(struct vi_mqd),
  3246. PAGE_SIZE, true,
  3247. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  3248. NULL, &ring->mqd_obj);
  3249. if (r) {
  3250. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  3251. return r;
  3252. }
  3253. }
  3254. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3255. if (unlikely(r != 0)) {
  3256. gfx_v8_0_cp_compute_fini(adev);
  3257. return r;
  3258. }
  3259. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  3260. &mqd_gpu_addr);
  3261. if (r) {
  3262. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  3263. gfx_v8_0_cp_compute_fini(adev);
  3264. return r;
  3265. }
  3266. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  3267. if (r) {
  3268. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  3269. gfx_v8_0_cp_compute_fini(adev);
  3270. return r;
  3271. }
  3272. /* init the mqd struct */
  3273. memset(buf, 0, sizeof(struct vi_mqd));
  3274. mqd = (struct vi_mqd *)buf;
  3275. mqd->header = 0xC0310800;
  3276. mqd->compute_pipelinestat_enable = 0x00000001;
  3277. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  3278. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  3279. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  3280. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  3281. mqd->compute_misc_reserved = 0x00000003;
  3282. mutex_lock(&adev->srbm_mutex);
  3283. vi_srbm_select(adev, ring->me,
  3284. ring->pipe,
  3285. ring->queue, 0);
  3286. /* disable wptr polling */
  3287. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  3288. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  3289. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  3290. mqd->cp_hqd_eop_base_addr_lo =
  3291. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  3292. mqd->cp_hqd_eop_base_addr_hi =
  3293. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  3294. /* enable doorbell? */
  3295. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  3296. if (use_doorbell) {
  3297. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3298. } else {
  3299. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3300. }
  3301. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  3302. mqd->cp_hqd_pq_doorbell_control = tmp;
  3303. /* disable the queue if it's active */
  3304. mqd->cp_hqd_dequeue_request = 0;
  3305. mqd->cp_hqd_pq_rptr = 0;
  3306. mqd->cp_hqd_pq_wptr= 0;
  3307. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  3308. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  3309. for (j = 0; j < adev->usec_timeout; j++) {
  3310. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  3311. break;
  3312. udelay(1);
  3313. }
  3314. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  3315. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  3316. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  3317. }
  3318. /* set the pointer to the MQD */
  3319. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  3320. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3321. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  3322. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  3323. /* set MQD vmid to 0 */
  3324. tmp = RREG32(mmCP_MQD_CONTROL);
  3325. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  3326. WREG32(mmCP_MQD_CONTROL, tmp);
  3327. mqd->cp_mqd_control = tmp;
  3328. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3329. hqd_gpu_addr = ring->gpu_addr >> 8;
  3330. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  3331. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3332. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  3333. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  3334. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3335. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  3336. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  3337. (order_base_2(ring->ring_size / 4) - 1));
  3338. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  3339. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  3340. #ifdef __BIG_ENDIAN
  3341. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  3342. #endif
  3343. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  3344. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  3345. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  3346. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  3347. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  3348. mqd->cp_hqd_pq_control = tmp;
  3349. /* set the wb address wether it's enabled or not */
  3350. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3351. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  3352. mqd->cp_hqd_pq_rptr_report_addr_hi =
  3353. upper_32_bits(wb_gpu_addr) & 0xffff;
  3354. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  3355. mqd->cp_hqd_pq_rptr_report_addr_lo);
  3356. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  3357. mqd->cp_hqd_pq_rptr_report_addr_hi);
  3358. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  3359. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3360. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  3361. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3362. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  3363. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  3364. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  3365. /* enable the doorbell if requested */
  3366. if (use_doorbell) {
  3367. if ((adev->asic_type == CHIP_CARRIZO) ||
  3368. (adev->asic_type == CHIP_FIJI) ||
  3369. (adev->asic_type == CHIP_STONEY)) {
  3370. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  3371. AMDGPU_DOORBELL_KIQ << 2);
  3372. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  3373. AMDGPU_DOORBELL_MEC_RING7 << 2);
  3374. }
  3375. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  3376. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  3377. DOORBELL_OFFSET, ring->doorbell_index);
  3378. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3379. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  3380. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  3381. mqd->cp_hqd_pq_doorbell_control = tmp;
  3382. } else {
  3383. mqd->cp_hqd_pq_doorbell_control = 0;
  3384. }
  3385. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  3386. mqd->cp_hqd_pq_doorbell_control);
  3387. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3388. ring->wptr = 0;
  3389. mqd->cp_hqd_pq_wptr = ring->wptr;
  3390. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  3391. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  3392. /* set the vmid for the queue */
  3393. mqd->cp_hqd_vmid = 0;
  3394. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  3395. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  3396. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  3397. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  3398. mqd->cp_hqd_persistent_state = tmp;
  3399. if (adev->asic_type == CHIP_STONEY) {
  3400. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  3401. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  3402. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  3403. }
  3404. /* activate the queue */
  3405. mqd->cp_hqd_active = 1;
  3406. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  3407. vi_srbm_select(adev, 0, 0, 0, 0);
  3408. mutex_unlock(&adev->srbm_mutex);
  3409. amdgpu_bo_kunmap(ring->mqd_obj);
  3410. amdgpu_bo_unreserve(ring->mqd_obj);
  3411. }
  3412. if (use_doorbell) {
  3413. tmp = RREG32(mmCP_PQ_STATUS);
  3414. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  3415. WREG32(mmCP_PQ_STATUS, tmp);
  3416. }
  3417. gfx_v8_0_cp_compute_enable(adev, true);
  3418. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3419. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3420. ring->ready = true;
  3421. r = amdgpu_ring_test_ring(ring);
  3422. if (r)
  3423. ring->ready = false;
  3424. }
  3425. return 0;
  3426. }
  3427. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  3428. {
  3429. int r;
  3430. if (!(adev->flags & AMD_IS_APU))
  3431. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3432. if (!adev->pp_enabled) {
  3433. if (!adev->firmware.smu_load) {
  3434. /* legacy firmware loading */
  3435. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  3436. if (r)
  3437. return r;
  3438. r = gfx_v8_0_cp_compute_load_microcode(adev);
  3439. if (r)
  3440. return r;
  3441. } else {
  3442. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3443. AMDGPU_UCODE_ID_CP_CE);
  3444. if (r)
  3445. return -EINVAL;
  3446. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3447. AMDGPU_UCODE_ID_CP_PFP);
  3448. if (r)
  3449. return -EINVAL;
  3450. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3451. AMDGPU_UCODE_ID_CP_ME);
  3452. if (r)
  3453. return -EINVAL;
  3454. if (adev->asic_type == CHIP_TOPAZ) {
  3455. r = gfx_v8_0_cp_compute_load_microcode(adev);
  3456. if (r)
  3457. return r;
  3458. } else {
  3459. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3460. AMDGPU_UCODE_ID_CP_MEC1);
  3461. if (r)
  3462. return -EINVAL;
  3463. }
  3464. }
  3465. }
  3466. r = gfx_v8_0_cp_gfx_resume(adev);
  3467. if (r)
  3468. return r;
  3469. r = gfx_v8_0_cp_compute_resume(adev);
  3470. if (r)
  3471. return r;
  3472. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3473. return 0;
  3474. }
  3475. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  3476. {
  3477. gfx_v8_0_cp_gfx_enable(adev, enable);
  3478. gfx_v8_0_cp_compute_enable(adev, enable);
  3479. }
  3480. static int gfx_v8_0_hw_init(void *handle)
  3481. {
  3482. int r;
  3483. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3484. gfx_v8_0_init_golden_registers(adev);
  3485. gfx_v8_0_gpu_init(adev);
  3486. r = gfx_v8_0_rlc_resume(adev);
  3487. if (r)
  3488. return r;
  3489. r = gfx_v8_0_cp_resume(adev);
  3490. if (r)
  3491. return r;
  3492. return r;
  3493. }
  3494. static int gfx_v8_0_hw_fini(void *handle)
  3495. {
  3496. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3497. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  3498. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  3499. gfx_v8_0_cp_enable(adev, false);
  3500. gfx_v8_0_rlc_stop(adev);
  3501. gfx_v8_0_cp_compute_fini(adev);
  3502. return 0;
  3503. }
  3504. static int gfx_v8_0_suspend(void *handle)
  3505. {
  3506. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3507. return gfx_v8_0_hw_fini(adev);
  3508. }
  3509. static int gfx_v8_0_resume(void *handle)
  3510. {
  3511. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3512. return gfx_v8_0_hw_init(adev);
  3513. }
  3514. static bool gfx_v8_0_is_idle(void *handle)
  3515. {
  3516. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3517. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  3518. return false;
  3519. else
  3520. return true;
  3521. }
  3522. static int gfx_v8_0_wait_for_idle(void *handle)
  3523. {
  3524. unsigned i;
  3525. u32 tmp;
  3526. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3527. for (i = 0; i < adev->usec_timeout; i++) {
  3528. /* read MC_STATUS */
  3529. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  3530. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  3531. return 0;
  3532. udelay(1);
  3533. }
  3534. return -ETIMEDOUT;
  3535. }
  3536. static void gfx_v8_0_print_status(void *handle)
  3537. {
  3538. int i;
  3539. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3540. dev_info(adev->dev, "GFX 8.x registers\n");
  3541. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  3542. RREG32(mmGRBM_STATUS));
  3543. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  3544. RREG32(mmGRBM_STATUS2));
  3545. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3546. RREG32(mmGRBM_STATUS_SE0));
  3547. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3548. RREG32(mmGRBM_STATUS_SE1));
  3549. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3550. RREG32(mmGRBM_STATUS_SE2));
  3551. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3552. RREG32(mmGRBM_STATUS_SE3));
  3553. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  3554. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3555. RREG32(mmCP_STALLED_STAT1));
  3556. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3557. RREG32(mmCP_STALLED_STAT2));
  3558. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3559. RREG32(mmCP_STALLED_STAT3));
  3560. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3561. RREG32(mmCP_CPF_BUSY_STAT));
  3562. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3563. RREG32(mmCP_CPF_STALLED_STAT1));
  3564. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  3565. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  3566. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3567. RREG32(mmCP_CPC_STALLED_STAT1));
  3568. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  3569. for (i = 0; i < 32; i++) {
  3570. dev_info(adev->dev, " GB_TILE_MODE%d=0x%08X\n",
  3571. i, RREG32(mmGB_TILE_MODE0 + (i * 4)));
  3572. }
  3573. for (i = 0; i < 16; i++) {
  3574. dev_info(adev->dev, " GB_MACROTILE_MODE%d=0x%08X\n",
  3575. i, RREG32(mmGB_MACROTILE_MODE0 + (i * 4)));
  3576. }
  3577. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3578. dev_info(adev->dev, " se: %d\n", i);
  3579. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  3580. dev_info(adev->dev, " PA_SC_RASTER_CONFIG=0x%08X\n",
  3581. RREG32(mmPA_SC_RASTER_CONFIG));
  3582. dev_info(adev->dev, " PA_SC_RASTER_CONFIG_1=0x%08X\n",
  3583. RREG32(mmPA_SC_RASTER_CONFIG_1));
  3584. }
  3585. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3586. dev_info(adev->dev, " GB_ADDR_CONFIG=0x%08X\n",
  3587. RREG32(mmGB_ADDR_CONFIG));
  3588. dev_info(adev->dev, " HDP_ADDR_CONFIG=0x%08X\n",
  3589. RREG32(mmHDP_ADDR_CONFIG));
  3590. dev_info(adev->dev, " DMIF_ADDR_CALC=0x%08X\n",
  3591. RREG32(mmDMIF_ADDR_CALC));
  3592. dev_info(adev->dev, " CP_MEQ_THRESHOLDS=0x%08X\n",
  3593. RREG32(mmCP_MEQ_THRESHOLDS));
  3594. dev_info(adev->dev, " SX_DEBUG_1=0x%08X\n",
  3595. RREG32(mmSX_DEBUG_1));
  3596. dev_info(adev->dev, " TA_CNTL_AUX=0x%08X\n",
  3597. RREG32(mmTA_CNTL_AUX));
  3598. dev_info(adev->dev, " SPI_CONFIG_CNTL=0x%08X\n",
  3599. RREG32(mmSPI_CONFIG_CNTL));
  3600. dev_info(adev->dev, " SQ_CONFIG=0x%08X\n",
  3601. RREG32(mmSQ_CONFIG));
  3602. dev_info(adev->dev, " DB_DEBUG=0x%08X\n",
  3603. RREG32(mmDB_DEBUG));
  3604. dev_info(adev->dev, " DB_DEBUG2=0x%08X\n",
  3605. RREG32(mmDB_DEBUG2));
  3606. dev_info(adev->dev, " DB_DEBUG3=0x%08X\n",
  3607. RREG32(mmDB_DEBUG3));
  3608. dev_info(adev->dev, " CB_HW_CONTROL=0x%08X\n",
  3609. RREG32(mmCB_HW_CONTROL));
  3610. dev_info(adev->dev, " SPI_CONFIG_CNTL_1=0x%08X\n",
  3611. RREG32(mmSPI_CONFIG_CNTL_1));
  3612. dev_info(adev->dev, " PA_SC_FIFO_SIZE=0x%08X\n",
  3613. RREG32(mmPA_SC_FIFO_SIZE));
  3614. dev_info(adev->dev, " VGT_NUM_INSTANCES=0x%08X\n",
  3615. RREG32(mmVGT_NUM_INSTANCES));
  3616. dev_info(adev->dev, " CP_PERFMON_CNTL=0x%08X\n",
  3617. RREG32(mmCP_PERFMON_CNTL));
  3618. dev_info(adev->dev, " PA_SC_FORCE_EOV_MAX_CNTS=0x%08X\n",
  3619. RREG32(mmPA_SC_FORCE_EOV_MAX_CNTS));
  3620. dev_info(adev->dev, " VGT_CACHE_INVALIDATION=0x%08X\n",
  3621. RREG32(mmVGT_CACHE_INVALIDATION));
  3622. dev_info(adev->dev, " VGT_GS_VERTEX_REUSE=0x%08X\n",
  3623. RREG32(mmVGT_GS_VERTEX_REUSE));
  3624. dev_info(adev->dev, " PA_SC_LINE_STIPPLE_STATE=0x%08X\n",
  3625. RREG32(mmPA_SC_LINE_STIPPLE_STATE));
  3626. dev_info(adev->dev, " PA_CL_ENHANCE=0x%08X\n",
  3627. RREG32(mmPA_CL_ENHANCE));
  3628. dev_info(adev->dev, " PA_SC_ENHANCE=0x%08X\n",
  3629. RREG32(mmPA_SC_ENHANCE));
  3630. dev_info(adev->dev, " CP_ME_CNTL=0x%08X\n",
  3631. RREG32(mmCP_ME_CNTL));
  3632. dev_info(adev->dev, " CP_MAX_CONTEXT=0x%08X\n",
  3633. RREG32(mmCP_MAX_CONTEXT));
  3634. dev_info(adev->dev, " CP_ENDIAN_SWAP=0x%08X\n",
  3635. RREG32(mmCP_ENDIAN_SWAP));
  3636. dev_info(adev->dev, " CP_DEVICE_ID=0x%08X\n",
  3637. RREG32(mmCP_DEVICE_ID));
  3638. dev_info(adev->dev, " CP_SEM_WAIT_TIMER=0x%08X\n",
  3639. RREG32(mmCP_SEM_WAIT_TIMER));
  3640. dev_info(adev->dev, " CP_RB_WPTR_DELAY=0x%08X\n",
  3641. RREG32(mmCP_RB_WPTR_DELAY));
  3642. dev_info(adev->dev, " CP_RB_VMID=0x%08X\n",
  3643. RREG32(mmCP_RB_VMID));
  3644. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3645. RREG32(mmCP_RB0_CNTL));
  3646. dev_info(adev->dev, " CP_RB0_WPTR=0x%08X\n",
  3647. RREG32(mmCP_RB0_WPTR));
  3648. dev_info(adev->dev, " CP_RB0_RPTR_ADDR=0x%08X\n",
  3649. RREG32(mmCP_RB0_RPTR_ADDR));
  3650. dev_info(adev->dev, " CP_RB0_RPTR_ADDR_HI=0x%08X\n",
  3651. RREG32(mmCP_RB0_RPTR_ADDR_HI));
  3652. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3653. RREG32(mmCP_RB0_CNTL));
  3654. dev_info(adev->dev, " CP_RB0_BASE=0x%08X\n",
  3655. RREG32(mmCP_RB0_BASE));
  3656. dev_info(adev->dev, " CP_RB0_BASE_HI=0x%08X\n",
  3657. RREG32(mmCP_RB0_BASE_HI));
  3658. dev_info(adev->dev, " CP_MEC_CNTL=0x%08X\n",
  3659. RREG32(mmCP_MEC_CNTL));
  3660. dev_info(adev->dev, " CP_CPF_DEBUG=0x%08X\n",
  3661. RREG32(mmCP_CPF_DEBUG));
  3662. dev_info(adev->dev, " SCRATCH_ADDR=0x%08X\n",
  3663. RREG32(mmSCRATCH_ADDR));
  3664. dev_info(adev->dev, " SCRATCH_UMSK=0x%08X\n",
  3665. RREG32(mmSCRATCH_UMSK));
  3666. dev_info(adev->dev, " CP_INT_CNTL_RING0=0x%08X\n",
  3667. RREG32(mmCP_INT_CNTL_RING0));
  3668. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3669. RREG32(mmRLC_LB_CNTL));
  3670. dev_info(adev->dev, " RLC_CNTL=0x%08X\n",
  3671. RREG32(mmRLC_CNTL));
  3672. dev_info(adev->dev, " RLC_CGCG_CGLS_CTRL=0x%08X\n",
  3673. RREG32(mmRLC_CGCG_CGLS_CTRL));
  3674. dev_info(adev->dev, " RLC_LB_CNTR_INIT=0x%08X\n",
  3675. RREG32(mmRLC_LB_CNTR_INIT));
  3676. dev_info(adev->dev, " RLC_LB_CNTR_MAX=0x%08X\n",
  3677. RREG32(mmRLC_LB_CNTR_MAX));
  3678. dev_info(adev->dev, " RLC_LB_INIT_CU_MASK=0x%08X\n",
  3679. RREG32(mmRLC_LB_INIT_CU_MASK));
  3680. dev_info(adev->dev, " RLC_LB_PARAMS=0x%08X\n",
  3681. RREG32(mmRLC_LB_PARAMS));
  3682. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3683. RREG32(mmRLC_LB_CNTL));
  3684. dev_info(adev->dev, " RLC_MC_CNTL=0x%08X\n",
  3685. RREG32(mmRLC_MC_CNTL));
  3686. dev_info(adev->dev, " RLC_UCODE_CNTL=0x%08X\n",
  3687. RREG32(mmRLC_UCODE_CNTL));
  3688. mutex_lock(&adev->srbm_mutex);
  3689. for (i = 0; i < 16; i++) {
  3690. vi_srbm_select(adev, 0, 0, 0, i);
  3691. dev_info(adev->dev, " VM %d:\n", i);
  3692. dev_info(adev->dev, " SH_MEM_CONFIG=0x%08X\n",
  3693. RREG32(mmSH_MEM_CONFIG));
  3694. dev_info(adev->dev, " SH_MEM_APE1_BASE=0x%08X\n",
  3695. RREG32(mmSH_MEM_APE1_BASE));
  3696. dev_info(adev->dev, " SH_MEM_APE1_LIMIT=0x%08X\n",
  3697. RREG32(mmSH_MEM_APE1_LIMIT));
  3698. dev_info(adev->dev, " SH_MEM_BASES=0x%08X\n",
  3699. RREG32(mmSH_MEM_BASES));
  3700. }
  3701. vi_srbm_select(adev, 0, 0, 0, 0);
  3702. mutex_unlock(&adev->srbm_mutex);
  3703. }
  3704. static int gfx_v8_0_soft_reset(void *handle)
  3705. {
  3706. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3707. u32 tmp;
  3708. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3709. /* GRBM_STATUS */
  3710. tmp = RREG32(mmGRBM_STATUS);
  3711. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  3712. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  3713. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  3714. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  3715. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  3716. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  3717. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3718. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3719. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3720. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  3721. }
  3722. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  3723. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3724. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3725. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3726. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3727. }
  3728. /* GRBM_STATUS2 */
  3729. tmp = RREG32(mmGRBM_STATUS2);
  3730. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  3731. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3732. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3733. /* SRBM_STATUS */
  3734. tmp = RREG32(mmSRBM_STATUS);
  3735. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  3736. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3737. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3738. if (grbm_soft_reset || srbm_soft_reset) {
  3739. gfx_v8_0_print_status((void *)adev);
  3740. /* stop the rlc */
  3741. gfx_v8_0_rlc_stop(adev);
  3742. /* Disable GFX parsing/prefetching */
  3743. gfx_v8_0_cp_gfx_enable(adev, false);
  3744. /* Disable MEC parsing/prefetching */
  3745. gfx_v8_0_cp_compute_enable(adev, false);
  3746. if (grbm_soft_reset || srbm_soft_reset) {
  3747. tmp = RREG32(mmGMCON_DEBUG);
  3748. tmp = REG_SET_FIELD(tmp,
  3749. GMCON_DEBUG, GFX_STALL, 1);
  3750. tmp = REG_SET_FIELD(tmp,
  3751. GMCON_DEBUG, GFX_CLEAR, 1);
  3752. WREG32(mmGMCON_DEBUG, tmp);
  3753. udelay(50);
  3754. }
  3755. if (grbm_soft_reset) {
  3756. tmp = RREG32(mmGRBM_SOFT_RESET);
  3757. tmp |= grbm_soft_reset;
  3758. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3759. WREG32(mmGRBM_SOFT_RESET, tmp);
  3760. tmp = RREG32(mmGRBM_SOFT_RESET);
  3761. udelay(50);
  3762. tmp &= ~grbm_soft_reset;
  3763. WREG32(mmGRBM_SOFT_RESET, tmp);
  3764. tmp = RREG32(mmGRBM_SOFT_RESET);
  3765. }
  3766. if (srbm_soft_reset) {
  3767. tmp = RREG32(mmSRBM_SOFT_RESET);
  3768. tmp |= srbm_soft_reset;
  3769. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3770. WREG32(mmSRBM_SOFT_RESET, tmp);
  3771. tmp = RREG32(mmSRBM_SOFT_RESET);
  3772. udelay(50);
  3773. tmp &= ~srbm_soft_reset;
  3774. WREG32(mmSRBM_SOFT_RESET, tmp);
  3775. tmp = RREG32(mmSRBM_SOFT_RESET);
  3776. }
  3777. if (grbm_soft_reset || srbm_soft_reset) {
  3778. tmp = RREG32(mmGMCON_DEBUG);
  3779. tmp = REG_SET_FIELD(tmp,
  3780. GMCON_DEBUG, GFX_STALL, 0);
  3781. tmp = REG_SET_FIELD(tmp,
  3782. GMCON_DEBUG, GFX_CLEAR, 0);
  3783. WREG32(mmGMCON_DEBUG, tmp);
  3784. }
  3785. /* Wait a little for things to settle down */
  3786. udelay(50);
  3787. gfx_v8_0_print_status((void *)adev);
  3788. }
  3789. return 0;
  3790. }
  3791. /**
  3792. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3793. *
  3794. * @adev: amdgpu_device pointer
  3795. *
  3796. * Fetches a GPU clock counter snapshot.
  3797. * Returns the 64 bit clock counter snapshot.
  3798. */
  3799. uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3800. {
  3801. uint64_t clock;
  3802. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3803. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3804. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3805. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3806. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3807. return clock;
  3808. }
  3809. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3810. uint32_t vmid,
  3811. uint32_t gds_base, uint32_t gds_size,
  3812. uint32_t gws_base, uint32_t gws_size,
  3813. uint32_t oa_base, uint32_t oa_size)
  3814. {
  3815. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3816. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3817. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3818. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3819. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3820. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3821. /* GDS Base */
  3822. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3823. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3824. WRITE_DATA_DST_SEL(0)));
  3825. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3826. amdgpu_ring_write(ring, 0);
  3827. amdgpu_ring_write(ring, gds_base);
  3828. /* GDS Size */
  3829. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3830. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3831. WRITE_DATA_DST_SEL(0)));
  3832. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3833. amdgpu_ring_write(ring, 0);
  3834. amdgpu_ring_write(ring, gds_size);
  3835. /* GWS */
  3836. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3837. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3838. WRITE_DATA_DST_SEL(0)));
  3839. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3840. amdgpu_ring_write(ring, 0);
  3841. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3842. /* OA */
  3843. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3844. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3845. WRITE_DATA_DST_SEL(0)));
  3846. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3847. amdgpu_ring_write(ring, 0);
  3848. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3849. }
  3850. static int gfx_v8_0_early_init(void *handle)
  3851. {
  3852. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3853. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  3854. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  3855. gfx_v8_0_set_ring_funcs(adev);
  3856. gfx_v8_0_set_irq_funcs(adev);
  3857. gfx_v8_0_set_gds_init(adev);
  3858. gfx_v8_0_set_rlc_funcs(adev);
  3859. return 0;
  3860. }
  3861. static int gfx_v8_0_late_init(void *handle)
  3862. {
  3863. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3864. int r;
  3865. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  3866. if (r)
  3867. return r;
  3868. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  3869. if (r)
  3870. return r;
  3871. /* requires IBs so do in late init after IB pool is initialized */
  3872. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  3873. if (r)
  3874. return r;
  3875. return 0;
  3876. }
  3877. static int gfx_v8_0_set_powergating_state(void *handle,
  3878. enum amd_powergating_state state)
  3879. {
  3880. return 0;
  3881. }
  3882. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  3883. uint32_t reg_addr, uint32_t cmd)
  3884. {
  3885. uint32_t data;
  3886. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3887. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3888. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3889. data = RREG32(mmRLC_SERDES_WR_CTRL);
  3890. if (adev->asic_type == CHIP_STONEY)
  3891. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  3892. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  3893. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  3894. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  3895. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  3896. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  3897. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  3898. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  3899. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  3900. else
  3901. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  3902. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  3903. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  3904. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  3905. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  3906. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  3907. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  3908. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  3909. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  3910. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  3911. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  3912. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  3913. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  3914. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  3915. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  3916. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3917. }
  3918. #define MSG_ENTER_RLC_SAFE_MODE 1
  3919. #define MSG_EXIT_RLC_SAFE_MODE 0
  3920. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  3921. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  3922. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  3923. static void cz_enter_rlc_safe_mode(struct amdgpu_device *adev)
  3924. {
  3925. u32 data = 0;
  3926. unsigned i;
  3927. data = RREG32(mmRLC_CNTL);
  3928. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  3929. return;
  3930. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  3931. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  3932. AMD_PG_SUPPORT_GFX_DMG))) {
  3933. data |= RLC_GPR_REG2__REQ_MASK;
  3934. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  3935. data |= (MSG_ENTER_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  3936. WREG32(mmRLC_GPR_REG2, data);
  3937. for (i = 0; i < adev->usec_timeout; i++) {
  3938. if ((RREG32(mmRLC_GPM_STAT) &
  3939. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  3940. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  3941. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  3942. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  3943. break;
  3944. udelay(1);
  3945. }
  3946. for (i = 0; i < adev->usec_timeout; i++) {
  3947. if ((RREG32(mmRLC_GPR_REG2) & RLC_GPR_REG2__REQ_MASK) == 0)
  3948. break;
  3949. udelay(1);
  3950. }
  3951. adev->gfx.rlc.in_safe_mode = true;
  3952. }
  3953. }
  3954. static void cz_exit_rlc_safe_mode(struct amdgpu_device *adev)
  3955. {
  3956. u32 data;
  3957. unsigned i;
  3958. data = RREG32(mmRLC_CNTL);
  3959. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  3960. return;
  3961. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  3962. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  3963. AMD_PG_SUPPORT_GFX_DMG))) {
  3964. data |= RLC_GPR_REG2__REQ_MASK;
  3965. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  3966. data |= (MSG_EXIT_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  3967. WREG32(mmRLC_GPR_REG2, data);
  3968. adev->gfx.rlc.in_safe_mode = false;
  3969. }
  3970. for (i = 0; i < adev->usec_timeout; i++) {
  3971. if ((RREG32(mmRLC_GPR_REG2) & RLC_GPR_REG2__REQ_MASK) == 0)
  3972. break;
  3973. udelay(1);
  3974. }
  3975. }
  3976. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  3977. {
  3978. u32 data;
  3979. unsigned i;
  3980. data = RREG32(mmRLC_CNTL);
  3981. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  3982. return;
  3983. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  3984. data |= RLC_SAFE_MODE__CMD_MASK;
  3985. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  3986. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  3987. WREG32(mmRLC_SAFE_MODE, data);
  3988. for (i = 0; i < adev->usec_timeout; i++) {
  3989. if ((RREG32(mmRLC_GPM_STAT) &
  3990. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  3991. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  3992. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  3993. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  3994. break;
  3995. udelay(1);
  3996. }
  3997. for (i = 0; i < adev->usec_timeout; i++) {
  3998. if ((RREG32(mmRLC_SAFE_MODE) & RLC_SAFE_MODE__CMD_MASK) == 0)
  3999. break;
  4000. udelay(1);
  4001. }
  4002. adev->gfx.rlc.in_safe_mode = true;
  4003. }
  4004. }
  4005. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4006. {
  4007. u32 data = 0;
  4008. unsigned i;
  4009. data = RREG32(mmRLC_CNTL);
  4010. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  4011. return;
  4012. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  4013. if (adev->gfx.rlc.in_safe_mode) {
  4014. data |= RLC_SAFE_MODE__CMD_MASK;
  4015. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  4016. WREG32(mmRLC_SAFE_MODE, data);
  4017. adev->gfx.rlc.in_safe_mode = false;
  4018. }
  4019. }
  4020. for (i = 0; i < adev->usec_timeout; i++) {
  4021. if ((RREG32(mmRLC_SAFE_MODE) & RLC_SAFE_MODE__CMD_MASK) == 0)
  4022. break;
  4023. udelay(1);
  4024. }
  4025. }
  4026. static void gfx_v8_0_nop_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4027. {
  4028. adev->gfx.rlc.in_safe_mode = true;
  4029. }
  4030. static void gfx_v8_0_nop_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4031. {
  4032. adev->gfx.rlc.in_safe_mode = false;
  4033. }
  4034. static const struct amdgpu_rlc_funcs cz_rlc_funcs = {
  4035. .enter_safe_mode = cz_enter_rlc_safe_mode,
  4036. .exit_safe_mode = cz_exit_rlc_safe_mode
  4037. };
  4038. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  4039. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  4040. .exit_safe_mode = iceland_exit_rlc_safe_mode
  4041. };
  4042. static const struct amdgpu_rlc_funcs gfx_v8_0_nop_rlc_funcs = {
  4043. .enter_safe_mode = gfx_v8_0_nop_enter_rlc_safe_mode,
  4044. .exit_safe_mode = gfx_v8_0_nop_exit_rlc_safe_mode
  4045. };
  4046. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  4047. bool enable)
  4048. {
  4049. uint32_t temp, data;
  4050. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  4051. /* It is disabled by HW by default */
  4052. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  4053. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  4054. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  4055. /* 1 - RLC memory Light sleep */
  4056. temp = data = RREG32(mmRLC_MEM_SLP_CNTL);
  4057. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  4058. if (temp != data)
  4059. WREG32(mmRLC_MEM_SLP_CNTL, data);
  4060. }
  4061. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  4062. /* 2 - CP memory Light sleep */
  4063. temp = data = RREG32(mmCP_MEM_SLP_CNTL);
  4064. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  4065. if (temp != data)
  4066. WREG32(mmCP_MEM_SLP_CNTL, data);
  4067. }
  4068. }
  4069. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  4070. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4071. if (adev->flags & AMD_IS_APU)
  4072. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  4073. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  4074. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  4075. else
  4076. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  4077. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  4078. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  4079. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  4080. if (temp != data)
  4081. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  4082. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4083. gfx_v8_0_wait_for_rlc_serdes(adev);
  4084. /* 5 - clear mgcg override */
  4085. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  4086. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  4087. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  4088. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  4089. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  4090. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  4091. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  4092. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  4093. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  4094. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  4095. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  4096. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  4097. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  4098. if (temp != data)
  4099. WREG32(mmCGTS_SM_CTRL_REG, data);
  4100. }
  4101. udelay(50);
  4102. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4103. gfx_v8_0_wait_for_rlc_serdes(adev);
  4104. } else {
  4105. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  4106. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4107. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  4108. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  4109. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  4110. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  4111. if (temp != data)
  4112. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  4113. /* 2 - disable MGLS in RLC */
  4114. data = RREG32(mmRLC_MEM_SLP_CNTL);
  4115. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  4116. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  4117. WREG32(mmRLC_MEM_SLP_CNTL, data);
  4118. }
  4119. /* 3 - disable MGLS in CP */
  4120. data = RREG32(mmCP_MEM_SLP_CNTL);
  4121. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  4122. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  4123. WREG32(mmCP_MEM_SLP_CNTL, data);
  4124. }
  4125. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  4126. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  4127. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  4128. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  4129. if (temp != data)
  4130. WREG32(mmCGTS_SM_CTRL_REG, data);
  4131. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4132. gfx_v8_0_wait_for_rlc_serdes(adev);
  4133. /* 6 - set mgcg override */
  4134. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  4135. udelay(50);
  4136. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4137. gfx_v8_0_wait_for_rlc_serdes(adev);
  4138. }
  4139. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  4140. }
  4141. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  4142. bool enable)
  4143. {
  4144. uint32_t temp, temp1, data, data1;
  4145. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  4146. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  4147. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  4148. /* 1 enable cntx_empty_int_enable/cntx_busy_int_enable/
  4149. * Cmp_busy/GFX_Idle interrupts
  4150. */
  4151. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4152. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4153. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  4154. if (temp1 != data1)
  4155. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4156. /* 2 wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4157. gfx_v8_0_wait_for_rlc_serdes(adev);
  4158. /* 3 - clear cgcg override */
  4159. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  4160. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4161. gfx_v8_0_wait_for_rlc_serdes(adev);
  4162. /* 4 - write cmd to set CGLS */
  4163. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  4164. /* 5 - enable cgcg */
  4165. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  4166. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  4167. /* enable cgls*/
  4168. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  4169. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4170. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  4171. if (temp1 != data1)
  4172. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4173. } else {
  4174. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  4175. }
  4176. if (temp != data)
  4177. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  4178. } else {
  4179. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  4180. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4181. /* TEST CGCG */
  4182. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4183. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  4184. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  4185. if (temp1 != data1)
  4186. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4187. /* read gfx register to wake up cgcg */
  4188. RREG32(mmCB_CGTT_SCLK_CTRL);
  4189. RREG32(mmCB_CGTT_SCLK_CTRL);
  4190. RREG32(mmCB_CGTT_SCLK_CTRL);
  4191. RREG32(mmCB_CGTT_SCLK_CTRL);
  4192. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4193. gfx_v8_0_wait_for_rlc_serdes(adev);
  4194. /* write cmd to Set CGCG Overrride */
  4195. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  4196. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4197. gfx_v8_0_wait_for_rlc_serdes(adev);
  4198. /* write cmd to Clear CGLS */
  4199. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  4200. /* disable cgcg, cgls should be disabled too. */
  4201. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  4202. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  4203. if (temp != data)
  4204. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  4205. }
  4206. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  4207. }
  4208. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  4209. bool enable)
  4210. {
  4211. if (enable) {
  4212. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  4213. * === MGCG + MGLS + TS(CG/LS) ===
  4214. */
  4215. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  4216. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  4217. } else {
  4218. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  4219. * === CGCG + CGLS ===
  4220. */
  4221. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  4222. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  4223. }
  4224. return 0;
  4225. }
  4226. static int gfx_v8_0_set_clockgating_state(void *handle,
  4227. enum amd_clockgating_state state)
  4228. {
  4229. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4230. switch (adev->asic_type) {
  4231. case CHIP_FIJI:
  4232. case CHIP_CARRIZO:
  4233. case CHIP_STONEY:
  4234. gfx_v8_0_update_gfx_clock_gating(adev,
  4235. state == AMD_CG_STATE_GATE ? true : false);
  4236. break;
  4237. default:
  4238. break;
  4239. }
  4240. return 0;
  4241. }
  4242. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  4243. {
  4244. u32 rptr;
  4245. rptr = ring->adev->wb.wb[ring->rptr_offs];
  4246. return rptr;
  4247. }
  4248. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  4249. {
  4250. struct amdgpu_device *adev = ring->adev;
  4251. u32 wptr;
  4252. if (ring->use_doorbell)
  4253. /* XXX check if swapping is necessary on BE */
  4254. wptr = ring->adev->wb.wb[ring->wptr_offs];
  4255. else
  4256. wptr = RREG32(mmCP_RB0_WPTR);
  4257. return wptr;
  4258. }
  4259. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  4260. {
  4261. struct amdgpu_device *adev = ring->adev;
  4262. if (ring->use_doorbell) {
  4263. /* XXX check if swapping is necessary on BE */
  4264. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  4265. WDOORBELL32(ring->doorbell_index, ring->wptr);
  4266. } else {
  4267. WREG32(mmCP_RB0_WPTR, ring->wptr);
  4268. (void)RREG32(mmCP_RB0_WPTR);
  4269. }
  4270. }
  4271. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  4272. {
  4273. u32 ref_and_mask, reg_mem_engine;
  4274. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  4275. switch (ring->me) {
  4276. case 1:
  4277. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  4278. break;
  4279. case 2:
  4280. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  4281. break;
  4282. default:
  4283. return;
  4284. }
  4285. reg_mem_engine = 0;
  4286. } else {
  4287. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  4288. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  4289. }
  4290. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  4291. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  4292. WAIT_REG_MEM_FUNCTION(3) | /* == */
  4293. reg_mem_engine));
  4294. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  4295. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  4296. amdgpu_ring_write(ring, ref_and_mask);
  4297. amdgpu_ring_write(ring, ref_and_mask);
  4298. amdgpu_ring_write(ring, 0x20); /* poll interval */
  4299. }
  4300. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  4301. {
  4302. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4303. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4304. WRITE_DATA_DST_SEL(0) |
  4305. WR_CONFIRM));
  4306. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  4307. amdgpu_ring_write(ring, 0);
  4308. amdgpu_ring_write(ring, 1);
  4309. }
  4310. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  4311. struct amdgpu_ib *ib)
  4312. {
  4313. bool need_ctx_switch = ring->current_ctx != ib->ctx;
  4314. u32 header, control = 0;
  4315. u32 next_rptr = ring->wptr + 5;
  4316. /* drop the CE preamble IB for the same context */
  4317. if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && !need_ctx_switch)
  4318. return;
  4319. if (need_ctx_switch)
  4320. next_rptr += 2;
  4321. next_rptr += 4;
  4322. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4323. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  4324. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  4325. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  4326. amdgpu_ring_write(ring, next_rptr);
  4327. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  4328. if (need_ctx_switch) {
  4329. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4330. amdgpu_ring_write(ring, 0);
  4331. }
  4332. if (ib->flags & AMDGPU_IB_FLAG_CE)
  4333. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  4334. else
  4335. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  4336. control |= ib->length_dw | (ib->vm_id << 24);
  4337. amdgpu_ring_write(ring, header);
  4338. amdgpu_ring_write(ring,
  4339. #ifdef __BIG_ENDIAN
  4340. (2 << 0) |
  4341. #endif
  4342. (ib->gpu_addr & 0xFFFFFFFC));
  4343. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  4344. amdgpu_ring_write(ring, control);
  4345. }
  4346. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  4347. struct amdgpu_ib *ib)
  4348. {
  4349. u32 header, control = 0;
  4350. u32 next_rptr = ring->wptr + 5;
  4351. control |= INDIRECT_BUFFER_VALID;
  4352. next_rptr += 4;
  4353. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4354. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  4355. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  4356. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  4357. amdgpu_ring_write(ring, next_rptr);
  4358. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  4359. control |= ib->length_dw | (ib->vm_id << 24);
  4360. amdgpu_ring_write(ring, header);
  4361. amdgpu_ring_write(ring,
  4362. #ifdef __BIG_ENDIAN
  4363. (2 << 0) |
  4364. #endif
  4365. (ib->gpu_addr & 0xFFFFFFFC));
  4366. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  4367. amdgpu_ring_write(ring, control);
  4368. }
  4369. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  4370. u64 seq, unsigned flags)
  4371. {
  4372. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  4373. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  4374. /* EVENT_WRITE_EOP - flush caches, send int */
  4375. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  4376. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  4377. EOP_TC_ACTION_EN |
  4378. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  4379. EVENT_INDEX(5)));
  4380. amdgpu_ring_write(ring, addr & 0xfffffffc);
  4381. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  4382. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  4383. amdgpu_ring_write(ring, lower_32_bits(seq));
  4384. amdgpu_ring_write(ring, upper_32_bits(seq));
  4385. }
  4386. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  4387. {
  4388. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  4389. uint32_t seq = ring->fence_drv.sync_seq;
  4390. uint64_t addr = ring->fence_drv.gpu_addr;
  4391. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  4392. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  4393. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  4394. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  4395. amdgpu_ring_write(ring, addr & 0xfffffffc);
  4396. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  4397. amdgpu_ring_write(ring, seq);
  4398. amdgpu_ring_write(ring, 0xffffffff);
  4399. amdgpu_ring_write(ring, 4); /* poll interval */
  4400. if (usepfp) {
  4401. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  4402. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4403. amdgpu_ring_write(ring, 0);
  4404. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4405. amdgpu_ring_write(ring, 0);
  4406. }
  4407. }
  4408. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  4409. unsigned vm_id, uint64_t pd_addr)
  4410. {
  4411. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  4412. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4413. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  4414. WRITE_DATA_DST_SEL(0)) |
  4415. WR_CONFIRM);
  4416. if (vm_id < 8) {
  4417. amdgpu_ring_write(ring,
  4418. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  4419. } else {
  4420. amdgpu_ring_write(ring,
  4421. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  4422. }
  4423. amdgpu_ring_write(ring, 0);
  4424. amdgpu_ring_write(ring, pd_addr >> 12);
  4425. /* bits 0-15 are the VM contexts0-15 */
  4426. /* invalidate the cache */
  4427. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4428. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4429. WRITE_DATA_DST_SEL(0)));
  4430. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  4431. amdgpu_ring_write(ring, 0);
  4432. amdgpu_ring_write(ring, 1 << vm_id);
  4433. /* wait for the invalidate to complete */
  4434. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  4435. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  4436. WAIT_REG_MEM_FUNCTION(0) | /* always */
  4437. WAIT_REG_MEM_ENGINE(0))); /* me */
  4438. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  4439. amdgpu_ring_write(ring, 0);
  4440. amdgpu_ring_write(ring, 0); /* ref */
  4441. amdgpu_ring_write(ring, 0); /* mask */
  4442. amdgpu_ring_write(ring, 0x20); /* poll interval */
  4443. /* compute doesn't have PFP */
  4444. if (usepfp) {
  4445. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  4446. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4447. amdgpu_ring_write(ring, 0x0);
  4448. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4449. amdgpu_ring_write(ring, 0);
  4450. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4451. amdgpu_ring_write(ring, 0);
  4452. }
  4453. }
  4454. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  4455. {
  4456. return ring->adev->wb.wb[ring->rptr_offs];
  4457. }
  4458. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  4459. {
  4460. return ring->adev->wb.wb[ring->wptr_offs];
  4461. }
  4462. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  4463. {
  4464. struct amdgpu_device *adev = ring->adev;
  4465. /* XXX check if swapping is necessary on BE */
  4466. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  4467. WDOORBELL32(ring->doorbell_index, ring->wptr);
  4468. }
  4469. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  4470. u64 addr, u64 seq,
  4471. unsigned flags)
  4472. {
  4473. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  4474. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  4475. /* RELEASE_MEM - flush caches, send int */
  4476. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  4477. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  4478. EOP_TC_ACTION_EN |
  4479. EOP_TC_WB_ACTION_EN |
  4480. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  4481. EVENT_INDEX(5)));
  4482. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  4483. amdgpu_ring_write(ring, addr & 0xfffffffc);
  4484. amdgpu_ring_write(ring, upper_32_bits(addr));
  4485. amdgpu_ring_write(ring, lower_32_bits(seq));
  4486. amdgpu_ring_write(ring, upper_32_bits(seq));
  4487. }
  4488. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  4489. enum amdgpu_interrupt_state state)
  4490. {
  4491. u32 cp_int_cntl;
  4492. switch (state) {
  4493. case AMDGPU_IRQ_STATE_DISABLE:
  4494. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4495. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4496. TIME_STAMP_INT_ENABLE, 0);
  4497. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4498. break;
  4499. case AMDGPU_IRQ_STATE_ENABLE:
  4500. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4501. cp_int_cntl =
  4502. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4503. TIME_STAMP_INT_ENABLE, 1);
  4504. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4505. break;
  4506. default:
  4507. break;
  4508. }
  4509. }
  4510. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  4511. int me, int pipe,
  4512. enum amdgpu_interrupt_state state)
  4513. {
  4514. u32 mec_int_cntl, mec_int_cntl_reg;
  4515. /*
  4516. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  4517. * handles the setting of interrupts for this specific pipe. All other
  4518. * pipes' interrupts are set by amdkfd.
  4519. */
  4520. if (me == 1) {
  4521. switch (pipe) {
  4522. case 0:
  4523. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  4524. break;
  4525. default:
  4526. DRM_DEBUG("invalid pipe %d\n", pipe);
  4527. return;
  4528. }
  4529. } else {
  4530. DRM_DEBUG("invalid me %d\n", me);
  4531. return;
  4532. }
  4533. switch (state) {
  4534. case AMDGPU_IRQ_STATE_DISABLE:
  4535. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4536. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  4537. TIME_STAMP_INT_ENABLE, 0);
  4538. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4539. break;
  4540. case AMDGPU_IRQ_STATE_ENABLE:
  4541. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4542. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  4543. TIME_STAMP_INT_ENABLE, 1);
  4544. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4545. break;
  4546. default:
  4547. break;
  4548. }
  4549. }
  4550. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  4551. struct amdgpu_irq_src *source,
  4552. unsigned type,
  4553. enum amdgpu_interrupt_state state)
  4554. {
  4555. u32 cp_int_cntl;
  4556. switch (state) {
  4557. case AMDGPU_IRQ_STATE_DISABLE:
  4558. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4559. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4560. PRIV_REG_INT_ENABLE, 0);
  4561. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4562. break;
  4563. case AMDGPU_IRQ_STATE_ENABLE:
  4564. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4565. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4566. PRIV_REG_INT_ENABLE, 1);
  4567. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4568. break;
  4569. default:
  4570. break;
  4571. }
  4572. return 0;
  4573. }
  4574. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  4575. struct amdgpu_irq_src *source,
  4576. unsigned type,
  4577. enum amdgpu_interrupt_state state)
  4578. {
  4579. u32 cp_int_cntl;
  4580. switch (state) {
  4581. case AMDGPU_IRQ_STATE_DISABLE:
  4582. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4583. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4584. PRIV_INSTR_INT_ENABLE, 0);
  4585. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4586. break;
  4587. case AMDGPU_IRQ_STATE_ENABLE:
  4588. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4589. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4590. PRIV_INSTR_INT_ENABLE, 1);
  4591. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4592. break;
  4593. default:
  4594. break;
  4595. }
  4596. return 0;
  4597. }
  4598. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  4599. struct amdgpu_irq_src *src,
  4600. unsigned type,
  4601. enum amdgpu_interrupt_state state)
  4602. {
  4603. switch (type) {
  4604. case AMDGPU_CP_IRQ_GFX_EOP:
  4605. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  4606. break;
  4607. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  4608. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  4609. break;
  4610. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  4611. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  4612. break;
  4613. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  4614. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  4615. break;
  4616. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  4617. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  4618. break;
  4619. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  4620. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  4621. break;
  4622. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  4623. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  4624. break;
  4625. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  4626. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  4627. break;
  4628. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  4629. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  4630. break;
  4631. default:
  4632. break;
  4633. }
  4634. return 0;
  4635. }
  4636. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  4637. struct amdgpu_irq_src *source,
  4638. struct amdgpu_iv_entry *entry)
  4639. {
  4640. int i;
  4641. u8 me_id, pipe_id, queue_id;
  4642. struct amdgpu_ring *ring;
  4643. DRM_DEBUG("IH: CP EOP\n");
  4644. me_id = (entry->ring_id & 0x0c) >> 2;
  4645. pipe_id = (entry->ring_id & 0x03) >> 0;
  4646. queue_id = (entry->ring_id & 0x70) >> 4;
  4647. switch (me_id) {
  4648. case 0:
  4649. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  4650. break;
  4651. case 1:
  4652. case 2:
  4653. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4654. ring = &adev->gfx.compute_ring[i];
  4655. /* Per-queue interrupt is supported for MEC starting from VI.
  4656. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  4657. */
  4658. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  4659. amdgpu_fence_process(ring);
  4660. }
  4661. break;
  4662. }
  4663. return 0;
  4664. }
  4665. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  4666. struct amdgpu_irq_src *source,
  4667. struct amdgpu_iv_entry *entry)
  4668. {
  4669. DRM_ERROR("Illegal register access in command stream\n");
  4670. schedule_work(&adev->reset_work);
  4671. return 0;
  4672. }
  4673. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  4674. struct amdgpu_irq_src *source,
  4675. struct amdgpu_iv_entry *entry)
  4676. {
  4677. DRM_ERROR("Illegal instruction in command stream\n");
  4678. schedule_work(&adev->reset_work);
  4679. return 0;
  4680. }
  4681. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  4682. .early_init = gfx_v8_0_early_init,
  4683. .late_init = gfx_v8_0_late_init,
  4684. .sw_init = gfx_v8_0_sw_init,
  4685. .sw_fini = gfx_v8_0_sw_fini,
  4686. .hw_init = gfx_v8_0_hw_init,
  4687. .hw_fini = gfx_v8_0_hw_fini,
  4688. .suspend = gfx_v8_0_suspend,
  4689. .resume = gfx_v8_0_resume,
  4690. .is_idle = gfx_v8_0_is_idle,
  4691. .wait_for_idle = gfx_v8_0_wait_for_idle,
  4692. .soft_reset = gfx_v8_0_soft_reset,
  4693. .print_status = gfx_v8_0_print_status,
  4694. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  4695. .set_powergating_state = gfx_v8_0_set_powergating_state,
  4696. };
  4697. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  4698. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  4699. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  4700. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  4701. .parse_cs = NULL,
  4702. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  4703. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  4704. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  4705. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  4706. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  4707. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  4708. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  4709. .test_ring = gfx_v8_0_ring_test_ring,
  4710. .test_ib = gfx_v8_0_ring_test_ib,
  4711. .insert_nop = amdgpu_ring_insert_nop,
  4712. .pad_ib = amdgpu_ring_generic_pad_ib,
  4713. };
  4714. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  4715. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  4716. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  4717. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  4718. .parse_cs = NULL,
  4719. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  4720. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  4721. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  4722. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  4723. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  4724. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  4725. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  4726. .test_ring = gfx_v8_0_ring_test_ring,
  4727. .test_ib = gfx_v8_0_ring_test_ib,
  4728. .insert_nop = amdgpu_ring_insert_nop,
  4729. .pad_ib = amdgpu_ring_generic_pad_ib,
  4730. };
  4731. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  4732. {
  4733. int i;
  4734. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4735. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  4736. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4737. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  4738. }
  4739. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  4740. .set = gfx_v8_0_set_eop_interrupt_state,
  4741. .process = gfx_v8_0_eop_irq,
  4742. };
  4743. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  4744. .set = gfx_v8_0_set_priv_reg_fault_state,
  4745. .process = gfx_v8_0_priv_reg_irq,
  4746. };
  4747. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  4748. .set = gfx_v8_0_set_priv_inst_fault_state,
  4749. .process = gfx_v8_0_priv_inst_irq,
  4750. };
  4751. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  4752. {
  4753. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4754. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  4755. adev->gfx.priv_reg_irq.num_types = 1;
  4756. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  4757. adev->gfx.priv_inst_irq.num_types = 1;
  4758. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  4759. }
  4760. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  4761. {
  4762. switch (adev->asic_type) {
  4763. case CHIP_TOPAZ:
  4764. case CHIP_STONEY:
  4765. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  4766. break;
  4767. case CHIP_CARRIZO:
  4768. adev->gfx.rlc.funcs = &cz_rlc_funcs;
  4769. break;
  4770. default:
  4771. adev->gfx.rlc.funcs = &gfx_v8_0_nop_rlc_funcs;
  4772. break;
  4773. }
  4774. }
  4775. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  4776. {
  4777. /* init asci gds info */
  4778. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  4779. adev->gds.gws.total_size = 64;
  4780. adev->gds.oa.total_size = 16;
  4781. if (adev->gds.mem.total_size == 64 * 1024) {
  4782. adev->gds.mem.gfx_partition_size = 4096;
  4783. adev->gds.mem.cs_partition_size = 4096;
  4784. adev->gds.gws.gfx_partition_size = 4;
  4785. adev->gds.gws.cs_partition_size = 4;
  4786. adev->gds.oa.gfx_partition_size = 4;
  4787. adev->gds.oa.cs_partition_size = 1;
  4788. } else {
  4789. adev->gds.mem.gfx_partition_size = 1024;
  4790. adev->gds.mem.cs_partition_size = 1024;
  4791. adev->gds.gws.gfx_partition_size = 16;
  4792. adev->gds.gws.cs_partition_size = 16;
  4793. adev->gds.oa.gfx_partition_size = 4;
  4794. adev->gds.oa.cs_partition_size = 4;
  4795. }
  4796. }
  4797. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  4798. {
  4799. u32 data, mask;
  4800. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  4801. data |= RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  4802. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  4803. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  4804. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  4805. return (~data) & mask;
  4806. }
  4807. int gfx_v8_0_get_cu_info(struct amdgpu_device *adev,
  4808. struct amdgpu_cu_info *cu_info)
  4809. {
  4810. int i, j, k, counter, active_cu_number = 0;
  4811. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4812. if (!adev || !cu_info)
  4813. return -EINVAL;
  4814. memset(cu_info, 0, sizeof(*cu_info));
  4815. mutex_lock(&adev->grbm_idx_mutex);
  4816. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4817. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4818. mask = 1;
  4819. ao_bitmap = 0;
  4820. counter = 0;
  4821. gfx_v8_0_select_se_sh(adev, i, j);
  4822. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  4823. cu_info->bitmap[i][j] = bitmap;
  4824. for (k = 0; k < 16; k ++) {
  4825. if (bitmap & mask) {
  4826. if (counter < 2)
  4827. ao_bitmap |= mask;
  4828. counter ++;
  4829. }
  4830. mask <<= 1;
  4831. }
  4832. active_cu_number += counter;
  4833. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4834. }
  4835. }
  4836. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  4837. mutex_unlock(&adev->grbm_idx_mutex);
  4838. cu_info->number = active_cu_number;
  4839. cu_info->ao_cu_mask = ao_cu_mask;
  4840. return 0;
  4841. }