amdgpu_uvd.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Christian König <deathsimple@vodafone.de>
  29. */
  30. #include <linux/firmware.h>
  31. #include <linux/module.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm.h>
  34. #include "amdgpu.h"
  35. #include "amdgpu_pm.h"
  36. #include "amdgpu_uvd.h"
  37. #include "cikd.h"
  38. #include "uvd/uvd_4_2_d.h"
  39. /* 1 second timeout */
  40. #define UVD_IDLE_TIMEOUT_MS 1000
  41. /* Firmware Names */
  42. #ifdef CONFIG_DRM_AMDGPU_CIK
  43. #define FIRMWARE_BONAIRE "radeon/bonaire_uvd.bin"
  44. #define FIRMWARE_KABINI "radeon/kabini_uvd.bin"
  45. #define FIRMWARE_KAVERI "radeon/kaveri_uvd.bin"
  46. #define FIRMWARE_HAWAII "radeon/hawaii_uvd.bin"
  47. #define FIRMWARE_MULLINS "radeon/mullins_uvd.bin"
  48. #endif
  49. #define FIRMWARE_TONGA "amdgpu/tonga_uvd.bin"
  50. #define FIRMWARE_CARRIZO "amdgpu/carrizo_uvd.bin"
  51. #define FIRMWARE_FIJI "amdgpu/fiji_uvd.bin"
  52. #define FIRMWARE_STONEY "amdgpu/stoney_uvd.bin"
  53. /**
  54. * amdgpu_uvd_cs_ctx - Command submission parser context
  55. *
  56. * Used for emulating virtual memory support on UVD 4.2.
  57. */
  58. struct amdgpu_uvd_cs_ctx {
  59. struct amdgpu_cs_parser *parser;
  60. unsigned reg, count;
  61. unsigned data0, data1;
  62. unsigned idx;
  63. unsigned ib_idx;
  64. /* does the IB has a msg command */
  65. bool has_msg_cmd;
  66. /* minimum buffer sizes */
  67. unsigned *buf_sizes;
  68. };
  69. #ifdef CONFIG_DRM_AMDGPU_CIK
  70. MODULE_FIRMWARE(FIRMWARE_BONAIRE);
  71. MODULE_FIRMWARE(FIRMWARE_KABINI);
  72. MODULE_FIRMWARE(FIRMWARE_KAVERI);
  73. MODULE_FIRMWARE(FIRMWARE_HAWAII);
  74. MODULE_FIRMWARE(FIRMWARE_MULLINS);
  75. #endif
  76. MODULE_FIRMWARE(FIRMWARE_TONGA);
  77. MODULE_FIRMWARE(FIRMWARE_CARRIZO);
  78. MODULE_FIRMWARE(FIRMWARE_FIJI);
  79. MODULE_FIRMWARE(FIRMWARE_STONEY);
  80. static void amdgpu_uvd_note_usage(struct amdgpu_device *adev);
  81. static void amdgpu_uvd_idle_work_handler(struct work_struct *work);
  82. int amdgpu_uvd_sw_init(struct amdgpu_device *adev)
  83. {
  84. struct amdgpu_ring *ring;
  85. struct amd_sched_rq *rq;
  86. unsigned long bo_size;
  87. const char *fw_name;
  88. const struct common_firmware_header *hdr;
  89. unsigned version_major, version_minor, family_id;
  90. int i, r;
  91. INIT_DELAYED_WORK(&adev->uvd.idle_work, amdgpu_uvd_idle_work_handler);
  92. switch (adev->asic_type) {
  93. #ifdef CONFIG_DRM_AMDGPU_CIK
  94. case CHIP_BONAIRE:
  95. fw_name = FIRMWARE_BONAIRE;
  96. break;
  97. case CHIP_KABINI:
  98. fw_name = FIRMWARE_KABINI;
  99. break;
  100. case CHIP_KAVERI:
  101. fw_name = FIRMWARE_KAVERI;
  102. break;
  103. case CHIP_HAWAII:
  104. fw_name = FIRMWARE_HAWAII;
  105. break;
  106. case CHIP_MULLINS:
  107. fw_name = FIRMWARE_MULLINS;
  108. break;
  109. #endif
  110. case CHIP_TONGA:
  111. fw_name = FIRMWARE_TONGA;
  112. break;
  113. case CHIP_FIJI:
  114. fw_name = FIRMWARE_FIJI;
  115. break;
  116. case CHIP_CARRIZO:
  117. fw_name = FIRMWARE_CARRIZO;
  118. break;
  119. case CHIP_STONEY:
  120. fw_name = FIRMWARE_STONEY;
  121. break;
  122. default:
  123. return -EINVAL;
  124. }
  125. r = request_firmware(&adev->uvd.fw, fw_name, adev->dev);
  126. if (r) {
  127. dev_err(adev->dev, "amdgpu_uvd: Can't load firmware \"%s\"\n",
  128. fw_name);
  129. return r;
  130. }
  131. r = amdgpu_ucode_validate(adev->uvd.fw);
  132. if (r) {
  133. dev_err(adev->dev, "amdgpu_uvd: Can't validate firmware \"%s\"\n",
  134. fw_name);
  135. release_firmware(adev->uvd.fw);
  136. adev->uvd.fw = NULL;
  137. return r;
  138. }
  139. /* Set the default UVD handles that the firmware can handle */
  140. adev->uvd.max_handles = AMDGPU_DEFAULT_UVD_HANDLES;
  141. hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
  142. family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
  143. version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
  144. version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
  145. DRM_INFO("Found UVD firmware Version: %hu.%hu Family ID: %hu\n",
  146. version_major, version_minor, family_id);
  147. /*
  148. * Limit the number of UVD handles depending on microcode major
  149. * and minor versions. The firmware version which has 40 UVD
  150. * instances support is 1.80. So all subsequent versions should
  151. * also have the same support.
  152. */
  153. if ((version_major > 0x01) ||
  154. ((version_major == 0x01) && (version_minor >= 0x50)))
  155. adev->uvd.max_handles = AMDGPU_MAX_UVD_HANDLES;
  156. bo_size = AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8)
  157. + AMDGPU_UVD_STACK_SIZE + AMDGPU_UVD_HEAP_SIZE
  158. + AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles;
  159. r = amdgpu_bo_create(adev, bo_size, PAGE_SIZE, true,
  160. AMDGPU_GEM_DOMAIN_VRAM,
  161. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  162. NULL, NULL, &adev->uvd.vcpu_bo);
  163. if (r) {
  164. dev_err(adev->dev, "(%d) failed to allocate UVD bo\n", r);
  165. return r;
  166. }
  167. r = amdgpu_bo_reserve(adev->uvd.vcpu_bo, false);
  168. if (r) {
  169. amdgpu_bo_unref(&adev->uvd.vcpu_bo);
  170. dev_err(adev->dev, "(%d) failed to reserve UVD bo\n", r);
  171. return r;
  172. }
  173. r = amdgpu_bo_pin(adev->uvd.vcpu_bo, AMDGPU_GEM_DOMAIN_VRAM,
  174. &adev->uvd.gpu_addr);
  175. if (r) {
  176. amdgpu_bo_unreserve(adev->uvd.vcpu_bo);
  177. amdgpu_bo_unref(&adev->uvd.vcpu_bo);
  178. dev_err(adev->dev, "(%d) UVD bo pin failed\n", r);
  179. return r;
  180. }
  181. r = amdgpu_bo_kmap(adev->uvd.vcpu_bo, &adev->uvd.cpu_addr);
  182. if (r) {
  183. dev_err(adev->dev, "(%d) UVD map failed\n", r);
  184. return r;
  185. }
  186. amdgpu_bo_unreserve(adev->uvd.vcpu_bo);
  187. ring = &adev->uvd.ring;
  188. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_NORMAL];
  189. r = amd_sched_entity_init(&ring->sched, &adev->uvd.entity,
  190. rq, amdgpu_sched_jobs);
  191. if (r != 0) {
  192. DRM_ERROR("Failed setting up UVD run queue.\n");
  193. return r;
  194. }
  195. for (i = 0; i < adev->uvd.max_handles; ++i) {
  196. atomic_set(&adev->uvd.handles[i], 0);
  197. adev->uvd.filp[i] = NULL;
  198. }
  199. /* from uvd v5.0 HW addressing capacity increased to 64 bits */
  200. if (!amdgpu_ip_block_version_cmp(adev, AMD_IP_BLOCK_TYPE_UVD, 5, 0))
  201. adev->uvd.address_64_bit = true;
  202. return 0;
  203. }
  204. int amdgpu_uvd_sw_fini(struct amdgpu_device *adev)
  205. {
  206. int r;
  207. if (adev->uvd.vcpu_bo == NULL)
  208. return 0;
  209. amd_sched_entity_fini(&adev->uvd.ring.sched, &adev->uvd.entity);
  210. r = amdgpu_bo_reserve(adev->uvd.vcpu_bo, false);
  211. if (!r) {
  212. amdgpu_bo_kunmap(adev->uvd.vcpu_bo);
  213. amdgpu_bo_unpin(adev->uvd.vcpu_bo);
  214. amdgpu_bo_unreserve(adev->uvd.vcpu_bo);
  215. }
  216. amdgpu_bo_unref(&adev->uvd.vcpu_bo);
  217. amdgpu_ring_fini(&adev->uvd.ring);
  218. release_firmware(adev->uvd.fw);
  219. return 0;
  220. }
  221. int amdgpu_uvd_suspend(struct amdgpu_device *adev)
  222. {
  223. unsigned size;
  224. void *ptr;
  225. int i;
  226. if (adev->uvd.vcpu_bo == NULL)
  227. return 0;
  228. for (i = 0; i < adev->uvd.max_handles; ++i)
  229. if (atomic_read(&adev->uvd.handles[i]))
  230. break;
  231. if (i == AMDGPU_MAX_UVD_HANDLES)
  232. return 0;
  233. size = amdgpu_bo_size(adev->uvd.vcpu_bo);
  234. ptr = adev->uvd.cpu_addr;
  235. adev->uvd.saved_bo = kmalloc(size, GFP_KERNEL);
  236. if (!adev->uvd.saved_bo)
  237. return -ENOMEM;
  238. memcpy(adev->uvd.saved_bo, ptr, size);
  239. return 0;
  240. }
  241. int amdgpu_uvd_resume(struct amdgpu_device *adev)
  242. {
  243. unsigned size;
  244. void *ptr;
  245. if (adev->uvd.vcpu_bo == NULL)
  246. return -EINVAL;
  247. size = amdgpu_bo_size(adev->uvd.vcpu_bo);
  248. ptr = adev->uvd.cpu_addr;
  249. if (adev->uvd.saved_bo != NULL) {
  250. memcpy(ptr, adev->uvd.saved_bo, size);
  251. kfree(adev->uvd.saved_bo);
  252. adev->uvd.saved_bo = NULL;
  253. } else {
  254. const struct common_firmware_header *hdr;
  255. unsigned offset;
  256. hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
  257. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  258. memcpy(adev->uvd.cpu_addr, (adev->uvd.fw->data) + offset,
  259. (adev->uvd.fw->size) - offset);
  260. size -= le32_to_cpu(hdr->ucode_size_bytes);
  261. ptr += le32_to_cpu(hdr->ucode_size_bytes);
  262. memset(ptr, 0, size);
  263. }
  264. return 0;
  265. }
  266. void amdgpu_uvd_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
  267. {
  268. struct amdgpu_ring *ring = &adev->uvd.ring;
  269. int i, r;
  270. for (i = 0; i < adev->uvd.max_handles; ++i) {
  271. uint32_t handle = atomic_read(&adev->uvd.handles[i]);
  272. if (handle != 0 && adev->uvd.filp[i] == filp) {
  273. struct fence *fence;
  274. amdgpu_uvd_note_usage(adev);
  275. r = amdgpu_uvd_get_destroy_msg(ring, handle,
  276. false, &fence);
  277. if (r) {
  278. DRM_ERROR("Error destroying UVD (%d)!\n", r);
  279. continue;
  280. }
  281. fence_wait(fence, false);
  282. fence_put(fence);
  283. adev->uvd.filp[i] = NULL;
  284. atomic_set(&adev->uvd.handles[i], 0);
  285. }
  286. }
  287. }
  288. static void amdgpu_uvd_force_into_uvd_segment(struct amdgpu_bo *rbo)
  289. {
  290. int i;
  291. for (i = 0; i < rbo->placement.num_placement; ++i) {
  292. rbo->placements[i].fpfn = 0 >> PAGE_SHIFT;
  293. rbo->placements[i].lpfn = (256 * 1024 * 1024) >> PAGE_SHIFT;
  294. }
  295. }
  296. /**
  297. * amdgpu_uvd_cs_pass1 - first parsing round
  298. *
  299. * @ctx: UVD parser context
  300. *
  301. * Make sure UVD message and feedback buffers are in VRAM and
  302. * nobody is violating an 256MB boundary.
  303. */
  304. static int amdgpu_uvd_cs_pass1(struct amdgpu_uvd_cs_ctx *ctx)
  305. {
  306. struct amdgpu_bo_va_mapping *mapping;
  307. struct amdgpu_bo *bo;
  308. uint32_t cmd, lo, hi;
  309. uint64_t addr;
  310. int r = 0;
  311. lo = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data0);
  312. hi = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data1);
  313. addr = ((uint64_t)lo) | (((uint64_t)hi) << 32);
  314. mapping = amdgpu_cs_find_mapping(ctx->parser, addr, &bo);
  315. if (mapping == NULL) {
  316. DRM_ERROR("Can't find BO for addr 0x%08Lx\n", addr);
  317. return -EINVAL;
  318. }
  319. if (!ctx->parser->adev->uvd.address_64_bit) {
  320. /* check if it's a message or feedback command */
  321. cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
  322. if (cmd == 0x0 || cmd == 0x3) {
  323. /* yes, force it into VRAM */
  324. uint32_t domain = AMDGPU_GEM_DOMAIN_VRAM;
  325. amdgpu_ttm_placement_from_domain(bo, domain);
  326. }
  327. amdgpu_uvd_force_into_uvd_segment(bo);
  328. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  329. }
  330. return r;
  331. }
  332. /**
  333. * amdgpu_uvd_cs_msg_decode - handle UVD decode message
  334. *
  335. * @msg: pointer to message structure
  336. * @buf_sizes: returned buffer sizes
  337. *
  338. * Peek into the decode message and calculate the necessary buffer sizes.
  339. */
  340. static int amdgpu_uvd_cs_msg_decode(uint32_t *msg, unsigned buf_sizes[])
  341. {
  342. unsigned stream_type = msg[4];
  343. unsigned width = msg[6];
  344. unsigned height = msg[7];
  345. unsigned dpb_size = msg[9];
  346. unsigned pitch = msg[28];
  347. unsigned level = msg[57];
  348. unsigned width_in_mb = width / 16;
  349. unsigned height_in_mb = ALIGN(height / 16, 2);
  350. unsigned fs_in_mb = width_in_mb * height_in_mb;
  351. unsigned image_size, tmp, min_dpb_size, num_dpb_buffer;
  352. unsigned min_ctx_size = 0;
  353. image_size = width * height;
  354. image_size += image_size / 2;
  355. image_size = ALIGN(image_size, 1024);
  356. switch (stream_type) {
  357. case 0: /* H264 */
  358. case 7: /* H264 Perf */
  359. switch(level) {
  360. case 30:
  361. num_dpb_buffer = 8100 / fs_in_mb;
  362. break;
  363. case 31:
  364. num_dpb_buffer = 18000 / fs_in_mb;
  365. break;
  366. case 32:
  367. num_dpb_buffer = 20480 / fs_in_mb;
  368. break;
  369. case 41:
  370. num_dpb_buffer = 32768 / fs_in_mb;
  371. break;
  372. case 42:
  373. num_dpb_buffer = 34816 / fs_in_mb;
  374. break;
  375. case 50:
  376. num_dpb_buffer = 110400 / fs_in_mb;
  377. break;
  378. case 51:
  379. num_dpb_buffer = 184320 / fs_in_mb;
  380. break;
  381. default:
  382. num_dpb_buffer = 184320 / fs_in_mb;
  383. break;
  384. }
  385. num_dpb_buffer++;
  386. if (num_dpb_buffer > 17)
  387. num_dpb_buffer = 17;
  388. /* reference picture buffer */
  389. min_dpb_size = image_size * num_dpb_buffer;
  390. /* macroblock context buffer */
  391. min_dpb_size += width_in_mb * height_in_mb * num_dpb_buffer * 192;
  392. /* IT surface buffer */
  393. min_dpb_size += width_in_mb * height_in_mb * 32;
  394. break;
  395. case 1: /* VC1 */
  396. /* reference picture buffer */
  397. min_dpb_size = image_size * 3;
  398. /* CONTEXT_BUFFER */
  399. min_dpb_size += width_in_mb * height_in_mb * 128;
  400. /* IT surface buffer */
  401. min_dpb_size += width_in_mb * 64;
  402. /* DB surface buffer */
  403. min_dpb_size += width_in_mb * 128;
  404. /* BP */
  405. tmp = max(width_in_mb, height_in_mb);
  406. min_dpb_size += ALIGN(tmp * 7 * 16, 64);
  407. break;
  408. case 3: /* MPEG2 */
  409. /* reference picture buffer */
  410. min_dpb_size = image_size * 3;
  411. break;
  412. case 4: /* MPEG4 */
  413. /* reference picture buffer */
  414. min_dpb_size = image_size * 3;
  415. /* CM */
  416. min_dpb_size += width_in_mb * height_in_mb * 64;
  417. /* IT surface buffer */
  418. min_dpb_size += ALIGN(width_in_mb * height_in_mb * 32, 64);
  419. break;
  420. case 16: /* H265 */
  421. image_size = (ALIGN(width, 16) * ALIGN(height, 16) * 3) / 2;
  422. image_size = ALIGN(image_size, 256);
  423. num_dpb_buffer = (le32_to_cpu(msg[59]) & 0xff) + 2;
  424. min_dpb_size = image_size * num_dpb_buffer;
  425. min_ctx_size = ((width + 255) / 16) * ((height + 255) / 16)
  426. * 16 * num_dpb_buffer + 52 * 1024;
  427. break;
  428. default:
  429. DRM_ERROR("UVD codec not handled %d!\n", stream_type);
  430. return -EINVAL;
  431. }
  432. if (width > pitch) {
  433. DRM_ERROR("Invalid UVD decoding target pitch!\n");
  434. return -EINVAL;
  435. }
  436. if (dpb_size < min_dpb_size) {
  437. DRM_ERROR("Invalid dpb_size in UVD message (%d / %d)!\n",
  438. dpb_size, min_dpb_size);
  439. return -EINVAL;
  440. }
  441. buf_sizes[0x1] = dpb_size;
  442. buf_sizes[0x2] = image_size;
  443. buf_sizes[0x4] = min_ctx_size;
  444. return 0;
  445. }
  446. /**
  447. * amdgpu_uvd_cs_msg - handle UVD message
  448. *
  449. * @ctx: UVD parser context
  450. * @bo: buffer object containing the message
  451. * @offset: offset into the buffer object
  452. *
  453. * Peek into the UVD message and extract the session id.
  454. * Make sure that we don't open up to many sessions.
  455. */
  456. static int amdgpu_uvd_cs_msg(struct amdgpu_uvd_cs_ctx *ctx,
  457. struct amdgpu_bo *bo, unsigned offset)
  458. {
  459. struct amdgpu_device *adev = ctx->parser->adev;
  460. int32_t *msg, msg_type, handle;
  461. void *ptr;
  462. long r;
  463. int i;
  464. if (offset & 0x3F) {
  465. DRM_ERROR("UVD messages must be 64 byte aligned!\n");
  466. return -EINVAL;
  467. }
  468. r = amdgpu_bo_kmap(bo, &ptr);
  469. if (r) {
  470. DRM_ERROR("Failed mapping the UVD message (%ld)!\n", r);
  471. return r;
  472. }
  473. msg = ptr + offset;
  474. msg_type = msg[1];
  475. handle = msg[2];
  476. if (handle == 0) {
  477. DRM_ERROR("Invalid UVD handle!\n");
  478. return -EINVAL;
  479. }
  480. switch (msg_type) {
  481. case 0:
  482. /* it's a create msg, calc image size (width * height) */
  483. amdgpu_bo_kunmap(bo);
  484. /* try to alloc a new handle */
  485. for (i = 0; i < adev->uvd.max_handles; ++i) {
  486. if (atomic_read(&adev->uvd.handles[i]) == handle) {
  487. DRM_ERROR("Handle 0x%x already in use!\n", handle);
  488. return -EINVAL;
  489. }
  490. if (!atomic_cmpxchg(&adev->uvd.handles[i], 0, handle)) {
  491. adev->uvd.filp[i] = ctx->parser->filp;
  492. return 0;
  493. }
  494. }
  495. DRM_ERROR("No more free UVD handles!\n");
  496. return -EINVAL;
  497. case 1:
  498. /* it's a decode msg, calc buffer sizes */
  499. r = amdgpu_uvd_cs_msg_decode(msg, ctx->buf_sizes);
  500. amdgpu_bo_kunmap(bo);
  501. if (r)
  502. return r;
  503. /* validate the handle */
  504. for (i = 0; i < adev->uvd.max_handles; ++i) {
  505. if (atomic_read(&adev->uvd.handles[i]) == handle) {
  506. if (adev->uvd.filp[i] != ctx->parser->filp) {
  507. DRM_ERROR("UVD handle collision detected!\n");
  508. return -EINVAL;
  509. }
  510. return 0;
  511. }
  512. }
  513. DRM_ERROR("Invalid UVD handle 0x%x!\n", handle);
  514. return -ENOENT;
  515. case 2:
  516. /* it's a destroy msg, free the handle */
  517. for (i = 0; i < adev->uvd.max_handles; ++i)
  518. atomic_cmpxchg(&adev->uvd.handles[i], handle, 0);
  519. amdgpu_bo_kunmap(bo);
  520. return 0;
  521. default:
  522. DRM_ERROR("Illegal UVD message type (%d)!\n", msg_type);
  523. return -EINVAL;
  524. }
  525. BUG();
  526. return -EINVAL;
  527. }
  528. /**
  529. * amdgpu_uvd_cs_pass2 - second parsing round
  530. *
  531. * @ctx: UVD parser context
  532. *
  533. * Patch buffer addresses, make sure buffer sizes are correct.
  534. */
  535. static int amdgpu_uvd_cs_pass2(struct amdgpu_uvd_cs_ctx *ctx)
  536. {
  537. struct amdgpu_bo_va_mapping *mapping;
  538. struct amdgpu_bo *bo;
  539. uint32_t cmd, lo, hi;
  540. uint64_t start, end;
  541. uint64_t addr;
  542. int r;
  543. lo = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data0);
  544. hi = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data1);
  545. addr = ((uint64_t)lo) | (((uint64_t)hi) << 32);
  546. mapping = amdgpu_cs_find_mapping(ctx->parser, addr, &bo);
  547. if (mapping == NULL)
  548. return -EINVAL;
  549. start = amdgpu_bo_gpu_offset(bo);
  550. end = (mapping->it.last + 1 - mapping->it.start);
  551. end = end * AMDGPU_GPU_PAGE_SIZE + start;
  552. addr -= ((uint64_t)mapping->it.start) * AMDGPU_GPU_PAGE_SIZE;
  553. start += addr;
  554. amdgpu_set_ib_value(ctx->parser, ctx->ib_idx, ctx->data0,
  555. lower_32_bits(start));
  556. amdgpu_set_ib_value(ctx->parser, ctx->ib_idx, ctx->data1,
  557. upper_32_bits(start));
  558. cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
  559. if (cmd < 0x4) {
  560. if ((end - start) < ctx->buf_sizes[cmd]) {
  561. DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
  562. (unsigned)(end - start),
  563. ctx->buf_sizes[cmd]);
  564. return -EINVAL;
  565. }
  566. } else if (cmd == 0x206) {
  567. if ((end - start) < ctx->buf_sizes[4]) {
  568. DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
  569. (unsigned)(end - start),
  570. ctx->buf_sizes[4]);
  571. return -EINVAL;
  572. }
  573. } else if ((cmd != 0x100) && (cmd != 0x204)) {
  574. DRM_ERROR("invalid UVD command %X!\n", cmd);
  575. return -EINVAL;
  576. }
  577. if (!ctx->parser->adev->uvd.address_64_bit) {
  578. if ((start >> 28) != ((end - 1) >> 28)) {
  579. DRM_ERROR("reloc %LX-%LX crossing 256MB boundary!\n",
  580. start, end);
  581. return -EINVAL;
  582. }
  583. if ((cmd == 0 || cmd == 0x3) &&
  584. (start >> 28) != (ctx->parser->adev->uvd.gpu_addr >> 28)) {
  585. DRM_ERROR("msg/fb buffer %LX-%LX out of 256MB segment!\n",
  586. start, end);
  587. return -EINVAL;
  588. }
  589. }
  590. if (cmd == 0) {
  591. ctx->has_msg_cmd = true;
  592. r = amdgpu_uvd_cs_msg(ctx, bo, addr);
  593. if (r)
  594. return r;
  595. } else if (!ctx->has_msg_cmd) {
  596. DRM_ERROR("Message needed before other commands are send!\n");
  597. return -EINVAL;
  598. }
  599. return 0;
  600. }
  601. /**
  602. * amdgpu_uvd_cs_reg - parse register writes
  603. *
  604. * @ctx: UVD parser context
  605. * @cb: callback function
  606. *
  607. * Parse the register writes, call cb on each complete command.
  608. */
  609. static int amdgpu_uvd_cs_reg(struct amdgpu_uvd_cs_ctx *ctx,
  610. int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
  611. {
  612. struct amdgpu_ib *ib = &ctx->parser->job->ibs[ctx->ib_idx];
  613. int i, r;
  614. ctx->idx++;
  615. for (i = 0; i <= ctx->count; ++i) {
  616. unsigned reg = ctx->reg + i;
  617. if (ctx->idx >= ib->length_dw) {
  618. DRM_ERROR("Register command after end of CS!\n");
  619. return -EINVAL;
  620. }
  621. switch (reg) {
  622. case mmUVD_GPCOM_VCPU_DATA0:
  623. ctx->data0 = ctx->idx;
  624. break;
  625. case mmUVD_GPCOM_VCPU_DATA1:
  626. ctx->data1 = ctx->idx;
  627. break;
  628. case mmUVD_GPCOM_VCPU_CMD:
  629. r = cb(ctx);
  630. if (r)
  631. return r;
  632. break;
  633. case mmUVD_ENGINE_CNTL:
  634. break;
  635. default:
  636. DRM_ERROR("Invalid reg 0x%X!\n", reg);
  637. return -EINVAL;
  638. }
  639. ctx->idx++;
  640. }
  641. return 0;
  642. }
  643. /**
  644. * amdgpu_uvd_cs_packets - parse UVD packets
  645. *
  646. * @ctx: UVD parser context
  647. * @cb: callback function
  648. *
  649. * Parse the command stream packets.
  650. */
  651. static int amdgpu_uvd_cs_packets(struct amdgpu_uvd_cs_ctx *ctx,
  652. int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
  653. {
  654. struct amdgpu_ib *ib = &ctx->parser->job->ibs[ctx->ib_idx];
  655. int r;
  656. for (ctx->idx = 0 ; ctx->idx < ib->length_dw; ) {
  657. uint32_t cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx);
  658. unsigned type = CP_PACKET_GET_TYPE(cmd);
  659. switch (type) {
  660. case PACKET_TYPE0:
  661. ctx->reg = CP_PACKET0_GET_REG(cmd);
  662. ctx->count = CP_PACKET_GET_COUNT(cmd);
  663. r = amdgpu_uvd_cs_reg(ctx, cb);
  664. if (r)
  665. return r;
  666. break;
  667. case PACKET_TYPE2:
  668. ++ctx->idx;
  669. break;
  670. default:
  671. DRM_ERROR("Unknown packet type %d !\n", type);
  672. return -EINVAL;
  673. }
  674. }
  675. return 0;
  676. }
  677. /**
  678. * amdgpu_uvd_ring_parse_cs - UVD command submission parser
  679. *
  680. * @parser: Command submission parser context
  681. *
  682. * Parse the command stream, patch in addresses as necessary.
  683. */
  684. int amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser *parser, uint32_t ib_idx)
  685. {
  686. struct amdgpu_uvd_cs_ctx ctx = {};
  687. unsigned buf_sizes[] = {
  688. [0x00000000] = 2048,
  689. [0x00000001] = 0xFFFFFFFF,
  690. [0x00000002] = 0xFFFFFFFF,
  691. [0x00000003] = 2048,
  692. [0x00000004] = 0xFFFFFFFF,
  693. };
  694. struct amdgpu_ib *ib = &parser->job->ibs[ib_idx];
  695. int r;
  696. if (ib->length_dw % 16) {
  697. DRM_ERROR("UVD IB length (%d) not 16 dwords aligned!\n",
  698. ib->length_dw);
  699. return -EINVAL;
  700. }
  701. ctx.parser = parser;
  702. ctx.buf_sizes = buf_sizes;
  703. ctx.ib_idx = ib_idx;
  704. /* first round, make sure the buffers are actually in the UVD segment */
  705. r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass1);
  706. if (r)
  707. return r;
  708. /* second round, patch buffer addresses into the command stream */
  709. r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass2);
  710. if (r)
  711. return r;
  712. if (!ctx.has_msg_cmd) {
  713. DRM_ERROR("UVD-IBs need a msg command!\n");
  714. return -EINVAL;
  715. }
  716. amdgpu_uvd_note_usage(ctx.parser->adev);
  717. return 0;
  718. }
  719. static int amdgpu_uvd_send_msg(struct amdgpu_ring *ring, struct amdgpu_bo *bo,
  720. bool direct, struct fence **fence)
  721. {
  722. struct ttm_validate_buffer tv;
  723. struct ww_acquire_ctx ticket;
  724. struct list_head head;
  725. struct amdgpu_job *job;
  726. struct amdgpu_ib *ib;
  727. struct fence *f = NULL;
  728. struct amdgpu_device *adev = ring->adev;
  729. uint64_t addr;
  730. int i, r;
  731. memset(&tv, 0, sizeof(tv));
  732. tv.bo = &bo->tbo;
  733. INIT_LIST_HEAD(&head);
  734. list_add(&tv.head, &head);
  735. r = ttm_eu_reserve_buffers(&ticket, &head, true, NULL);
  736. if (r)
  737. return r;
  738. if (!bo->adev->uvd.address_64_bit) {
  739. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_VRAM);
  740. amdgpu_uvd_force_into_uvd_segment(bo);
  741. }
  742. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  743. if (r)
  744. goto err;
  745. r = amdgpu_job_alloc_with_ib(adev, 64, &job);
  746. if (r)
  747. goto err;
  748. ib = &job->ibs[0];
  749. addr = amdgpu_bo_gpu_offset(bo);
  750. ib->ptr[0] = PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0);
  751. ib->ptr[1] = addr;
  752. ib->ptr[2] = PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0);
  753. ib->ptr[3] = addr >> 32;
  754. ib->ptr[4] = PACKET0(mmUVD_GPCOM_VCPU_CMD, 0);
  755. ib->ptr[5] = 0;
  756. for (i = 6; i < 16; ++i)
  757. ib->ptr[i] = PACKET2(0);
  758. ib->length_dw = 16;
  759. if (direct) {
  760. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  761. job->fence = f;
  762. if (r)
  763. goto err_free;
  764. amdgpu_job_free(job);
  765. } else {
  766. r = amdgpu_job_submit(job, ring, &adev->uvd.entity,
  767. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  768. if (r)
  769. goto err_free;
  770. }
  771. ttm_eu_fence_buffer_objects(&ticket, &head, f);
  772. if (fence)
  773. *fence = fence_get(f);
  774. amdgpu_bo_unref(&bo);
  775. fence_put(f);
  776. return 0;
  777. err_free:
  778. amdgpu_job_free(job);
  779. err:
  780. ttm_eu_backoff_reservation(&ticket, &head);
  781. return r;
  782. }
  783. /* multiple fence commands without any stream commands in between can
  784. crash the vcpu so just try to emmit a dummy create/destroy msg to
  785. avoid this */
  786. int amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  787. struct fence **fence)
  788. {
  789. struct amdgpu_device *adev = ring->adev;
  790. struct amdgpu_bo *bo;
  791. uint32_t *msg;
  792. int r, i;
  793. r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
  794. AMDGPU_GEM_DOMAIN_VRAM,
  795. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  796. NULL, NULL, &bo);
  797. if (r)
  798. return r;
  799. r = amdgpu_bo_reserve(bo, false);
  800. if (r) {
  801. amdgpu_bo_unref(&bo);
  802. return r;
  803. }
  804. r = amdgpu_bo_kmap(bo, (void **)&msg);
  805. if (r) {
  806. amdgpu_bo_unreserve(bo);
  807. amdgpu_bo_unref(&bo);
  808. return r;
  809. }
  810. /* stitch together an UVD create msg */
  811. msg[0] = cpu_to_le32(0x00000de4);
  812. msg[1] = cpu_to_le32(0x00000000);
  813. msg[2] = cpu_to_le32(handle);
  814. msg[3] = cpu_to_le32(0x00000000);
  815. msg[4] = cpu_to_le32(0x00000000);
  816. msg[5] = cpu_to_le32(0x00000000);
  817. msg[6] = cpu_to_le32(0x00000000);
  818. msg[7] = cpu_to_le32(0x00000780);
  819. msg[8] = cpu_to_le32(0x00000440);
  820. msg[9] = cpu_to_le32(0x00000000);
  821. msg[10] = cpu_to_le32(0x01b37000);
  822. for (i = 11; i < 1024; ++i)
  823. msg[i] = cpu_to_le32(0x0);
  824. amdgpu_bo_kunmap(bo);
  825. amdgpu_bo_unreserve(bo);
  826. return amdgpu_uvd_send_msg(ring, bo, true, fence);
  827. }
  828. int amdgpu_uvd_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  829. bool direct, struct fence **fence)
  830. {
  831. struct amdgpu_device *adev = ring->adev;
  832. struct amdgpu_bo *bo;
  833. uint32_t *msg;
  834. int r, i;
  835. r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
  836. AMDGPU_GEM_DOMAIN_VRAM,
  837. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  838. NULL, NULL, &bo);
  839. if (r)
  840. return r;
  841. r = amdgpu_bo_reserve(bo, false);
  842. if (r) {
  843. amdgpu_bo_unref(&bo);
  844. return r;
  845. }
  846. r = amdgpu_bo_kmap(bo, (void **)&msg);
  847. if (r) {
  848. amdgpu_bo_unreserve(bo);
  849. amdgpu_bo_unref(&bo);
  850. return r;
  851. }
  852. /* stitch together an UVD destroy msg */
  853. msg[0] = cpu_to_le32(0x00000de4);
  854. msg[1] = cpu_to_le32(0x00000002);
  855. msg[2] = cpu_to_le32(handle);
  856. msg[3] = cpu_to_le32(0x00000000);
  857. for (i = 4; i < 1024; ++i)
  858. msg[i] = cpu_to_le32(0x0);
  859. amdgpu_bo_kunmap(bo);
  860. amdgpu_bo_unreserve(bo);
  861. return amdgpu_uvd_send_msg(ring, bo, direct, fence);
  862. }
  863. static void amdgpu_uvd_idle_work_handler(struct work_struct *work)
  864. {
  865. struct amdgpu_device *adev =
  866. container_of(work, struct amdgpu_device, uvd.idle_work.work);
  867. unsigned i, fences, handles = 0;
  868. fences = amdgpu_fence_count_emitted(&adev->uvd.ring);
  869. for (i = 0; i < adev->uvd.max_handles; ++i)
  870. if (atomic_read(&adev->uvd.handles[i]))
  871. ++handles;
  872. if (fences == 0 && handles == 0) {
  873. if (adev->pm.dpm_enabled) {
  874. amdgpu_dpm_enable_uvd(adev, false);
  875. } else {
  876. amdgpu_asic_set_uvd_clocks(adev, 0, 0);
  877. }
  878. } else {
  879. schedule_delayed_work(&adev->uvd.idle_work,
  880. msecs_to_jiffies(UVD_IDLE_TIMEOUT_MS));
  881. }
  882. }
  883. static void amdgpu_uvd_note_usage(struct amdgpu_device *adev)
  884. {
  885. bool set_clocks = !cancel_delayed_work_sync(&adev->uvd.idle_work);
  886. set_clocks &= schedule_delayed_work(&adev->uvd.idle_work,
  887. msecs_to_jiffies(UVD_IDLE_TIMEOUT_MS));
  888. if (set_clocks) {
  889. if (adev->pm.dpm_enabled) {
  890. amdgpu_dpm_enable_uvd(adev, true);
  891. } else {
  892. amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
  893. }
  894. }
  895. }