stm32_spdifrx.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998
  1. /*
  2. * STM32 ALSA SoC Digital Audio Interface (SPDIF-rx) driver.
  3. *
  4. * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
  5. * Author(s): Olivier Moysan <olivier.moysan@st.com> for STMicroelectronics.
  6. *
  7. * License terms: GPL V2.0.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for more
  16. * details.
  17. */
  18. #include <linux/clk.h>
  19. #include <linux/completion.h>
  20. #include <linux/delay.h>
  21. #include <linux/module.h>
  22. #include <linux/of_platform.h>
  23. #include <linux/regmap.h>
  24. #include <linux/reset.h>
  25. #include <sound/dmaengine_pcm.h>
  26. #include <sound/pcm_params.h>
  27. /* SPDIF-rx Register Map */
  28. #define STM32_SPDIFRX_CR 0x00
  29. #define STM32_SPDIFRX_IMR 0x04
  30. #define STM32_SPDIFRX_SR 0x08
  31. #define STM32_SPDIFRX_IFCR 0x0C
  32. #define STM32_SPDIFRX_DR 0x10
  33. #define STM32_SPDIFRX_CSR 0x14
  34. #define STM32_SPDIFRX_DIR 0x18
  35. /* Bit definition for SPDIF_CR register */
  36. #define SPDIFRX_CR_SPDIFEN_SHIFT 0
  37. #define SPDIFRX_CR_SPDIFEN_MASK GENMASK(1, SPDIFRX_CR_SPDIFEN_SHIFT)
  38. #define SPDIFRX_CR_SPDIFENSET(x) ((x) << SPDIFRX_CR_SPDIFEN_SHIFT)
  39. #define SPDIFRX_CR_RXDMAEN BIT(2)
  40. #define SPDIFRX_CR_RXSTEO BIT(3)
  41. #define SPDIFRX_CR_DRFMT_SHIFT 4
  42. #define SPDIFRX_CR_DRFMT_MASK GENMASK(5, SPDIFRX_CR_DRFMT_SHIFT)
  43. #define SPDIFRX_CR_DRFMTSET(x) ((x) << SPDIFRX_CR_DRFMT_SHIFT)
  44. #define SPDIFRX_CR_PMSK BIT(6)
  45. #define SPDIFRX_CR_VMSK BIT(7)
  46. #define SPDIFRX_CR_CUMSK BIT(8)
  47. #define SPDIFRX_CR_PTMSK BIT(9)
  48. #define SPDIFRX_CR_CBDMAEN BIT(10)
  49. #define SPDIFRX_CR_CHSEL_SHIFT 11
  50. #define SPDIFRX_CR_CHSEL BIT(SPDIFRX_CR_CHSEL_SHIFT)
  51. #define SPDIFRX_CR_NBTR_SHIFT 12
  52. #define SPDIFRX_CR_NBTR_MASK GENMASK(13, SPDIFRX_CR_NBTR_SHIFT)
  53. #define SPDIFRX_CR_NBTRSET(x) ((x) << SPDIFRX_CR_NBTR_SHIFT)
  54. #define SPDIFRX_CR_WFA BIT(14)
  55. #define SPDIFRX_CR_INSEL_SHIFT 16
  56. #define SPDIFRX_CR_INSEL_MASK GENMASK(18, PDIFRX_CR_INSEL_SHIFT)
  57. #define SPDIFRX_CR_INSELSET(x) ((x) << SPDIFRX_CR_INSEL_SHIFT)
  58. #define SPDIFRX_CR_CKSEN_SHIFT 20
  59. #define SPDIFRX_CR_CKSEN BIT(20)
  60. #define SPDIFRX_CR_CKSBKPEN BIT(21)
  61. /* Bit definition for SPDIFRX_IMR register */
  62. #define SPDIFRX_IMR_RXNEI BIT(0)
  63. #define SPDIFRX_IMR_CSRNEIE BIT(1)
  64. #define SPDIFRX_IMR_PERRIE BIT(2)
  65. #define SPDIFRX_IMR_OVRIE BIT(3)
  66. #define SPDIFRX_IMR_SBLKIE BIT(4)
  67. #define SPDIFRX_IMR_SYNCDIE BIT(5)
  68. #define SPDIFRX_IMR_IFEIE BIT(6)
  69. #define SPDIFRX_XIMR_MASK GENMASK(6, 0)
  70. /* Bit definition for SPDIFRX_SR register */
  71. #define SPDIFRX_SR_RXNE BIT(0)
  72. #define SPDIFRX_SR_CSRNE BIT(1)
  73. #define SPDIFRX_SR_PERR BIT(2)
  74. #define SPDIFRX_SR_OVR BIT(3)
  75. #define SPDIFRX_SR_SBD BIT(4)
  76. #define SPDIFRX_SR_SYNCD BIT(5)
  77. #define SPDIFRX_SR_FERR BIT(6)
  78. #define SPDIFRX_SR_SERR BIT(7)
  79. #define SPDIFRX_SR_TERR BIT(8)
  80. #define SPDIFRX_SR_WIDTH5_SHIFT 16
  81. #define SPDIFRX_SR_WIDTH5_MASK GENMASK(30, PDIFRX_SR_WIDTH5_SHIFT)
  82. #define SPDIFRX_SR_WIDTH5SET(x) ((x) << SPDIFRX_SR_WIDTH5_SHIFT)
  83. /* Bit definition for SPDIFRX_IFCR register */
  84. #define SPDIFRX_IFCR_PERRCF BIT(2)
  85. #define SPDIFRX_IFCR_OVRCF BIT(3)
  86. #define SPDIFRX_IFCR_SBDCF BIT(4)
  87. #define SPDIFRX_IFCR_SYNCDCF BIT(5)
  88. #define SPDIFRX_XIFCR_MASK GENMASK(5, 2)
  89. /* Bit definition for SPDIFRX_DR register (DRFMT = 0b00) */
  90. #define SPDIFRX_DR0_DR_SHIFT 0
  91. #define SPDIFRX_DR0_DR_MASK GENMASK(23, SPDIFRX_DR0_DR_SHIFT)
  92. #define SPDIFRX_DR0_DRSET(x) ((x) << SPDIFRX_DR0_DR_SHIFT)
  93. #define SPDIFRX_DR0_PE BIT(24)
  94. #define SPDIFRX_DR0_V BIT(25)
  95. #define SPDIFRX_DR0_U BIT(26)
  96. #define SPDIFRX_DR0_C BIT(27)
  97. #define SPDIFRX_DR0_PT_SHIFT 28
  98. #define SPDIFRX_DR0_PT_MASK GENMASK(29, SPDIFRX_DR0_PT_SHIFT)
  99. #define SPDIFRX_DR0_PTSET(x) ((x) << SPDIFRX_DR0_PT_SHIFT)
  100. /* Bit definition for SPDIFRX_DR register (DRFMT = 0b01) */
  101. #define SPDIFRX_DR1_PE BIT(0)
  102. #define SPDIFRX_DR1_V BIT(1)
  103. #define SPDIFRX_DR1_U BIT(2)
  104. #define SPDIFRX_DR1_C BIT(3)
  105. #define SPDIFRX_DR1_PT_SHIFT 4
  106. #define SPDIFRX_DR1_PT_MASK GENMASK(5, SPDIFRX_DR1_PT_SHIFT)
  107. #define SPDIFRX_DR1_PTSET(x) ((x) << SPDIFRX_DR1_PT_SHIFT)
  108. #define SPDIFRX_DR1_DR_SHIFT 8
  109. #define SPDIFRX_DR1_DR_MASK GENMASK(31, SPDIFRX_DR1_DR_SHIFT)
  110. #define SPDIFRX_DR1_DRSET(x) ((x) << SPDIFRX_DR1_DR_SHIFT)
  111. /* Bit definition for SPDIFRX_DR register (DRFMT = 0b10) */
  112. #define SPDIFRX_DR1_DRNL1_SHIFT 0
  113. #define SPDIFRX_DR1_DRNL1_MASK GENMASK(15, SPDIFRX_DR1_DRNL1_SHIFT)
  114. #define SPDIFRX_DR1_DRNL1SET(x) ((x) << SPDIFRX_DR1_DRNL1_SHIFT)
  115. #define SPDIFRX_DR1_DRNL2_SHIFT 16
  116. #define SPDIFRX_DR1_DRNL2_MASK GENMASK(31, SPDIFRX_DR1_DRNL2_SHIFT)
  117. #define SPDIFRX_DR1_DRNL2SET(x) ((x) << SPDIFRX_DR1_DRNL2_SHIFT)
  118. /* Bit definition for SPDIFRX_CSR register */
  119. #define SPDIFRX_CSR_USR_SHIFT 0
  120. #define SPDIFRX_CSR_USR_MASK GENMASK(15, SPDIFRX_CSR_USR_SHIFT)
  121. #define SPDIFRX_CSR_USRGET(x) (((x) & SPDIFRX_CSR_USR_MASK)\
  122. >> SPDIFRX_CSR_USR_SHIFT)
  123. #define SPDIFRX_CSR_CS_SHIFT 16
  124. #define SPDIFRX_CSR_CS_MASK GENMASK(23, SPDIFRX_CSR_CS_SHIFT)
  125. #define SPDIFRX_CSR_CSGET(x) (((x) & SPDIFRX_CSR_CS_MASK)\
  126. >> SPDIFRX_CSR_CS_SHIFT)
  127. #define SPDIFRX_CSR_SOB BIT(24)
  128. /* Bit definition for SPDIFRX_DIR register */
  129. #define SPDIFRX_DIR_THI_SHIFT 0
  130. #define SPDIFRX_DIR_THI_MASK GENMASK(12, SPDIFRX_DIR_THI_SHIFT)
  131. #define SPDIFRX_DIR_THI_SET(x) ((x) << SPDIFRX_DIR_THI_SHIFT)
  132. #define SPDIFRX_DIR_TLO_SHIFT 16
  133. #define SPDIFRX_DIR_TLO_MASK GENMASK(28, SPDIFRX_DIR_TLO_SHIFT)
  134. #define SPDIFRX_DIR_TLO_SET(x) ((x) << SPDIFRX_DIR_TLO_SHIFT)
  135. #define SPDIFRX_SPDIFEN_DISABLE 0x0
  136. #define SPDIFRX_SPDIFEN_SYNC 0x1
  137. #define SPDIFRX_SPDIFEN_ENABLE 0x3
  138. #define SPDIFRX_IN1 0x1
  139. #define SPDIFRX_IN2 0x2
  140. #define SPDIFRX_IN3 0x3
  141. #define SPDIFRX_IN4 0x4
  142. #define SPDIFRX_IN5 0x5
  143. #define SPDIFRX_IN6 0x6
  144. #define SPDIFRX_IN7 0x7
  145. #define SPDIFRX_IN8 0x8
  146. #define SPDIFRX_NBTR_NONE 0x0
  147. #define SPDIFRX_NBTR_3 0x1
  148. #define SPDIFRX_NBTR_15 0x2
  149. #define SPDIFRX_NBTR_63 0x3
  150. #define SPDIFRX_DRFMT_RIGHT 0x0
  151. #define SPDIFRX_DRFMT_LEFT 0x1
  152. #define SPDIFRX_DRFMT_PACKED 0x2
  153. /* 192 CS bits in S/PDIF frame. i.e 24 CS bytes */
  154. #define SPDIFRX_CS_BYTES_NB 24
  155. #define SPDIFRX_UB_BYTES_NB 48
  156. /*
  157. * CSR register is retrieved as a 32 bits word
  158. * It contains 1 channel status byte and 2 user data bytes
  159. * 2 S/PDIF frames are acquired to get all CS/UB bits
  160. */
  161. #define SPDIFRX_CSR_BUF_LENGTH (SPDIFRX_CS_BYTES_NB * 4 * 2)
  162. /**
  163. * struct stm32_spdifrx_data - private data of SPDIFRX
  164. * @pdev: device data pointer
  165. * @base: mmio register base virtual address
  166. * @regmap: SPDIFRX register map pointer
  167. * @regmap_conf: SPDIFRX register map configuration pointer
  168. * @cs_completion: channel status retrieving completion
  169. * @kclk: kernel clock feeding the SPDIFRX clock generator
  170. * @dma_params: dma configuration data for rx channel
  171. * @substream: PCM substream data pointer
  172. * @dmab: dma buffer info pointer
  173. * @ctrl_chan: dma channel for S/PDIF control bits
  174. * @desc:dma async transaction descriptor
  175. * @slave_config: dma slave channel runtime config pointer
  176. * @phys_addr: SPDIFRX registers physical base address
  177. * @lock: synchronization enabling lock
  178. * @cs: channel status buffer
  179. * @ub: user data buffer
  180. * @irq: SPDIFRX interrupt line
  181. * @refcount: keep count of opened DMA channels
  182. */
  183. struct stm32_spdifrx_data {
  184. struct platform_device *pdev;
  185. void __iomem *base;
  186. struct regmap *regmap;
  187. const struct regmap_config *regmap_conf;
  188. struct completion cs_completion;
  189. struct clk *kclk;
  190. struct snd_dmaengine_dai_dma_data dma_params;
  191. struct snd_pcm_substream *substream;
  192. struct snd_dma_buffer *dmab;
  193. struct dma_chan *ctrl_chan;
  194. struct dma_async_tx_descriptor *desc;
  195. struct dma_slave_config slave_config;
  196. dma_addr_t phys_addr;
  197. spinlock_t lock; /* Sync enabling lock */
  198. unsigned char cs[SPDIFRX_CS_BYTES_NB];
  199. unsigned char ub[SPDIFRX_UB_BYTES_NB];
  200. int irq;
  201. int refcount;
  202. };
  203. static void stm32_spdifrx_dma_complete(void *data)
  204. {
  205. struct stm32_spdifrx_data *spdifrx = (struct stm32_spdifrx_data *)data;
  206. struct platform_device *pdev = spdifrx->pdev;
  207. u32 *p_start = (u32 *)spdifrx->dmab->area;
  208. u32 *p_end = p_start + (2 * SPDIFRX_CS_BYTES_NB) - 1;
  209. u32 *ptr = p_start;
  210. u16 *ub_ptr = (short *)spdifrx->ub;
  211. int i = 0;
  212. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  213. SPDIFRX_CR_CBDMAEN,
  214. (unsigned int)~SPDIFRX_CR_CBDMAEN);
  215. if (!spdifrx->dmab->area)
  216. return;
  217. while (ptr <= p_end) {
  218. if (*ptr & SPDIFRX_CSR_SOB)
  219. break;
  220. ptr++;
  221. }
  222. if (ptr > p_end) {
  223. dev_err(&pdev->dev, "Start of S/PDIF block not found\n");
  224. return;
  225. }
  226. while (i < SPDIFRX_CS_BYTES_NB) {
  227. spdifrx->cs[i] = (unsigned char)SPDIFRX_CSR_CSGET(*ptr);
  228. *ub_ptr++ = SPDIFRX_CSR_USRGET(*ptr++);
  229. if (ptr > p_end) {
  230. dev_err(&pdev->dev, "Failed to get channel status\n");
  231. return;
  232. }
  233. i++;
  234. }
  235. complete(&spdifrx->cs_completion);
  236. }
  237. static int stm32_spdifrx_dma_ctrl_start(struct stm32_spdifrx_data *spdifrx)
  238. {
  239. dma_cookie_t cookie;
  240. int err;
  241. spdifrx->desc = dmaengine_prep_slave_single(spdifrx->ctrl_chan,
  242. spdifrx->dmab->addr,
  243. SPDIFRX_CSR_BUF_LENGTH,
  244. DMA_DEV_TO_MEM,
  245. DMA_CTRL_ACK);
  246. if (!spdifrx->desc)
  247. return -EINVAL;
  248. spdifrx->desc->callback = stm32_spdifrx_dma_complete;
  249. spdifrx->desc->callback_param = spdifrx;
  250. cookie = dmaengine_submit(spdifrx->desc);
  251. err = dma_submit_error(cookie);
  252. if (err)
  253. return -EINVAL;
  254. dma_async_issue_pending(spdifrx->ctrl_chan);
  255. return 0;
  256. }
  257. static void stm32_spdifrx_dma_ctrl_stop(struct stm32_spdifrx_data *spdifrx)
  258. {
  259. dmaengine_terminate_async(spdifrx->ctrl_chan);
  260. }
  261. static int stm32_spdifrx_start_sync(struct stm32_spdifrx_data *spdifrx)
  262. {
  263. int cr, cr_mask, imr, ret;
  264. /* Enable IRQs */
  265. imr = SPDIFRX_IMR_IFEIE | SPDIFRX_IMR_SYNCDIE | SPDIFRX_IMR_PERRIE;
  266. ret = regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IMR, imr, imr);
  267. if (ret)
  268. return ret;
  269. spin_lock(&spdifrx->lock);
  270. spdifrx->refcount++;
  271. regmap_read(spdifrx->regmap, STM32_SPDIFRX_CR, &cr);
  272. if (!(cr & SPDIFRX_CR_SPDIFEN_MASK)) {
  273. /*
  274. * Start sync if SPDIFRX is still in idle state.
  275. * SPDIFRX reception enabled when sync done
  276. */
  277. dev_dbg(&spdifrx->pdev->dev, "start synchronization\n");
  278. /*
  279. * SPDIFRX configuration:
  280. * Wait for activity before starting sync process. This avoid
  281. * to issue sync errors when spdif signal is missing on input.
  282. * Preamble, CS, user, validity and parity error bits not copied
  283. * to DR register.
  284. */
  285. cr = SPDIFRX_CR_WFA | SPDIFRX_CR_PMSK | SPDIFRX_CR_VMSK |
  286. SPDIFRX_CR_CUMSK | SPDIFRX_CR_PTMSK | SPDIFRX_CR_RXSTEO;
  287. cr_mask = cr;
  288. cr |= SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_SYNC);
  289. cr_mask |= SPDIFRX_CR_SPDIFEN_MASK;
  290. ret = regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  291. cr_mask, cr);
  292. if (ret < 0)
  293. dev_err(&spdifrx->pdev->dev,
  294. "Failed to start synchronization\n");
  295. }
  296. spin_unlock(&spdifrx->lock);
  297. return ret;
  298. }
  299. static void stm32_spdifrx_stop(struct stm32_spdifrx_data *spdifrx)
  300. {
  301. int cr, cr_mask, reg;
  302. spin_lock(&spdifrx->lock);
  303. if (--spdifrx->refcount) {
  304. spin_unlock(&spdifrx->lock);
  305. return;
  306. }
  307. cr = SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_DISABLE);
  308. cr_mask = SPDIFRX_CR_SPDIFEN_MASK | SPDIFRX_CR_RXDMAEN;
  309. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR, cr_mask, cr);
  310. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IMR,
  311. SPDIFRX_XIMR_MASK, 0);
  312. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IFCR,
  313. SPDIFRX_XIFCR_MASK, SPDIFRX_XIFCR_MASK);
  314. /* dummy read to clear CSRNE and RXNE in status register */
  315. regmap_read(spdifrx->regmap, STM32_SPDIFRX_DR, &reg);
  316. regmap_read(spdifrx->regmap, STM32_SPDIFRX_CSR, &reg);
  317. spin_unlock(&spdifrx->lock);
  318. }
  319. static int stm32_spdifrx_dma_ctrl_register(struct device *dev,
  320. struct stm32_spdifrx_data *spdifrx)
  321. {
  322. int ret;
  323. spdifrx->dmab = devm_kzalloc(dev, sizeof(struct snd_dma_buffer),
  324. GFP_KERNEL);
  325. if (!spdifrx->dmab)
  326. return -ENOMEM;
  327. spdifrx->dmab->dev.type = SNDRV_DMA_TYPE_DEV_IRAM;
  328. spdifrx->dmab->dev.dev = dev;
  329. ret = snd_dma_alloc_pages(spdifrx->dmab->dev.type, dev,
  330. SPDIFRX_CSR_BUF_LENGTH, spdifrx->dmab);
  331. if (ret < 0) {
  332. dev_err(dev, "snd_dma_alloc_pages returned error %d\n", ret);
  333. return ret;
  334. }
  335. spdifrx->ctrl_chan = dma_request_chan(dev, "rx-ctrl");
  336. if (!spdifrx->ctrl_chan) {
  337. dev_err(dev, "dma_request_slave_channel failed\n");
  338. return -EINVAL;
  339. }
  340. spdifrx->slave_config.direction = DMA_DEV_TO_MEM;
  341. spdifrx->slave_config.src_addr = (dma_addr_t)(spdifrx->phys_addr +
  342. STM32_SPDIFRX_CSR);
  343. spdifrx->slave_config.dst_addr = spdifrx->dmab->addr;
  344. spdifrx->slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  345. spdifrx->slave_config.src_maxburst = 1;
  346. ret = dmaengine_slave_config(spdifrx->ctrl_chan,
  347. &spdifrx->slave_config);
  348. if (ret < 0) {
  349. dev_err(dev, "dmaengine_slave_config returned error %d\n", ret);
  350. dma_release_channel(spdifrx->ctrl_chan);
  351. spdifrx->ctrl_chan = NULL;
  352. }
  353. return ret;
  354. };
  355. static const char * const spdifrx_enum_input[] = {
  356. "in0", "in1", "in2", "in3"
  357. };
  358. /* By default CS bits are retrieved from channel A */
  359. static const char * const spdifrx_enum_cs_channel[] = {
  360. "A", "B"
  361. };
  362. static SOC_ENUM_SINGLE_DECL(ctrl_enum_input,
  363. STM32_SPDIFRX_CR, SPDIFRX_CR_INSEL_SHIFT,
  364. spdifrx_enum_input);
  365. static SOC_ENUM_SINGLE_DECL(ctrl_enum_cs_channel,
  366. STM32_SPDIFRX_CR, SPDIFRX_CR_CHSEL_SHIFT,
  367. spdifrx_enum_cs_channel);
  368. static int stm32_spdifrx_info(struct snd_kcontrol *kcontrol,
  369. struct snd_ctl_elem_info *uinfo)
  370. {
  371. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  372. uinfo->count = 1;
  373. return 0;
  374. }
  375. static int stm32_spdifrx_ub_info(struct snd_kcontrol *kcontrol,
  376. struct snd_ctl_elem_info *uinfo)
  377. {
  378. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  379. uinfo->count = 1;
  380. return 0;
  381. }
  382. static int stm32_spdifrx_get_ctrl_data(struct stm32_spdifrx_data *spdifrx)
  383. {
  384. int ret = 0;
  385. memset(spdifrx->cs, 0, SPDIFRX_CS_BYTES_NB);
  386. memset(spdifrx->ub, 0, SPDIFRX_UB_BYTES_NB);
  387. ret = stm32_spdifrx_dma_ctrl_start(spdifrx);
  388. if (ret < 0)
  389. return ret;
  390. ret = clk_prepare_enable(spdifrx->kclk);
  391. if (ret) {
  392. dev_err(&spdifrx->pdev->dev, "Enable kclk failed: %d\n", ret);
  393. return ret;
  394. }
  395. ret = regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  396. SPDIFRX_CR_CBDMAEN, SPDIFRX_CR_CBDMAEN);
  397. if (ret < 0)
  398. goto end;
  399. ret = stm32_spdifrx_start_sync(spdifrx);
  400. if (ret < 0)
  401. goto end;
  402. if (wait_for_completion_interruptible_timeout(&spdifrx->cs_completion,
  403. msecs_to_jiffies(100))
  404. <= 0) {
  405. dev_err(&spdifrx->pdev->dev, "Failed to get control data\n");
  406. ret = -EAGAIN;
  407. }
  408. stm32_spdifrx_stop(spdifrx);
  409. stm32_spdifrx_dma_ctrl_stop(spdifrx);
  410. end:
  411. clk_disable_unprepare(spdifrx->kclk);
  412. return ret;
  413. }
  414. static int stm32_spdifrx_capture_get(struct snd_kcontrol *kcontrol,
  415. struct snd_ctl_elem_value *ucontrol)
  416. {
  417. struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
  418. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  419. stm32_spdifrx_get_ctrl_data(spdifrx);
  420. ucontrol->value.iec958.status[0] = spdifrx->cs[0];
  421. ucontrol->value.iec958.status[1] = spdifrx->cs[1];
  422. ucontrol->value.iec958.status[2] = spdifrx->cs[2];
  423. ucontrol->value.iec958.status[3] = spdifrx->cs[3];
  424. ucontrol->value.iec958.status[4] = spdifrx->cs[4];
  425. return 0;
  426. }
  427. static int stm32_spdif_user_bits_get(struct snd_kcontrol *kcontrol,
  428. struct snd_ctl_elem_value *ucontrol)
  429. {
  430. struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
  431. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  432. stm32_spdifrx_get_ctrl_data(spdifrx);
  433. ucontrol->value.iec958.status[0] = spdifrx->ub[0];
  434. ucontrol->value.iec958.status[1] = spdifrx->ub[1];
  435. ucontrol->value.iec958.status[2] = spdifrx->ub[2];
  436. ucontrol->value.iec958.status[3] = spdifrx->ub[3];
  437. ucontrol->value.iec958.status[4] = spdifrx->ub[4];
  438. return 0;
  439. }
  440. static struct snd_kcontrol_new stm32_spdifrx_iec_ctrls[] = {
  441. /* Channel status control */
  442. {
  443. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  444. .name = SNDRV_CTL_NAME_IEC958("", CAPTURE, DEFAULT),
  445. .access = SNDRV_CTL_ELEM_ACCESS_READ |
  446. SNDRV_CTL_ELEM_ACCESS_VOLATILE,
  447. .info = stm32_spdifrx_info,
  448. .get = stm32_spdifrx_capture_get,
  449. },
  450. /* User bits control */
  451. {
  452. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  453. .name = "IEC958 User Bit Capture Default",
  454. .access = SNDRV_CTL_ELEM_ACCESS_READ |
  455. SNDRV_CTL_ELEM_ACCESS_VOLATILE,
  456. .info = stm32_spdifrx_ub_info,
  457. .get = stm32_spdif_user_bits_get,
  458. },
  459. };
  460. static struct snd_kcontrol_new stm32_spdifrx_ctrls[] = {
  461. SOC_ENUM("SPDIFRX input", ctrl_enum_input),
  462. SOC_ENUM("SPDIFRX CS channel", ctrl_enum_cs_channel),
  463. };
  464. static int stm32_spdifrx_dai_register_ctrls(struct snd_soc_dai *cpu_dai)
  465. {
  466. int ret;
  467. ret = snd_soc_add_dai_controls(cpu_dai, stm32_spdifrx_iec_ctrls,
  468. ARRAY_SIZE(stm32_spdifrx_iec_ctrls));
  469. if (ret < 0)
  470. return ret;
  471. return snd_soc_add_component_controls(cpu_dai->component,
  472. stm32_spdifrx_ctrls,
  473. ARRAY_SIZE(stm32_spdifrx_ctrls));
  474. }
  475. static int stm32_spdifrx_dai_probe(struct snd_soc_dai *cpu_dai)
  476. {
  477. struct stm32_spdifrx_data *spdifrx = dev_get_drvdata(cpu_dai->dev);
  478. spdifrx->dma_params.addr = (dma_addr_t)(spdifrx->phys_addr +
  479. STM32_SPDIFRX_DR);
  480. spdifrx->dma_params.maxburst = 1;
  481. snd_soc_dai_init_dma_data(cpu_dai, NULL, &spdifrx->dma_params);
  482. return stm32_spdifrx_dai_register_ctrls(cpu_dai);
  483. }
  484. static bool stm32_spdifrx_readable_reg(struct device *dev, unsigned int reg)
  485. {
  486. switch (reg) {
  487. case STM32_SPDIFRX_CR:
  488. case STM32_SPDIFRX_IMR:
  489. case STM32_SPDIFRX_SR:
  490. case STM32_SPDIFRX_IFCR:
  491. case STM32_SPDIFRX_DR:
  492. case STM32_SPDIFRX_CSR:
  493. case STM32_SPDIFRX_DIR:
  494. return true;
  495. default:
  496. return false;
  497. }
  498. }
  499. static bool stm32_spdifrx_volatile_reg(struct device *dev, unsigned int reg)
  500. {
  501. if (reg == STM32_SPDIFRX_DR)
  502. return true;
  503. return false;
  504. }
  505. static bool stm32_spdifrx_writeable_reg(struct device *dev, unsigned int reg)
  506. {
  507. switch (reg) {
  508. case STM32_SPDIFRX_CR:
  509. case STM32_SPDIFRX_IMR:
  510. case STM32_SPDIFRX_IFCR:
  511. return true;
  512. default:
  513. return false;
  514. }
  515. }
  516. static const struct regmap_config stm32_h7_spdifrx_regmap_conf = {
  517. .reg_bits = 32,
  518. .reg_stride = 4,
  519. .val_bits = 32,
  520. .max_register = STM32_SPDIFRX_DIR,
  521. .readable_reg = stm32_spdifrx_readable_reg,
  522. .volatile_reg = stm32_spdifrx_volatile_reg,
  523. .writeable_reg = stm32_spdifrx_writeable_reg,
  524. .fast_io = true,
  525. };
  526. static irqreturn_t stm32_spdifrx_isr(int irq, void *devid)
  527. {
  528. struct stm32_spdifrx_data *spdifrx = (struct stm32_spdifrx_data *)devid;
  529. struct snd_pcm_substream *substream = spdifrx->substream;
  530. struct platform_device *pdev = spdifrx->pdev;
  531. unsigned int cr, mask, sr, imr;
  532. unsigned int flags;
  533. int err = 0, err_xrun = 0;
  534. regmap_read(spdifrx->regmap, STM32_SPDIFRX_SR, &sr);
  535. regmap_read(spdifrx->regmap, STM32_SPDIFRX_IMR, &imr);
  536. mask = imr & SPDIFRX_XIMR_MASK;
  537. /* SERR, TERR, FERR IRQs are generated if IFEIE is set */
  538. if (mask & SPDIFRX_IMR_IFEIE)
  539. mask |= (SPDIFRX_IMR_IFEIE << 1) | (SPDIFRX_IMR_IFEIE << 2);
  540. flags = sr & mask;
  541. if (!flags) {
  542. dev_err(&pdev->dev, "Unexpected IRQ. rflags=%#x, imr=%#x\n",
  543. sr, imr);
  544. return IRQ_NONE;
  545. }
  546. /* Clear IRQs */
  547. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IFCR,
  548. SPDIFRX_XIFCR_MASK, flags);
  549. if (flags & SPDIFRX_SR_PERR) {
  550. dev_dbg(&pdev->dev, "Parity error\n");
  551. err_xrun = 1;
  552. }
  553. if (flags & SPDIFRX_SR_OVR) {
  554. dev_dbg(&pdev->dev, "Overrun error\n");
  555. err_xrun = 1;
  556. }
  557. if (flags & SPDIFRX_SR_SBD)
  558. dev_dbg(&pdev->dev, "Synchronization block detected\n");
  559. if (flags & SPDIFRX_SR_SYNCD) {
  560. dev_dbg(&pdev->dev, "Synchronization done\n");
  561. /* Enable spdifrx */
  562. cr = SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_ENABLE);
  563. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  564. SPDIFRX_CR_SPDIFEN_MASK, cr);
  565. }
  566. if (flags & SPDIFRX_SR_FERR) {
  567. dev_dbg(&pdev->dev, "Frame error\n");
  568. err = 1;
  569. }
  570. if (flags & SPDIFRX_SR_SERR) {
  571. dev_dbg(&pdev->dev, "Synchronization error\n");
  572. err = 1;
  573. }
  574. if (flags & SPDIFRX_SR_TERR) {
  575. dev_dbg(&pdev->dev, "Timeout error\n");
  576. err = 1;
  577. }
  578. if (err) {
  579. /* SPDIFRX in STATE_STOP. Disable SPDIFRX to clear errors */
  580. cr = SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_DISABLE);
  581. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  582. SPDIFRX_CR_SPDIFEN_MASK, cr);
  583. if (substream)
  584. snd_pcm_stop(substream, SNDRV_PCM_STATE_DISCONNECTED);
  585. return IRQ_HANDLED;
  586. }
  587. if (err_xrun && substream)
  588. snd_pcm_stop_xrun(substream);
  589. return IRQ_HANDLED;
  590. }
  591. static int stm32_spdifrx_startup(struct snd_pcm_substream *substream,
  592. struct snd_soc_dai *cpu_dai)
  593. {
  594. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  595. int ret;
  596. spdifrx->substream = substream;
  597. ret = clk_prepare_enable(spdifrx->kclk);
  598. if (ret)
  599. dev_err(&spdifrx->pdev->dev, "Enable kclk failed: %d\n", ret);
  600. return ret;
  601. }
  602. static int stm32_spdifrx_hw_params(struct snd_pcm_substream *substream,
  603. struct snd_pcm_hw_params *params,
  604. struct snd_soc_dai *cpu_dai)
  605. {
  606. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  607. int data_size = params_width(params);
  608. int fmt;
  609. switch (data_size) {
  610. case 16:
  611. fmt = SPDIFRX_DRFMT_PACKED;
  612. spdifrx->dma_params.addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
  613. break;
  614. case 32:
  615. fmt = SPDIFRX_DRFMT_LEFT;
  616. spdifrx->dma_params.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  617. break;
  618. default:
  619. dev_err(&spdifrx->pdev->dev, "Unexpected data format\n");
  620. return -EINVAL;
  621. }
  622. snd_soc_dai_init_dma_data(cpu_dai, NULL, &spdifrx->dma_params);
  623. return regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  624. SPDIFRX_CR_DRFMT_MASK,
  625. SPDIFRX_CR_DRFMTSET(fmt));
  626. }
  627. static int stm32_spdifrx_trigger(struct snd_pcm_substream *substream, int cmd,
  628. struct snd_soc_dai *cpu_dai)
  629. {
  630. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  631. int ret = 0;
  632. switch (cmd) {
  633. case SNDRV_PCM_TRIGGER_START:
  634. case SNDRV_PCM_TRIGGER_RESUME:
  635. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  636. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IMR,
  637. SPDIFRX_IMR_OVRIE, SPDIFRX_IMR_OVRIE);
  638. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  639. SPDIFRX_CR_RXDMAEN, SPDIFRX_CR_RXDMAEN);
  640. ret = stm32_spdifrx_start_sync(spdifrx);
  641. break;
  642. case SNDRV_PCM_TRIGGER_SUSPEND:
  643. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  644. case SNDRV_PCM_TRIGGER_STOP:
  645. stm32_spdifrx_stop(spdifrx);
  646. break;
  647. default:
  648. return -EINVAL;
  649. }
  650. return ret;
  651. }
  652. static void stm32_spdifrx_shutdown(struct snd_pcm_substream *substream,
  653. struct snd_soc_dai *cpu_dai)
  654. {
  655. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  656. spdifrx->substream = NULL;
  657. clk_disable_unprepare(spdifrx->kclk);
  658. }
  659. static const struct snd_soc_dai_ops stm32_spdifrx_pcm_dai_ops = {
  660. .startup = stm32_spdifrx_startup,
  661. .hw_params = stm32_spdifrx_hw_params,
  662. .trigger = stm32_spdifrx_trigger,
  663. .shutdown = stm32_spdifrx_shutdown,
  664. };
  665. static struct snd_soc_dai_driver stm32_spdifrx_dai[] = {
  666. {
  667. .name = "spdifrx-capture-cpu-dai",
  668. .probe = stm32_spdifrx_dai_probe,
  669. .capture = {
  670. .stream_name = "CPU-Capture",
  671. .channels_min = 1,
  672. .channels_max = 2,
  673. .rates = SNDRV_PCM_RATE_8000_192000,
  674. .formats = SNDRV_PCM_FMTBIT_S32_LE |
  675. SNDRV_PCM_FMTBIT_S16_LE,
  676. },
  677. .ops = &stm32_spdifrx_pcm_dai_ops,
  678. }
  679. };
  680. static const struct snd_pcm_hardware stm32_spdifrx_pcm_hw = {
  681. .info = SNDRV_PCM_INFO_INTERLEAVED | SNDRV_PCM_INFO_MMAP,
  682. .buffer_bytes_max = 8 * PAGE_SIZE,
  683. .period_bytes_max = 2048, /* MDMA constraint */
  684. .periods_min = 2,
  685. .periods_max = 8,
  686. };
  687. static const struct snd_soc_component_driver stm32_spdifrx_component = {
  688. .name = "stm32-spdifrx",
  689. };
  690. static const struct snd_dmaengine_pcm_config stm32_spdifrx_pcm_config = {
  691. .pcm_hardware = &stm32_spdifrx_pcm_hw,
  692. .prepare_slave_config = snd_dmaengine_pcm_prepare_slave_config,
  693. };
  694. static const struct of_device_id stm32_spdifrx_ids[] = {
  695. {
  696. .compatible = "st,stm32h7-spdifrx",
  697. .data = &stm32_h7_spdifrx_regmap_conf
  698. },
  699. {}
  700. };
  701. static int stm_spdifrx_parse_of(struct platform_device *pdev,
  702. struct stm32_spdifrx_data *spdifrx)
  703. {
  704. struct device_node *np = pdev->dev.of_node;
  705. const struct of_device_id *of_id;
  706. struct resource *res;
  707. if (!np)
  708. return -ENODEV;
  709. of_id = of_match_device(stm32_spdifrx_ids, &pdev->dev);
  710. if (of_id)
  711. spdifrx->regmap_conf =
  712. (const struct regmap_config *)of_id->data;
  713. else
  714. return -EINVAL;
  715. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  716. spdifrx->base = devm_ioremap_resource(&pdev->dev, res);
  717. if (IS_ERR(spdifrx->base))
  718. return PTR_ERR(spdifrx->base);
  719. spdifrx->phys_addr = res->start;
  720. spdifrx->kclk = devm_clk_get(&pdev->dev, "kclk");
  721. if (IS_ERR(spdifrx->kclk)) {
  722. dev_err(&pdev->dev, "Could not get kclk\n");
  723. return PTR_ERR(spdifrx->kclk);
  724. }
  725. spdifrx->irq = platform_get_irq(pdev, 0);
  726. if (spdifrx->irq < 0) {
  727. dev_err(&pdev->dev, "No irq for node %s\n", pdev->name);
  728. return spdifrx->irq;
  729. }
  730. return 0;
  731. }
  732. static int stm32_spdifrx_probe(struct platform_device *pdev)
  733. {
  734. struct stm32_spdifrx_data *spdifrx;
  735. struct reset_control *rst;
  736. const struct snd_dmaengine_pcm_config *pcm_config = NULL;
  737. int ret;
  738. spdifrx = devm_kzalloc(&pdev->dev, sizeof(*spdifrx), GFP_KERNEL);
  739. if (!spdifrx)
  740. return -ENOMEM;
  741. spdifrx->pdev = pdev;
  742. init_completion(&spdifrx->cs_completion);
  743. spin_lock_init(&spdifrx->lock);
  744. platform_set_drvdata(pdev, spdifrx);
  745. ret = stm_spdifrx_parse_of(pdev, spdifrx);
  746. if (ret)
  747. return ret;
  748. spdifrx->regmap = devm_regmap_init_mmio_clk(&pdev->dev, "kclk",
  749. spdifrx->base,
  750. spdifrx->regmap_conf);
  751. if (IS_ERR(spdifrx->regmap)) {
  752. dev_err(&pdev->dev, "Regmap init failed\n");
  753. return PTR_ERR(spdifrx->regmap);
  754. }
  755. ret = devm_request_irq(&pdev->dev, spdifrx->irq, stm32_spdifrx_isr, 0,
  756. dev_name(&pdev->dev), spdifrx);
  757. if (ret) {
  758. dev_err(&pdev->dev, "IRQ request returned %d\n", ret);
  759. return ret;
  760. }
  761. rst = devm_reset_control_get_exclusive(&pdev->dev, NULL);
  762. if (!IS_ERR(rst)) {
  763. reset_control_assert(rst);
  764. udelay(2);
  765. reset_control_deassert(rst);
  766. }
  767. ret = devm_snd_soc_register_component(&pdev->dev,
  768. &stm32_spdifrx_component,
  769. stm32_spdifrx_dai,
  770. ARRAY_SIZE(stm32_spdifrx_dai));
  771. if (ret)
  772. return ret;
  773. ret = stm32_spdifrx_dma_ctrl_register(&pdev->dev, spdifrx);
  774. if (ret)
  775. goto error;
  776. pcm_config = &stm32_spdifrx_pcm_config;
  777. ret = devm_snd_dmaengine_pcm_register(&pdev->dev, pcm_config, 0);
  778. if (ret) {
  779. dev_err(&pdev->dev, "PCM DMA register returned %d\n", ret);
  780. goto error;
  781. }
  782. return 0;
  783. error:
  784. if (spdifrx->ctrl_chan)
  785. dma_release_channel(spdifrx->ctrl_chan);
  786. if (spdifrx->dmab)
  787. snd_dma_free_pages(spdifrx->dmab);
  788. return ret;
  789. }
  790. static int stm32_spdifrx_remove(struct platform_device *pdev)
  791. {
  792. struct stm32_spdifrx_data *spdifrx = platform_get_drvdata(pdev);
  793. if (spdifrx->ctrl_chan)
  794. dma_release_channel(spdifrx->ctrl_chan);
  795. if (spdifrx->dmab)
  796. snd_dma_free_pages(spdifrx->dmab);
  797. return 0;
  798. }
  799. MODULE_DEVICE_TABLE(of, stm32_spdifrx_ids);
  800. static struct platform_driver stm32_spdifrx_driver = {
  801. .driver = {
  802. .name = "st,stm32-spdifrx",
  803. .of_match_table = stm32_spdifrx_ids,
  804. },
  805. .probe = stm32_spdifrx_probe,
  806. .remove = stm32_spdifrx_remove,
  807. };
  808. module_platform_driver(stm32_spdifrx_driver);
  809. MODULE_DESCRIPTION("STM32 Soc spdifrx Interface");
  810. MODULE_AUTHOR("Olivier Moysan, <olivier.moysan@st.com>");
  811. MODULE_ALIAS("platform:stm32-spdifrx");
  812. MODULE_LICENSE("GPL v2");