drm_dp_helper.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595
  1. /*
  2. * Copyright © 2008 Keith Packard
  3. *
  4. * Permission to use, copy, modify, distribute, and sell this software and its
  5. * documentation for any purpose is hereby granted without fee, provided that
  6. * the above copyright notice appear in all copies and that both that copyright
  7. * notice and this permission notice appear in supporting documentation, and
  8. * that the name of the copyright holders not be used in advertising or
  9. * publicity pertaining to distribution of the software without specific,
  10. * written prior permission. The copyright holders make no representations
  11. * about the suitability of this software for any purpose. It is provided "as
  12. * is" without express or implied warranty.
  13. *
  14. * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
  15. * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
  16. * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
  17. * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
  18. * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
  20. * OF THIS SOFTWARE.
  21. */
  22. #ifndef _DRM_DP_HELPER_H_
  23. #define _DRM_DP_HELPER_H_
  24. #include <linux/types.h>
  25. #include <linux/i2c.h>
  26. #include <linux/delay.h>
  27. /*
  28. * Unless otherwise noted, all values are from the DP 1.1a spec. Note that
  29. * DP and DPCD versions are independent. Differences from 1.0 are not noted,
  30. * 1.0 devices basically don't exist in the wild.
  31. *
  32. * Abbreviations, in chronological order:
  33. *
  34. * eDP: Embedded DisplayPort version 1
  35. * DPI: DisplayPort Interoperability Guideline v1.1a
  36. * 1.2: DisplayPort 1.2
  37. * MST: Multistream Transport - part of DP 1.2a
  38. *
  39. * 1.2 formally includes both eDP and DPI definitions.
  40. */
  41. #define DP_AUX_I2C_WRITE 0x0
  42. #define DP_AUX_I2C_READ 0x1
  43. #define DP_AUX_I2C_STATUS 0x2
  44. #define DP_AUX_I2C_MOT 0x4
  45. #define DP_AUX_NATIVE_WRITE 0x8
  46. #define DP_AUX_NATIVE_READ 0x9
  47. #define DP_AUX_NATIVE_REPLY_ACK (0x0 << 0)
  48. #define DP_AUX_NATIVE_REPLY_NACK (0x1 << 0)
  49. #define DP_AUX_NATIVE_REPLY_DEFER (0x2 << 0)
  50. #define DP_AUX_NATIVE_REPLY_MASK (0x3 << 0)
  51. #define DP_AUX_I2C_REPLY_ACK (0x0 << 2)
  52. #define DP_AUX_I2C_REPLY_NACK (0x1 << 2)
  53. #define DP_AUX_I2C_REPLY_DEFER (0x2 << 2)
  54. #define DP_AUX_I2C_REPLY_MASK (0x3 << 2)
  55. /* AUX CH addresses */
  56. /* DPCD */
  57. #define DP_DPCD_REV 0x000
  58. #define DP_MAX_LINK_RATE 0x001
  59. #define DP_MAX_LANE_COUNT 0x002
  60. # define DP_MAX_LANE_COUNT_MASK 0x1f
  61. # define DP_TPS3_SUPPORTED (1 << 6) /* 1.2 */
  62. # define DP_ENHANCED_FRAME_CAP (1 << 7)
  63. #define DP_MAX_DOWNSPREAD 0x003
  64. # define DP_NO_AUX_HANDSHAKE_LINK_TRAINING (1 << 6)
  65. #define DP_NORP 0x004
  66. #define DP_DOWNSTREAMPORT_PRESENT 0x005
  67. # define DP_DWN_STRM_PORT_PRESENT (1 << 0)
  68. # define DP_DWN_STRM_PORT_TYPE_MASK 0x06
  69. # define DP_DWN_STRM_PORT_TYPE_DP (0 << 1)
  70. # define DP_DWN_STRM_PORT_TYPE_ANALOG (1 << 1)
  71. # define DP_DWN_STRM_PORT_TYPE_TMDS (2 << 1)
  72. # define DP_DWN_STRM_PORT_TYPE_OTHER (3 << 1)
  73. # define DP_FORMAT_CONVERSION (1 << 3)
  74. # define DP_DETAILED_CAP_INFO_AVAILABLE (1 << 4) /* DPI */
  75. #define DP_MAIN_LINK_CHANNEL_CODING 0x006
  76. #define DP_DOWN_STREAM_PORT_COUNT 0x007
  77. # define DP_PORT_COUNT_MASK 0x0f
  78. # define DP_MSA_TIMING_PAR_IGNORED (1 << 6) /* eDP */
  79. # define DP_OUI_SUPPORT (1 << 7)
  80. #define DP_I2C_SPEED_CAP 0x00c /* DPI */
  81. # define DP_I2C_SPEED_1K 0x01
  82. # define DP_I2C_SPEED_5K 0x02
  83. # define DP_I2C_SPEED_10K 0x04
  84. # define DP_I2C_SPEED_100K 0x08
  85. # define DP_I2C_SPEED_400K 0x10
  86. # define DP_I2C_SPEED_1M 0x20
  87. #define DP_EDP_CONFIGURATION_CAP 0x00d /* XXX 1.2? */
  88. #define DP_TRAINING_AUX_RD_INTERVAL 0x00e /* XXX 1.2? */
  89. /* Multiple stream transport */
  90. #define DP_FAUX_CAP 0x020 /* 1.2 */
  91. # define DP_FAUX_CAP_1 (1 << 0)
  92. #define DP_MSTM_CAP 0x021 /* 1.2 */
  93. # define DP_MST_CAP (1 << 0)
  94. #define DP_GUID 0x030 /* 1.2 */
  95. #define DP_PSR_SUPPORT 0x070 /* XXX 1.2? */
  96. # define DP_PSR_IS_SUPPORTED 1
  97. #define DP_PSR_CAPS 0x071 /* XXX 1.2? */
  98. # define DP_PSR_NO_TRAIN_ON_EXIT 1
  99. # define DP_PSR_SETUP_TIME_330 (0 << 1)
  100. # define DP_PSR_SETUP_TIME_275 (1 << 1)
  101. # define DP_PSR_SETUP_TIME_220 (2 << 1)
  102. # define DP_PSR_SETUP_TIME_165 (3 << 1)
  103. # define DP_PSR_SETUP_TIME_110 (4 << 1)
  104. # define DP_PSR_SETUP_TIME_55 (5 << 1)
  105. # define DP_PSR_SETUP_TIME_0 (6 << 1)
  106. # define DP_PSR_SETUP_TIME_MASK (7 << 1)
  107. # define DP_PSR_SETUP_TIME_SHIFT 1
  108. /*
  109. * 0x80-0x8f describe downstream port capabilities, but there are two layouts
  110. * based on whether DP_DETAILED_CAP_INFO_AVAILABLE was set. If it was not,
  111. * each port's descriptor is one byte wide. If it was set, each port's is
  112. * four bytes wide, starting with the one byte from the base info. As of
  113. * DP interop v1.1a only VGA defines additional detail.
  114. */
  115. /* offset 0 */
  116. #define DP_DOWNSTREAM_PORT_0 0x80
  117. # define DP_DS_PORT_TYPE_MASK (7 << 0)
  118. # define DP_DS_PORT_TYPE_DP 0
  119. # define DP_DS_PORT_TYPE_VGA 1
  120. # define DP_DS_PORT_TYPE_DVI 2
  121. # define DP_DS_PORT_TYPE_HDMI 3
  122. # define DP_DS_PORT_TYPE_NON_EDID 4
  123. # define DP_DS_PORT_HPD (1 << 3)
  124. /* offset 1 for VGA is maximum megapixels per second / 8 */
  125. /* offset 2 */
  126. # define DP_DS_VGA_MAX_BPC_MASK (3 << 0)
  127. # define DP_DS_VGA_8BPC 0
  128. # define DP_DS_VGA_10BPC 1
  129. # define DP_DS_VGA_12BPC 2
  130. # define DP_DS_VGA_16BPC 3
  131. /* link configuration */
  132. #define DP_LINK_BW_SET 0x100
  133. # define DP_LINK_BW_1_62 0x06
  134. # define DP_LINK_BW_2_7 0x0a
  135. # define DP_LINK_BW_5_4 0x14 /* 1.2 */
  136. #define DP_LANE_COUNT_SET 0x101
  137. # define DP_LANE_COUNT_MASK 0x0f
  138. # define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7)
  139. #define DP_TRAINING_PATTERN_SET 0x102
  140. # define DP_TRAINING_PATTERN_DISABLE 0
  141. # define DP_TRAINING_PATTERN_1 1
  142. # define DP_TRAINING_PATTERN_2 2
  143. # define DP_TRAINING_PATTERN_3 3 /* 1.2 */
  144. # define DP_TRAINING_PATTERN_MASK 0x3
  145. # define DP_LINK_QUAL_PATTERN_DISABLE (0 << 2)
  146. # define DP_LINK_QUAL_PATTERN_D10_2 (1 << 2)
  147. # define DP_LINK_QUAL_PATTERN_ERROR_RATE (2 << 2)
  148. # define DP_LINK_QUAL_PATTERN_PRBS7 (3 << 2)
  149. # define DP_LINK_QUAL_PATTERN_MASK (3 << 2)
  150. # define DP_RECOVERED_CLOCK_OUT_EN (1 << 4)
  151. # define DP_LINK_SCRAMBLING_DISABLE (1 << 5)
  152. # define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6)
  153. # define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6)
  154. # define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6)
  155. # define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6)
  156. #define DP_TRAINING_LANE0_SET 0x103
  157. #define DP_TRAINING_LANE1_SET 0x104
  158. #define DP_TRAINING_LANE2_SET 0x105
  159. #define DP_TRAINING_LANE3_SET 0x106
  160. # define DP_TRAIN_VOLTAGE_SWING_MASK 0x3
  161. # define DP_TRAIN_VOLTAGE_SWING_SHIFT 0
  162. # define DP_TRAIN_MAX_SWING_REACHED (1 << 2)
  163. # define DP_TRAIN_VOLTAGE_SWING_LEVEL_0 (0 << 0)
  164. # define DP_TRAIN_VOLTAGE_SWING_LEVEL_1 (1 << 0)
  165. # define DP_TRAIN_VOLTAGE_SWING_LEVEL_2 (2 << 0)
  166. # define DP_TRAIN_VOLTAGE_SWING_LEVEL_3 (3 << 0)
  167. # define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3)
  168. # define DP_TRAIN_PRE_EMPH_LEVEL_0 (0 << 3)
  169. # define DP_TRAIN_PRE_EMPH_LEVEL_1 (1 << 3)
  170. # define DP_TRAIN_PRE_EMPH_LEVEL_2 (2 << 3)
  171. # define DP_TRAIN_PRE_EMPH_LEVEL_3 (3 << 3)
  172. # define DP_TRAIN_PRE_EMPHASIS_SHIFT 3
  173. # define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5)
  174. #define DP_DOWNSPREAD_CTRL 0x107
  175. # define DP_SPREAD_AMP_0_5 (1 << 4)
  176. # define DP_MSA_TIMING_PAR_IGNORE_EN (1 << 7) /* eDP */
  177. #define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108
  178. # define DP_SET_ANSI_8B10B (1 << 0)
  179. #define DP_I2C_SPEED_CONTROL_STATUS 0x109 /* DPI */
  180. /* bitmask as for DP_I2C_SPEED_CAP */
  181. #define DP_EDP_CONFIGURATION_SET 0x10a /* XXX 1.2? */
  182. #define DP_MSTM_CTRL 0x111 /* 1.2 */
  183. # define DP_MST_EN (1 << 0)
  184. # define DP_UP_REQ_EN (1 << 1)
  185. # define DP_UPSTREAM_IS_SRC (1 << 2)
  186. #define DP_PSR_EN_CFG 0x170 /* XXX 1.2? */
  187. # define DP_PSR_ENABLE (1 << 0)
  188. # define DP_PSR_MAIN_LINK_ACTIVE (1 << 1)
  189. # define DP_PSR_CRC_VERIFICATION (1 << 2)
  190. # define DP_PSR_FRAME_CAPTURE (1 << 3)
  191. #define DP_ADAPTER_CTRL 0x1a0
  192. # define DP_ADAPTER_CTRL_FORCE_LOAD_SENSE (1 << 0)
  193. #define DP_BRANCH_DEVICE_CTRL 0x1a1
  194. # define DP_BRANCH_DEVICE_IRQ_HPD (1 << 0)
  195. #define DP_PAYLOAD_ALLOCATE_SET 0x1c0
  196. #define DP_PAYLOAD_ALLOCATE_START_TIME_SLOT 0x1c1
  197. #define DP_PAYLOAD_ALLOCATE_TIME_SLOT_COUNT 0x1c2
  198. #define DP_SINK_COUNT 0x200
  199. /* prior to 1.2 bit 7 was reserved mbz */
  200. # define DP_GET_SINK_COUNT(x) ((((x) & 0x80) >> 1) | ((x) & 0x3f))
  201. # define DP_SINK_CP_READY (1 << 6)
  202. #define DP_DEVICE_SERVICE_IRQ_VECTOR 0x201
  203. # define DP_REMOTE_CONTROL_COMMAND_PENDING (1 << 0)
  204. # define DP_AUTOMATED_TEST_REQUEST (1 << 1)
  205. # define DP_CP_IRQ (1 << 2)
  206. # define DP_MCCS_IRQ (1 << 3)
  207. # define DP_DOWN_REP_MSG_RDY (1 << 4) /* 1.2 MST */
  208. # define DP_UP_REQ_MSG_RDY (1 << 5) /* 1.2 MST */
  209. # define DP_SINK_SPECIFIC_IRQ (1 << 6)
  210. #define DP_LANE0_1_STATUS 0x202
  211. #define DP_LANE2_3_STATUS 0x203
  212. # define DP_LANE_CR_DONE (1 << 0)
  213. # define DP_LANE_CHANNEL_EQ_DONE (1 << 1)
  214. # define DP_LANE_SYMBOL_LOCKED (1 << 2)
  215. #define DP_CHANNEL_EQ_BITS (DP_LANE_CR_DONE | \
  216. DP_LANE_CHANNEL_EQ_DONE | \
  217. DP_LANE_SYMBOL_LOCKED)
  218. #define DP_LANE_ALIGN_STATUS_UPDATED 0x204
  219. #define DP_INTERLANE_ALIGN_DONE (1 << 0)
  220. #define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6)
  221. #define DP_LINK_STATUS_UPDATED (1 << 7)
  222. #define DP_SINK_STATUS 0x205
  223. #define DP_RECEIVE_PORT_0_STATUS (1 << 0)
  224. #define DP_RECEIVE_PORT_1_STATUS (1 << 1)
  225. #define DP_ADJUST_REQUEST_LANE0_1 0x206
  226. #define DP_ADJUST_REQUEST_LANE2_3 0x207
  227. # define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03
  228. # define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0
  229. # define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c
  230. # define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2
  231. # define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30
  232. # define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4
  233. # define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0
  234. # define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6
  235. #define DP_TEST_REQUEST 0x218
  236. # define DP_TEST_LINK_TRAINING (1 << 0)
  237. # define DP_TEST_LINK_VIDEO_PATTERN (1 << 1)
  238. # define DP_TEST_LINK_EDID_READ (1 << 2)
  239. # define DP_TEST_LINK_PHY_TEST_PATTERN (1 << 3) /* DPCD >= 1.1 */
  240. # define DP_TEST_LINK_FAUX_PATTERN (1 << 4) /* DPCD >= 1.2 */
  241. #define DP_TEST_LINK_RATE 0x219
  242. # define DP_LINK_RATE_162 (0x6)
  243. # define DP_LINK_RATE_27 (0xa)
  244. #define DP_TEST_LANE_COUNT 0x220
  245. #define DP_TEST_PATTERN 0x221
  246. #define DP_TEST_CRC_R_CR 0x240
  247. #define DP_TEST_CRC_G_Y 0x242
  248. #define DP_TEST_CRC_B_CB 0x244
  249. #define DP_TEST_SINK_MISC 0x246
  250. # define DP_TEST_CRC_SUPPORTED (1 << 5)
  251. # define DP_TEST_COUNT_MASK 0x7
  252. #define DP_TEST_RESPONSE 0x260
  253. # define DP_TEST_ACK (1 << 0)
  254. # define DP_TEST_NAK (1 << 1)
  255. # define DP_TEST_EDID_CHECKSUM_WRITE (1 << 2)
  256. #define DP_TEST_EDID_CHECKSUM 0x261
  257. #define DP_TEST_SINK 0x270
  258. # define DP_TEST_SINK_START (1 << 0)
  259. #define DP_PAYLOAD_TABLE_UPDATE_STATUS 0x2c0 /* 1.2 MST */
  260. # define DP_PAYLOAD_TABLE_UPDATED (1 << 0)
  261. # define DP_PAYLOAD_ACT_HANDLED (1 << 1)
  262. #define DP_VC_PAYLOAD_ID_SLOT_1 0x2c1 /* 1.2 MST */
  263. /* up to ID_SLOT_63 at 0x2ff */
  264. #define DP_SOURCE_OUI 0x300
  265. #define DP_SINK_OUI 0x400
  266. #define DP_BRANCH_OUI 0x500
  267. #define DP_SET_POWER 0x600
  268. # define DP_SET_POWER_D0 0x1
  269. # define DP_SET_POWER_D3 0x2
  270. # define DP_SET_POWER_MASK 0x3
  271. #define DP_SIDEBAND_MSG_DOWN_REQ_BASE 0x1000 /* 1.2 MST */
  272. #define DP_SIDEBAND_MSG_UP_REP_BASE 0x1200 /* 1.2 MST */
  273. #define DP_SIDEBAND_MSG_DOWN_REP_BASE 0x1400 /* 1.2 MST */
  274. #define DP_SIDEBAND_MSG_UP_REQ_BASE 0x1600 /* 1.2 MST */
  275. #define DP_SINK_COUNT_ESI 0x2002 /* 1.2 */
  276. /* 0-5 sink count */
  277. # define DP_SINK_COUNT_CP_READY (1 << 6)
  278. #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI0 0x2003 /* 1.2 */
  279. #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI1 0x2004 /* 1.2 */
  280. #define DP_LINK_SERVICE_IRQ_VECTOR_ESI0 0x2005 /* 1.2 */
  281. #define DP_PSR_ERROR_STATUS 0x2006 /* XXX 1.2? */
  282. # define DP_PSR_LINK_CRC_ERROR (1 << 0)
  283. # define DP_PSR_RFB_STORAGE_ERROR (1 << 1)
  284. #define DP_PSR_ESI 0x2007 /* XXX 1.2? */
  285. # define DP_PSR_CAPS_CHANGE (1 << 0)
  286. #define DP_PSR_STATUS 0x2008 /* XXX 1.2? */
  287. # define DP_PSR_SINK_INACTIVE 0
  288. # define DP_PSR_SINK_ACTIVE_SRC_SYNCED 1
  289. # define DP_PSR_SINK_ACTIVE_RFB 2
  290. # define DP_PSR_SINK_ACTIVE_SINK_SYNCED 3
  291. # define DP_PSR_SINK_ACTIVE_RESYNC 4
  292. # define DP_PSR_SINK_INTERNAL_ERROR 7
  293. # define DP_PSR_SINK_STATE_MASK 0x07
  294. /* DP 1.2 Sideband message defines */
  295. /* peer device type - DP 1.2a Table 2-92 */
  296. #define DP_PEER_DEVICE_NONE 0x0
  297. #define DP_PEER_DEVICE_SOURCE_OR_SST 0x1
  298. #define DP_PEER_DEVICE_MST_BRANCHING 0x2
  299. #define DP_PEER_DEVICE_SST_SINK 0x3
  300. #define DP_PEER_DEVICE_DP_LEGACY_CONV 0x4
  301. /* DP 1.2 MST sideband request names DP 1.2a Table 2-80 */
  302. #define DP_LINK_ADDRESS 0x01
  303. #define DP_CONNECTION_STATUS_NOTIFY 0x02
  304. #define DP_ENUM_PATH_RESOURCES 0x10
  305. #define DP_ALLOCATE_PAYLOAD 0x11
  306. #define DP_QUERY_PAYLOAD 0x12
  307. #define DP_RESOURCE_STATUS_NOTIFY 0x13
  308. #define DP_CLEAR_PAYLOAD_ID_TABLE 0x14
  309. #define DP_REMOTE_DPCD_READ 0x20
  310. #define DP_REMOTE_DPCD_WRITE 0x21
  311. #define DP_REMOTE_I2C_READ 0x22
  312. #define DP_REMOTE_I2C_WRITE 0x23
  313. #define DP_POWER_UP_PHY 0x24
  314. #define DP_POWER_DOWN_PHY 0x25
  315. #define DP_SINK_EVENT_NOTIFY 0x30
  316. #define DP_QUERY_STREAM_ENC_STATUS 0x38
  317. /* DP 1.2 MST sideband nak reasons - table 2.84 */
  318. #define DP_NAK_WRITE_FAILURE 0x01
  319. #define DP_NAK_INVALID_READ 0x02
  320. #define DP_NAK_CRC_FAILURE 0x03
  321. #define DP_NAK_BAD_PARAM 0x04
  322. #define DP_NAK_DEFER 0x05
  323. #define DP_NAK_LINK_FAILURE 0x06
  324. #define DP_NAK_NO_RESOURCES 0x07
  325. #define DP_NAK_DPCD_FAIL 0x08
  326. #define DP_NAK_I2C_NAK 0x09
  327. #define DP_NAK_ALLOCATE_FAIL 0x0a
  328. #define MODE_I2C_START 1
  329. #define MODE_I2C_WRITE 2
  330. #define MODE_I2C_READ 4
  331. #define MODE_I2C_STOP 8
  332. #define DP_LINK_STATUS_SIZE 6
  333. bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
  334. int lane_count);
  335. bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
  336. int lane_count);
  337. u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE],
  338. int lane);
  339. u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE],
  340. int lane);
  341. #define DP_RECEIVER_CAP_SIZE 0xf
  342. #define EDP_PSR_RECEIVER_CAP_SIZE 2
  343. void drm_dp_link_train_clock_recovery_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
  344. void drm_dp_link_train_channel_eq_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
  345. u8 drm_dp_link_rate_to_bw_code(int link_rate);
  346. int drm_dp_bw_code_to_link_rate(u8 link_bw);
  347. struct edp_sdp_header {
  348. u8 HB0; /* Secondary Data Packet ID */
  349. u8 HB1; /* Secondary Data Packet Type */
  350. u8 HB2; /* 7:5 reserved, 4:0 revision number */
  351. u8 HB3; /* 7:5 reserved, 4:0 number of valid data bytes */
  352. } __packed;
  353. #define EDP_SDP_HEADER_REVISION_MASK 0x1F
  354. #define EDP_SDP_HEADER_VALID_PAYLOAD_BYTES 0x1F
  355. struct edp_vsc_psr {
  356. struct edp_sdp_header sdp_header;
  357. u8 DB0; /* Stereo Interface */
  358. u8 DB1; /* 0 - PSR State; 1 - Update RFB; 2 - CRC Valid */
  359. u8 DB2; /* CRC value bits 7:0 of the R or Cr component */
  360. u8 DB3; /* CRC value bits 15:8 of the R or Cr component */
  361. u8 DB4; /* CRC value bits 7:0 of the G or Y component */
  362. u8 DB5; /* CRC value bits 15:8 of the G or Y component */
  363. u8 DB6; /* CRC value bits 7:0 of the B or Cb component */
  364. u8 DB7; /* CRC value bits 15:8 of the B or Cb component */
  365. u8 DB8_31[24]; /* Reserved */
  366. } __packed;
  367. #define EDP_VSC_PSR_STATE_ACTIVE (1<<0)
  368. #define EDP_VSC_PSR_UPDATE_RFB (1<<1)
  369. #define EDP_VSC_PSR_CRC_VALUES_VALID (1<<2)
  370. static inline int
  371. drm_dp_max_link_rate(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
  372. {
  373. return drm_dp_bw_code_to_link_rate(dpcd[DP_MAX_LINK_RATE]);
  374. }
  375. static inline u8
  376. drm_dp_max_lane_count(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
  377. {
  378. return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
  379. }
  380. static inline bool
  381. drm_dp_enhanced_frame_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
  382. {
  383. return dpcd[DP_DPCD_REV] >= 0x11 &&
  384. (dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP);
  385. }
  386. /*
  387. * DisplayPort AUX channel
  388. */
  389. /**
  390. * struct drm_dp_aux_msg - DisplayPort AUX channel transaction
  391. * @address: address of the (first) register to access
  392. * @request: contains the type of transaction (see DP_AUX_* macros)
  393. * @reply: upon completion, contains the reply type of the transaction
  394. * @buffer: pointer to a transmission or reception buffer
  395. * @size: size of @buffer
  396. */
  397. struct drm_dp_aux_msg {
  398. unsigned int address;
  399. u8 request;
  400. u8 reply;
  401. void *buffer;
  402. size_t size;
  403. };
  404. /**
  405. * struct drm_dp_aux - DisplayPort AUX channel
  406. * @name: user-visible name of this AUX channel and the I2C-over-AUX adapter
  407. * @ddc: I2C adapter that can be used for I2C-over-AUX communication
  408. * @dev: pointer to struct device that is the parent for this AUX channel
  409. * @hw_mutex: internal mutex used for locking transfers
  410. * @transfer: transfers a message representing a single AUX transaction
  411. *
  412. * The .dev field should be set to a pointer to the device that implements
  413. * the AUX channel.
  414. *
  415. * The .name field may be used to specify the name of the I2C adapter. If set to
  416. * NULL, dev_name() of .dev will be used.
  417. *
  418. * Drivers provide a hardware-specific implementation of how transactions
  419. * are executed via the .transfer() function. A pointer to a drm_dp_aux_msg
  420. * structure describing the transaction is passed into this function. Upon
  421. * success, the implementation should return the number of payload bytes
  422. * that were transferred, or a negative error-code on failure. Helpers
  423. * propagate errors from the .transfer() function, with the exception of
  424. * the -EBUSY error, which causes a transaction to be retried. On a short,
  425. * helpers will return -EPROTO to make it simpler to check for failure.
  426. *
  427. * An AUX channel can also be used to transport I2C messages to a sink. A
  428. * typical application of that is to access an EDID that's present in the
  429. * sink device. The .transfer() function can also be used to execute such
  430. * transactions. The drm_dp_aux_register_i2c_bus() function registers an
  431. * I2C adapter that can be passed to drm_probe_ddc(). Upon removal, drivers
  432. * should call drm_dp_aux_unregister_i2c_bus() to remove the I2C adapter.
  433. *
  434. * Note that the aux helper code assumes that the .transfer() function
  435. * only modifies the reply field of the drm_dp_aux_msg structure. The
  436. * retry logic and i2c helpers assume this is the case.
  437. */
  438. struct drm_dp_aux {
  439. const char *name;
  440. struct i2c_adapter ddc;
  441. struct device *dev;
  442. struct mutex hw_mutex;
  443. ssize_t (*transfer)(struct drm_dp_aux *aux,
  444. struct drm_dp_aux_msg *msg);
  445. unsigned i2c_nack_count, i2c_defer_count;
  446. };
  447. ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset,
  448. void *buffer, size_t size);
  449. ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset,
  450. void *buffer, size_t size);
  451. /**
  452. * drm_dp_dpcd_readb() - read a single byte from the DPCD
  453. * @aux: DisplayPort AUX channel
  454. * @offset: address of the register to read
  455. * @valuep: location where the value of the register will be stored
  456. *
  457. * Returns the number of bytes transferred (1) on success, or a negative
  458. * error code on failure.
  459. */
  460. static inline ssize_t drm_dp_dpcd_readb(struct drm_dp_aux *aux,
  461. unsigned int offset, u8 *valuep)
  462. {
  463. return drm_dp_dpcd_read(aux, offset, valuep, 1);
  464. }
  465. /**
  466. * drm_dp_dpcd_writeb() - write a single byte to the DPCD
  467. * @aux: DisplayPort AUX channel
  468. * @offset: address of the register to write
  469. * @value: value to write to the register
  470. *
  471. * Returns the number of bytes transferred (1) on success, or a negative
  472. * error code on failure.
  473. */
  474. static inline ssize_t drm_dp_dpcd_writeb(struct drm_dp_aux *aux,
  475. unsigned int offset, u8 value)
  476. {
  477. return drm_dp_dpcd_write(aux, offset, &value, 1);
  478. }
  479. int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux,
  480. u8 status[DP_LINK_STATUS_SIZE]);
  481. /*
  482. * DisplayPort link
  483. */
  484. #define DP_LINK_CAP_ENHANCED_FRAMING (1 << 0)
  485. struct drm_dp_link {
  486. unsigned char revision;
  487. unsigned int rate;
  488. unsigned int num_lanes;
  489. unsigned long capabilities;
  490. };
  491. int drm_dp_link_probe(struct drm_dp_aux *aux, struct drm_dp_link *link);
  492. int drm_dp_link_power_up(struct drm_dp_aux *aux, struct drm_dp_link *link);
  493. int drm_dp_link_power_down(struct drm_dp_aux *aux, struct drm_dp_link *link);
  494. int drm_dp_link_configure(struct drm_dp_aux *aux, struct drm_dp_link *link);
  495. int drm_dp_aux_register(struct drm_dp_aux *aux);
  496. void drm_dp_aux_unregister(struct drm_dp_aux *aux);
  497. #endif /* _DRM_DP_HELPER_H_ */