hw.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/slab.h>
  18. #include <linux/module.h>
  19. #include <linux/time.h>
  20. #include <linux/bitops.h>
  21. #include <linux/etherdevice.h>
  22. #include <asm/unaligned.h>
  23. #include "hw.h"
  24. #include "hw-ops.h"
  25. #include "ar9003_mac.h"
  26. #include "ar9003_mci.h"
  27. #include "ar9003_phy.h"
  28. #include "ath9k.h"
  29. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
  30. MODULE_AUTHOR("Atheros Communications");
  31. MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
  32. MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
  33. MODULE_LICENSE("Dual BSD/GPL");
  34. static void ath9k_hw_set_clockrate(struct ath_hw *ah)
  35. {
  36. struct ath_common *common = ath9k_hw_common(ah);
  37. struct ath9k_channel *chan = ah->curchan;
  38. unsigned int clockrate;
  39. /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
  40. if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
  41. clockrate = 117;
  42. else if (!chan) /* should really check for CCK instead */
  43. clockrate = ATH9K_CLOCK_RATE_CCK;
  44. else if (IS_CHAN_2GHZ(chan))
  45. clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
  46. else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
  47. clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
  48. else
  49. clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
  50. if (chan) {
  51. if (IS_CHAN_HT40(chan))
  52. clockrate *= 2;
  53. if (IS_CHAN_HALF_RATE(chan))
  54. clockrate /= 2;
  55. if (IS_CHAN_QUARTER_RATE(chan))
  56. clockrate /= 4;
  57. }
  58. common->clockrate = clockrate;
  59. }
  60. static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
  61. {
  62. struct ath_common *common = ath9k_hw_common(ah);
  63. return usecs * common->clockrate;
  64. }
  65. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
  66. {
  67. int i;
  68. BUG_ON(timeout < AH_TIME_QUANTUM);
  69. for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
  70. if ((REG_READ(ah, reg) & mask) == val)
  71. return true;
  72. udelay(AH_TIME_QUANTUM);
  73. }
  74. ath_dbg(ath9k_hw_common(ah), ANY,
  75. "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
  76. timeout, reg, REG_READ(ah, reg), mask, val);
  77. return false;
  78. }
  79. EXPORT_SYMBOL(ath9k_hw_wait);
  80. void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
  81. int hw_delay)
  82. {
  83. hw_delay /= 10;
  84. if (IS_CHAN_HALF_RATE(chan))
  85. hw_delay *= 2;
  86. else if (IS_CHAN_QUARTER_RATE(chan))
  87. hw_delay *= 4;
  88. udelay(hw_delay + BASE_ACTIVATE_DELAY);
  89. }
  90. void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
  91. int column, unsigned int *writecnt)
  92. {
  93. int r;
  94. ENABLE_REGWRITE_BUFFER(ah);
  95. for (r = 0; r < array->ia_rows; r++) {
  96. REG_WRITE(ah, INI_RA(array, r, 0),
  97. INI_RA(array, r, column));
  98. DO_DELAY(*writecnt);
  99. }
  100. REGWRITE_BUFFER_FLUSH(ah);
  101. }
  102. u32 ath9k_hw_reverse_bits(u32 val, u32 n)
  103. {
  104. u32 retval;
  105. int i;
  106. for (i = 0, retval = 0; i < n; i++) {
  107. retval = (retval << 1) | (val & 1);
  108. val >>= 1;
  109. }
  110. return retval;
  111. }
  112. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  113. u8 phy, int kbps,
  114. u32 frameLen, u16 rateix,
  115. bool shortPreamble)
  116. {
  117. u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
  118. if (kbps == 0)
  119. return 0;
  120. switch (phy) {
  121. case WLAN_RC_PHY_CCK:
  122. phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
  123. if (shortPreamble)
  124. phyTime >>= 1;
  125. numBits = frameLen << 3;
  126. txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
  127. break;
  128. case WLAN_RC_PHY_OFDM:
  129. if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
  130. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
  131. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  132. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  133. txTime = OFDM_SIFS_TIME_QUARTER
  134. + OFDM_PREAMBLE_TIME_QUARTER
  135. + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
  136. } else if (ah->curchan &&
  137. IS_CHAN_HALF_RATE(ah->curchan)) {
  138. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
  139. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  140. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  141. txTime = OFDM_SIFS_TIME_HALF +
  142. OFDM_PREAMBLE_TIME_HALF
  143. + (numSymbols * OFDM_SYMBOL_TIME_HALF);
  144. } else {
  145. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
  146. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  147. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  148. txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
  149. + (numSymbols * OFDM_SYMBOL_TIME);
  150. }
  151. break;
  152. default:
  153. ath_err(ath9k_hw_common(ah),
  154. "Unknown phy %u (rate ix %u)\n", phy, rateix);
  155. txTime = 0;
  156. break;
  157. }
  158. return txTime;
  159. }
  160. EXPORT_SYMBOL(ath9k_hw_computetxtime);
  161. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  162. struct ath9k_channel *chan,
  163. struct chan_centers *centers)
  164. {
  165. int8_t extoff;
  166. if (!IS_CHAN_HT40(chan)) {
  167. centers->ctl_center = centers->ext_center =
  168. centers->synth_center = chan->channel;
  169. return;
  170. }
  171. if (IS_CHAN_HT40PLUS(chan)) {
  172. centers->synth_center =
  173. chan->channel + HT40_CHANNEL_CENTER_SHIFT;
  174. extoff = 1;
  175. } else {
  176. centers->synth_center =
  177. chan->channel - HT40_CHANNEL_CENTER_SHIFT;
  178. extoff = -1;
  179. }
  180. centers->ctl_center =
  181. centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
  182. /* 25 MHz spacing is supported by hw but not on upper layers */
  183. centers->ext_center =
  184. centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
  185. }
  186. /******************/
  187. /* Chip Revisions */
  188. /******************/
  189. static void ath9k_hw_read_revisions(struct ath_hw *ah)
  190. {
  191. u32 val;
  192. if (ah->get_mac_revision)
  193. ah->hw_version.macRev = ah->get_mac_revision();
  194. switch (ah->hw_version.devid) {
  195. case AR5416_AR9100_DEVID:
  196. ah->hw_version.macVersion = AR_SREV_VERSION_9100;
  197. break;
  198. case AR9300_DEVID_AR9330:
  199. ah->hw_version.macVersion = AR_SREV_VERSION_9330;
  200. if (!ah->get_mac_revision) {
  201. val = REG_READ(ah, AR_SREV);
  202. ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
  203. }
  204. return;
  205. case AR9300_DEVID_AR9340:
  206. ah->hw_version.macVersion = AR_SREV_VERSION_9340;
  207. return;
  208. case AR9300_DEVID_QCA955X:
  209. ah->hw_version.macVersion = AR_SREV_VERSION_9550;
  210. return;
  211. case AR9300_DEVID_AR953X:
  212. ah->hw_version.macVersion = AR_SREV_VERSION_9531;
  213. return;
  214. case AR9300_DEVID_QCA956X:
  215. ah->hw_version.macVersion = AR_SREV_VERSION_9561;
  216. }
  217. val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
  218. if (val == 0xFF) {
  219. val = REG_READ(ah, AR_SREV);
  220. ah->hw_version.macVersion =
  221. (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
  222. ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
  223. if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
  224. ah->is_pciexpress = true;
  225. else
  226. ah->is_pciexpress = (val &
  227. AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
  228. } else {
  229. if (!AR_SREV_9100(ah))
  230. ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
  231. ah->hw_version.macRev = val & AR_SREV_REVISION;
  232. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
  233. ah->is_pciexpress = true;
  234. }
  235. }
  236. /************************************/
  237. /* HW Attach, Detach, Init Routines */
  238. /************************************/
  239. static void ath9k_hw_disablepcie(struct ath_hw *ah)
  240. {
  241. if (!AR_SREV_5416(ah))
  242. return;
  243. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
  244. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  245. REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
  246. REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
  247. REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
  248. REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
  249. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  250. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  251. REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
  252. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  253. }
  254. /* This should work for all families including legacy */
  255. static bool ath9k_hw_chip_test(struct ath_hw *ah)
  256. {
  257. struct ath_common *common = ath9k_hw_common(ah);
  258. u32 regAddr[2] = { AR_STA_ID0 };
  259. u32 regHold[2];
  260. static const u32 patternData[4] = {
  261. 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
  262. };
  263. int i, j, loop_max;
  264. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  265. loop_max = 2;
  266. regAddr[1] = AR_PHY_BASE + (8 << 2);
  267. } else
  268. loop_max = 1;
  269. for (i = 0; i < loop_max; i++) {
  270. u32 addr = regAddr[i];
  271. u32 wrData, rdData;
  272. regHold[i] = REG_READ(ah, addr);
  273. for (j = 0; j < 0x100; j++) {
  274. wrData = (j << 16) | j;
  275. REG_WRITE(ah, addr, wrData);
  276. rdData = REG_READ(ah, addr);
  277. if (rdData != wrData) {
  278. ath_err(common,
  279. "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
  280. addr, wrData, rdData);
  281. return false;
  282. }
  283. }
  284. for (j = 0; j < 4; j++) {
  285. wrData = patternData[j];
  286. REG_WRITE(ah, addr, wrData);
  287. rdData = REG_READ(ah, addr);
  288. if (wrData != rdData) {
  289. ath_err(common,
  290. "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
  291. addr, wrData, rdData);
  292. return false;
  293. }
  294. }
  295. REG_WRITE(ah, regAddr[i], regHold[i]);
  296. }
  297. udelay(100);
  298. return true;
  299. }
  300. static void ath9k_hw_init_config(struct ath_hw *ah)
  301. {
  302. struct ath_common *common = ath9k_hw_common(ah);
  303. ah->config.dma_beacon_response_time = 1;
  304. ah->config.sw_beacon_response_time = 6;
  305. ah->config.cwm_ignore_extcca = 0;
  306. ah->config.analog_shiftreg = 1;
  307. ah->config.rx_intr_mitigation = true;
  308. if (AR_SREV_9300_20_OR_LATER(ah)) {
  309. ah->config.rimt_last = 500;
  310. ah->config.rimt_first = 2000;
  311. } else {
  312. ah->config.rimt_last = 250;
  313. ah->config.rimt_first = 700;
  314. }
  315. /*
  316. * We need this for PCI devices only (Cardbus, PCI, miniPCI)
  317. * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
  318. * This means we use it for all AR5416 devices, and the few
  319. * minor PCI AR9280 devices out there.
  320. *
  321. * Serialization is required because these devices do not handle
  322. * well the case of two concurrent reads/writes due to the latency
  323. * involved. During one read/write another read/write can be issued
  324. * on another CPU while the previous read/write may still be working
  325. * on our hardware, if we hit this case the hardware poops in a loop.
  326. * We prevent this by serializing reads and writes.
  327. *
  328. * This issue is not present on PCI-Express devices or pre-AR5416
  329. * devices (legacy, 802.11abg).
  330. */
  331. if (num_possible_cpus() > 1)
  332. ah->config.serialize_regmode = SER_REG_MODE_AUTO;
  333. if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
  334. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
  335. ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
  336. !ah->is_pciexpress)) {
  337. ah->config.serialize_regmode = SER_REG_MODE_ON;
  338. } else {
  339. ah->config.serialize_regmode = SER_REG_MODE_OFF;
  340. }
  341. }
  342. ath_dbg(common, RESET, "serialize_regmode is %d\n",
  343. ah->config.serialize_regmode);
  344. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  345. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
  346. else
  347. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
  348. }
  349. static void ath9k_hw_init_defaults(struct ath_hw *ah)
  350. {
  351. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  352. regulatory->country_code = CTRY_DEFAULT;
  353. regulatory->power_limit = MAX_RATE_POWER;
  354. ah->hw_version.magic = AR5416_MAGIC;
  355. ah->hw_version.subvendorid = 0;
  356. ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
  357. AR_STA_ID1_MCAST_KSRCH;
  358. if (AR_SREV_9100(ah))
  359. ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
  360. ah->slottime = ATH9K_SLOT_TIME_9;
  361. ah->globaltxtimeout = (u32) -1;
  362. ah->power_mode = ATH9K_PM_UNDEFINED;
  363. ah->htc_reset_init = true;
  364. ah->tpc_enabled = true;
  365. ah->ani_function = ATH9K_ANI_ALL;
  366. if (!AR_SREV_9300_20_OR_LATER(ah))
  367. ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
  368. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  369. ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
  370. else
  371. ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
  372. }
  373. static int ath9k_hw_init_macaddr(struct ath_hw *ah)
  374. {
  375. struct ath_common *common = ath9k_hw_common(ah);
  376. u32 sum;
  377. int i;
  378. u16 eeval;
  379. static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
  380. sum = 0;
  381. for (i = 0; i < 3; i++) {
  382. eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
  383. sum += eeval;
  384. common->macaddr[2 * i] = eeval >> 8;
  385. common->macaddr[2 * i + 1] = eeval & 0xff;
  386. }
  387. if (!is_valid_ether_addr(common->macaddr)) {
  388. ath_err(common,
  389. "eeprom contains invalid mac address: %pM\n",
  390. common->macaddr);
  391. random_ether_addr(common->macaddr);
  392. ath_err(common,
  393. "random mac address will be used: %pM\n",
  394. common->macaddr);
  395. }
  396. return 0;
  397. }
  398. static int ath9k_hw_post_init(struct ath_hw *ah)
  399. {
  400. struct ath_common *common = ath9k_hw_common(ah);
  401. int ecode;
  402. if (common->bus_ops->ath_bus_type != ATH_USB) {
  403. if (!ath9k_hw_chip_test(ah))
  404. return -ENODEV;
  405. }
  406. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  407. ecode = ar9002_hw_rf_claim(ah);
  408. if (ecode != 0)
  409. return ecode;
  410. }
  411. ecode = ath9k_hw_eeprom_init(ah);
  412. if (ecode != 0)
  413. return ecode;
  414. ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
  415. ah->eep_ops->get_eeprom_ver(ah),
  416. ah->eep_ops->get_eeprom_rev(ah));
  417. ath9k_hw_ani_init(ah);
  418. /*
  419. * EEPROM needs to be initialized before we do this.
  420. * This is required for regulatory compliance.
  421. */
  422. if (AR_SREV_9300_20_OR_LATER(ah)) {
  423. u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
  424. if ((regdmn & 0xF0) == CTL_FCC) {
  425. ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
  426. ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
  427. }
  428. }
  429. return 0;
  430. }
  431. static int ath9k_hw_attach_ops(struct ath_hw *ah)
  432. {
  433. if (!AR_SREV_9300_20_OR_LATER(ah))
  434. return ar9002_hw_attach_ops(ah);
  435. ar9003_hw_attach_ops(ah);
  436. return 0;
  437. }
  438. /* Called for all hardware families */
  439. static int __ath9k_hw_init(struct ath_hw *ah)
  440. {
  441. struct ath_common *common = ath9k_hw_common(ah);
  442. int r = 0;
  443. ath9k_hw_read_revisions(ah);
  444. switch (ah->hw_version.macVersion) {
  445. case AR_SREV_VERSION_5416_PCI:
  446. case AR_SREV_VERSION_5416_PCIE:
  447. case AR_SREV_VERSION_9160:
  448. case AR_SREV_VERSION_9100:
  449. case AR_SREV_VERSION_9280:
  450. case AR_SREV_VERSION_9285:
  451. case AR_SREV_VERSION_9287:
  452. case AR_SREV_VERSION_9271:
  453. case AR_SREV_VERSION_9300:
  454. case AR_SREV_VERSION_9330:
  455. case AR_SREV_VERSION_9485:
  456. case AR_SREV_VERSION_9340:
  457. case AR_SREV_VERSION_9462:
  458. case AR_SREV_VERSION_9550:
  459. case AR_SREV_VERSION_9565:
  460. case AR_SREV_VERSION_9531:
  461. case AR_SREV_VERSION_9561:
  462. break;
  463. default:
  464. ath_err(common,
  465. "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
  466. ah->hw_version.macVersion, ah->hw_version.macRev);
  467. return -EOPNOTSUPP;
  468. }
  469. /*
  470. * Read back AR_WA into a permanent copy and set bits 14 and 17.
  471. * We need to do this to avoid RMW of this register. We cannot
  472. * read the reg when chip is asleep.
  473. */
  474. if (AR_SREV_9300_20_OR_LATER(ah)) {
  475. ah->WARegVal = REG_READ(ah, AR_WA);
  476. ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
  477. AR_WA_ASPM_TIMER_BASED_DISABLE);
  478. }
  479. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
  480. ath_err(common, "Couldn't reset chip\n");
  481. return -EIO;
  482. }
  483. if (AR_SREV_9565(ah)) {
  484. ah->WARegVal |= AR_WA_BIT22;
  485. REG_WRITE(ah, AR_WA, ah->WARegVal);
  486. }
  487. ath9k_hw_init_defaults(ah);
  488. ath9k_hw_init_config(ah);
  489. r = ath9k_hw_attach_ops(ah);
  490. if (r)
  491. return r;
  492. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
  493. ath_err(common, "Couldn't wakeup chip\n");
  494. return -EIO;
  495. }
  496. if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
  497. AR_SREV_9330(ah) || AR_SREV_9550(ah))
  498. ah->is_pciexpress = false;
  499. ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
  500. ath9k_hw_init_cal_settings(ah);
  501. if (!ah->is_pciexpress)
  502. ath9k_hw_disablepcie(ah);
  503. r = ath9k_hw_post_init(ah);
  504. if (r)
  505. return r;
  506. ath9k_hw_init_mode_gain_regs(ah);
  507. r = ath9k_hw_fill_cap_info(ah);
  508. if (r)
  509. return r;
  510. r = ath9k_hw_init_macaddr(ah);
  511. if (r) {
  512. ath_err(common, "Failed to initialize MAC address\n");
  513. return r;
  514. }
  515. ath9k_hw_init_hang_checks(ah);
  516. common->state = ATH_HW_INITIALIZED;
  517. return 0;
  518. }
  519. int ath9k_hw_init(struct ath_hw *ah)
  520. {
  521. int ret;
  522. struct ath_common *common = ath9k_hw_common(ah);
  523. /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
  524. switch (ah->hw_version.devid) {
  525. case AR5416_DEVID_PCI:
  526. case AR5416_DEVID_PCIE:
  527. case AR5416_AR9100_DEVID:
  528. case AR9160_DEVID_PCI:
  529. case AR9280_DEVID_PCI:
  530. case AR9280_DEVID_PCIE:
  531. case AR9285_DEVID_PCIE:
  532. case AR9287_DEVID_PCI:
  533. case AR9287_DEVID_PCIE:
  534. case AR2427_DEVID_PCIE:
  535. case AR9300_DEVID_PCIE:
  536. case AR9300_DEVID_AR9485_PCIE:
  537. case AR9300_DEVID_AR9330:
  538. case AR9300_DEVID_AR9340:
  539. case AR9300_DEVID_QCA955X:
  540. case AR9300_DEVID_AR9580:
  541. case AR9300_DEVID_AR9462:
  542. case AR9485_DEVID_AR1111:
  543. case AR9300_DEVID_AR9565:
  544. case AR9300_DEVID_AR953X:
  545. case AR9300_DEVID_QCA956X:
  546. break;
  547. default:
  548. if (common->bus_ops->ath_bus_type == ATH_USB)
  549. break;
  550. ath_err(common, "Hardware device ID 0x%04x not supported\n",
  551. ah->hw_version.devid);
  552. return -EOPNOTSUPP;
  553. }
  554. ret = __ath9k_hw_init(ah);
  555. if (ret) {
  556. ath_err(common,
  557. "Unable to initialize hardware; initialization status: %d\n",
  558. ret);
  559. return ret;
  560. }
  561. ath_dynack_init(ah);
  562. return 0;
  563. }
  564. EXPORT_SYMBOL(ath9k_hw_init);
  565. static void ath9k_hw_init_qos(struct ath_hw *ah)
  566. {
  567. ENABLE_REGWRITE_BUFFER(ah);
  568. REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
  569. REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
  570. REG_WRITE(ah, AR_QOS_NO_ACK,
  571. SM(2, AR_QOS_NO_ACK_TWO_BIT) |
  572. SM(5, AR_QOS_NO_ACK_BIT_OFF) |
  573. SM(0, AR_QOS_NO_ACK_BYTE_OFF));
  574. REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
  575. REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
  576. REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
  577. REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
  578. REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
  579. REGWRITE_BUFFER_FLUSH(ah);
  580. }
  581. u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
  582. {
  583. struct ath_common *common = ath9k_hw_common(ah);
  584. int i = 0;
  585. REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
  586. udelay(100);
  587. REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
  588. while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
  589. udelay(100);
  590. if (WARN_ON_ONCE(i >= 100)) {
  591. ath_err(common, "PLL4 meaurement not done\n");
  592. break;
  593. }
  594. i++;
  595. }
  596. return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
  597. }
  598. EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
  599. static void ath9k_hw_init_pll(struct ath_hw *ah,
  600. struct ath9k_channel *chan)
  601. {
  602. u32 pll;
  603. pll = ath9k_hw_compute_pll_control(ah, chan);
  604. if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
  605. /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
  606. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  607. AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
  608. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  609. AR_CH0_DPLL2_KD, 0x40);
  610. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  611. AR_CH0_DPLL2_KI, 0x4);
  612. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
  613. AR_CH0_BB_DPLL1_REFDIV, 0x5);
  614. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
  615. AR_CH0_BB_DPLL1_NINI, 0x58);
  616. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
  617. AR_CH0_BB_DPLL1_NFRAC, 0x0);
  618. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  619. AR_CH0_BB_DPLL2_OUTDIV, 0x1);
  620. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  621. AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
  622. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  623. AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
  624. /* program BB PLL phase_shift to 0x6 */
  625. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
  626. AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
  627. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  628. AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
  629. udelay(1000);
  630. } else if (AR_SREV_9330(ah)) {
  631. u32 ddr_dpll2, pll_control2, kd;
  632. if (ah->is_clk_25mhz) {
  633. ddr_dpll2 = 0x18e82f01;
  634. pll_control2 = 0xe04a3d;
  635. kd = 0x1d;
  636. } else {
  637. ddr_dpll2 = 0x19e82f01;
  638. pll_control2 = 0x886666;
  639. kd = 0x3d;
  640. }
  641. /* program DDR PLL ki and kd value */
  642. REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
  643. /* program DDR PLL phase_shift */
  644. REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
  645. AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
  646. REG_WRITE(ah, AR_RTC_PLL_CONTROL,
  647. pll | AR_RTC_9300_PLL_BYPASS);
  648. udelay(1000);
  649. /* program refdiv, nint, frac to RTC register */
  650. REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
  651. /* program BB PLL kd and ki value */
  652. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
  653. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
  654. /* program BB PLL phase_shift */
  655. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
  656. AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
  657. } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
  658. AR_SREV_9561(ah)) {
  659. u32 regval, pll2_divint, pll2_divfrac, refdiv;
  660. REG_WRITE(ah, AR_RTC_PLL_CONTROL,
  661. pll | AR_RTC_9300_SOC_PLL_BYPASS);
  662. udelay(1000);
  663. REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
  664. udelay(100);
  665. if (ah->is_clk_25mhz) {
  666. if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
  667. pll2_divint = 0x1c;
  668. pll2_divfrac = 0xa3d2;
  669. refdiv = 1;
  670. } else {
  671. pll2_divint = 0x54;
  672. pll2_divfrac = 0x1eb85;
  673. refdiv = 3;
  674. }
  675. } else {
  676. if (AR_SREV_9340(ah)) {
  677. pll2_divint = 88;
  678. pll2_divfrac = 0;
  679. refdiv = 5;
  680. } else {
  681. pll2_divint = 0x11;
  682. pll2_divfrac = (AR_SREV_9531(ah) ||
  683. AR_SREV_9561(ah)) ?
  684. 0x26665 : 0x26666;
  685. refdiv = 1;
  686. }
  687. }
  688. regval = REG_READ(ah, AR_PHY_PLL_MODE);
  689. if (AR_SREV_9531(ah) || AR_SREV_9561(ah))
  690. regval |= (0x1 << 22);
  691. else
  692. regval |= (0x1 << 16);
  693. REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
  694. udelay(100);
  695. REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
  696. (pll2_divint << 18) | pll2_divfrac);
  697. udelay(100);
  698. regval = REG_READ(ah, AR_PHY_PLL_MODE);
  699. if (AR_SREV_9340(ah))
  700. regval = (regval & 0x80071fff) |
  701. (0x1 << 30) |
  702. (0x1 << 13) |
  703. (0x4 << 26) |
  704. (0x18 << 19);
  705. else if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
  706. regval = (regval & 0x01c00fff) |
  707. (0x1 << 31) |
  708. (0x2 << 29) |
  709. (0xa << 25) |
  710. (0x1 << 19);
  711. if (AR_SREV_9531(ah))
  712. regval |= (0x6 << 12);
  713. } else
  714. regval = (regval & 0x80071fff) |
  715. (0x3 << 30) |
  716. (0x1 << 13) |
  717. (0x4 << 26) |
  718. (0x60 << 19);
  719. REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
  720. if (AR_SREV_9531(ah) || AR_SREV_9561(ah))
  721. REG_WRITE(ah, AR_PHY_PLL_MODE,
  722. REG_READ(ah, AR_PHY_PLL_MODE) & 0xffbfffff);
  723. else
  724. REG_WRITE(ah, AR_PHY_PLL_MODE,
  725. REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
  726. udelay(1000);
  727. }
  728. if (AR_SREV_9565(ah))
  729. pll |= 0x40000;
  730. REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
  731. if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
  732. AR_SREV_9550(ah))
  733. udelay(1000);
  734. /* Switch the core clock for ar9271 to 117Mhz */
  735. if (AR_SREV_9271(ah)) {
  736. udelay(500);
  737. REG_WRITE(ah, 0x50040, 0x304);
  738. }
  739. udelay(RTC_PLL_SETTLE_DELAY);
  740. REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
  741. }
  742. static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
  743. enum nl80211_iftype opmode)
  744. {
  745. u32 sync_default = AR_INTR_SYNC_DEFAULT;
  746. u32 imr_reg = AR_IMR_TXERR |
  747. AR_IMR_TXURN |
  748. AR_IMR_RXERR |
  749. AR_IMR_RXORN |
  750. AR_IMR_BCNMISC;
  751. if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
  752. AR_SREV_9561(ah))
  753. sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
  754. if (AR_SREV_9300_20_OR_LATER(ah)) {
  755. imr_reg |= AR_IMR_RXOK_HP;
  756. if (ah->config.rx_intr_mitigation)
  757. imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  758. else
  759. imr_reg |= AR_IMR_RXOK_LP;
  760. } else {
  761. if (ah->config.rx_intr_mitigation)
  762. imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  763. else
  764. imr_reg |= AR_IMR_RXOK;
  765. }
  766. if (ah->config.tx_intr_mitigation)
  767. imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
  768. else
  769. imr_reg |= AR_IMR_TXOK;
  770. ENABLE_REGWRITE_BUFFER(ah);
  771. REG_WRITE(ah, AR_IMR, imr_reg);
  772. ah->imrs2_reg |= AR_IMR_S2_GTT;
  773. REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
  774. if (!AR_SREV_9100(ah)) {
  775. REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
  776. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
  777. REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
  778. }
  779. REGWRITE_BUFFER_FLUSH(ah);
  780. if (AR_SREV_9300_20_OR_LATER(ah)) {
  781. REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
  782. REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
  783. REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
  784. REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
  785. }
  786. }
  787. static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
  788. {
  789. u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
  790. val = min(val, (u32) 0xFFFF);
  791. REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
  792. }
  793. void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
  794. {
  795. u32 val = ath9k_hw_mac_to_clks(ah, us);
  796. val = min(val, (u32) 0xFFFF);
  797. REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
  798. }
  799. void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
  800. {
  801. u32 val = ath9k_hw_mac_to_clks(ah, us);
  802. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
  803. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
  804. }
  805. void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
  806. {
  807. u32 val = ath9k_hw_mac_to_clks(ah, us);
  808. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
  809. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
  810. }
  811. static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
  812. {
  813. if (tu > 0xFFFF) {
  814. ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
  815. tu);
  816. ah->globaltxtimeout = (u32) -1;
  817. return false;
  818. } else {
  819. REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
  820. ah->globaltxtimeout = tu;
  821. return true;
  822. }
  823. }
  824. void ath9k_hw_init_global_settings(struct ath_hw *ah)
  825. {
  826. struct ath_common *common = ath9k_hw_common(ah);
  827. const struct ath9k_channel *chan = ah->curchan;
  828. int acktimeout, ctstimeout, ack_offset = 0;
  829. int slottime;
  830. int sifstime;
  831. int rx_lat = 0, tx_lat = 0, eifs = 0;
  832. u32 reg;
  833. ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
  834. ah->misc_mode);
  835. if (!chan)
  836. return;
  837. if (ah->misc_mode != 0)
  838. REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
  839. if (IS_CHAN_A_FAST_CLOCK(ah, chan))
  840. rx_lat = 41;
  841. else
  842. rx_lat = 37;
  843. tx_lat = 54;
  844. if (IS_CHAN_5GHZ(chan))
  845. sifstime = 16;
  846. else
  847. sifstime = 10;
  848. if (IS_CHAN_HALF_RATE(chan)) {
  849. eifs = 175;
  850. rx_lat *= 2;
  851. tx_lat *= 2;
  852. if (IS_CHAN_A_FAST_CLOCK(ah, chan))
  853. tx_lat += 11;
  854. sifstime = 32;
  855. ack_offset = 16;
  856. slottime = 13;
  857. } else if (IS_CHAN_QUARTER_RATE(chan)) {
  858. eifs = 340;
  859. rx_lat = (rx_lat * 4) - 1;
  860. tx_lat *= 4;
  861. if (IS_CHAN_A_FAST_CLOCK(ah, chan))
  862. tx_lat += 22;
  863. sifstime = 64;
  864. ack_offset = 32;
  865. slottime = 21;
  866. } else {
  867. if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
  868. eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
  869. reg = AR_USEC_ASYNC_FIFO;
  870. } else {
  871. eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
  872. common->clockrate;
  873. reg = REG_READ(ah, AR_USEC);
  874. }
  875. rx_lat = MS(reg, AR_USEC_RX_LAT);
  876. tx_lat = MS(reg, AR_USEC_TX_LAT);
  877. slottime = ah->slottime;
  878. }
  879. /* As defined by IEEE 802.11-2007 17.3.8.6 */
  880. slottime += 3 * ah->coverage_class;
  881. acktimeout = slottime + sifstime + ack_offset;
  882. ctstimeout = acktimeout;
  883. /*
  884. * Workaround for early ACK timeouts, add an offset to match the
  885. * initval's 64us ack timeout value. Use 48us for the CTS timeout.
  886. * This was initially only meant to work around an issue with delayed
  887. * BA frames in some implementations, but it has been found to fix ACK
  888. * timeout issues in other cases as well.
  889. */
  890. if (IS_CHAN_2GHZ(chan) &&
  891. !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
  892. acktimeout += 64 - sifstime - ah->slottime;
  893. ctstimeout += 48 - sifstime - ah->slottime;
  894. }
  895. if (ah->dynack.enabled) {
  896. acktimeout = ah->dynack.ackto;
  897. ctstimeout = acktimeout;
  898. slottime = (acktimeout - 3) / 2;
  899. } else {
  900. ah->dynack.ackto = acktimeout;
  901. }
  902. ath9k_hw_set_sifs_time(ah, sifstime);
  903. ath9k_hw_setslottime(ah, slottime);
  904. ath9k_hw_set_ack_timeout(ah, acktimeout);
  905. ath9k_hw_set_cts_timeout(ah, ctstimeout);
  906. if (ah->globaltxtimeout != (u32) -1)
  907. ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
  908. REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
  909. REG_RMW(ah, AR_USEC,
  910. (common->clockrate - 1) |
  911. SM(rx_lat, AR_USEC_RX_LAT) |
  912. SM(tx_lat, AR_USEC_TX_LAT),
  913. AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
  914. }
  915. EXPORT_SYMBOL(ath9k_hw_init_global_settings);
  916. void ath9k_hw_deinit(struct ath_hw *ah)
  917. {
  918. struct ath_common *common = ath9k_hw_common(ah);
  919. if (common->state < ATH_HW_INITIALIZED)
  920. return;
  921. ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
  922. }
  923. EXPORT_SYMBOL(ath9k_hw_deinit);
  924. /*******/
  925. /* INI */
  926. /*******/
  927. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
  928. {
  929. u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
  930. if (IS_CHAN_2GHZ(chan))
  931. ctl |= CTL_11G;
  932. else
  933. ctl |= CTL_11A;
  934. return ctl;
  935. }
  936. /****************************************/
  937. /* Reset and Channel Switching Routines */
  938. /****************************************/
  939. static inline void ath9k_hw_set_dma(struct ath_hw *ah)
  940. {
  941. struct ath_common *common = ath9k_hw_common(ah);
  942. int txbuf_size;
  943. ENABLE_REGWRITE_BUFFER(ah);
  944. /*
  945. * set AHB_MODE not to do cacheline prefetches
  946. */
  947. if (!AR_SREV_9300_20_OR_LATER(ah))
  948. REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
  949. /*
  950. * let mac dma reads be in 128 byte chunks
  951. */
  952. REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
  953. REGWRITE_BUFFER_FLUSH(ah);
  954. /*
  955. * Restore TX Trigger Level to its pre-reset value.
  956. * The initial value depends on whether aggregation is enabled, and is
  957. * adjusted whenever underruns are detected.
  958. */
  959. if (!AR_SREV_9300_20_OR_LATER(ah))
  960. REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
  961. ENABLE_REGWRITE_BUFFER(ah);
  962. /*
  963. * let mac dma writes be in 128 byte chunks
  964. */
  965. REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
  966. /*
  967. * Setup receive FIFO threshold to hold off TX activities
  968. */
  969. REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
  970. if (AR_SREV_9300_20_OR_LATER(ah)) {
  971. REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
  972. REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
  973. ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
  974. ah->caps.rx_status_len);
  975. }
  976. /*
  977. * reduce the number of usable entries in PCU TXBUF to avoid
  978. * wrap around issues.
  979. */
  980. if (AR_SREV_9285(ah)) {
  981. /* For AR9285 the number of Fifos are reduced to half.
  982. * So set the usable tx buf size also to half to
  983. * avoid data/delimiter underruns
  984. */
  985. txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
  986. } else if (AR_SREV_9340_13_OR_LATER(ah)) {
  987. /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
  988. txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
  989. } else {
  990. txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
  991. }
  992. if (!AR_SREV_9271(ah))
  993. REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
  994. REGWRITE_BUFFER_FLUSH(ah);
  995. if (AR_SREV_9300_20_OR_LATER(ah))
  996. ath9k_hw_reset_txstatus_ring(ah);
  997. }
  998. static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
  999. {
  1000. u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
  1001. u32 set = AR_STA_ID1_KSRCH_MODE;
  1002. switch (opmode) {
  1003. case NL80211_IFTYPE_ADHOC:
  1004. if (!AR_SREV_9340_13(ah)) {
  1005. set |= AR_STA_ID1_ADHOC;
  1006. REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  1007. break;
  1008. }
  1009. /* fall through */
  1010. case NL80211_IFTYPE_MESH_POINT:
  1011. case NL80211_IFTYPE_AP:
  1012. set |= AR_STA_ID1_STA_AP;
  1013. /* fall through */
  1014. case NL80211_IFTYPE_STATION:
  1015. REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  1016. break;
  1017. default:
  1018. if (!ah->is_monitoring)
  1019. set = 0;
  1020. break;
  1021. }
  1022. REG_RMW(ah, AR_STA_ID1, set, mask);
  1023. }
  1024. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  1025. u32 *coef_mantissa, u32 *coef_exponent)
  1026. {
  1027. u32 coef_exp, coef_man;
  1028. for (coef_exp = 31; coef_exp > 0; coef_exp--)
  1029. if ((coef_scaled >> coef_exp) & 0x1)
  1030. break;
  1031. coef_exp = 14 - (coef_exp - COEF_SCALE_S);
  1032. coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
  1033. *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
  1034. *coef_exponent = coef_exp - 16;
  1035. }
  1036. /* AR9330 WAR:
  1037. * call external reset function to reset WMAC if:
  1038. * - doing a cold reset
  1039. * - we have pending frames in the TX queues.
  1040. */
  1041. static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
  1042. {
  1043. int i, npend = 0;
  1044. for (i = 0; i < AR_NUM_QCU; i++) {
  1045. npend = ath9k_hw_numtxpending(ah, i);
  1046. if (npend)
  1047. break;
  1048. }
  1049. if (ah->external_reset &&
  1050. (npend || type == ATH9K_RESET_COLD)) {
  1051. int reset_err = 0;
  1052. ath_dbg(ath9k_hw_common(ah), RESET,
  1053. "reset MAC via external reset\n");
  1054. reset_err = ah->external_reset();
  1055. if (reset_err) {
  1056. ath_err(ath9k_hw_common(ah),
  1057. "External reset failed, err=%d\n",
  1058. reset_err);
  1059. return false;
  1060. }
  1061. REG_WRITE(ah, AR_RTC_RESET, 1);
  1062. }
  1063. return true;
  1064. }
  1065. static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
  1066. {
  1067. u32 rst_flags;
  1068. u32 tmpReg;
  1069. if (AR_SREV_9100(ah)) {
  1070. REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
  1071. AR_RTC_DERIVED_CLK_PERIOD, 1);
  1072. (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
  1073. }
  1074. ENABLE_REGWRITE_BUFFER(ah);
  1075. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1076. REG_WRITE(ah, AR_WA, ah->WARegVal);
  1077. udelay(10);
  1078. }
  1079. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  1080. AR_RTC_FORCE_WAKE_ON_INT);
  1081. if (AR_SREV_9100(ah)) {
  1082. rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
  1083. AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
  1084. } else {
  1085. tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
  1086. if (AR_SREV_9340(ah))
  1087. tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
  1088. else
  1089. tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
  1090. AR_INTR_SYNC_RADM_CPL_TIMEOUT;
  1091. if (tmpReg) {
  1092. u32 val;
  1093. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
  1094. val = AR_RC_HOSTIF;
  1095. if (!AR_SREV_9300_20_OR_LATER(ah))
  1096. val |= AR_RC_AHB;
  1097. REG_WRITE(ah, AR_RC, val);
  1098. } else if (!AR_SREV_9300_20_OR_LATER(ah))
  1099. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  1100. rst_flags = AR_RTC_RC_MAC_WARM;
  1101. if (type == ATH9K_RESET_COLD)
  1102. rst_flags |= AR_RTC_RC_MAC_COLD;
  1103. }
  1104. if (AR_SREV_9330(ah)) {
  1105. if (!ath9k_hw_ar9330_reset_war(ah, type))
  1106. return false;
  1107. }
  1108. if (ath9k_hw_mci_is_enabled(ah))
  1109. ar9003_mci_check_gpm_offset(ah);
  1110. REG_WRITE(ah, AR_RTC_RC, rst_flags);
  1111. REGWRITE_BUFFER_FLUSH(ah);
  1112. if (AR_SREV_9300_20_OR_LATER(ah))
  1113. udelay(50);
  1114. else if (AR_SREV_9100(ah))
  1115. mdelay(10);
  1116. else
  1117. udelay(100);
  1118. REG_WRITE(ah, AR_RTC_RC, 0);
  1119. if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
  1120. ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
  1121. return false;
  1122. }
  1123. if (!AR_SREV_9100(ah))
  1124. REG_WRITE(ah, AR_RC, 0);
  1125. if (AR_SREV_9100(ah))
  1126. udelay(50);
  1127. return true;
  1128. }
  1129. static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
  1130. {
  1131. ENABLE_REGWRITE_BUFFER(ah);
  1132. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1133. REG_WRITE(ah, AR_WA, ah->WARegVal);
  1134. udelay(10);
  1135. }
  1136. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  1137. AR_RTC_FORCE_WAKE_ON_INT);
  1138. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  1139. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  1140. REG_WRITE(ah, AR_RTC_RESET, 0);
  1141. REGWRITE_BUFFER_FLUSH(ah);
  1142. udelay(2);
  1143. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  1144. REG_WRITE(ah, AR_RC, 0);
  1145. REG_WRITE(ah, AR_RTC_RESET, 1);
  1146. if (!ath9k_hw_wait(ah,
  1147. AR_RTC_STATUS,
  1148. AR_RTC_STATUS_M,
  1149. AR_RTC_STATUS_ON,
  1150. AH_WAIT_TIMEOUT)) {
  1151. ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
  1152. return false;
  1153. }
  1154. return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
  1155. }
  1156. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
  1157. {
  1158. bool ret = false;
  1159. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1160. REG_WRITE(ah, AR_WA, ah->WARegVal);
  1161. udelay(10);
  1162. }
  1163. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  1164. AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
  1165. if (!ah->reset_power_on)
  1166. type = ATH9K_RESET_POWER_ON;
  1167. switch (type) {
  1168. case ATH9K_RESET_POWER_ON:
  1169. ret = ath9k_hw_set_reset_power_on(ah);
  1170. if (ret)
  1171. ah->reset_power_on = true;
  1172. break;
  1173. case ATH9K_RESET_WARM:
  1174. case ATH9K_RESET_COLD:
  1175. ret = ath9k_hw_set_reset(ah, type);
  1176. break;
  1177. default:
  1178. break;
  1179. }
  1180. return ret;
  1181. }
  1182. static bool ath9k_hw_chip_reset(struct ath_hw *ah,
  1183. struct ath9k_channel *chan)
  1184. {
  1185. int reset_type = ATH9K_RESET_WARM;
  1186. if (AR_SREV_9280(ah)) {
  1187. if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
  1188. reset_type = ATH9K_RESET_POWER_ON;
  1189. else
  1190. reset_type = ATH9K_RESET_COLD;
  1191. } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
  1192. (REG_READ(ah, AR_CR) & AR_CR_RXE))
  1193. reset_type = ATH9K_RESET_COLD;
  1194. if (!ath9k_hw_set_reset_reg(ah, reset_type))
  1195. return false;
  1196. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1197. return false;
  1198. ah->chip_fullsleep = false;
  1199. if (AR_SREV_9330(ah))
  1200. ar9003_hw_internal_regulator_apply(ah);
  1201. ath9k_hw_init_pll(ah, chan);
  1202. return true;
  1203. }
  1204. static bool ath9k_hw_channel_change(struct ath_hw *ah,
  1205. struct ath9k_channel *chan)
  1206. {
  1207. struct ath_common *common = ath9k_hw_common(ah);
  1208. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1209. bool band_switch = false, mode_diff = false;
  1210. u8 ini_reloaded = 0;
  1211. u32 qnum;
  1212. int r;
  1213. if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
  1214. u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
  1215. band_switch = !!(flags_diff & CHANNEL_5GHZ);
  1216. mode_diff = !!(flags_diff & ~CHANNEL_HT);
  1217. }
  1218. for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
  1219. if (ath9k_hw_numtxpending(ah, qnum)) {
  1220. ath_dbg(common, QUEUE,
  1221. "Transmit frames pending on queue %d\n", qnum);
  1222. return false;
  1223. }
  1224. }
  1225. if (!ath9k_hw_rfbus_req(ah)) {
  1226. ath_err(common, "Could not kill baseband RX\n");
  1227. return false;
  1228. }
  1229. if (band_switch || mode_diff) {
  1230. ath9k_hw_mark_phy_inactive(ah);
  1231. udelay(5);
  1232. if (band_switch)
  1233. ath9k_hw_init_pll(ah, chan);
  1234. if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
  1235. ath_err(common, "Failed to do fast channel change\n");
  1236. return false;
  1237. }
  1238. }
  1239. ath9k_hw_set_channel_regs(ah, chan);
  1240. r = ath9k_hw_rf_set_freq(ah, chan);
  1241. if (r) {
  1242. ath_err(common, "Failed to set channel\n");
  1243. return false;
  1244. }
  1245. ath9k_hw_set_clockrate(ah);
  1246. ath9k_hw_apply_txpower(ah, chan, false);
  1247. ath9k_hw_set_delta_slope(ah, chan);
  1248. ath9k_hw_spur_mitigate_freq(ah, chan);
  1249. if (band_switch || ini_reloaded)
  1250. ah->eep_ops->set_board_values(ah, chan);
  1251. ath9k_hw_init_bb(ah, chan);
  1252. ath9k_hw_rfbus_done(ah);
  1253. if (band_switch || ini_reloaded) {
  1254. ah->ah_flags |= AH_FASTCC;
  1255. ath9k_hw_init_cal(ah, chan);
  1256. ah->ah_flags &= ~AH_FASTCC;
  1257. }
  1258. return true;
  1259. }
  1260. static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
  1261. {
  1262. u32 gpio_mask = ah->gpio_mask;
  1263. int i;
  1264. for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
  1265. if (!(gpio_mask & 1))
  1266. continue;
  1267. ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
  1268. ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
  1269. }
  1270. }
  1271. void ath9k_hw_check_nav(struct ath_hw *ah)
  1272. {
  1273. struct ath_common *common = ath9k_hw_common(ah);
  1274. u32 val;
  1275. val = REG_READ(ah, AR_NAV);
  1276. if (val != 0xdeadbeef && val > 0x7fff) {
  1277. ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
  1278. REG_WRITE(ah, AR_NAV, 0);
  1279. }
  1280. }
  1281. EXPORT_SYMBOL(ath9k_hw_check_nav);
  1282. bool ath9k_hw_check_alive(struct ath_hw *ah)
  1283. {
  1284. int count = 50;
  1285. u32 reg, last_val;
  1286. if (AR_SREV_9300(ah))
  1287. return !ath9k_hw_detect_mac_hang(ah);
  1288. if (AR_SREV_9285_12_OR_LATER(ah))
  1289. return true;
  1290. last_val = REG_READ(ah, AR_OBS_BUS_1);
  1291. do {
  1292. reg = REG_READ(ah, AR_OBS_BUS_1);
  1293. if (reg != last_val)
  1294. return true;
  1295. udelay(1);
  1296. last_val = reg;
  1297. if ((reg & 0x7E7FFFEF) == 0x00702400)
  1298. continue;
  1299. switch (reg & 0x7E000B00) {
  1300. case 0x1E000000:
  1301. case 0x52000B00:
  1302. case 0x18000B00:
  1303. continue;
  1304. default:
  1305. return true;
  1306. }
  1307. } while (count-- > 0);
  1308. return false;
  1309. }
  1310. EXPORT_SYMBOL(ath9k_hw_check_alive);
  1311. static void ath9k_hw_init_mfp(struct ath_hw *ah)
  1312. {
  1313. /* Setup MFP options for CCMP */
  1314. if (AR_SREV_9280_20_OR_LATER(ah)) {
  1315. /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
  1316. * frames when constructing CCMP AAD. */
  1317. REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
  1318. 0xc7ff);
  1319. if (AR_SREV_9271(ah) || AR_DEVID_7010(ah))
  1320. ah->sw_mgmt_crypto_tx = true;
  1321. else
  1322. ah->sw_mgmt_crypto_tx = false;
  1323. ah->sw_mgmt_crypto_rx = false;
  1324. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  1325. /* Disable hardware crypto for management frames */
  1326. REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
  1327. AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
  1328. REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
  1329. AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
  1330. ah->sw_mgmt_crypto_tx = true;
  1331. ah->sw_mgmt_crypto_rx = true;
  1332. } else {
  1333. ah->sw_mgmt_crypto_tx = true;
  1334. ah->sw_mgmt_crypto_rx = true;
  1335. }
  1336. }
  1337. static void ath9k_hw_reset_opmode(struct ath_hw *ah,
  1338. u32 macStaId1, u32 saveDefAntenna)
  1339. {
  1340. struct ath_common *common = ath9k_hw_common(ah);
  1341. ENABLE_REGWRITE_BUFFER(ah);
  1342. REG_RMW(ah, AR_STA_ID1, macStaId1
  1343. | AR_STA_ID1_RTS_USE_DEF
  1344. | ah->sta_id1_defaults,
  1345. ~AR_STA_ID1_SADH_MASK);
  1346. ath_hw_setbssidmask(common);
  1347. REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
  1348. ath9k_hw_write_associd(ah);
  1349. REG_WRITE(ah, AR_ISR, ~0);
  1350. REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
  1351. REGWRITE_BUFFER_FLUSH(ah);
  1352. ath9k_hw_set_operating_mode(ah, ah->opmode);
  1353. }
  1354. static void ath9k_hw_init_queues(struct ath_hw *ah)
  1355. {
  1356. int i;
  1357. ENABLE_REGWRITE_BUFFER(ah);
  1358. for (i = 0; i < AR_NUM_DCU; i++)
  1359. REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
  1360. REGWRITE_BUFFER_FLUSH(ah);
  1361. ah->intr_txqs = 0;
  1362. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
  1363. ath9k_hw_resettxqueue(ah, i);
  1364. }
  1365. /*
  1366. * For big endian systems turn on swapping for descriptors
  1367. */
  1368. static void ath9k_hw_init_desc(struct ath_hw *ah)
  1369. {
  1370. struct ath_common *common = ath9k_hw_common(ah);
  1371. if (AR_SREV_9100(ah)) {
  1372. u32 mask;
  1373. mask = REG_READ(ah, AR_CFG);
  1374. if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
  1375. ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
  1376. mask);
  1377. } else {
  1378. mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
  1379. REG_WRITE(ah, AR_CFG, mask);
  1380. ath_dbg(common, RESET, "Setting CFG 0x%x\n",
  1381. REG_READ(ah, AR_CFG));
  1382. }
  1383. } else {
  1384. if (common->bus_ops->ath_bus_type == ATH_USB) {
  1385. /* Configure AR9271 target WLAN */
  1386. if (AR_SREV_9271(ah))
  1387. REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
  1388. else
  1389. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1390. }
  1391. #ifdef __BIG_ENDIAN
  1392. else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
  1393. AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
  1394. AR_SREV_9561(ah))
  1395. REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
  1396. else
  1397. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1398. #endif
  1399. }
  1400. }
  1401. /*
  1402. * Fast channel change:
  1403. * (Change synthesizer based on channel freq without resetting chip)
  1404. */
  1405. static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
  1406. {
  1407. struct ath_common *common = ath9k_hw_common(ah);
  1408. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1409. int ret;
  1410. if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
  1411. goto fail;
  1412. if (ah->chip_fullsleep)
  1413. goto fail;
  1414. if (!ah->curchan)
  1415. goto fail;
  1416. if (chan->channel == ah->curchan->channel)
  1417. goto fail;
  1418. if ((ah->curchan->channelFlags | chan->channelFlags) &
  1419. (CHANNEL_HALF | CHANNEL_QUARTER))
  1420. goto fail;
  1421. /*
  1422. * If cross-band fcc is not supoprted, bail out if channelFlags differ.
  1423. */
  1424. if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
  1425. ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
  1426. goto fail;
  1427. if (!ath9k_hw_check_alive(ah))
  1428. goto fail;
  1429. /*
  1430. * For AR9462, make sure that calibration data for
  1431. * re-using are present.
  1432. */
  1433. if (AR_SREV_9462(ah) && (ah->caldata &&
  1434. (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
  1435. !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
  1436. !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
  1437. goto fail;
  1438. ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
  1439. ah->curchan->channel, chan->channel);
  1440. ret = ath9k_hw_channel_change(ah, chan);
  1441. if (!ret)
  1442. goto fail;
  1443. if (ath9k_hw_mci_is_enabled(ah))
  1444. ar9003_mci_2g5g_switch(ah, false);
  1445. ath9k_hw_loadnf(ah, ah->curchan);
  1446. ath9k_hw_start_nfcal(ah, true);
  1447. if (AR_SREV_9271(ah))
  1448. ar9002_hw_load_ani_reg(ah, chan);
  1449. return 0;
  1450. fail:
  1451. return -EINVAL;
  1452. }
  1453. u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur)
  1454. {
  1455. struct timespec ts;
  1456. s64 usec;
  1457. if (!cur) {
  1458. getrawmonotonic(&ts);
  1459. cur = &ts;
  1460. }
  1461. usec = cur->tv_sec * 1000000ULL + cur->tv_nsec / 1000;
  1462. usec -= last->tv_sec * 1000000ULL + last->tv_nsec / 1000;
  1463. return (u32) usec;
  1464. }
  1465. EXPORT_SYMBOL(ath9k_hw_get_tsf_offset);
  1466. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  1467. struct ath9k_hw_cal_data *caldata, bool fastcc)
  1468. {
  1469. struct ath_common *common = ath9k_hw_common(ah);
  1470. u32 saveLedState;
  1471. u32 saveDefAntenna;
  1472. u32 macStaId1;
  1473. u64 tsf = 0;
  1474. s64 usec = 0;
  1475. int r;
  1476. bool start_mci_reset = false;
  1477. bool save_fullsleep = ah->chip_fullsleep;
  1478. if (ath9k_hw_mci_is_enabled(ah)) {
  1479. start_mci_reset = ar9003_mci_start_reset(ah, chan);
  1480. if (start_mci_reset)
  1481. return 0;
  1482. }
  1483. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1484. return -EIO;
  1485. if (ah->curchan && !ah->chip_fullsleep)
  1486. ath9k_hw_getnf(ah, ah->curchan);
  1487. ah->caldata = caldata;
  1488. if (caldata && (chan->channel != caldata->channel ||
  1489. chan->channelFlags != caldata->channelFlags)) {
  1490. /* Operating channel changed, reset channel calibration data */
  1491. memset(caldata, 0, sizeof(*caldata));
  1492. ath9k_init_nfcal_hist_buffer(ah, chan);
  1493. } else if (caldata) {
  1494. clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
  1495. }
  1496. ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
  1497. if (fastcc) {
  1498. r = ath9k_hw_do_fastcc(ah, chan);
  1499. if (!r)
  1500. return r;
  1501. }
  1502. if (ath9k_hw_mci_is_enabled(ah))
  1503. ar9003_mci_stop_bt(ah, save_fullsleep);
  1504. saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
  1505. if (saveDefAntenna == 0)
  1506. saveDefAntenna = 1;
  1507. macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
  1508. /* Save TSF before chip reset, a cold reset clears it */
  1509. tsf = ath9k_hw_gettsf64(ah);
  1510. usec = ktime_to_us(ktime_get_raw());
  1511. saveLedState = REG_READ(ah, AR_CFG_LED) &
  1512. (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
  1513. AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
  1514. ath9k_hw_mark_phy_inactive(ah);
  1515. ah->paprd_table_write_done = false;
  1516. /* Only required on the first reset */
  1517. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1518. REG_WRITE(ah,
  1519. AR9271_RESET_POWER_DOWN_CONTROL,
  1520. AR9271_RADIO_RF_RST);
  1521. udelay(50);
  1522. }
  1523. if (!ath9k_hw_chip_reset(ah, chan)) {
  1524. ath_err(common, "Chip reset failed\n");
  1525. return -EINVAL;
  1526. }
  1527. /* Only required on the first reset */
  1528. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1529. ah->htc_reset_init = false;
  1530. REG_WRITE(ah,
  1531. AR9271_RESET_POWER_DOWN_CONTROL,
  1532. AR9271_GATE_MAC_CTL);
  1533. udelay(50);
  1534. }
  1535. /* Restore TSF */
  1536. usec = ktime_to_us(ktime_get_raw()) - usec;
  1537. ath9k_hw_settsf64(ah, tsf + usec);
  1538. if (AR_SREV_9280_20_OR_LATER(ah))
  1539. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
  1540. if (!AR_SREV_9300_20_OR_LATER(ah))
  1541. ar9002_hw_enable_async_fifo(ah);
  1542. r = ath9k_hw_process_ini(ah, chan);
  1543. if (r)
  1544. return r;
  1545. ath9k_hw_set_rfmode(ah, chan);
  1546. if (ath9k_hw_mci_is_enabled(ah))
  1547. ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
  1548. /*
  1549. * Some AR91xx SoC devices frequently fail to accept TSF writes
  1550. * right after the chip reset. When that happens, write a new
  1551. * value after the initvals have been applied, with an offset
  1552. * based on measured time difference
  1553. */
  1554. if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
  1555. tsf += 1500;
  1556. ath9k_hw_settsf64(ah, tsf);
  1557. }
  1558. ath9k_hw_init_mfp(ah);
  1559. ath9k_hw_set_delta_slope(ah, chan);
  1560. ath9k_hw_spur_mitigate_freq(ah, chan);
  1561. ah->eep_ops->set_board_values(ah, chan);
  1562. ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
  1563. r = ath9k_hw_rf_set_freq(ah, chan);
  1564. if (r)
  1565. return r;
  1566. ath9k_hw_set_clockrate(ah);
  1567. ath9k_hw_init_queues(ah);
  1568. ath9k_hw_init_interrupt_masks(ah, ah->opmode);
  1569. ath9k_hw_ani_cache_ini_regs(ah);
  1570. ath9k_hw_init_qos(ah);
  1571. if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  1572. ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
  1573. ath9k_hw_init_global_settings(ah);
  1574. if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
  1575. REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
  1576. AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
  1577. REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
  1578. AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
  1579. REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
  1580. AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
  1581. }
  1582. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
  1583. ath9k_hw_set_dma(ah);
  1584. if (!ath9k_hw_mci_is_enabled(ah))
  1585. REG_WRITE(ah, AR_OBS, 8);
  1586. if (ah->config.rx_intr_mitigation) {
  1587. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, ah->config.rimt_last);
  1588. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, ah->config.rimt_first);
  1589. }
  1590. if (ah->config.tx_intr_mitigation) {
  1591. REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
  1592. REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
  1593. }
  1594. ath9k_hw_init_bb(ah, chan);
  1595. if (caldata) {
  1596. clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
  1597. clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
  1598. }
  1599. if (!ath9k_hw_init_cal(ah, chan))
  1600. return -EIO;
  1601. if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
  1602. return -EIO;
  1603. ENABLE_REGWRITE_BUFFER(ah);
  1604. ath9k_hw_restore_chainmask(ah);
  1605. REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
  1606. REGWRITE_BUFFER_FLUSH(ah);
  1607. ath9k_hw_gen_timer_start_tsf2(ah);
  1608. ath9k_hw_init_desc(ah);
  1609. if (ath9k_hw_btcoex_is_enabled(ah))
  1610. ath9k_hw_btcoex_enable(ah);
  1611. if (ath9k_hw_mci_is_enabled(ah))
  1612. ar9003_mci_check_bt(ah);
  1613. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1614. ath9k_hw_loadnf(ah, chan);
  1615. ath9k_hw_start_nfcal(ah, true);
  1616. }
  1617. if (AR_SREV_9300_20_OR_LATER(ah))
  1618. ar9003_hw_bb_watchdog_config(ah);
  1619. if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
  1620. ar9003_hw_disable_phy_restart(ah);
  1621. ath9k_hw_apply_gpio_override(ah);
  1622. if (AR_SREV_9565(ah) && common->bt_ant_diversity)
  1623. REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
  1624. if (ah->hw->conf.radar_enabled) {
  1625. /* set HW specific DFS configuration */
  1626. ah->radar_conf.ext_channel = IS_CHAN_HT40(chan);
  1627. ath9k_hw_set_radar_params(ah);
  1628. }
  1629. return 0;
  1630. }
  1631. EXPORT_SYMBOL(ath9k_hw_reset);
  1632. /******************************/
  1633. /* Power Management (Chipset) */
  1634. /******************************/
  1635. /*
  1636. * Notify Power Mgt is disabled in self-generated frames.
  1637. * If requested, force chip to sleep.
  1638. */
  1639. static void ath9k_set_power_sleep(struct ath_hw *ah)
  1640. {
  1641. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1642. if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
  1643. REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
  1644. REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
  1645. REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
  1646. /* xxx Required for WLAN only case ? */
  1647. REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
  1648. udelay(100);
  1649. }
  1650. /*
  1651. * Clear the RTC force wake bit to allow the
  1652. * mac to go to sleep.
  1653. */
  1654. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
  1655. if (ath9k_hw_mci_is_enabled(ah))
  1656. udelay(100);
  1657. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  1658. REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
  1659. /* Shutdown chip. Active low */
  1660. if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
  1661. REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
  1662. udelay(2);
  1663. }
  1664. /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
  1665. if (AR_SREV_9300_20_OR_LATER(ah))
  1666. REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
  1667. }
  1668. /*
  1669. * Notify Power Management is enabled in self-generating
  1670. * frames. If request, set power mode of chip to
  1671. * auto/normal. Duration in units of 128us (1/8 TU).
  1672. */
  1673. static void ath9k_set_power_network_sleep(struct ath_hw *ah)
  1674. {
  1675. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1676. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1677. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  1678. /* Set WakeOnInterrupt bit; clear ForceWake bit */
  1679. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  1680. AR_RTC_FORCE_WAKE_ON_INT);
  1681. } else {
  1682. /* When chip goes into network sleep, it could be waken
  1683. * up by MCI_INT interrupt caused by BT's HW messages
  1684. * (LNA_xxx, CONT_xxx) which chould be in a very fast
  1685. * rate (~100us). This will cause chip to leave and
  1686. * re-enter network sleep mode frequently, which in
  1687. * consequence will have WLAN MCI HW to generate lots of
  1688. * SYS_WAKING and SYS_SLEEPING messages which will make
  1689. * BT CPU to busy to process.
  1690. */
  1691. if (ath9k_hw_mci_is_enabled(ah))
  1692. REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
  1693. AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
  1694. /*
  1695. * Clear the RTC force wake bit to allow the
  1696. * mac to go to sleep.
  1697. */
  1698. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
  1699. if (ath9k_hw_mci_is_enabled(ah))
  1700. udelay(30);
  1701. }
  1702. /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
  1703. if (AR_SREV_9300_20_OR_LATER(ah))
  1704. REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
  1705. }
  1706. static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
  1707. {
  1708. u32 val;
  1709. int i;
  1710. /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
  1711. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1712. REG_WRITE(ah, AR_WA, ah->WARegVal);
  1713. udelay(10);
  1714. }
  1715. if ((REG_READ(ah, AR_RTC_STATUS) &
  1716. AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
  1717. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
  1718. return false;
  1719. }
  1720. if (!AR_SREV_9300_20_OR_LATER(ah))
  1721. ath9k_hw_init_pll(ah, NULL);
  1722. }
  1723. if (AR_SREV_9100(ah))
  1724. REG_SET_BIT(ah, AR_RTC_RESET,
  1725. AR_RTC_RESET_EN);
  1726. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  1727. AR_RTC_FORCE_WAKE_EN);
  1728. if (AR_SREV_9100(ah))
  1729. mdelay(10);
  1730. else
  1731. udelay(50);
  1732. for (i = POWER_UP_TIME / 50; i > 0; i--) {
  1733. val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
  1734. if (val == AR_RTC_STATUS_ON)
  1735. break;
  1736. udelay(50);
  1737. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  1738. AR_RTC_FORCE_WAKE_EN);
  1739. }
  1740. if (i == 0) {
  1741. ath_err(ath9k_hw_common(ah),
  1742. "Failed to wakeup in %uus\n",
  1743. POWER_UP_TIME / 20);
  1744. return false;
  1745. }
  1746. if (ath9k_hw_mci_is_enabled(ah))
  1747. ar9003_mci_set_power_awake(ah);
  1748. REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1749. return true;
  1750. }
  1751. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
  1752. {
  1753. struct ath_common *common = ath9k_hw_common(ah);
  1754. int status = true;
  1755. static const char *modes[] = {
  1756. "AWAKE",
  1757. "FULL-SLEEP",
  1758. "NETWORK SLEEP",
  1759. "UNDEFINED"
  1760. };
  1761. if (ah->power_mode == mode)
  1762. return status;
  1763. ath_dbg(common, RESET, "%s -> %s\n",
  1764. modes[ah->power_mode], modes[mode]);
  1765. switch (mode) {
  1766. case ATH9K_PM_AWAKE:
  1767. status = ath9k_hw_set_power_awake(ah);
  1768. break;
  1769. case ATH9K_PM_FULL_SLEEP:
  1770. if (ath9k_hw_mci_is_enabled(ah))
  1771. ar9003_mci_set_full_sleep(ah);
  1772. ath9k_set_power_sleep(ah);
  1773. ah->chip_fullsleep = true;
  1774. break;
  1775. case ATH9K_PM_NETWORK_SLEEP:
  1776. ath9k_set_power_network_sleep(ah);
  1777. break;
  1778. default:
  1779. ath_err(common, "Unknown power mode %u\n", mode);
  1780. return false;
  1781. }
  1782. ah->power_mode = mode;
  1783. /*
  1784. * XXX: If this warning never comes up after a while then
  1785. * simply keep the ATH_DBG_WARN_ON_ONCE() but make
  1786. * ath9k_hw_setpower() return type void.
  1787. */
  1788. if (!(ah->ah_flags & AH_UNPLUGGED))
  1789. ATH_DBG_WARN_ON_ONCE(!status);
  1790. return status;
  1791. }
  1792. EXPORT_SYMBOL(ath9k_hw_setpower);
  1793. /*******************/
  1794. /* Beacon Handling */
  1795. /*******************/
  1796. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
  1797. {
  1798. int flags = 0;
  1799. ENABLE_REGWRITE_BUFFER(ah);
  1800. switch (ah->opmode) {
  1801. case NL80211_IFTYPE_ADHOC:
  1802. REG_SET_BIT(ah, AR_TXCFG,
  1803. AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
  1804. case NL80211_IFTYPE_MESH_POINT:
  1805. case NL80211_IFTYPE_AP:
  1806. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
  1807. REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
  1808. TU_TO_USEC(ah->config.dma_beacon_response_time));
  1809. REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
  1810. TU_TO_USEC(ah->config.sw_beacon_response_time));
  1811. flags |=
  1812. AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
  1813. break;
  1814. default:
  1815. ath_dbg(ath9k_hw_common(ah), BEACON,
  1816. "%s: unsupported opmode: %d\n", __func__, ah->opmode);
  1817. return;
  1818. break;
  1819. }
  1820. REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
  1821. REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
  1822. REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
  1823. REGWRITE_BUFFER_FLUSH(ah);
  1824. REG_SET_BIT(ah, AR_TIMER_MODE, flags);
  1825. }
  1826. EXPORT_SYMBOL(ath9k_hw_beaconinit);
  1827. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  1828. const struct ath9k_beacon_state *bs)
  1829. {
  1830. u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
  1831. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1832. struct ath_common *common = ath9k_hw_common(ah);
  1833. ENABLE_REGWRITE_BUFFER(ah);
  1834. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
  1835. REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
  1836. REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
  1837. REGWRITE_BUFFER_FLUSH(ah);
  1838. REG_RMW_FIELD(ah, AR_RSSI_THR,
  1839. AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
  1840. beaconintval = bs->bs_intval;
  1841. if (bs->bs_sleepduration > beaconintval)
  1842. beaconintval = bs->bs_sleepduration;
  1843. dtimperiod = bs->bs_dtimperiod;
  1844. if (bs->bs_sleepduration > dtimperiod)
  1845. dtimperiod = bs->bs_sleepduration;
  1846. if (beaconintval == dtimperiod)
  1847. nextTbtt = bs->bs_nextdtim;
  1848. else
  1849. nextTbtt = bs->bs_nexttbtt;
  1850. ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
  1851. ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
  1852. ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
  1853. ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
  1854. ENABLE_REGWRITE_BUFFER(ah);
  1855. REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
  1856. REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
  1857. REG_WRITE(ah, AR_SLEEP1,
  1858. SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
  1859. | AR_SLEEP1_ASSUME_DTIM);
  1860. if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
  1861. beacontimeout = (BEACON_TIMEOUT_VAL << 3);
  1862. else
  1863. beacontimeout = MIN_BEACON_TIMEOUT_VAL;
  1864. REG_WRITE(ah, AR_SLEEP2,
  1865. SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
  1866. REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
  1867. REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
  1868. REGWRITE_BUFFER_FLUSH(ah);
  1869. REG_SET_BIT(ah, AR_TIMER_MODE,
  1870. AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
  1871. AR_DTIM_TIMER_EN);
  1872. /* TSF Out of Range Threshold */
  1873. REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
  1874. }
  1875. EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
  1876. /*******************/
  1877. /* HW Capabilities */
  1878. /*******************/
  1879. static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
  1880. {
  1881. eeprom_chainmask &= chip_chainmask;
  1882. if (eeprom_chainmask)
  1883. return eeprom_chainmask;
  1884. else
  1885. return chip_chainmask;
  1886. }
  1887. /**
  1888. * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
  1889. * @ah: the atheros hardware data structure
  1890. *
  1891. * We enable DFS support upstream on chipsets which have passed a series
  1892. * of tests. The testing requirements are going to be documented. Desired
  1893. * test requirements are documented at:
  1894. *
  1895. * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
  1896. *
  1897. * Once a new chipset gets properly tested an individual commit can be used
  1898. * to document the testing for DFS for that chipset.
  1899. */
  1900. static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
  1901. {
  1902. switch (ah->hw_version.macVersion) {
  1903. /* for temporary testing DFS with 9280 */
  1904. case AR_SREV_VERSION_9280:
  1905. /* AR9580 will likely be our first target to get testing on */
  1906. case AR_SREV_VERSION_9580:
  1907. return true;
  1908. default:
  1909. return false;
  1910. }
  1911. }
  1912. int ath9k_hw_fill_cap_info(struct ath_hw *ah)
  1913. {
  1914. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1915. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  1916. struct ath_common *common = ath9k_hw_common(ah);
  1917. u16 eeval;
  1918. u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
  1919. eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
  1920. regulatory->current_rd = eeval;
  1921. if (ah->opmode != NL80211_IFTYPE_AP &&
  1922. ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
  1923. if (regulatory->current_rd == 0x64 ||
  1924. regulatory->current_rd == 0x65)
  1925. regulatory->current_rd += 5;
  1926. else if (regulatory->current_rd == 0x41)
  1927. regulatory->current_rd = 0x43;
  1928. ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
  1929. regulatory->current_rd);
  1930. }
  1931. eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
  1932. if (eeval & AR5416_OPFLAGS_11A) {
  1933. if (ah->disable_5ghz)
  1934. ath_warn(common, "disabling 5GHz band\n");
  1935. else
  1936. pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
  1937. }
  1938. if (eeval & AR5416_OPFLAGS_11G) {
  1939. if (ah->disable_2ghz)
  1940. ath_warn(common, "disabling 2GHz band\n");
  1941. else
  1942. pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
  1943. }
  1944. if ((pCap->hw_caps & (ATH9K_HW_CAP_2GHZ | ATH9K_HW_CAP_5GHZ)) == 0) {
  1945. ath_err(common, "both bands are disabled\n");
  1946. return -EINVAL;
  1947. }
  1948. if (AR_SREV_9485(ah) ||
  1949. AR_SREV_9285(ah) ||
  1950. AR_SREV_9330(ah) ||
  1951. AR_SREV_9565(ah))
  1952. pCap->chip_chainmask = 1;
  1953. else if (!AR_SREV_9280_20_OR_LATER(ah))
  1954. pCap->chip_chainmask = 7;
  1955. else if (!AR_SREV_9300_20_OR_LATER(ah) ||
  1956. AR_SREV_9340(ah) ||
  1957. AR_SREV_9462(ah) ||
  1958. AR_SREV_9531(ah))
  1959. pCap->chip_chainmask = 3;
  1960. else
  1961. pCap->chip_chainmask = 7;
  1962. pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
  1963. /*
  1964. * For AR9271 we will temporarilly uses the rx chainmax as read from
  1965. * the EEPROM.
  1966. */
  1967. if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
  1968. !(eeval & AR5416_OPFLAGS_11A) &&
  1969. !(AR_SREV_9271(ah)))
  1970. /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
  1971. pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
  1972. else if (AR_SREV_9100(ah))
  1973. pCap->rx_chainmask = 0x7;
  1974. else
  1975. /* Use rx_chainmask from EEPROM. */
  1976. pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
  1977. pCap->tx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->tx_chainmask);
  1978. pCap->rx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->rx_chainmask);
  1979. ah->txchainmask = pCap->tx_chainmask;
  1980. ah->rxchainmask = pCap->rx_chainmask;
  1981. ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
  1982. /* enable key search for every frame in an aggregate */
  1983. if (AR_SREV_9300_20_OR_LATER(ah))
  1984. ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
  1985. common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
  1986. if (ah->hw_version.devid != AR2427_DEVID_PCIE)
  1987. pCap->hw_caps |= ATH9K_HW_CAP_HT;
  1988. else
  1989. pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
  1990. if (AR_SREV_9271(ah))
  1991. pCap->num_gpio_pins = AR9271_NUM_GPIO;
  1992. else if (AR_DEVID_7010(ah))
  1993. pCap->num_gpio_pins = AR7010_NUM_GPIO;
  1994. else if (AR_SREV_9300_20_OR_LATER(ah))
  1995. pCap->num_gpio_pins = AR9300_NUM_GPIO;
  1996. else if (AR_SREV_9287_11_OR_LATER(ah))
  1997. pCap->num_gpio_pins = AR9287_NUM_GPIO;
  1998. else if (AR_SREV_9285_12_OR_LATER(ah))
  1999. pCap->num_gpio_pins = AR9285_NUM_GPIO;
  2000. else if (AR_SREV_9280_20_OR_LATER(ah))
  2001. pCap->num_gpio_pins = AR928X_NUM_GPIO;
  2002. else
  2003. pCap->num_gpio_pins = AR_NUM_GPIO;
  2004. if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
  2005. pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
  2006. else
  2007. pCap->rts_aggr_limit = (8 * 1024);
  2008. #ifdef CONFIG_ATH9K_RFKILL
  2009. ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
  2010. if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
  2011. ah->rfkill_gpio =
  2012. MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
  2013. ah->rfkill_polarity =
  2014. MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
  2015. pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
  2016. }
  2017. #endif
  2018. if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
  2019. pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
  2020. else
  2021. pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
  2022. if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
  2023. pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
  2024. else
  2025. pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
  2026. if (AR_SREV_9300_20_OR_LATER(ah)) {
  2027. pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
  2028. if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) &&
  2029. !AR_SREV_9561(ah) && !AR_SREV_9565(ah))
  2030. pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
  2031. pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
  2032. pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
  2033. pCap->rx_status_len = sizeof(struct ar9003_rxs);
  2034. pCap->tx_desc_len = sizeof(struct ar9003_txc);
  2035. pCap->txs_len = sizeof(struct ar9003_txs);
  2036. } else {
  2037. pCap->tx_desc_len = sizeof(struct ath_desc);
  2038. if (AR_SREV_9280_20(ah))
  2039. pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
  2040. }
  2041. if (AR_SREV_9300_20_OR_LATER(ah))
  2042. pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
  2043. if (AR_SREV_9561(ah))
  2044. ah->ent_mode = 0x3BDA000;
  2045. else if (AR_SREV_9300_20_OR_LATER(ah))
  2046. ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
  2047. if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
  2048. pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
  2049. if (AR_SREV_9285(ah)) {
  2050. if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
  2051. ant_div_ctl1 =
  2052. ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
  2053. if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
  2054. pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
  2055. ath_info(common, "Enable LNA combining\n");
  2056. }
  2057. }
  2058. }
  2059. if (AR_SREV_9300_20_OR_LATER(ah)) {
  2060. if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
  2061. pCap->hw_caps |= ATH9K_HW_CAP_APM;
  2062. }
  2063. if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
  2064. ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
  2065. if ((ant_div_ctl1 >> 0x6) == 0x3) {
  2066. pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
  2067. ath_info(common, "Enable LNA combining\n");
  2068. }
  2069. }
  2070. if (ath9k_hw_dfs_tested(ah))
  2071. pCap->hw_caps |= ATH9K_HW_CAP_DFS;
  2072. tx_chainmask = pCap->tx_chainmask;
  2073. rx_chainmask = pCap->rx_chainmask;
  2074. while (tx_chainmask || rx_chainmask) {
  2075. if (tx_chainmask & BIT(0))
  2076. pCap->max_txchains++;
  2077. if (rx_chainmask & BIT(0))
  2078. pCap->max_rxchains++;
  2079. tx_chainmask >>= 1;
  2080. rx_chainmask >>= 1;
  2081. }
  2082. if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
  2083. if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
  2084. pCap->hw_caps |= ATH9K_HW_CAP_MCI;
  2085. if (AR_SREV_9462_20_OR_LATER(ah))
  2086. pCap->hw_caps |= ATH9K_HW_CAP_RTT;
  2087. }
  2088. if (AR_SREV_9300_20_OR_LATER(ah) &&
  2089. ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
  2090. pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
  2091. #ifdef CONFIG_ATH9K_WOW
  2092. if (AR_SREV_9462_20_OR_LATER(ah) || AR_SREV_9565_11_OR_LATER(ah))
  2093. ah->wow.max_patterns = MAX_NUM_PATTERN;
  2094. else
  2095. ah->wow.max_patterns = MAX_NUM_PATTERN_LEGACY;
  2096. #endif
  2097. return 0;
  2098. }
  2099. /****************************/
  2100. /* GPIO / RFKILL / Antennae */
  2101. /****************************/
  2102. static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
  2103. u32 gpio, u32 type)
  2104. {
  2105. int addr;
  2106. u32 gpio_shift, tmp;
  2107. if (gpio > 11)
  2108. addr = AR_GPIO_OUTPUT_MUX3;
  2109. else if (gpio > 5)
  2110. addr = AR_GPIO_OUTPUT_MUX2;
  2111. else
  2112. addr = AR_GPIO_OUTPUT_MUX1;
  2113. gpio_shift = (gpio % 6) * 5;
  2114. if (AR_SREV_9280_20_OR_LATER(ah)
  2115. || (addr != AR_GPIO_OUTPUT_MUX1)) {
  2116. REG_RMW(ah, addr, (type << gpio_shift),
  2117. (0x1f << gpio_shift));
  2118. } else {
  2119. tmp = REG_READ(ah, addr);
  2120. tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
  2121. tmp &= ~(0x1f << gpio_shift);
  2122. tmp |= (type << gpio_shift);
  2123. REG_WRITE(ah, addr, tmp);
  2124. }
  2125. }
  2126. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
  2127. {
  2128. u32 gpio_shift;
  2129. BUG_ON(gpio >= ah->caps.num_gpio_pins);
  2130. if (AR_DEVID_7010(ah)) {
  2131. gpio_shift = gpio;
  2132. REG_RMW(ah, AR7010_GPIO_OE,
  2133. (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
  2134. (AR7010_GPIO_OE_MASK << gpio_shift));
  2135. return;
  2136. }
  2137. gpio_shift = gpio << 1;
  2138. REG_RMW(ah,
  2139. AR_GPIO_OE_OUT,
  2140. (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
  2141. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  2142. }
  2143. EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
  2144. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
  2145. {
  2146. #define MS_REG_READ(x, y) \
  2147. (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
  2148. if (gpio >= ah->caps.num_gpio_pins)
  2149. return 0xffffffff;
  2150. if (AR_DEVID_7010(ah)) {
  2151. u32 val;
  2152. val = REG_READ(ah, AR7010_GPIO_IN);
  2153. return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
  2154. } else if (AR_SREV_9300_20_OR_LATER(ah))
  2155. return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
  2156. AR_GPIO_BIT(gpio)) != 0;
  2157. else if (AR_SREV_9271(ah))
  2158. return MS_REG_READ(AR9271, gpio) != 0;
  2159. else if (AR_SREV_9287_11_OR_LATER(ah))
  2160. return MS_REG_READ(AR9287, gpio) != 0;
  2161. else if (AR_SREV_9285_12_OR_LATER(ah))
  2162. return MS_REG_READ(AR9285, gpio) != 0;
  2163. else if (AR_SREV_9280_20_OR_LATER(ah))
  2164. return MS_REG_READ(AR928X, gpio) != 0;
  2165. else
  2166. return MS_REG_READ(AR, gpio) != 0;
  2167. }
  2168. EXPORT_SYMBOL(ath9k_hw_gpio_get);
  2169. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  2170. u32 ah_signal_type)
  2171. {
  2172. u32 gpio_shift;
  2173. if (AR_DEVID_7010(ah)) {
  2174. gpio_shift = gpio;
  2175. REG_RMW(ah, AR7010_GPIO_OE,
  2176. (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
  2177. (AR7010_GPIO_OE_MASK << gpio_shift));
  2178. return;
  2179. }
  2180. ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
  2181. gpio_shift = 2 * gpio;
  2182. REG_RMW(ah,
  2183. AR_GPIO_OE_OUT,
  2184. (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
  2185. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  2186. }
  2187. EXPORT_SYMBOL(ath9k_hw_cfg_output);
  2188. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
  2189. {
  2190. if (AR_DEVID_7010(ah)) {
  2191. val = val ? 0 : 1;
  2192. REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
  2193. AR_GPIO_BIT(gpio));
  2194. return;
  2195. }
  2196. if (AR_SREV_9271(ah))
  2197. val = ~val;
  2198. REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
  2199. AR_GPIO_BIT(gpio));
  2200. }
  2201. EXPORT_SYMBOL(ath9k_hw_set_gpio);
  2202. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
  2203. {
  2204. REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
  2205. }
  2206. EXPORT_SYMBOL(ath9k_hw_setantenna);
  2207. /*********************/
  2208. /* General Operation */
  2209. /*********************/
  2210. u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
  2211. {
  2212. u32 bits = REG_READ(ah, AR_RX_FILTER);
  2213. u32 phybits = REG_READ(ah, AR_PHY_ERR);
  2214. if (phybits & AR_PHY_ERR_RADAR)
  2215. bits |= ATH9K_RX_FILTER_PHYRADAR;
  2216. if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
  2217. bits |= ATH9K_RX_FILTER_PHYERR;
  2218. return bits;
  2219. }
  2220. EXPORT_SYMBOL(ath9k_hw_getrxfilter);
  2221. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
  2222. {
  2223. u32 phybits;
  2224. ENABLE_REGWRITE_BUFFER(ah);
  2225. if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
  2226. bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
  2227. REG_WRITE(ah, AR_RX_FILTER, bits);
  2228. phybits = 0;
  2229. if (bits & ATH9K_RX_FILTER_PHYRADAR)
  2230. phybits |= AR_PHY_ERR_RADAR;
  2231. if (bits & ATH9K_RX_FILTER_PHYERR)
  2232. phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
  2233. REG_WRITE(ah, AR_PHY_ERR, phybits);
  2234. if (phybits)
  2235. REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
  2236. else
  2237. REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
  2238. REGWRITE_BUFFER_FLUSH(ah);
  2239. }
  2240. EXPORT_SYMBOL(ath9k_hw_setrxfilter);
  2241. bool ath9k_hw_phy_disable(struct ath_hw *ah)
  2242. {
  2243. if (ath9k_hw_mci_is_enabled(ah))
  2244. ar9003_mci_bt_gain_ctrl(ah);
  2245. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
  2246. return false;
  2247. ath9k_hw_init_pll(ah, NULL);
  2248. ah->htc_reset_init = true;
  2249. return true;
  2250. }
  2251. EXPORT_SYMBOL(ath9k_hw_phy_disable);
  2252. bool ath9k_hw_disable(struct ath_hw *ah)
  2253. {
  2254. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  2255. return false;
  2256. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
  2257. return false;
  2258. ath9k_hw_init_pll(ah, NULL);
  2259. return true;
  2260. }
  2261. EXPORT_SYMBOL(ath9k_hw_disable);
  2262. static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
  2263. {
  2264. enum eeprom_param gain_param;
  2265. if (IS_CHAN_2GHZ(chan))
  2266. gain_param = EEP_ANTENNA_GAIN_2G;
  2267. else
  2268. gain_param = EEP_ANTENNA_GAIN_5G;
  2269. return ah->eep_ops->get_eeprom(ah, gain_param);
  2270. }
  2271. void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
  2272. bool test)
  2273. {
  2274. struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
  2275. struct ieee80211_channel *channel;
  2276. int chan_pwr, new_pwr, max_gain;
  2277. int ant_gain, ant_reduction = 0;
  2278. if (!chan)
  2279. return;
  2280. channel = chan->chan;
  2281. chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
  2282. new_pwr = min_t(int, chan_pwr, reg->power_limit);
  2283. max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
  2284. ant_gain = get_antenna_gain(ah, chan);
  2285. if (ant_gain > max_gain)
  2286. ant_reduction = ant_gain - max_gain;
  2287. ah->eep_ops->set_txpower(ah, chan,
  2288. ath9k_regd_get_ctl(reg, chan),
  2289. ant_reduction, new_pwr, test);
  2290. }
  2291. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
  2292. {
  2293. struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
  2294. struct ath9k_channel *chan = ah->curchan;
  2295. struct ieee80211_channel *channel = chan->chan;
  2296. reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
  2297. if (test)
  2298. channel->max_power = MAX_RATE_POWER / 2;
  2299. ath9k_hw_apply_txpower(ah, chan, test);
  2300. if (test)
  2301. channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
  2302. }
  2303. EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
  2304. void ath9k_hw_setopmode(struct ath_hw *ah)
  2305. {
  2306. ath9k_hw_set_operating_mode(ah, ah->opmode);
  2307. }
  2308. EXPORT_SYMBOL(ath9k_hw_setopmode);
  2309. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
  2310. {
  2311. REG_WRITE(ah, AR_MCAST_FIL0, filter0);
  2312. REG_WRITE(ah, AR_MCAST_FIL1, filter1);
  2313. }
  2314. EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
  2315. void ath9k_hw_write_associd(struct ath_hw *ah)
  2316. {
  2317. struct ath_common *common = ath9k_hw_common(ah);
  2318. REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
  2319. REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
  2320. ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
  2321. }
  2322. EXPORT_SYMBOL(ath9k_hw_write_associd);
  2323. #define ATH9K_MAX_TSF_READ 10
  2324. u64 ath9k_hw_gettsf64(struct ath_hw *ah)
  2325. {
  2326. u32 tsf_lower, tsf_upper1, tsf_upper2;
  2327. int i;
  2328. tsf_upper1 = REG_READ(ah, AR_TSF_U32);
  2329. for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
  2330. tsf_lower = REG_READ(ah, AR_TSF_L32);
  2331. tsf_upper2 = REG_READ(ah, AR_TSF_U32);
  2332. if (tsf_upper2 == tsf_upper1)
  2333. break;
  2334. tsf_upper1 = tsf_upper2;
  2335. }
  2336. WARN_ON( i == ATH9K_MAX_TSF_READ );
  2337. return (((u64)tsf_upper1 << 32) | tsf_lower);
  2338. }
  2339. EXPORT_SYMBOL(ath9k_hw_gettsf64);
  2340. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
  2341. {
  2342. REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
  2343. REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
  2344. }
  2345. EXPORT_SYMBOL(ath9k_hw_settsf64);
  2346. void ath9k_hw_reset_tsf(struct ath_hw *ah)
  2347. {
  2348. if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
  2349. AH_TSF_WRITE_TIMEOUT))
  2350. ath_dbg(ath9k_hw_common(ah), RESET,
  2351. "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
  2352. REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
  2353. }
  2354. EXPORT_SYMBOL(ath9k_hw_reset_tsf);
  2355. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
  2356. {
  2357. if (set)
  2358. ah->misc_mode |= AR_PCU_TX_ADD_TSF;
  2359. else
  2360. ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
  2361. }
  2362. EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
  2363. void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
  2364. {
  2365. u32 macmode;
  2366. if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
  2367. macmode = AR_2040_JOINED_RX_CLEAR;
  2368. else
  2369. macmode = 0;
  2370. REG_WRITE(ah, AR_2040_MODE, macmode);
  2371. }
  2372. /* HW Generic timers configuration */
  2373. static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
  2374. {
  2375. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2376. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2377. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2378. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2379. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2380. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2381. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2382. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2383. {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
  2384. {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
  2385. AR_NDP2_TIMER_MODE, 0x0002},
  2386. {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
  2387. AR_NDP2_TIMER_MODE, 0x0004},
  2388. {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
  2389. AR_NDP2_TIMER_MODE, 0x0008},
  2390. {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
  2391. AR_NDP2_TIMER_MODE, 0x0010},
  2392. {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
  2393. AR_NDP2_TIMER_MODE, 0x0020},
  2394. {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
  2395. AR_NDP2_TIMER_MODE, 0x0040},
  2396. {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
  2397. AR_NDP2_TIMER_MODE, 0x0080}
  2398. };
  2399. /* HW generic timer primitives */
  2400. u32 ath9k_hw_gettsf32(struct ath_hw *ah)
  2401. {
  2402. return REG_READ(ah, AR_TSF_L32);
  2403. }
  2404. EXPORT_SYMBOL(ath9k_hw_gettsf32);
  2405. void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah)
  2406. {
  2407. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2408. if (timer_table->tsf2_enabled) {
  2409. REG_SET_BIT(ah, AR_DIRECT_CONNECT, AR_DC_AP_STA_EN);
  2410. REG_SET_BIT(ah, AR_RESET_TSF, AR_RESET_TSF2_ONCE);
  2411. }
  2412. }
  2413. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  2414. void (*trigger)(void *),
  2415. void (*overflow)(void *),
  2416. void *arg,
  2417. u8 timer_index)
  2418. {
  2419. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2420. struct ath_gen_timer *timer;
  2421. if ((timer_index < AR_FIRST_NDP_TIMER) ||
  2422. (timer_index >= ATH_MAX_GEN_TIMER))
  2423. return NULL;
  2424. if ((timer_index > AR_FIRST_NDP_TIMER) &&
  2425. !AR_SREV_9300_20_OR_LATER(ah))
  2426. return NULL;
  2427. timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
  2428. if (timer == NULL)
  2429. return NULL;
  2430. /* allocate a hardware generic timer slot */
  2431. timer_table->timers[timer_index] = timer;
  2432. timer->index = timer_index;
  2433. timer->trigger = trigger;
  2434. timer->overflow = overflow;
  2435. timer->arg = arg;
  2436. if ((timer_index > AR_FIRST_NDP_TIMER) && !timer_table->tsf2_enabled) {
  2437. timer_table->tsf2_enabled = true;
  2438. ath9k_hw_gen_timer_start_tsf2(ah);
  2439. }
  2440. return timer;
  2441. }
  2442. EXPORT_SYMBOL(ath_gen_timer_alloc);
  2443. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  2444. struct ath_gen_timer *timer,
  2445. u32 timer_next,
  2446. u32 timer_period)
  2447. {
  2448. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2449. u32 mask = 0;
  2450. timer_table->timer_mask |= BIT(timer->index);
  2451. /*
  2452. * Program generic timer registers
  2453. */
  2454. REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
  2455. timer_next);
  2456. REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
  2457. timer_period);
  2458. REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  2459. gen_tmr_configuration[timer->index].mode_mask);
  2460. if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
  2461. /*
  2462. * Starting from AR9462, each generic timer can select which tsf
  2463. * to use. But we still follow the old rule, 0 - 7 use tsf and
  2464. * 8 - 15 use tsf2.
  2465. */
  2466. if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
  2467. REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
  2468. (1 << timer->index));
  2469. else
  2470. REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
  2471. (1 << timer->index));
  2472. }
  2473. if (timer->trigger)
  2474. mask |= SM(AR_GENTMR_BIT(timer->index),
  2475. AR_IMR_S5_GENTIMER_TRIG);
  2476. if (timer->overflow)
  2477. mask |= SM(AR_GENTMR_BIT(timer->index),
  2478. AR_IMR_S5_GENTIMER_THRESH);
  2479. REG_SET_BIT(ah, AR_IMR_S5, mask);
  2480. if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
  2481. ah->imask |= ATH9K_INT_GENTIMER;
  2482. ath9k_hw_set_interrupts(ah);
  2483. }
  2484. }
  2485. EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
  2486. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
  2487. {
  2488. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2489. /* Clear generic timer enable bits. */
  2490. REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  2491. gen_tmr_configuration[timer->index].mode_mask);
  2492. if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
  2493. /*
  2494. * Need to switch back to TSF if it was using TSF2.
  2495. */
  2496. if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
  2497. REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
  2498. (1 << timer->index));
  2499. }
  2500. }
  2501. /* Disable both trigger and thresh interrupt masks */
  2502. REG_CLR_BIT(ah, AR_IMR_S5,
  2503. (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
  2504. SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
  2505. timer_table->timer_mask &= ~BIT(timer->index);
  2506. if (timer_table->timer_mask == 0) {
  2507. ah->imask &= ~ATH9K_INT_GENTIMER;
  2508. ath9k_hw_set_interrupts(ah);
  2509. }
  2510. }
  2511. EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
  2512. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
  2513. {
  2514. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2515. /* free the hardware generic timer slot */
  2516. timer_table->timers[timer->index] = NULL;
  2517. kfree(timer);
  2518. }
  2519. EXPORT_SYMBOL(ath_gen_timer_free);
  2520. /*
  2521. * Generic Timer Interrupts handling
  2522. */
  2523. void ath_gen_timer_isr(struct ath_hw *ah)
  2524. {
  2525. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2526. struct ath_gen_timer *timer;
  2527. unsigned long trigger_mask, thresh_mask;
  2528. unsigned int index;
  2529. /* get hardware generic timer interrupt status */
  2530. trigger_mask = ah->intr_gen_timer_trigger;
  2531. thresh_mask = ah->intr_gen_timer_thresh;
  2532. trigger_mask &= timer_table->timer_mask;
  2533. thresh_mask &= timer_table->timer_mask;
  2534. for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
  2535. timer = timer_table->timers[index];
  2536. if (!timer)
  2537. continue;
  2538. if (!timer->overflow)
  2539. continue;
  2540. trigger_mask &= ~BIT(index);
  2541. timer->overflow(timer->arg);
  2542. }
  2543. for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
  2544. timer = timer_table->timers[index];
  2545. if (!timer)
  2546. continue;
  2547. if (!timer->trigger)
  2548. continue;
  2549. timer->trigger(timer->arg);
  2550. }
  2551. }
  2552. EXPORT_SYMBOL(ath_gen_timer_isr);
  2553. /********/
  2554. /* HTC */
  2555. /********/
  2556. static struct {
  2557. u32 version;
  2558. const char * name;
  2559. } ath_mac_bb_names[] = {
  2560. /* Devices with external radios */
  2561. { AR_SREV_VERSION_5416_PCI, "5416" },
  2562. { AR_SREV_VERSION_5416_PCIE, "5418" },
  2563. { AR_SREV_VERSION_9100, "9100" },
  2564. { AR_SREV_VERSION_9160, "9160" },
  2565. /* Single-chip solutions */
  2566. { AR_SREV_VERSION_9280, "9280" },
  2567. { AR_SREV_VERSION_9285, "9285" },
  2568. { AR_SREV_VERSION_9287, "9287" },
  2569. { AR_SREV_VERSION_9271, "9271" },
  2570. { AR_SREV_VERSION_9300, "9300" },
  2571. { AR_SREV_VERSION_9330, "9330" },
  2572. { AR_SREV_VERSION_9340, "9340" },
  2573. { AR_SREV_VERSION_9485, "9485" },
  2574. { AR_SREV_VERSION_9462, "9462" },
  2575. { AR_SREV_VERSION_9550, "9550" },
  2576. { AR_SREV_VERSION_9565, "9565" },
  2577. { AR_SREV_VERSION_9531, "9531" },
  2578. };
  2579. /* For devices with external radios */
  2580. static struct {
  2581. u16 version;
  2582. const char * name;
  2583. } ath_rf_names[] = {
  2584. { 0, "5133" },
  2585. { AR_RAD5133_SREV_MAJOR, "5133" },
  2586. { AR_RAD5122_SREV_MAJOR, "5122" },
  2587. { AR_RAD2133_SREV_MAJOR, "2133" },
  2588. { AR_RAD2122_SREV_MAJOR, "2122" }
  2589. };
  2590. /*
  2591. * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
  2592. */
  2593. static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
  2594. {
  2595. int i;
  2596. for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
  2597. if (ath_mac_bb_names[i].version == mac_bb_version) {
  2598. return ath_mac_bb_names[i].name;
  2599. }
  2600. }
  2601. return "????";
  2602. }
  2603. /*
  2604. * Return the RF name. "????" is returned if the RF is unknown.
  2605. * Used for devices with external radios.
  2606. */
  2607. static const char *ath9k_hw_rf_name(u16 rf_version)
  2608. {
  2609. int i;
  2610. for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
  2611. if (ath_rf_names[i].version == rf_version) {
  2612. return ath_rf_names[i].name;
  2613. }
  2614. }
  2615. return "????";
  2616. }
  2617. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
  2618. {
  2619. int used;
  2620. /* chipsets >= AR9280 are single-chip */
  2621. if (AR_SREV_9280_20_OR_LATER(ah)) {
  2622. used = scnprintf(hw_name, len,
  2623. "Atheros AR%s Rev:%x",
  2624. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  2625. ah->hw_version.macRev);
  2626. }
  2627. else {
  2628. used = scnprintf(hw_name, len,
  2629. "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
  2630. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  2631. ah->hw_version.macRev,
  2632. ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
  2633. & AR_RADIO_SREV_MAJOR)),
  2634. ah->hw_version.phyRev);
  2635. }
  2636. hw_name[used] = '\0';
  2637. }
  2638. EXPORT_SYMBOL(ath9k_hw_name);