be_cmds.c 102 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194
  1. /*
  2. * Copyright (C) 2005 - 2014 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static char *be_port_misconfig_evt_desc[] = {
  21. "A valid SFP module detected",
  22. "Optics faulted/ incorrectly installed/ not installed.",
  23. "Optics of two types installed.",
  24. "Incompatible optics.",
  25. "Unknown port SFP status"
  26. };
  27. static char *be_port_misconfig_remedy_desc[] = {
  28. "",
  29. "Reseat optics. If issue not resolved, replace",
  30. "Remove one optic or install matching pair of optics",
  31. "Replace with compatible optics for card to function",
  32. ""
  33. };
  34. static struct be_cmd_priv_map cmd_priv_map[] = {
  35. {
  36. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  37. CMD_SUBSYSTEM_ETH,
  38. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  39. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  40. },
  41. {
  42. OPCODE_COMMON_GET_FLOW_CONTROL,
  43. CMD_SUBSYSTEM_COMMON,
  44. BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
  45. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  46. },
  47. {
  48. OPCODE_COMMON_SET_FLOW_CONTROL,
  49. CMD_SUBSYSTEM_COMMON,
  50. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  51. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  52. },
  53. {
  54. OPCODE_ETH_GET_PPORT_STATS,
  55. CMD_SUBSYSTEM_ETH,
  56. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  57. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  58. },
  59. {
  60. OPCODE_COMMON_GET_PHY_DETAILS,
  61. CMD_SUBSYSTEM_COMMON,
  62. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  63. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  64. }
  65. };
  66. static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
  67. {
  68. int i;
  69. int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
  70. u32 cmd_privileges = adapter->cmd_privileges;
  71. for (i = 0; i < num_entries; i++)
  72. if (opcode == cmd_priv_map[i].opcode &&
  73. subsystem == cmd_priv_map[i].subsystem)
  74. if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
  75. return false;
  76. return true;
  77. }
  78. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  79. {
  80. return wrb->payload.embedded_payload;
  81. }
  82. static void be_mcc_notify(struct be_adapter *adapter)
  83. {
  84. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  85. u32 val = 0;
  86. if (be_error(adapter))
  87. return;
  88. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  89. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  90. wmb();
  91. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  92. }
  93. /* To check if valid bit is set, check the entire word as we don't know
  94. * the endianness of the data (old entry is host endian while a new entry is
  95. * little endian) */
  96. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  97. {
  98. u32 flags;
  99. if (compl->flags != 0) {
  100. flags = le32_to_cpu(compl->flags);
  101. if (flags & CQE_FLAGS_VALID_MASK) {
  102. compl->flags = flags;
  103. return true;
  104. }
  105. }
  106. return false;
  107. }
  108. /* Need to reset the entire word that houses the valid bit */
  109. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  110. {
  111. compl->flags = 0;
  112. }
  113. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  114. {
  115. unsigned long addr;
  116. addr = tag1;
  117. addr = ((addr << 16) << 16) | tag0;
  118. return (void *)addr;
  119. }
  120. static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
  121. {
  122. if (base_status == MCC_STATUS_NOT_SUPPORTED ||
  123. base_status == MCC_STATUS_ILLEGAL_REQUEST ||
  124. addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
  125. (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
  126. (base_status == MCC_STATUS_ILLEGAL_FIELD ||
  127. addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
  128. return true;
  129. else
  130. return false;
  131. }
  132. /* Place holder for all the async MCC cmds wherein the caller is not in a busy
  133. * loop (has not issued be_mcc_notify_wait())
  134. */
  135. static void be_async_cmd_process(struct be_adapter *adapter,
  136. struct be_mcc_compl *compl,
  137. struct be_cmd_resp_hdr *resp_hdr)
  138. {
  139. enum mcc_base_status base_status = base_status(compl->status);
  140. u8 opcode = 0, subsystem = 0;
  141. if (resp_hdr) {
  142. opcode = resp_hdr->opcode;
  143. subsystem = resp_hdr->subsystem;
  144. }
  145. if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
  146. subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
  147. complete(&adapter->et_cmd_compl);
  148. return;
  149. }
  150. if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
  151. opcode == OPCODE_COMMON_WRITE_OBJECT) &&
  152. subsystem == CMD_SUBSYSTEM_COMMON) {
  153. adapter->flash_status = compl->status;
  154. complete(&adapter->et_cmd_compl);
  155. return;
  156. }
  157. if ((opcode == OPCODE_ETH_GET_STATISTICS ||
  158. opcode == OPCODE_ETH_GET_PPORT_STATS) &&
  159. subsystem == CMD_SUBSYSTEM_ETH &&
  160. base_status == MCC_STATUS_SUCCESS) {
  161. be_parse_stats(adapter);
  162. adapter->stats_cmd_sent = false;
  163. return;
  164. }
  165. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  166. subsystem == CMD_SUBSYSTEM_COMMON) {
  167. if (base_status == MCC_STATUS_SUCCESS) {
  168. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  169. (void *)resp_hdr;
  170. adapter->drv_stats.be_on_die_temperature =
  171. resp->on_die_temperature;
  172. } else {
  173. adapter->be_get_temp_freq = 0;
  174. }
  175. return;
  176. }
  177. }
  178. static int be_mcc_compl_process(struct be_adapter *adapter,
  179. struct be_mcc_compl *compl)
  180. {
  181. enum mcc_base_status base_status;
  182. enum mcc_addl_status addl_status;
  183. struct be_cmd_resp_hdr *resp_hdr;
  184. u8 opcode = 0, subsystem = 0;
  185. /* Just swap the status to host endian; mcc tag is opaquely copied
  186. * from mcc_wrb */
  187. be_dws_le_to_cpu(compl, 4);
  188. base_status = base_status(compl->status);
  189. addl_status = addl_status(compl->status);
  190. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  191. if (resp_hdr) {
  192. opcode = resp_hdr->opcode;
  193. subsystem = resp_hdr->subsystem;
  194. }
  195. be_async_cmd_process(adapter, compl, resp_hdr);
  196. if (base_status != MCC_STATUS_SUCCESS &&
  197. !be_skip_err_log(opcode, base_status, addl_status)) {
  198. if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  199. dev_warn(&adapter->pdev->dev,
  200. "VF is not privileged to issue opcode %d-%d\n",
  201. opcode, subsystem);
  202. } else {
  203. dev_err(&adapter->pdev->dev,
  204. "opcode %d-%d failed:status %d-%d\n",
  205. opcode, subsystem, base_status, addl_status);
  206. }
  207. }
  208. return compl->status;
  209. }
  210. /* Link state evt is a string of bytes; no need for endian swapping */
  211. static void be_async_link_state_process(struct be_adapter *adapter,
  212. struct be_mcc_compl *compl)
  213. {
  214. struct be_async_event_link_state *evt =
  215. (struct be_async_event_link_state *)compl;
  216. /* When link status changes, link speed must be re-queried from FW */
  217. adapter->phy.link_speed = -1;
  218. /* On BEx the FW does not send a separate link status
  219. * notification for physical and logical link.
  220. * On other chips just process the logical link
  221. * status notification
  222. */
  223. if (!BEx_chip(adapter) &&
  224. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  225. return;
  226. /* For the initial link status do not rely on the ASYNC event as
  227. * it may not be received in some cases.
  228. */
  229. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  230. be_link_status_update(adapter,
  231. evt->port_link_status & LINK_STATUS_MASK);
  232. }
  233. static void be_async_port_misconfig_event_process(struct be_adapter *adapter,
  234. struct be_mcc_compl *compl)
  235. {
  236. struct be_async_event_misconfig_port *evt =
  237. (struct be_async_event_misconfig_port *)compl;
  238. u32 sfp_mismatch_evt = le32_to_cpu(evt->event_data_word1);
  239. struct device *dev = &adapter->pdev->dev;
  240. u8 port_misconfig_evt;
  241. port_misconfig_evt =
  242. ((sfp_mismatch_evt >> (adapter->hba_port_num * 8)) & 0xff);
  243. /* Log an error message that would allow a user to determine
  244. * whether the SFPs have an issue
  245. */
  246. dev_info(dev, "Port %c: %s %s", adapter->port_name,
  247. be_port_misconfig_evt_desc[port_misconfig_evt],
  248. be_port_misconfig_remedy_desc[port_misconfig_evt]);
  249. if (port_misconfig_evt == INCOMPATIBLE_SFP)
  250. adapter->flags |= BE_FLAGS_EVT_INCOMPATIBLE_SFP;
  251. }
  252. /* Grp5 CoS Priority evt */
  253. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  254. struct be_mcc_compl *compl)
  255. {
  256. struct be_async_event_grp5_cos_priority *evt =
  257. (struct be_async_event_grp5_cos_priority *)compl;
  258. if (evt->valid) {
  259. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  260. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  261. adapter->recommended_prio =
  262. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  263. }
  264. }
  265. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  266. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  267. struct be_mcc_compl *compl)
  268. {
  269. struct be_async_event_grp5_qos_link_speed *evt =
  270. (struct be_async_event_grp5_qos_link_speed *)compl;
  271. if (adapter->phy.link_speed >= 0 &&
  272. evt->physical_port == adapter->port_num)
  273. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  274. }
  275. /*Grp5 PVID evt*/
  276. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  277. struct be_mcc_compl *compl)
  278. {
  279. struct be_async_event_grp5_pvid_state *evt =
  280. (struct be_async_event_grp5_pvid_state *)compl;
  281. if (evt->enabled) {
  282. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  283. dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
  284. } else {
  285. adapter->pvid = 0;
  286. }
  287. }
  288. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  289. struct be_mcc_compl *compl)
  290. {
  291. u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
  292. ASYNC_EVENT_TYPE_MASK;
  293. switch (event_type) {
  294. case ASYNC_EVENT_COS_PRIORITY:
  295. be_async_grp5_cos_priority_process(adapter, compl);
  296. break;
  297. case ASYNC_EVENT_QOS_SPEED:
  298. be_async_grp5_qos_speed_process(adapter, compl);
  299. break;
  300. case ASYNC_EVENT_PVID_STATE:
  301. be_async_grp5_pvid_state_process(adapter, compl);
  302. break;
  303. default:
  304. break;
  305. }
  306. }
  307. static void be_async_dbg_evt_process(struct be_adapter *adapter,
  308. struct be_mcc_compl *cmp)
  309. {
  310. u8 event_type = 0;
  311. struct be_async_event_qnq *evt = (struct be_async_event_qnq *)cmp;
  312. event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
  313. ASYNC_EVENT_TYPE_MASK;
  314. switch (event_type) {
  315. case ASYNC_DEBUG_EVENT_TYPE_QNQ:
  316. if (evt->valid)
  317. adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
  318. adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
  319. break;
  320. default:
  321. dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
  322. event_type);
  323. break;
  324. }
  325. }
  326. static void be_async_sliport_evt_process(struct be_adapter *adapter,
  327. struct be_mcc_compl *cmp)
  328. {
  329. u8 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
  330. ASYNC_EVENT_TYPE_MASK;
  331. if (event_type == ASYNC_EVENT_PORT_MISCONFIG)
  332. be_async_port_misconfig_event_process(adapter, cmp);
  333. }
  334. static inline bool is_link_state_evt(u32 flags)
  335. {
  336. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  337. ASYNC_EVENT_CODE_LINK_STATE;
  338. }
  339. static inline bool is_grp5_evt(u32 flags)
  340. {
  341. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  342. ASYNC_EVENT_CODE_GRP_5;
  343. }
  344. static inline bool is_dbg_evt(u32 flags)
  345. {
  346. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  347. ASYNC_EVENT_CODE_QNQ;
  348. }
  349. static inline bool is_sliport_evt(u32 flags)
  350. {
  351. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  352. ASYNC_EVENT_CODE_SLIPORT;
  353. }
  354. static void be_mcc_event_process(struct be_adapter *adapter,
  355. struct be_mcc_compl *compl)
  356. {
  357. if (is_link_state_evt(compl->flags))
  358. be_async_link_state_process(adapter, compl);
  359. else if (is_grp5_evt(compl->flags))
  360. be_async_grp5_evt_process(adapter, compl);
  361. else if (is_dbg_evt(compl->flags))
  362. be_async_dbg_evt_process(adapter, compl);
  363. else if (is_sliport_evt(compl->flags))
  364. be_async_sliport_evt_process(adapter, compl);
  365. }
  366. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  367. {
  368. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  369. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  370. if (be_mcc_compl_is_new(compl)) {
  371. queue_tail_inc(mcc_cq);
  372. return compl;
  373. }
  374. return NULL;
  375. }
  376. void be_async_mcc_enable(struct be_adapter *adapter)
  377. {
  378. spin_lock_bh(&adapter->mcc_cq_lock);
  379. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  380. adapter->mcc_obj.rearm_cq = true;
  381. spin_unlock_bh(&adapter->mcc_cq_lock);
  382. }
  383. void be_async_mcc_disable(struct be_adapter *adapter)
  384. {
  385. spin_lock_bh(&adapter->mcc_cq_lock);
  386. adapter->mcc_obj.rearm_cq = false;
  387. be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
  388. spin_unlock_bh(&adapter->mcc_cq_lock);
  389. }
  390. int be_process_mcc(struct be_adapter *adapter)
  391. {
  392. struct be_mcc_compl *compl;
  393. int num = 0, status = 0;
  394. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  395. spin_lock(&adapter->mcc_cq_lock);
  396. while ((compl = be_mcc_compl_get(adapter))) {
  397. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  398. be_mcc_event_process(adapter, compl);
  399. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  400. status = be_mcc_compl_process(adapter, compl);
  401. atomic_dec(&mcc_obj->q.used);
  402. }
  403. be_mcc_compl_use(compl);
  404. num++;
  405. }
  406. if (num)
  407. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  408. spin_unlock(&adapter->mcc_cq_lock);
  409. return status;
  410. }
  411. /* Wait till no more pending mcc requests are present */
  412. static int be_mcc_wait_compl(struct be_adapter *adapter)
  413. {
  414. #define mcc_timeout 120000 /* 12s timeout */
  415. int i, status = 0;
  416. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  417. for (i = 0; i < mcc_timeout; i++) {
  418. if (be_error(adapter))
  419. return -EIO;
  420. local_bh_disable();
  421. status = be_process_mcc(adapter);
  422. local_bh_enable();
  423. if (atomic_read(&mcc_obj->q.used) == 0)
  424. break;
  425. udelay(100);
  426. }
  427. if (i == mcc_timeout) {
  428. dev_err(&adapter->pdev->dev, "FW not responding\n");
  429. adapter->fw_timeout = true;
  430. return -EIO;
  431. }
  432. return status;
  433. }
  434. /* Notify MCC requests and wait for completion */
  435. static int be_mcc_notify_wait(struct be_adapter *adapter)
  436. {
  437. int status;
  438. struct be_mcc_wrb *wrb;
  439. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  440. u16 index = mcc_obj->q.head;
  441. struct be_cmd_resp_hdr *resp;
  442. index_dec(&index, mcc_obj->q.len);
  443. wrb = queue_index_node(&mcc_obj->q, index);
  444. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  445. be_mcc_notify(adapter);
  446. status = be_mcc_wait_compl(adapter);
  447. if (status == -EIO)
  448. goto out;
  449. status = (resp->base_status |
  450. ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
  451. CQE_ADDL_STATUS_SHIFT));
  452. out:
  453. return status;
  454. }
  455. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  456. {
  457. int msecs = 0;
  458. u32 ready;
  459. do {
  460. if (be_error(adapter))
  461. return -EIO;
  462. ready = ioread32(db);
  463. if (ready == 0xffffffff)
  464. return -1;
  465. ready &= MPU_MAILBOX_DB_RDY_MASK;
  466. if (ready)
  467. break;
  468. if (msecs > 4000) {
  469. dev_err(&adapter->pdev->dev, "FW not responding\n");
  470. adapter->fw_timeout = true;
  471. be_detect_error(adapter);
  472. return -1;
  473. }
  474. msleep(1);
  475. msecs++;
  476. } while (true);
  477. return 0;
  478. }
  479. /*
  480. * Insert the mailbox address into the doorbell in two steps
  481. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  482. */
  483. static int be_mbox_notify_wait(struct be_adapter *adapter)
  484. {
  485. int status;
  486. u32 val = 0;
  487. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  488. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  489. struct be_mcc_mailbox *mbox = mbox_mem->va;
  490. struct be_mcc_compl *compl = &mbox->compl;
  491. /* wait for ready to be set */
  492. status = be_mbox_db_ready_wait(adapter, db);
  493. if (status != 0)
  494. return status;
  495. val |= MPU_MAILBOX_DB_HI_MASK;
  496. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  497. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  498. iowrite32(val, db);
  499. /* wait for ready to be set */
  500. status = be_mbox_db_ready_wait(adapter, db);
  501. if (status != 0)
  502. return status;
  503. val = 0;
  504. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  505. val |= (u32)(mbox_mem->dma >> 4) << 2;
  506. iowrite32(val, db);
  507. status = be_mbox_db_ready_wait(adapter, db);
  508. if (status != 0)
  509. return status;
  510. /* A cq entry has been made now */
  511. if (be_mcc_compl_is_new(compl)) {
  512. status = be_mcc_compl_process(adapter, &mbox->compl);
  513. be_mcc_compl_use(compl);
  514. if (status)
  515. return status;
  516. } else {
  517. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  518. return -1;
  519. }
  520. return 0;
  521. }
  522. static u16 be_POST_stage_get(struct be_adapter *adapter)
  523. {
  524. u32 sem;
  525. if (BEx_chip(adapter))
  526. sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
  527. else
  528. pci_read_config_dword(adapter->pdev,
  529. SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
  530. return sem & POST_STAGE_MASK;
  531. }
  532. static int lancer_wait_ready(struct be_adapter *adapter)
  533. {
  534. #define SLIPORT_READY_TIMEOUT 30
  535. u32 sliport_status;
  536. int i;
  537. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  538. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  539. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  540. return 0;
  541. if (sliport_status & SLIPORT_STATUS_ERR_MASK &&
  542. !(sliport_status & SLIPORT_STATUS_RN_MASK))
  543. return -EIO;
  544. msleep(1000);
  545. }
  546. return sliport_status ? : -1;
  547. }
  548. int be_fw_wait_ready(struct be_adapter *adapter)
  549. {
  550. u16 stage;
  551. int status, timeout = 0;
  552. struct device *dev = &adapter->pdev->dev;
  553. if (lancer_chip(adapter)) {
  554. status = lancer_wait_ready(adapter);
  555. if (status) {
  556. stage = status;
  557. goto err;
  558. }
  559. return 0;
  560. }
  561. do {
  562. /* There's no means to poll POST state on BE2/3 VFs */
  563. if (BEx_chip(adapter) && be_virtfn(adapter))
  564. return 0;
  565. stage = be_POST_stage_get(adapter);
  566. if (stage == POST_STAGE_ARMFW_RDY)
  567. return 0;
  568. dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
  569. if (msleep_interruptible(2000)) {
  570. dev_err(dev, "Waiting for POST aborted\n");
  571. return -EINTR;
  572. }
  573. timeout += 2;
  574. } while (timeout < 60);
  575. err:
  576. dev_err(dev, "POST timeout; stage=%#x\n", stage);
  577. return -ETIMEDOUT;
  578. }
  579. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  580. {
  581. return &wrb->payload.sgl[0];
  582. }
  583. static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
  584. {
  585. wrb->tag0 = addr & 0xFFFFFFFF;
  586. wrb->tag1 = upper_32_bits(addr);
  587. }
  588. /* Don't touch the hdr after it's prepared */
  589. /* mem will be NULL for embedded commands */
  590. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  591. u8 subsystem, u8 opcode, int cmd_len,
  592. struct be_mcc_wrb *wrb,
  593. struct be_dma_mem *mem)
  594. {
  595. struct be_sge *sge;
  596. req_hdr->opcode = opcode;
  597. req_hdr->subsystem = subsystem;
  598. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  599. req_hdr->version = 0;
  600. fill_wrb_tags(wrb, (ulong) req_hdr);
  601. wrb->payload_length = cmd_len;
  602. if (mem) {
  603. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  604. MCC_WRB_SGE_CNT_SHIFT;
  605. sge = nonembedded_sgl(wrb);
  606. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  607. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  608. sge->len = cpu_to_le32(mem->size);
  609. } else
  610. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  611. be_dws_cpu_to_le(wrb, 8);
  612. }
  613. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  614. struct be_dma_mem *mem)
  615. {
  616. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  617. u64 dma = (u64)mem->dma;
  618. for (i = 0; i < buf_pages; i++) {
  619. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  620. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  621. dma += PAGE_SIZE_4K;
  622. }
  623. }
  624. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  625. {
  626. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  627. struct be_mcc_wrb *wrb
  628. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  629. memset(wrb, 0, sizeof(*wrb));
  630. return wrb;
  631. }
  632. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  633. {
  634. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  635. struct be_mcc_wrb *wrb;
  636. if (!mccq->created)
  637. return NULL;
  638. if (atomic_read(&mccq->used) >= mccq->len)
  639. return NULL;
  640. wrb = queue_head_node(mccq);
  641. queue_head_inc(mccq);
  642. atomic_inc(&mccq->used);
  643. memset(wrb, 0, sizeof(*wrb));
  644. return wrb;
  645. }
  646. static bool use_mcc(struct be_adapter *adapter)
  647. {
  648. return adapter->mcc_obj.q.created;
  649. }
  650. /* Must be used only in process context */
  651. static int be_cmd_lock(struct be_adapter *adapter)
  652. {
  653. if (use_mcc(adapter)) {
  654. spin_lock_bh(&adapter->mcc_lock);
  655. return 0;
  656. } else {
  657. return mutex_lock_interruptible(&adapter->mbox_lock);
  658. }
  659. }
  660. /* Must be used only in process context */
  661. static void be_cmd_unlock(struct be_adapter *adapter)
  662. {
  663. if (use_mcc(adapter))
  664. spin_unlock_bh(&adapter->mcc_lock);
  665. else
  666. return mutex_unlock(&adapter->mbox_lock);
  667. }
  668. static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
  669. struct be_mcc_wrb *wrb)
  670. {
  671. struct be_mcc_wrb *dest_wrb;
  672. if (use_mcc(adapter)) {
  673. dest_wrb = wrb_from_mccq(adapter);
  674. if (!dest_wrb)
  675. return NULL;
  676. } else {
  677. dest_wrb = wrb_from_mbox(adapter);
  678. }
  679. memcpy(dest_wrb, wrb, sizeof(*wrb));
  680. if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
  681. fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
  682. return dest_wrb;
  683. }
  684. /* Must be used only in process context */
  685. static int be_cmd_notify_wait(struct be_adapter *adapter,
  686. struct be_mcc_wrb *wrb)
  687. {
  688. struct be_mcc_wrb *dest_wrb;
  689. int status;
  690. status = be_cmd_lock(adapter);
  691. if (status)
  692. return status;
  693. dest_wrb = be_cmd_copy(adapter, wrb);
  694. if (!dest_wrb)
  695. return -EBUSY;
  696. if (use_mcc(adapter))
  697. status = be_mcc_notify_wait(adapter);
  698. else
  699. status = be_mbox_notify_wait(adapter);
  700. if (!status)
  701. memcpy(wrb, dest_wrb, sizeof(*wrb));
  702. be_cmd_unlock(adapter);
  703. return status;
  704. }
  705. /* Tell fw we're about to start firing cmds by writing a
  706. * special pattern across the wrb hdr; uses mbox
  707. */
  708. int be_cmd_fw_init(struct be_adapter *adapter)
  709. {
  710. u8 *wrb;
  711. int status;
  712. if (lancer_chip(adapter))
  713. return 0;
  714. if (mutex_lock_interruptible(&adapter->mbox_lock))
  715. return -1;
  716. wrb = (u8 *)wrb_from_mbox(adapter);
  717. *wrb++ = 0xFF;
  718. *wrb++ = 0x12;
  719. *wrb++ = 0x34;
  720. *wrb++ = 0xFF;
  721. *wrb++ = 0xFF;
  722. *wrb++ = 0x56;
  723. *wrb++ = 0x78;
  724. *wrb = 0xFF;
  725. status = be_mbox_notify_wait(adapter);
  726. mutex_unlock(&adapter->mbox_lock);
  727. return status;
  728. }
  729. /* Tell fw we're done with firing cmds by writing a
  730. * special pattern across the wrb hdr; uses mbox
  731. */
  732. int be_cmd_fw_clean(struct be_adapter *adapter)
  733. {
  734. u8 *wrb;
  735. int status;
  736. if (lancer_chip(adapter))
  737. return 0;
  738. if (mutex_lock_interruptible(&adapter->mbox_lock))
  739. return -1;
  740. wrb = (u8 *)wrb_from_mbox(adapter);
  741. *wrb++ = 0xFF;
  742. *wrb++ = 0xAA;
  743. *wrb++ = 0xBB;
  744. *wrb++ = 0xFF;
  745. *wrb++ = 0xFF;
  746. *wrb++ = 0xCC;
  747. *wrb++ = 0xDD;
  748. *wrb = 0xFF;
  749. status = be_mbox_notify_wait(adapter);
  750. mutex_unlock(&adapter->mbox_lock);
  751. return status;
  752. }
  753. int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
  754. {
  755. struct be_mcc_wrb *wrb;
  756. struct be_cmd_req_eq_create *req;
  757. struct be_dma_mem *q_mem = &eqo->q.dma_mem;
  758. int status, ver = 0;
  759. if (mutex_lock_interruptible(&adapter->mbox_lock))
  760. return -1;
  761. wrb = wrb_from_mbox(adapter);
  762. req = embedded_payload(wrb);
  763. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  764. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
  765. NULL);
  766. /* Support for EQ_CREATEv2 available only SH-R onwards */
  767. if (!(BEx_chip(adapter) || lancer_chip(adapter)))
  768. ver = 2;
  769. req->hdr.version = ver;
  770. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  771. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  772. /* 4byte eqe*/
  773. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  774. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  775. __ilog2_u32(eqo->q.len / 256));
  776. be_dws_cpu_to_le(req->context, sizeof(req->context));
  777. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  778. status = be_mbox_notify_wait(adapter);
  779. if (!status) {
  780. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  781. eqo->q.id = le16_to_cpu(resp->eq_id);
  782. eqo->msix_idx =
  783. (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
  784. eqo->q.created = true;
  785. }
  786. mutex_unlock(&adapter->mbox_lock);
  787. return status;
  788. }
  789. /* Use MCC */
  790. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  791. bool permanent, u32 if_handle, u32 pmac_id)
  792. {
  793. struct be_mcc_wrb *wrb;
  794. struct be_cmd_req_mac_query *req;
  795. int status;
  796. spin_lock_bh(&adapter->mcc_lock);
  797. wrb = wrb_from_mccq(adapter);
  798. if (!wrb) {
  799. status = -EBUSY;
  800. goto err;
  801. }
  802. req = embedded_payload(wrb);
  803. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  804. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
  805. NULL);
  806. req->type = MAC_ADDRESS_TYPE_NETWORK;
  807. if (permanent) {
  808. req->permanent = 1;
  809. } else {
  810. req->if_id = cpu_to_le16((u16)if_handle);
  811. req->pmac_id = cpu_to_le32(pmac_id);
  812. req->permanent = 0;
  813. }
  814. status = be_mcc_notify_wait(adapter);
  815. if (!status) {
  816. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  817. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  818. }
  819. err:
  820. spin_unlock_bh(&adapter->mcc_lock);
  821. return status;
  822. }
  823. /* Uses synchronous MCCQ */
  824. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  825. u32 if_id, u32 *pmac_id, u32 domain)
  826. {
  827. struct be_mcc_wrb *wrb;
  828. struct be_cmd_req_pmac_add *req;
  829. int status;
  830. spin_lock_bh(&adapter->mcc_lock);
  831. wrb = wrb_from_mccq(adapter);
  832. if (!wrb) {
  833. status = -EBUSY;
  834. goto err;
  835. }
  836. req = embedded_payload(wrb);
  837. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  838. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
  839. NULL);
  840. req->hdr.domain = domain;
  841. req->if_id = cpu_to_le32(if_id);
  842. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  843. status = be_mcc_notify_wait(adapter);
  844. if (!status) {
  845. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  846. *pmac_id = le32_to_cpu(resp->pmac_id);
  847. }
  848. err:
  849. spin_unlock_bh(&adapter->mcc_lock);
  850. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  851. status = -EPERM;
  852. return status;
  853. }
  854. /* Uses synchronous MCCQ */
  855. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  856. {
  857. struct be_mcc_wrb *wrb;
  858. struct be_cmd_req_pmac_del *req;
  859. int status;
  860. if (pmac_id == -1)
  861. return 0;
  862. spin_lock_bh(&adapter->mcc_lock);
  863. wrb = wrb_from_mccq(adapter);
  864. if (!wrb) {
  865. status = -EBUSY;
  866. goto err;
  867. }
  868. req = embedded_payload(wrb);
  869. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  870. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req),
  871. wrb, NULL);
  872. req->hdr.domain = dom;
  873. req->if_id = cpu_to_le32(if_id);
  874. req->pmac_id = cpu_to_le32(pmac_id);
  875. status = be_mcc_notify_wait(adapter);
  876. err:
  877. spin_unlock_bh(&adapter->mcc_lock);
  878. return status;
  879. }
  880. /* Uses Mbox */
  881. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  882. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  883. {
  884. struct be_mcc_wrb *wrb;
  885. struct be_cmd_req_cq_create *req;
  886. struct be_dma_mem *q_mem = &cq->dma_mem;
  887. void *ctxt;
  888. int status;
  889. if (mutex_lock_interruptible(&adapter->mbox_lock))
  890. return -1;
  891. wrb = wrb_from_mbox(adapter);
  892. req = embedded_payload(wrb);
  893. ctxt = &req->context;
  894. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  895. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
  896. NULL);
  897. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  898. if (BEx_chip(adapter)) {
  899. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  900. coalesce_wm);
  901. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  902. ctxt, no_delay);
  903. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  904. __ilog2_u32(cq->len / 256));
  905. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  906. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  907. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  908. } else {
  909. req->hdr.version = 2;
  910. req->page_size = 1; /* 1 for 4K */
  911. /* coalesce-wm field in this cmd is not relevant to Lancer.
  912. * Lancer uses COMMON_MODIFY_CQ to set this field
  913. */
  914. if (!lancer_chip(adapter))
  915. AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
  916. ctxt, coalesce_wm);
  917. AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
  918. no_delay);
  919. AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
  920. __ilog2_u32(cq->len / 256));
  921. AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
  922. AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
  923. AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
  924. }
  925. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  926. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  927. status = be_mbox_notify_wait(adapter);
  928. if (!status) {
  929. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  930. cq->id = le16_to_cpu(resp->cq_id);
  931. cq->created = true;
  932. }
  933. mutex_unlock(&adapter->mbox_lock);
  934. return status;
  935. }
  936. static u32 be_encoded_q_len(int q_len)
  937. {
  938. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  939. if (len_encoded == 16)
  940. len_encoded = 0;
  941. return len_encoded;
  942. }
  943. static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  944. struct be_queue_info *mccq,
  945. struct be_queue_info *cq)
  946. {
  947. struct be_mcc_wrb *wrb;
  948. struct be_cmd_req_mcc_ext_create *req;
  949. struct be_dma_mem *q_mem = &mccq->dma_mem;
  950. void *ctxt;
  951. int status;
  952. if (mutex_lock_interruptible(&adapter->mbox_lock))
  953. return -1;
  954. wrb = wrb_from_mbox(adapter);
  955. req = embedded_payload(wrb);
  956. ctxt = &req->context;
  957. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  958. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
  959. NULL);
  960. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  961. if (BEx_chip(adapter)) {
  962. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  963. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  964. be_encoded_q_len(mccq->len));
  965. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  966. } else {
  967. req->hdr.version = 1;
  968. req->cq_id = cpu_to_le16(cq->id);
  969. AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
  970. be_encoded_q_len(mccq->len));
  971. AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
  972. AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
  973. ctxt, cq->id);
  974. AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
  975. ctxt, 1);
  976. }
  977. /* Subscribe to Link State, Sliport Event and Group 5 Events
  978. * (bits 1, 5 and 17 set)
  979. */
  980. req->async_event_bitmap[0] =
  981. cpu_to_le32(BIT(ASYNC_EVENT_CODE_LINK_STATE) |
  982. BIT(ASYNC_EVENT_CODE_GRP_5) |
  983. BIT(ASYNC_EVENT_CODE_QNQ) |
  984. BIT(ASYNC_EVENT_CODE_SLIPORT));
  985. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  986. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  987. status = be_mbox_notify_wait(adapter);
  988. if (!status) {
  989. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  990. mccq->id = le16_to_cpu(resp->id);
  991. mccq->created = true;
  992. }
  993. mutex_unlock(&adapter->mbox_lock);
  994. return status;
  995. }
  996. static int be_cmd_mccq_org_create(struct be_adapter *adapter,
  997. struct be_queue_info *mccq,
  998. struct be_queue_info *cq)
  999. {
  1000. struct be_mcc_wrb *wrb;
  1001. struct be_cmd_req_mcc_create *req;
  1002. struct be_dma_mem *q_mem = &mccq->dma_mem;
  1003. void *ctxt;
  1004. int status;
  1005. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1006. return -1;
  1007. wrb = wrb_from_mbox(adapter);
  1008. req = embedded_payload(wrb);
  1009. ctxt = &req->context;
  1010. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1011. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
  1012. NULL);
  1013. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  1014. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  1015. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  1016. be_encoded_q_len(mccq->len));
  1017. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  1018. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1019. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1020. status = be_mbox_notify_wait(adapter);
  1021. if (!status) {
  1022. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  1023. mccq->id = le16_to_cpu(resp->id);
  1024. mccq->created = true;
  1025. }
  1026. mutex_unlock(&adapter->mbox_lock);
  1027. return status;
  1028. }
  1029. int be_cmd_mccq_create(struct be_adapter *adapter,
  1030. struct be_queue_info *mccq, struct be_queue_info *cq)
  1031. {
  1032. int status;
  1033. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  1034. if (status && BEx_chip(adapter)) {
  1035. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  1036. "or newer to avoid conflicting priorities between NIC "
  1037. "and FCoE traffic");
  1038. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  1039. }
  1040. return status;
  1041. }
  1042. int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
  1043. {
  1044. struct be_mcc_wrb wrb = {0};
  1045. struct be_cmd_req_eth_tx_create *req;
  1046. struct be_queue_info *txq = &txo->q;
  1047. struct be_queue_info *cq = &txo->cq;
  1048. struct be_dma_mem *q_mem = &txq->dma_mem;
  1049. int status, ver = 0;
  1050. req = embedded_payload(&wrb);
  1051. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1052. OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
  1053. if (lancer_chip(adapter)) {
  1054. req->hdr.version = 1;
  1055. } else if (BEx_chip(adapter)) {
  1056. if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
  1057. req->hdr.version = 2;
  1058. } else { /* For SH */
  1059. req->hdr.version = 2;
  1060. }
  1061. if (req->hdr.version > 0)
  1062. req->if_id = cpu_to_le16(adapter->if_handle);
  1063. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  1064. req->ulp_num = BE_ULP1_NUM;
  1065. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  1066. req->cq_id = cpu_to_le16(cq->id);
  1067. req->queue_size = be_encoded_q_len(txq->len);
  1068. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1069. ver = req->hdr.version;
  1070. status = be_cmd_notify_wait(adapter, &wrb);
  1071. if (!status) {
  1072. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
  1073. txq->id = le16_to_cpu(resp->cid);
  1074. if (ver == 2)
  1075. txo->db_offset = le32_to_cpu(resp->db_offset);
  1076. else
  1077. txo->db_offset = DB_TXULP1_OFFSET;
  1078. txq->created = true;
  1079. }
  1080. return status;
  1081. }
  1082. /* Uses MCC */
  1083. int be_cmd_rxq_create(struct be_adapter *adapter,
  1084. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  1085. u32 if_id, u32 rss, u8 *rss_id)
  1086. {
  1087. struct be_mcc_wrb *wrb;
  1088. struct be_cmd_req_eth_rx_create *req;
  1089. struct be_dma_mem *q_mem = &rxq->dma_mem;
  1090. int status;
  1091. spin_lock_bh(&adapter->mcc_lock);
  1092. wrb = wrb_from_mccq(adapter);
  1093. if (!wrb) {
  1094. status = -EBUSY;
  1095. goto err;
  1096. }
  1097. req = embedded_payload(wrb);
  1098. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1099. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  1100. req->cq_id = cpu_to_le16(cq_id);
  1101. req->frag_size = fls(frag_size) - 1;
  1102. req->num_pages = 2;
  1103. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1104. req->interface_id = cpu_to_le32(if_id);
  1105. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  1106. req->rss_queue = cpu_to_le32(rss);
  1107. status = be_mcc_notify_wait(adapter);
  1108. if (!status) {
  1109. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  1110. rxq->id = le16_to_cpu(resp->id);
  1111. rxq->created = true;
  1112. *rss_id = resp->rss_id;
  1113. }
  1114. err:
  1115. spin_unlock_bh(&adapter->mcc_lock);
  1116. return status;
  1117. }
  1118. /* Generic destroyer function for all types of queues
  1119. * Uses Mbox
  1120. */
  1121. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1122. int queue_type)
  1123. {
  1124. struct be_mcc_wrb *wrb;
  1125. struct be_cmd_req_q_destroy *req;
  1126. u8 subsys = 0, opcode = 0;
  1127. int status;
  1128. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1129. return -1;
  1130. wrb = wrb_from_mbox(adapter);
  1131. req = embedded_payload(wrb);
  1132. switch (queue_type) {
  1133. case QTYPE_EQ:
  1134. subsys = CMD_SUBSYSTEM_COMMON;
  1135. opcode = OPCODE_COMMON_EQ_DESTROY;
  1136. break;
  1137. case QTYPE_CQ:
  1138. subsys = CMD_SUBSYSTEM_COMMON;
  1139. opcode = OPCODE_COMMON_CQ_DESTROY;
  1140. break;
  1141. case QTYPE_TXQ:
  1142. subsys = CMD_SUBSYSTEM_ETH;
  1143. opcode = OPCODE_ETH_TX_DESTROY;
  1144. break;
  1145. case QTYPE_RXQ:
  1146. subsys = CMD_SUBSYSTEM_ETH;
  1147. opcode = OPCODE_ETH_RX_DESTROY;
  1148. break;
  1149. case QTYPE_MCCQ:
  1150. subsys = CMD_SUBSYSTEM_COMMON;
  1151. opcode = OPCODE_COMMON_MCC_DESTROY;
  1152. break;
  1153. default:
  1154. BUG();
  1155. }
  1156. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  1157. NULL);
  1158. req->id = cpu_to_le16(q->id);
  1159. status = be_mbox_notify_wait(adapter);
  1160. q->created = false;
  1161. mutex_unlock(&adapter->mbox_lock);
  1162. return status;
  1163. }
  1164. /* Uses MCC */
  1165. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  1166. {
  1167. struct be_mcc_wrb *wrb;
  1168. struct be_cmd_req_q_destroy *req;
  1169. int status;
  1170. spin_lock_bh(&adapter->mcc_lock);
  1171. wrb = wrb_from_mccq(adapter);
  1172. if (!wrb) {
  1173. status = -EBUSY;
  1174. goto err;
  1175. }
  1176. req = embedded_payload(wrb);
  1177. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1178. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1179. req->id = cpu_to_le16(q->id);
  1180. status = be_mcc_notify_wait(adapter);
  1181. q->created = false;
  1182. err:
  1183. spin_unlock_bh(&adapter->mcc_lock);
  1184. return status;
  1185. }
  1186. /* Create an rx filtering policy configuration on an i/f
  1187. * Will use MBOX only if MCCQ has not been created.
  1188. */
  1189. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1190. u32 *if_handle, u32 domain)
  1191. {
  1192. struct be_mcc_wrb wrb = {0};
  1193. struct be_cmd_req_if_create *req;
  1194. int status;
  1195. req = embedded_payload(&wrb);
  1196. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1197. OPCODE_COMMON_NTWK_INTERFACE_CREATE,
  1198. sizeof(*req), &wrb, NULL);
  1199. req->hdr.domain = domain;
  1200. req->capability_flags = cpu_to_le32(cap_flags);
  1201. req->enable_flags = cpu_to_le32(en_flags);
  1202. req->pmac_invalid = true;
  1203. status = be_cmd_notify_wait(adapter, &wrb);
  1204. if (!status) {
  1205. struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
  1206. *if_handle = le32_to_cpu(resp->interface_id);
  1207. /* Hack to retrieve VF's pmac-id on BE3 */
  1208. if (BE3_chip(adapter) && !be_physfn(adapter))
  1209. adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
  1210. }
  1211. return status;
  1212. }
  1213. /* Uses MCCQ */
  1214. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1215. {
  1216. struct be_mcc_wrb *wrb;
  1217. struct be_cmd_req_if_destroy *req;
  1218. int status;
  1219. if (interface_id == -1)
  1220. return 0;
  1221. spin_lock_bh(&adapter->mcc_lock);
  1222. wrb = wrb_from_mccq(adapter);
  1223. if (!wrb) {
  1224. status = -EBUSY;
  1225. goto err;
  1226. }
  1227. req = embedded_payload(wrb);
  1228. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1229. OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
  1230. sizeof(*req), wrb, NULL);
  1231. req->hdr.domain = domain;
  1232. req->interface_id = cpu_to_le32(interface_id);
  1233. status = be_mcc_notify_wait(adapter);
  1234. err:
  1235. spin_unlock_bh(&adapter->mcc_lock);
  1236. return status;
  1237. }
  1238. /* Get stats is a non embedded command: the request is not embedded inside
  1239. * WRB but is a separate dma memory block
  1240. * Uses asynchronous MCC
  1241. */
  1242. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1243. {
  1244. struct be_mcc_wrb *wrb;
  1245. struct be_cmd_req_hdr *hdr;
  1246. int status = 0;
  1247. spin_lock_bh(&adapter->mcc_lock);
  1248. wrb = wrb_from_mccq(adapter);
  1249. if (!wrb) {
  1250. status = -EBUSY;
  1251. goto err;
  1252. }
  1253. hdr = nonemb_cmd->va;
  1254. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1255. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
  1256. nonemb_cmd);
  1257. /* version 1 of the cmd is not supported only by BE2 */
  1258. if (BE2_chip(adapter))
  1259. hdr->version = 0;
  1260. if (BE3_chip(adapter) || lancer_chip(adapter))
  1261. hdr->version = 1;
  1262. else
  1263. hdr->version = 2;
  1264. be_mcc_notify(adapter);
  1265. adapter->stats_cmd_sent = true;
  1266. err:
  1267. spin_unlock_bh(&adapter->mcc_lock);
  1268. return status;
  1269. }
  1270. /* Lancer Stats */
  1271. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1272. struct be_dma_mem *nonemb_cmd)
  1273. {
  1274. struct be_mcc_wrb *wrb;
  1275. struct lancer_cmd_req_pport_stats *req;
  1276. int status = 0;
  1277. if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
  1278. CMD_SUBSYSTEM_ETH))
  1279. return -EPERM;
  1280. spin_lock_bh(&adapter->mcc_lock);
  1281. wrb = wrb_from_mccq(adapter);
  1282. if (!wrb) {
  1283. status = -EBUSY;
  1284. goto err;
  1285. }
  1286. req = nonemb_cmd->va;
  1287. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1288. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
  1289. wrb, nonemb_cmd);
  1290. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1291. req->cmd_params.params.reset_stats = 0;
  1292. be_mcc_notify(adapter);
  1293. adapter->stats_cmd_sent = true;
  1294. err:
  1295. spin_unlock_bh(&adapter->mcc_lock);
  1296. return status;
  1297. }
  1298. static int be_mac_to_link_speed(int mac_speed)
  1299. {
  1300. switch (mac_speed) {
  1301. case PHY_LINK_SPEED_ZERO:
  1302. return 0;
  1303. case PHY_LINK_SPEED_10MBPS:
  1304. return 10;
  1305. case PHY_LINK_SPEED_100MBPS:
  1306. return 100;
  1307. case PHY_LINK_SPEED_1GBPS:
  1308. return 1000;
  1309. case PHY_LINK_SPEED_10GBPS:
  1310. return 10000;
  1311. case PHY_LINK_SPEED_20GBPS:
  1312. return 20000;
  1313. case PHY_LINK_SPEED_25GBPS:
  1314. return 25000;
  1315. case PHY_LINK_SPEED_40GBPS:
  1316. return 40000;
  1317. }
  1318. return 0;
  1319. }
  1320. /* Uses synchronous mcc
  1321. * Returns link_speed in Mbps
  1322. */
  1323. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1324. u8 *link_status, u32 dom)
  1325. {
  1326. struct be_mcc_wrb *wrb;
  1327. struct be_cmd_req_link_status *req;
  1328. int status;
  1329. spin_lock_bh(&adapter->mcc_lock);
  1330. if (link_status)
  1331. *link_status = LINK_DOWN;
  1332. wrb = wrb_from_mccq(adapter);
  1333. if (!wrb) {
  1334. status = -EBUSY;
  1335. goto err;
  1336. }
  1337. req = embedded_payload(wrb);
  1338. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1339. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
  1340. sizeof(*req), wrb, NULL);
  1341. /* version 1 of the cmd is not supported only by BE2 */
  1342. if (!BE2_chip(adapter))
  1343. req->hdr.version = 1;
  1344. req->hdr.domain = dom;
  1345. status = be_mcc_notify_wait(adapter);
  1346. if (!status) {
  1347. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1348. if (link_speed) {
  1349. *link_speed = resp->link_speed ?
  1350. le16_to_cpu(resp->link_speed) * 10 :
  1351. be_mac_to_link_speed(resp->mac_speed);
  1352. if (!resp->logical_link_status)
  1353. *link_speed = 0;
  1354. }
  1355. if (link_status)
  1356. *link_status = resp->logical_link_status;
  1357. }
  1358. err:
  1359. spin_unlock_bh(&adapter->mcc_lock);
  1360. return status;
  1361. }
  1362. /* Uses synchronous mcc */
  1363. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1364. {
  1365. struct be_mcc_wrb *wrb;
  1366. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1367. int status = 0;
  1368. spin_lock_bh(&adapter->mcc_lock);
  1369. wrb = wrb_from_mccq(adapter);
  1370. if (!wrb) {
  1371. status = -EBUSY;
  1372. goto err;
  1373. }
  1374. req = embedded_payload(wrb);
  1375. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1376. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
  1377. sizeof(*req), wrb, NULL);
  1378. be_mcc_notify(adapter);
  1379. err:
  1380. spin_unlock_bh(&adapter->mcc_lock);
  1381. return status;
  1382. }
  1383. /* Uses synchronous mcc */
  1384. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1385. {
  1386. struct be_mcc_wrb *wrb;
  1387. struct be_cmd_req_get_fat *req;
  1388. int status;
  1389. spin_lock_bh(&adapter->mcc_lock);
  1390. wrb = wrb_from_mccq(adapter);
  1391. if (!wrb) {
  1392. status = -EBUSY;
  1393. goto err;
  1394. }
  1395. req = embedded_payload(wrb);
  1396. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1397. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
  1398. NULL);
  1399. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1400. status = be_mcc_notify_wait(adapter);
  1401. if (!status) {
  1402. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1403. if (log_size && resp->log_size)
  1404. *log_size = le32_to_cpu(resp->log_size) -
  1405. sizeof(u32);
  1406. }
  1407. err:
  1408. spin_unlock_bh(&adapter->mcc_lock);
  1409. return status;
  1410. }
  1411. int be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1412. {
  1413. struct be_dma_mem get_fat_cmd;
  1414. struct be_mcc_wrb *wrb;
  1415. struct be_cmd_req_get_fat *req;
  1416. u32 offset = 0, total_size, buf_size,
  1417. log_offset = sizeof(u32), payload_len;
  1418. int status = 0;
  1419. if (buf_len == 0)
  1420. return -EIO;
  1421. total_size = buf_len;
  1422. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1423. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1424. get_fat_cmd.size,
  1425. &get_fat_cmd.dma);
  1426. if (!get_fat_cmd.va) {
  1427. dev_err(&adapter->pdev->dev,
  1428. "Memory allocation failure while reading FAT data\n");
  1429. return -ENOMEM;
  1430. }
  1431. spin_lock_bh(&adapter->mcc_lock);
  1432. while (total_size) {
  1433. buf_size = min(total_size, (u32)60*1024);
  1434. total_size -= buf_size;
  1435. wrb = wrb_from_mccq(adapter);
  1436. if (!wrb) {
  1437. status = -EBUSY;
  1438. goto err;
  1439. }
  1440. req = get_fat_cmd.va;
  1441. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1442. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1443. OPCODE_COMMON_MANAGE_FAT, payload_len,
  1444. wrb, &get_fat_cmd);
  1445. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1446. req->read_log_offset = cpu_to_le32(log_offset);
  1447. req->read_log_length = cpu_to_le32(buf_size);
  1448. req->data_buffer_size = cpu_to_le32(buf_size);
  1449. status = be_mcc_notify_wait(adapter);
  1450. if (!status) {
  1451. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1452. memcpy(buf + offset,
  1453. resp->data_buffer,
  1454. le32_to_cpu(resp->read_log_length));
  1455. } else {
  1456. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1457. goto err;
  1458. }
  1459. offset += buf_size;
  1460. log_offset += buf_size;
  1461. }
  1462. err:
  1463. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1464. get_fat_cmd.va, get_fat_cmd.dma);
  1465. spin_unlock_bh(&adapter->mcc_lock);
  1466. return status;
  1467. }
  1468. /* Uses synchronous mcc */
  1469. int be_cmd_get_fw_ver(struct be_adapter *adapter)
  1470. {
  1471. struct be_mcc_wrb *wrb;
  1472. struct be_cmd_req_get_fw_version *req;
  1473. int status;
  1474. spin_lock_bh(&adapter->mcc_lock);
  1475. wrb = wrb_from_mccq(adapter);
  1476. if (!wrb) {
  1477. status = -EBUSY;
  1478. goto err;
  1479. }
  1480. req = embedded_payload(wrb);
  1481. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1482. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
  1483. NULL);
  1484. status = be_mcc_notify_wait(adapter);
  1485. if (!status) {
  1486. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1487. strlcpy(adapter->fw_ver, resp->firmware_version_string,
  1488. sizeof(adapter->fw_ver));
  1489. strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
  1490. sizeof(adapter->fw_on_flash));
  1491. }
  1492. err:
  1493. spin_unlock_bh(&adapter->mcc_lock);
  1494. return status;
  1495. }
  1496. /* set the EQ delay interval of an EQ to specified value
  1497. * Uses async mcc
  1498. */
  1499. static int __be_cmd_modify_eqd(struct be_adapter *adapter,
  1500. struct be_set_eqd *set_eqd, int num)
  1501. {
  1502. struct be_mcc_wrb *wrb;
  1503. struct be_cmd_req_modify_eq_delay *req;
  1504. int status = 0, i;
  1505. spin_lock_bh(&adapter->mcc_lock);
  1506. wrb = wrb_from_mccq(adapter);
  1507. if (!wrb) {
  1508. status = -EBUSY;
  1509. goto err;
  1510. }
  1511. req = embedded_payload(wrb);
  1512. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1513. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
  1514. NULL);
  1515. req->num_eq = cpu_to_le32(num);
  1516. for (i = 0; i < num; i++) {
  1517. req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
  1518. req->set_eqd[i].phase = 0;
  1519. req->set_eqd[i].delay_multiplier =
  1520. cpu_to_le32(set_eqd[i].delay_multiplier);
  1521. }
  1522. be_mcc_notify(adapter);
  1523. err:
  1524. spin_unlock_bh(&adapter->mcc_lock);
  1525. return status;
  1526. }
  1527. int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
  1528. int num)
  1529. {
  1530. int num_eqs, i = 0;
  1531. if (lancer_chip(adapter) && num > 8) {
  1532. while (num) {
  1533. num_eqs = min(num, 8);
  1534. __be_cmd_modify_eqd(adapter, &set_eqd[i], num_eqs);
  1535. i += num_eqs;
  1536. num -= num_eqs;
  1537. }
  1538. } else {
  1539. __be_cmd_modify_eqd(adapter, set_eqd, num);
  1540. }
  1541. return 0;
  1542. }
  1543. /* Uses sycnhronous mcc */
  1544. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1545. u32 num)
  1546. {
  1547. struct be_mcc_wrb *wrb;
  1548. struct be_cmd_req_vlan_config *req;
  1549. int status;
  1550. spin_lock_bh(&adapter->mcc_lock);
  1551. wrb = wrb_from_mccq(adapter);
  1552. if (!wrb) {
  1553. status = -EBUSY;
  1554. goto err;
  1555. }
  1556. req = embedded_payload(wrb);
  1557. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1558. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
  1559. wrb, NULL);
  1560. req->interface_id = if_id;
  1561. req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
  1562. req->num_vlan = num;
  1563. memcpy(req->normal_vlan, vtag_array,
  1564. req->num_vlan * sizeof(vtag_array[0]));
  1565. status = be_mcc_notify_wait(adapter);
  1566. err:
  1567. spin_unlock_bh(&adapter->mcc_lock);
  1568. return status;
  1569. }
  1570. static int __be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1571. {
  1572. struct be_mcc_wrb *wrb;
  1573. struct be_dma_mem *mem = &adapter->rx_filter;
  1574. struct be_cmd_req_rx_filter *req = mem->va;
  1575. int status;
  1576. spin_lock_bh(&adapter->mcc_lock);
  1577. wrb = wrb_from_mccq(adapter);
  1578. if (!wrb) {
  1579. status = -EBUSY;
  1580. goto err;
  1581. }
  1582. memset(req, 0, sizeof(*req));
  1583. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1584. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1585. wrb, mem);
  1586. req->if_id = cpu_to_le32(adapter->if_handle);
  1587. req->if_flags_mask = cpu_to_le32(flags);
  1588. req->if_flags = (value == ON) ? req->if_flags_mask : 0;
  1589. if (flags & BE_IF_FLAGS_MULTICAST) {
  1590. struct netdev_hw_addr *ha;
  1591. int i = 0;
  1592. /* Reset mcast promisc mode if already set by setting mask
  1593. * and not setting flags field
  1594. */
  1595. req->if_flags_mask |=
  1596. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1597. be_if_cap_flags(adapter));
  1598. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1599. netdev_for_each_mc_addr(ha, adapter->netdev)
  1600. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1601. }
  1602. status = be_mcc_notify_wait(adapter);
  1603. err:
  1604. spin_unlock_bh(&adapter->mcc_lock);
  1605. return status;
  1606. }
  1607. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1608. {
  1609. struct device *dev = &adapter->pdev->dev;
  1610. if ((flags & be_if_cap_flags(adapter)) != flags) {
  1611. dev_warn(dev, "Cannot set rx filter flags 0x%x\n", flags);
  1612. dev_warn(dev, "Interface is capable of 0x%x flags only\n",
  1613. be_if_cap_flags(adapter));
  1614. }
  1615. flags &= be_if_cap_flags(adapter);
  1616. return __be_cmd_rx_filter(adapter, flags, value);
  1617. }
  1618. /* Uses synchrounous mcc */
  1619. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1620. {
  1621. struct be_mcc_wrb *wrb;
  1622. struct be_cmd_req_set_flow_control *req;
  1623. int status;
  1624. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
  1625. CMD_SUBSYSTEM_COMMON))
  1626. return -EPERM;
  1627. spin_lock_bh(&adapter->mcc_lock);
  1628. wrb = wrb_from_mccq(adapter);
  1629. if (!wrb) {
  1630. status = -EBUSY;
  1631. goto err;
  1632. }
  1633. req = embedded_payload(wrb);
  1634. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1635. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
  1636. wrb, NULL);
  1637. req->hdr.version = 1;
  1638. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1639. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1640. status = be_mcc_notify_wait(adapter);
  1641. err:
  1642. spin_unlock_bh(&adapter->mcc_lock);
  1643. if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
  1644. return -EOPNOTSUPP;
  1645. return status;
  1646. }
  1647. /* Uses sycn mcc */
  1648. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1649. {
  1650. struct be_mcc_wrb *wrb;
  1651. struct be_cmd_req_get_flow_control *req;
  1652. int status;
  1653. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
  1654. CMD_SUBSYSTEM_COMMON))
  1655. return -EPERM;
  1656. spin_lock_bh(&adapter->mcc_lock);
  1657. wrb = wrb_from_mccq(adapter);
  1658. if (!wrb) {
  1659. status = -EBUSY;
  1660. goto err;
  1661. }
  1662. req = embedded_payload(wrb);
  1663. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1664. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
  1665. wrb, NULL);
  1666. status = be_mcc_notify_wait(adapter);
  1667. if (!status) {
  1668. struct be_cmd_resp_get_flow_control *resp =
  1669. embedded_payload(wrb);
  1670. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1671. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1672. }
  1673. err:
  1674. spin_unlock_bh(&adapter->mcc_lock);
  1675. return status;
  1676. }
  1677. /* Uses mbox */
  1678. int be_cmd_query_fw_cfg(struct be_adapter *adapter)
  1679. {
  1680. struct be_mcc_wrb *wrb;
  1681. struct be_cmd_req_query_fw_cfg *req;
  1682. int status;
  1683. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1684. return -1;
  1685. wrb = wrb_from_mbox(adapter);
  1686. req = embedded_payload(wrb);
  1687. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1688. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
  1689. sizeof(*req), wrb, NULL);
  1690. status = be_mbox_notify_wait(adapter);
  1691. if (!status) {
  1692. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1693. adapter->port_num = le32_to_cpu(resp->phys_port);
  1694. adapter->function_mode = le32_to_cpu(resp->function_mode);
  1695. adapter->function_caps = le32_to_cpu(resp->function_caps);
  1696. adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
  1697. dev_info(&adapter->pdev->dev,
  1698. "FW config: function_mode=0x%x, function_caps=0x%x\n",
  1699. adapter->function_mode, adapter->function_caps);
  1700. }
  1701. mutex_unlock(&adapter->mbox_lock);
  1702. return status;
  1703. }
  1704. /* Uses mbox */
  1705. int be_cmd_reset_function(struct be_adapter *adapter)
  1706. {
  1707. struct be_mcc_wrb *wrb;
  1708. struct be_cmd_req_hdr *req;
  1709. int status;
  1710. if (lancer_chip(adapter)) {
  1711. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1712. adapter->db + SLIPORT_CONTROL_OFFSET);
  1713. status = lancer_wait_ready(adapter);
  1714. if (status)
  1715. dev_err(&adapter->pdev->dev,
  1716. "Adapter in non recoverable error\n");
  1717. return status;
  1718. }
  1719. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1720. return -1;
  1721. wrb = wrb_from_mbox(adapter);
  1722. req = embedded_payload(wrb);
  1723. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1724. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
  1725. NULL);
  1726. status = be_mbox_notify_wait(adapter);
  1727. mutex_unlock(&adapter->mbox_lock);
  1728. return status;
  1729. }
  1730. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  1731. u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
  1732. {
  1733. struct be_mcc_wrb *wrb;
  1734. struct be_cmd_req_rss_config *req;
  1735. int status;
  1736. if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
  1737. return 0;
  1738. spin_lock_bh(&adapter->mcc_lock);
  1739. wrb = wrb_from_mccq(adapter);
  1740. if (!wrb) {
  1741. status = -EBUSY;
  1742. goto err;
  1743. }
  1744. req = embedded_payload(wrb);
  1745. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1746. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1747. req->if_id = cpu_to_le32(adapter->if_handle);
  1748. req->enable_rss = cpu_to_le16(rss_hash_opts);
  1749. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1750. if (!BEx_chip(adapter))
  1751. req->hdr.version = 1;
  1752. memcpy(req->cpu_table, rsstable, table_size);
  1753. memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
  1754. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1755. status = be_mcc_notify_wait(adapter);
  1756. err:
  1757. spin_unlock_bh(&adapter->mcc_lock);
  1758. return status;
  1759. }
  1760. /* Uses sync mcc */
  1761. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1762. u8 bcn, u8 sts, u8 state)
  1763. {
  1764. struct be_mcc_wrb *wrb;
  1765. struct be_cmd_req_enable_disable_beacon *req;
  1766. int status;
  1767. spin_lock_bh(&adapter->mcc_lock);
  1768. wrb = wrb_from_mccq(adapter);
  1769. if (!wrb) {
  1770. status = -EBUSY;
  1771. goto err;
  1772. }
  1773. req = embedded_payload(wrb);
  1774. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1775. OPCODE_COMMON_ENABLE_DISABLE_BEACON,
  1776. sizeof(*req), wrb, NULL);
  1777. req->port_num = port_num;
  1778. req->beacon_state = state;
  1779. req->beacon_duration = bcn;
  1780. req->status_duration = sts;
  1781. status = be_mcc_notify_wait(adapter);
  1782. err:
  1783. spin_unlock_bh(&adapter->mcc_lock);
  1784. return status;
  1785. }
  1786. /* Uses sync mcc */
  1787. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1788. {
  1789. struct be_mcc_wrb *wrb;
  1790. struct be_cmd_req_get_beacon_state *req;
  1791. int status;
  1792. spin_lock_bh(&adapter->mcc_lock);
  1793. wrb = wrb_from_mccq(adapter);
  1794. if (!wrb) {
  1795. status = -EBUSY;
  1796. goto err;
  1797. }
  1798. req = embedded_payload(wrb);
  1799. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1800. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
  1801. wrb, NULL);
  1802. req->port_num = port_num;
  1803. status = be_mcc_notify_wait(adapter);
  1804. if (!status) {
  1805. struct be_cmd_resp_get_beacon_state *resp =
  1806. embedded_payload(wrb);
  1807. *state = resp->beacon_state;
  1808. }
  1809. err:
  1810. spin_unlock_bh(&adapter->mcc_lock);
  1811. return status;
  1812. }
  1813. /* Uses sync mcc */
  1814. int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
  1815. u8 page_num, u8 *data)
  1816. {
  1817. struct be_dma_mem cmd;
  1818. struct be_mcc_wrb *wrb;
  1819. struct be_cmd_req_port_type *req;
  1820. int status;
  1821. if (page_num > TR_PAGE_A2)
  1822. return -EINVAL;
  1823. cmd.size = sizeof(struct be_cmd_resp_port_type);
  1824. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  1825. if (!cmd.va) {
  1826. dev_err(&adapter->pdev->dev, "Memory allocation failed\n");
  1827. return -ENOMEM;
  1828. }
  1829. memset(cmd.va, 0, cmd.size);
  1830. spin_lock_bh(&adapter->mcc_lock);
  1831. wrb = wrb_from_mccq(adapter);
  1832. if (!wrb) {
  1833. status = -EBUSY;
  1834. goto err;
  1835. }
  1836. req = cmd.va;
  1837. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1838. OPCODE_COMMON_READ_TRANSRECV_DATA,
  1839. cmd.size, wrb, &cmd);
  1840. req->port = cpu_to_le32(adapter->hba_port_num);
  1841. req->page_num = cpu_to_le32(page_num);
  1842. status = be_mcc_notify_wait(adapter);
  1843. if (!status) {
  1844. struct be_cmd_resp_port_type *resp = cmd.va;
  1845. memcpy(data, resp->page_data, PAGE_DATA_LEN);
  1846. }
  1847. err:
  1848. spin_unlock_bh(&adapter->mcc_lock);
  1849. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  1850. return status;
  1851. }
  1852. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1853. u32 data_size, u32 data_offset,
  1854. const char *obj_name, u32 *data_written,
  1855. u8 *change_status, u8 *addn_status)
  1856. {
  1857. struct be_mcc_wrb *wrb;
  1858. struct lancer_cmd_req_write_object *req;
  1859. struct lancer_cmd_resp_write_object *resp;
  1860. void *ctxt = NULL;
  1861. int status;
  1862. spin_lock_bh(&adapter->mcc_lock);
  1863. adapter->flash_status = 0;
  1864. wrb = wrb_from_mccq(adapter);
  1865. if (!wrb) {
  1866. status = -EBUSY;
  1867. goto err_unlock;
  1868. }
  1869. req = embedded_payload(wrb);
  1870. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1871. OPCODE_COMMON_WRITE_OBJECT,
  1872. sizeof(struct lancer_cmd_req_write_object), wrb,
  1873. NULL);
  1874. ctxt = &req->context;
  1875. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1876. write_length, ctxt, data_size);
  1877. if (data_size == 0)
  1878. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1879. eof, ctxt, 1);
  1880. else
  1881. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1882. eof, ctxt, 0);
  1883. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1884. req->write_offset = cpu_to_le32(data_offset);
  1885. strlcpy(req->object_name, obj_name, sizeof(req->object_name));
  1886. req->descriptor_count = cpu_to_le32(1);
  1887. req->buf_len = cpu_to_le32(data_size);
  1888. req->addr_low = cpu_to_le32((cmd->dma +
  1889. sizeof(struct lancer_cmd_req_write_object))
  1890. & 0xFFFFFFFF);
  1891. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1892. sizeof(struct lancer_cmd_req_write_object)));
  1893. be_mcc_notify(adapter);
  1894. spin_unlock_bh(&adapter->mcc_lock);
  1895. if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
  1896. msecs_to_jiffies(60000)))
  1897. status = -ETIMEDOUT;
  1898. else
  1899. status = adapter->flash_status;
  1900. resp = embedded_payload(wrb);
  1901. if (!status) {
  1902. *data_written = le32_to_cpu(resp->actual_write_len);
  1903. *change_status = resp->change_status;
  1904. } else {
  1905. *addn_status = resp->additional_status;
  1906. }
  1907. return status;
  1908. err_unlock:
  1909. spin_unlock_bh(&adapter->mcc_lock);
  1910. return status;
  1911. }
  1912. int be_cmd_query_cable_type(struct be_adapter *adapter)
  1913. {
  1914. u8 page_data[PAGE_DATA_LEN];
  1915. int status;
  1916. status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
  1917. page_data);
  1918. if (!status) {
  1919. switch (adapter->phy.interface_type) {
  1920. case PHY_TYPE_QSFP:
  1921. adapter->phy.cable_type =
  1922. page_data[QSFP_PLUS_CABLE_TYPE_OFFSET];
  1923. break;
  1924. case PHY_TYPE_SFP_PLUS_10GB:
  1925. adapter->phy.cable_type =
  1926. page_data[SFP_PLUS_CABLE_TYPE_OFFSET];
  1927. break;
  1928. default:
  1929. adapter->phy.cable_type = 0;
  1930. break;
  1931. }
  1932. }
  1933. return status;
  1934. }
  1935. int be_cmd_query_sfp_info(struct be_adapter *adapter)
  1936. {
  1937. u8 page_data[PAGE_DATA_LEN];
  1938. int status;
  1939. status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
  1940. page_data);
  1941. if (!status) {
  1942. strlcpy(adapter->phy.vendor_name, page_data +
  1943. SFP_VENDOR_NAME_OFFSET, SFP_VENDOR_NAME_LEN - 1);
  1944. strlcpy(adapter->phy.vendor_pn,
  1945. page_data + SFP_VENDOR_PN_OFFSET,
  1946. SFP_VENDOR_NAME_LEN - 1);
  1947. }
  1948. return status;
  1949. }
  1950. int lancer_cmd_delete_object(struct be_adapter *adapter, const char *obj_name)
  1951. {
  1952. struct lancer_cmd_req_delete_object *req;
  1953. struct be_mcc_wrb *wrb;
  1954. int status;
  1955. spin_lock_bh(&adapter->mcc_lock);
  1956. wrb = wrb_from_mccq(adapter);
  1957. if (!wrb) {
  1958. status = -EBUSY;
  1959. goto err;
  1960. }
  1961. req = embedded_payload(wrb);
  1962. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1963. OPCODE_COMMON_DELETE_OBJECT,
  1964. sizeof(*req), wrb, NULL);
  1965. strlcpy(req->object_name, obj_name, sizeof(req->object_name));
  1966. status = be_mcc_notify_wait(adapter);
  1967. err:
  1968. spin_unlock_bh(&adapter->mcc_lock);
  1969. return status;
  1970. }
  1971. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1972. u32 data_size, u32 data_offset, const char *obj_name,
  1973. u32 *data_read, u32 *eof, u8 *addn_status)
  1974. {
  1975. struct be_mcc_wrb *wrb;
  1976. struct lancer_cmd_req_read_object *req;
  1977. struct lancer_cmd_resp_read_object *resp;
  1978. int status;
  1979. spin_lock_bh(&adapter->mcc_lock);
  1980. wrb = wrb_from_mccq(adapter);
  1981. if (!wrb) {
  1982. status = -EBUSY;
  1983. goto err_unlock;
  1984. }
  1985. req = embedded_payload(wrb);
  1986. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1987. OPCODE_COMMON_READ_OBJECT,
  1988. sizeof(struct lancer_cmd_req_read_object), wrb,
  1989. NULL);
  1990. req->desired_read_len = cpu_to_le32(data_size);
  1991. req->read_offset = cpu_to_le32(data_offset);
  1992. strcpy(req->object_name, obj_name);
  1993. req->descriptor_count = cpu_to_le32(1);
  1994. req->buf_len = cpu_to_le32(data_size);
  1995. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1996. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1997. status = be_mcc_notify_wait(adapter);
  1998. resp = embedded_payload(wrb);
  1999. if (!status) {
  2000. *data_read = le32_to_cpu(resp->actual_read_len);
  2001. *eof = le32_to_cpu(resp->eof);
  2002. } else {
  2003. *addn_status = resp->additional_status;
  2004. }
  2005. err_unlock:
  2006. spin_unlock_bh(&adapter->mcc_lock);
  2007. return status;
  2008. }
  2009. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  2010. u32 flash_type, u32 flash_opcode, u32 img_offset,
  2011. u32 buf_size)
  2012. {
  2013. struct be_mcc_wrb *wrb;
  2014. struct be_cmd_write_flashrom *req;
  2015. int status;
  2016. spin_lock_bh(&adapter->mcc_lock);
  2017. adapter->flash_status = 0;
  2018. wrb = wrb_from_mccq(adapter);
  2019. if (!wrb) {
  2020. status = -EBUSY;
  2021. goto err_unlock;
  2022. }
  2023. req = cmd->va;
  2024. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2025. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
  2026. cmd);
  2027. req->params.op_type = cpu_to_le32(flash_type);
  2028. if (flash_type == OPTYPE_OFFSET_SPECIFIED)
  2029. req->params.offset = cpu_to_le32(img_offset);
  2030. req->params.op_code = cpu_to_le32(flash_opcode);
  2031. req->params.data_buf_size = cpu_to_le32(buf_size);
  2032. be_mcc_notify(adapter);
  2033. spin_unlock_bh(&adapter->mcc_lock);
  2034. if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
  2035. msecs_to_jiffies(40000)))
  2036. status = -ETIMEDOUT;
  2037. else
  2038. status = adapter->flash_status;
  2039. return status;
  2040. err_unlock:
  2041. spin_unlock_bh(&adapter->mcc_lock);
  2042. return status;
  2043. }
  2044. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  2045. u16 img_optype, u32 img_offset, u32 crc_offset)
  2046. {
  2047. struct be_cmd_read_flash_crc *req;
  2048. struct be_mcc_wrb *wrb;
  2049. int status;
  2050. spin_lock_bh(&adapter->mcc_lock);
  2051. wrb = wrb_from_mccq(adapter);
  2052. if (!wrb) {
  2053. status = -EBUSY;
  2054. goto err;
  2055. }
  2056. req = embedded_payload(wrb);
  2057. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2058. OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
  2059. wrb, NULL);
  2060. req->params.op_type = cpu_to_le32(img_optype);
  2061. if (img_optype == OPTYPE_OFFSET_SPECIFIED)
  2062. req->params.offset = cpu_to_le32(img_offset + crc_offset);
  2063. else
  2064. req->params.offset = cpu_to_le32(crc_offset);
  2065. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  2066. req->params.data_buf_size = cpu_to_le32(0x4);
  2067. status = be_mcc_notify_wait(adapter);
  2068. if (!status)
  2069. memcpy(flashed_crc, req->crc, 4);
  2070. err:
  2071. spin_unlock_bh(&adapter->mcc_lock);
  2072. return status;
  2073. }
  2074. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  2075. struct be_dma_mem *nonemb_cmd)
  2076. {
  2077. struct be_mcc_wrb *wrb;
  2078. struct be_cmd_req_acpi_wol_magic_config *req;
  2079. int status;
  2080. spin_lock_bh(&adapter->mcc_lock);
  2081. wrb = wrb_from_mccq(adapter);
  2082. if (!wrb) {
  2083. status = -EBUSY;
  2084. goto err;
  2085. }
  2086. req = nonemb_cmd->va;
  2087. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2088. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
  2089. wrb, nonemb_cmd);
  2090. memcpy(req->magic_mac, mac, ETH_ALEN);
  2091. status = be_mcc_notify_wait(adapter);
  2092. err:
  2093. spin_unlock_bh(&adapter->mcc_lock);
  2094. return status;
  2095. }
  2096. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  2097. u8 loopback_type, u8 enable)
  2098. {
  2099. struct be_mcc_wrb *wrb;
  2100. struct be_cmd_req_set_lmode *req;
  2101. int status;
  2102. spin_lock_bh(&adapter->mcc_lock);
  2103. wrb = wrb_from_mccq(adapter);
  2104. if (!wrb) {
  2105. status = -EBUSY;
  2106. goto err;
  2107. }
  2108. req = embedded_payload(wrb);
  2109. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2110. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
  2111. wrb, NULL);
  2112. req->src_port = port_num;
  2113. req->dest_port = port_num;
  2114. req->loopback_type = loopback_type;
  2115. req->loopback_state = enable;
  2116. status = be_mcc_notify_wait(adapter);
  2117. err:
  2118. spin_unlock_bh(&adapter->mcc_lock);
  2119. return status;
  2120. }
  2121. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  2122. u32 loopback_type, u32 pkt_size, u32 num_pkts,
  2123. u64 pattern)
  2124. {
  2125. struct be_mcc_wrb *wrb;
  2126. struct be_cmd_req_loopback_test *req;
  2127. struct be_cmd_resp_loopback_test *resp;
  2128. int status;
  2129. spin_lock_bh(&adapter->mcc_lock);
  2130. wrb = wrb_from_mccq(adapter);
  2131. if (!wrb) {
  2132. status = -EBUSY;
  2133. goto err;
  2134. }
  2135. req = embedded_payload(wrb);
  2136. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2137. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
  2138. NULL);
  2139. req->hdr.timeout = cpu_to_le32(15);
  2140. req->pattern = cpu_to_le64(pattern);
  2141. req->src_port = cpu_to_le32(port_num);
  2142. req->dest_port = cpu_to_le32(port_num);
  2143. req->pkt_size = cpu_to_le32(pkt_size);
  2144. req->num_pkts = cpu_to_le32(num_pkts);
  2145. req->loopback_type = cpu_to_le32(loopback_type);
  2146. be_mcc_notify(adapter);
  2147. spin_unlock_bh(&adapter->mcc_lock);
  2148. wait_for_completion(&adapter->et_cmd_compl);
  2149. resp = embedded_payload(wrb);
  2150. status = le32_to_cpu(resp->status);
  2151. return status;
  2152. err:
  2153. spin_unlock_bh(&adapter->mcc_lock);
  2154. return status;
  2155. }
  2156. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  2157. u32 byte_cnt, struct be_dma_mem *cmd)
  2158. {
  2159. struct be_mcc_wrb *wrb;
  2160. struct be_cmd_req_ddrdma_test *req;
  2161. int status;
  2162. int i, j = 0;
  2163. spin_lock_bh(&adapter->mcc_lock);
  2164. wrb = wrb_from_mccq(adapter);
  2165. if (!wrb) {
  2166. status = -EBUSY;
  2167. goto err;
  2168. }
  2169. req = cmd->va;
  2170. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2171. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
  2172. cmd);
  2173. req->pattern = cpu_to_le64(pattern);
  2174. req->byte_count = cpu_to_le32(byte_cnt);
  2175. for (i = 0; i < byte_cnt; i++) {
  2176. req->snd_buff[i] = (u8)(pattern >> (j*8));
  2177. j++;
  2178. if (j > 7)
  2179. j = 0;
  2180. }
  2181. status = be_mcc_notify_wait(adapter);
  2182. if (!status) {
  2183. struct be_cmd_resp_ddrdma_test *resp;
  2184. resp = cmd->va;
  2185. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  2186. resp->snd_err) {
  2187. status = -1;
  2188. }
  2189. }
  2190. err:
  2191. spin_unlock_bh(&adapter->mcc_lock);
  2192. return status;
  2193. }
  2194. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  2195. struct be_dma_mem *nonemb_cmd)
  2196. {
  2197. struct be_mcc_wrb *wrb;
  2198. struct be_cmd_req_seeprom_read *req;
  2199. int status;
  2200. spin_lock_bh(&adapter->mcc_lock);
  2201. wrb = wrb_from_mccq(adapter);
  2202. if (!wrb) {
  2203. status = -EBUSY;
  2204. goto err;
  2205. }
  2206. req = nonemb_cmd->va;
  2207. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2208. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  2209. nonemb_cmd);
  2210. status = be_mcc_notify_wait(adapter);
  2211. err:
  2212. spin_unlock_bh(&adapter->mcc_lock);
  2213. return status;
  2214. }
  2215. int be_cmd_get_phy_info(struct be_adapter *adapter)
  2216. {
  2217. struct be_mcc_wrb *wrb;
  2218. struct be_cmd_req_get_phy_info *req;
  2219. struct be_dma_mem cmd;
  2220. int status;
  2221. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
  2222. CMD_SUBSYSTEM_COMMON))
  2223. return -EPERM;
  2224. spin_lock_bh(&adapter->mcc_lock);
  2225. wrb = wrb_from_mccq(adapter);
  2226. if (!wrb) {
  2227. status = -EBUSY;
  2228. goto err;
  2229. }
  2230. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  2231. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  2232. if (!cmd.va) {
  2233. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2234. status = -ENOMEM;
  2235. goto err;
  2236. }
  2237. req = cmd.va;
  2238. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2239. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  2240. wrb, &cmd);
  2241. status = be_mcc_notify_wait(adapter);
  2242. if (!status) {
  2243. struct be_phy_info *resp_phy_info =
  2244. cmd.va + sizeof(struct be_cmd_req_hdr);
  2245. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  2246. adapter->phy.interface_type =
  2247. le16_to_cpu(resp_phy_info->interface_type);
  2248. adapter->phy.auto_speeds_supported =
  2249. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  2250. adapter->phy.fixed_speeds_supported =
  2251. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  2252. adapter->phy.misc_params =
  2253. le32_to_cpu(resp_phy_info->misc_params);
  2254. if (BE2_chip(adapter)) {
  2255. adapter->phy.fixed_speeds_supported =
  2256. BE_SUPPORTED_SPEED_10GBPS |
  2257. BE_SUPPORTED_SPEED_1GBPS;
  2258. }
  2259. }
  2260. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2261. err:
  2262. spin_unlock_bh(&adapter->mcc_lock);
  2263. return status;
  2264. }
  2265. static int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  2266. {
  2267. struct be_mcc_wrb *wrb;
  2268. struct be_cmd_req_set_qos *req;
  2269. int status;
  2270. spin_lock_bh(&adapter->mcc_lock);
  2271. wrb = wrb_from_mccq(adapter);
  2272. if (!wrb) {
  2273. status = -EBUSY;
  2274. goto err;
  2275. }
  2276. req = embedded_payload(wrb);
  2277. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2278. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  2279. req->hdr.domain = domain;
  2280. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  2281. req->max_bps_nic = cpu_to_le32(bps);
  2282. status = be_mcc_notify_wait(adapter);
  2283. err:
  2284. spin_unlock_bh(&adapter->mcc_lock);
  2285. return status;
  2286. }
  2287. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  2288. {
  2289. struct be_mcc_wrb *wrb;
  2290. struct be_cmd_req_cntl_attribs *req;
  2291. struct be_cmd_resp_cntl_attribs *resp;
  2292. int status;
  2293. int payload_len = max(sizeof(*req), sizeof(*resp));
  2294. struct mgmt_controller_attrib *attribs;
  2295. struct be_dma_mem attribs_cmd;
  2296. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2297. return -1;
  2298. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  2299. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  2300. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  2301. &attribs_cmd.dma);
  2302. if (!attribs_cmd.va) {
  2303. dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
  2304. status = -ENOMEM;
  2305. goto err;
  2306. }
  2307. wrb = wrb_from_mbox(adapter);
  2308. if (!wrb) {
  2309. status = -EBUSY;
  2310. goto err;
  2311. }
  2312. req = attribs_cmd.va;
  2313. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2314. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
  2315. wrb, &attribs_cmd);
  2316. status = be_mbox_notify_wait(adapter);
  2317. if (!status) {
  2318. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  2319. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  2320. }
  2321. err:
  2322. mutex_unlock(&adapter->mbox_lock);
  2323. if (attribs_cmd.va)
  2324. pci_free_consistent(adapter->pdev, attribs_cmd.size,
  2325. attribs_cmd.va, attribs_cmd.dma);
  2326. return status;
  2327. }
  2328. /* Uses mbox */
  2329. int be_cmd_req_native_mode(struct be_adapter *adapter)
  2330. {
  2331. struct be_mcc_wrb *wrb;
  2332. struct be_cmd_req_set_func_cap *req;
  2333. int status;
  2334. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2335. return -1;
  2336. wrb = wrb_from_mbox(adapter);
  2337. if (!wrb) {
  2338. status = -EBUSY;
  2339. goto err;
  2340. }
  2341. req = embedded_payload(wrb);
  2342. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2343. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
  2344. sizeof(*req), wrb, NULL);
  2345. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2346. CAPABILITY_BE3_NATIVE_ERX_API);
  2347. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2348. status = be_mbox_notify_wait(adapter);
  2349. if (!status) {
  2350. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2351. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2352. CAPABILITY_BE3_NATIVE_ERX_API;
  2353. if (!adapter->be3_native)
  2354. dev_warn(&adapter->pdev->dev,
  2355. "adapter not in advanced mode\n");
  2356. }
  2357. err:
  2358. mutex_unlock(&adapter->mbox_lock);
  2359. return status;
  2360. }
  2361. /* Get privilege(s) for a function */
  2362. int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
  2363. u32 domain)
  2364. {
  2365. struct be_mcc_wrb *wrb;
  2366. struct be_cmd_req_get_fn_privileges *req;
  2367. int status;
  2368. spin_lock_bh(&adapter->mcc_lock);
  2369. wrb = wrb_from_mccq(adapter);
  2370. if (!wrb) {
  2371. status = -EBUSY;
  2372. goto err;
  2373. }
  2374. req = embedded_payload(wrb);
  2375. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2376. OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
  2377. wrb, NULL);
  2378. req->hdr.domain = domain;
  2379. status = be_mcc_notify_wait(adapter);
  2380. if (!status) {
  2381. struct be_cmd_resp_get_fn_privileges *resp =
  2382. embedded_payload(wrb);
  2383. *privilege = le32_to_cpu(resp->privilege_mask);
  2384. /* In UMC mode FW does not return right privileges.
  2385. * Override with correct privilege equivalent to PF.
  2386. */
  2387. if (BEx_chip(adapter) && be_is_mc(adapter) &&
  2388. be_physfn(adapter))
  2389. *privilege = MAX_PRIVILEGES;
  2390. }
  2391. err:
  2392. spin_unlock_bh(&adapter->mcc_lock);
  2393. return status;
  2394. }
  2395. /* Set privilege(s) for a function */
  2396. int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
  2397. u32 domain)
  2398. {
  2399. struct be_mcc_wrb *wrb;
  2400. struct be_cmd_req_set_fn_privileges *req;
  2401. int status;
  2402. spin_lock_bh(&adapter->mcc_lock);
  2403. wrb = wrb_from_mccq(adapter);
  2404. if (!wrb) {
  2405. status = -EBUSY;
  2406. goto err;
  2407. }
  2408. req = embedded_payload(wrb);
  2409. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2410. OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
  2411. wrb, NULL);
  2412. req->hdr.domain = domain;
  2413. if (lancer_chip(adapter))
  2414. req->privileges_lancer = cpu_to_le32(privileges);
  2415. else
  2416. req->privileges = cpu_to_le32(privileges);
  2417. status = be_mcc_notify_wait(adapter);
  2418. err:
  2419. spin_unlock_bh(&adapter->mcc_lock);
  2420. return status;
  2421. }
  2422. /* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
  2423. * pmac_id_valid: false => pmac_id or MAC address is requested.
  2424. * If pmac_id is returned, pmac_id_valid is returned as true
  2425. */
  2426. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  2427. bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
  2428. u8 domain)
  2429. {
  2430. struct be_mcc_wrb *wrb;
  2431. struct be_cmd_req_get_mac_list *req;
  2432. int status;
  2433. int mac_count;
  2434. struct be_dma_mem get_mac_list_cmd;
  2435. int i;
  2436. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  2437. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  2438. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  2439. get_mac_list_cmd.size,
  2440. &get_mac_list_cmd.dma);
  2441. if (!get_mac_list_cmd.va) {
  2442. dev_err(&adapter->pdev->dev,
  2443. "Memory allocation failure during GET_MAC_LIST\n");
  2444. return -ENOMEM;
  2445. }
  2446. spin_lock_bh(&adapter->mcc_lock);
  2447. wrb = wrb_from_mccq(adapter);
  2448. if (!wrb) {
  2449. status = -EBUSY;
  2450. goto out;
  2451. }
  2452. req = get_mac_list_cmd.va;
  2453. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2454. OPCODE_COMMON_GET_MAC_LIST,
  2455. get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
  2456. req->hdr.domain = domain;
  2457. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2458. if (*pmac_id_valid) {
  2459. req->mac_id = cpu_to_le32(*pmac_id);
  2460. req->iface_id = cpu_to_le16(if_handle);
  2461. req->perm_override = 0;
  2462. } else {
  2463. req->perm_override = 1;
  2464. }
  2465. status = be_mcc_notify_wait(adapter);
  2466. if (!status) {
  2467. struct be_cmd_resp_get_mac_list *resp =
  2468. get_mac_list_cmd.va;
  2469. if (*pmac_id_valid) {
  2470. memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
  2471. ETH_ALEN);
  2472. goto out;
  2473. }
  2474. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2475. /* Mac list returned could contain one or more active mac_ids
  2476. * or one or more true or pseudo permanant mac addresses.
  2477. * If an active mac_id is present, return first active mac_id
  2478. * found.
  2479. */
  2480. for (i = 0; i < mac_count; i++) {
  2481. struct get_list_macaddr *mac_entry;
  2482. u16 mac_addr_size;
  2483. u32 mac_id;
  2484. mac_entry = &resp->macaddr_list[i];
  2485. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2486. /* mac_id is a 32 bit value and mac_addr size
  2487. * is 6 bytes
  2488. */
  2489. if (mac_addr_size == sizeof(u32)) {
  2490. *pmac_id_valid = true;
  2491. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2492. *pmac_id = le32_to_cpu(mac_id);
  2493. goto out;
  2494. }
  2495. }
  2496. /* If no active mac_id found, return first mac addr */
  2497. *pmac_id_valid = false;
  2498. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2499. ETH_ALEN);
  2500. }
  2501. out:
  2502. spin_unlock_bh(&adapter->mcc_lock);
  2503. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  2504. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2505. return status;
  2506. }
  2507. int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
  2508. u8 *mac, u32 if_handle, bool active, u32 domain)
  2509. {
  2510. if (!active)
  2511. be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
  2512. if_handle, domain);
  2513. if (BEx_chip(adapter))
  2514. return be_cmd_mac_addr_query(adapter, mac, false,
  2515. if_handle, curr_pmac_id);
  2516. else
  2517. /* Fetch the MAC address using pmac_id */
  2518. return be_cmd_get_mac_from_list(adapter, mac, &active,
  2519. &curr_pmac_id,
  2520. if_handle, domain);
  2521. }
  2522. int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
  2523. {
  2524. int status;
  2525. bool pmac_valid = false;
  2526. memset(mac, 0, ETH_ALEN);
  2527. if (BEx_chip(adapter)) {
  2528. if (be_physfn(adapter))
  2529. status = be_cmd_mac_addr_query(adapter, mac, true, 0,
  2530. 0);
  2531. else
  2532. status = be_cmd_mac_addr_query(adapter, mac, false,
  2533. adapter->if_handle, 0);
  2534. } else {
  2535. status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
  2536. NULL, adapter->if_handle, 0);
  2537. }
  2538. return status;
  2539. }
  2540. /* Uses synchronous MCCQ */
  2541. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2542. u8 mac_count, u32 domain)
  2543. {
  2544. struct be_mcc_wrb *wrb;
  2545. struct be_cmd_req_set_mac_list *req;
  2546. int status;
  2547. struct be_dma_mem cmd;
  2548. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2549. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2550. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  2551. &cmd.dma, GFP_KERNEL);
  2552. if (!cmd.va)
  2553. return -ENOMEM;
  2554. spin_lock_bh(&adapter->mcc_lock);
  2555. wrb = wrb_from_mccq(adapter);
  2556. if (!wrb) {
  2557. status = -EBUSY;
  2558. goto err;
  2559. }
  2560. req = cmd.va;
  2561. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2562. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2563. wrb, &cmd);
  2564. req->hdr.domain = domain;
  2565. req->mac_count = mac_count;
  2566. if (mac_count)
  2567. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2568. status = be_mcc_notify_wait(adapter);
  2569. err:
  2570. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
  2571. spin_unlock_bh(&adapter->mcc_lock);
  2572. return status;
  2573. }
  2574. /* Wrapper to delete any active MACs and provision the new mac.
  2575. * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
  2576. * current list are active.
  2577. */
  2578. int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
  2579. {
  2580. bool active_mac = false;
  2581. u8 old_mac[ETH_ALEN];
  2582. u32 pmac_id;
  2583. int status;
  2584. status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
  2585. &pmac_id, if_id, dom);
  2586. if (!status && active_mac)
  2587. be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
  2588. return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
  2589. }
  2590. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2591. u32 domain, u16 intf_id, u16 hsw_mode)
  2592. {
  2593. struct be_mcc_wrb *wrb;
  2594. struct be_cmd_req_set_hsw_config *req;
  2595. void *ctxt;
  2596. int status;
  2597. spin_lock_bh(&adapter->mcc_lock);
  2598. wrb = wrb_from_mccq(adapter);
  2599. if (!wrb) {
  2600. status = -EBUSY;
  2601. goto err;
  2602. }
  2603. req = embedded_payload(wrb);
  2604. ctxt = &req->context;
  2605. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2606. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
  2607. NULL);
  2608. req->hdr.domain = domain;
  2609. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2610. if (pvid) {
  2611. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2612. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2613. }
  2614. if (!BEx_chip(adapter) && hsw_mode) {
  2615. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
  2616. ctxt, adapter->hba_port_num);
  2617. AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
  2618. AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
  2619. ctxt, hsw_mode);
  2620. }
  2621. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2622. status = be_mcc_notify_wait(adapter);
  2623. err:
  2624. spin_unlock_bh(&adapter->mcc_lock);
  2625. return status;
  2626. }
  2627. /* Get Hyper switch config */
  2628. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2629. u32 domain, u16 intf_id, u8 *mode)
  2630. {
  2631. struct be_mcc_wrb *wrb;
  2632. struct be_cmd_req_get_hsw_config *req;
  2633. void *ctxt;
  2634. int status;
  2635. u16 vid;
  2636. spin_lock_bh(&adapter->mcc_lock);
  2637. wrb = wrb_from_mccq(adapter);
  2638. if (!wrb) {
  2639. status = -EBUSY;
  2640. goto err;
  2641. }
  2642. req = embedded_payload(wrb);
  2643. ctxt = &req->context;
  2644. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2645. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
  2646. NULL);
  2647. req->hdr.domain = domain;
  2648. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2649. ctxt, intf_id);
  2650. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2651. if (!BEx_chip(adapter) && mode) {
  2652. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2653. ctxt, adapter->hba_port_num);
  2654. AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
  2655. }
  2656. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2657. status = be_mcc_notify_wait(adapter);
  2658. if (!status) {
  2659. struct be_cmd_resp_get_hsw_config *resp =
  2660. embedded_payload(wrb);
  2661. be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
  2662. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2663. pvid, &resp->context);
  2664. if (pvid)
  2665. *pvid = le16_to_cpu(vid);
  2666. if (mode)
  2667. *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2668. port_fwd_type, &resp->context);
  2669. }
  2670. err:
  2671. spin_unlock_bh(&adapter->mcc_lock);
  2672. return status;
  2673. }
  2674. static bool be_is_wol_excluded(struct be_adapter *adapter)
  2675. {
  2676. struct pci_dev *pdev = adapter->pdev;
  2677. if (!be_physfn(adapter))
  2678. return true;
  2679. switch (pdev->subsystem_device) {
  2680. case OC_SUBSYS_DEVICE_ID1:
  2681. case OC_SUBSYS_DEVICE_ID2:
  2682. case OC_SUBSYS_DEVICE_ID3:
  2683. case OC_SUBSYS_DEVICE_ID4:
  2684. return true;
  2685. default:
  2686. return false;
  2687. }
  2688. }
  2689. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2690. {
  2691. struct be_mcc_wrb *wrb;
  2692. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2693. int status = 0;
  2694. struct be_dma_mem cmd;
  2695. if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2696. CMD_SUBSYSTEM_ETH))
  2697. return -EPERM;
  2698. if (be_is_wol_excluded(adapter))
  2699. return status;
  2700. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2701. return -1;
  2702. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2703. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2704. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  2705. if (!cmd.va) {
  2706. dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
  2707. status = -ENOMEM;
  2708. goto err;
  2709. }
  2710. wrb = wrb_from_mbox(adapter);
  2711. if (!wrb) {
  2712. status = -EBUSY;
  2713. goto err;
  2714. }
  2715. req = cmd.va;
  2716. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2717. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2718. sizeof(*req), wrb, &cmd);
  2719. req->hdr.version = 1;
  2720. req->query_options = BE_GET_WOL_CAP;
  2721. status = be_mbox_notify_wait(adapter);
  2722. if (!status) {
  2723. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2724. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *)cmd.va;
  2725. adapter->wol_cap = resp->wol_settings;
  2726. if (adapter->wol_cap & BE_WOL_CAP)
  2727. adapter->wol_en = true;
  2728. }
  2729. err:
  2730. mutex_unlock(&adapter->mbox_lock);
  2731. if (cmd.va)
  2732. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2733. return status;
  2734. }
  2735. int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
  2736. {
  2737. struct be_dma_mem extfat_cmd;
  2738. struct be_fat_conf_params *cfgs;
  2739. int status;
  2740. int i, j;
  2741. memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
  2742. extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
  2743. extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
  2744. &extfat_cmd.dma);
  2745. if (!extfat_cmd.va)
  2746. return -ENOMEM;
  2747. status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
  2748. if (status)
  2749. goto err;
  2750. cfgs = (struct be_fat_conf_params *)
  2751. (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
  2752. for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
  2753. u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
  2754. for (j = 0; j < num_modes; j++) {
  2755. if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
  2756. cfgs->module[i].trace_lvl[j].dbg_lvl =
  2757. cpu_to_le32(level);
  2758. }
  2759. }
  2760. status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
  2761. err:
  2762. pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
  2763. extfat_cmd.dma);
  2764. return status;
  2765. }
  2766. int be_cmd_get_fw_log_level(struct be_adapter *adapter)
  2767. {
  2768. struct be_dma_mem extfat_cmd;
  2769. struct be_fat_conf_params *cfgs;
  2770. int status, j;
  2771. int level = 0;
  2772. memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
  2773. extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
  2774. extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
  2775. &extfat_cmd.dma);
  2776. if (!extfat_cmd.va) {
  2777. dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
  2778. __func__);
  2779. goto err;
  2780. }
  2781. status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
  2782. if (!status) {
  2783. cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
  2784. sizeof(struct be_cmd_resp_hdr));
  2785. for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
  2786. if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
  2787. level = cfgs->module[0].trace_lvl[j].dbg_lvl;
  2788. }
  2789. }
  2790. pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
  2791. extfat_cmd.dma);
  2792. err:
  2793. return level;
  2794. }
  2795. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2796. struct be_dma_mem *cmd)
  2797. {
  2798. struct be_mcc_wrb *wrb;
  2799. struct be_cmd_req_get_ext_fat_caps *req;
  2800. int status;
  2801. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2802. return -1;
  2803. wrb = wrb_from_mbox(adapter);
  2804. if (!wrb) {
  2805. status = -EBUSY;
  2806. goto err;
  2807. }
  2808. req = cmd->va;
  2809. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2810. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2811. cmd->size, wrb, cmd);
  2812. req->parameter_type = cpu_to_le32(1);
  2813. status = be_mbox_notify_wait(adapter);
  2814. err:
  2815. mutex_unlock(&adapter->mbox_lock);
  2816. return status;
  2817. }
  2818. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2819. struct be_dma_mem *cmd,
  2820. struct be_fat_conf_params *configs)
  2821. {
  2822. struct be_mcc_wrb *wrb;
  2823. struct be_cmd_req_set_ext_fat_caps *req;
  2824. int status;
  2825. spin_lock_bh(&adapter->mcc_lock);
  2826. wrb = wrb_from_mccq(adapter);
  2827. if (!wrb) {
  2828. status = -EBUSY;
  2829. goto err;
  2830. }
  2831. req = cmd->va;
  2832. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2833. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2834. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2835. cmd->size, wrb, cmd);
  2836. status = be_mcc_notify_wait(adapter);
  2837. err:
  2838. spin_unlock_bh(&adapter->mcc_lock);
  2839. return status;
  2840. }
  2841. int be_cmd_query_port_name(struct be_adapter *adapter)
  2842. {
  2843. struct be_cmd_req_get_port_name *req;
  2844. struct be_mcc_wrb *wrb;
  2845. int status;
  2846. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2847. return -1;
  2848. wrb = wrb_from_mbox(adapter);
  2849. req = embedded_payload(wrb);
  2850. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2851. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2852. NULL);
  2853. if (!BEx_chip(adapter))
  2854. req->hdr.version = 1;
  2855. status = be_mbox_notify_wait(adapter);
  2856. if (!status) {
  2857. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2858. adapter->port_name = resp->port_name[adapter->hba_port_num];
  2859. } else {
  2860. adapter->port_name = adapter->hba_port_num + '0';
  2861. }
  2862. mutex_unlock(&adapter->mbox_lock);
  2863. return status;
  2864. }
  2865. /* Descriptor type */
  2866. enum {
  2867. FUNC_DESC = 1,
  2868. VFT_DESC = 2
  2869. };
  2870. static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
  2871. int desc_type)
  2872. {
  2873. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2874. struct be_nic_res_desc *nic;
  2875. int i;
  2876. for (i = 0; i < desc_count; i++) {
  2877. if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
  2878. hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
  2879. nic = (struct be_nic_res_desc *)hdr;
  2880. if (desc_type == FUNC_DESC ||
  2881. (desc_type == VFT_DESC &&
  2882. nic->flags & (1 << VFT_SHIFT)))
  2883. return nic;
  2884. }
  2885. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2886. hdr = (void *)hdr + hdr->desc_len;
  2887. }
  2888. return NULL;
  2889. }
  2890. static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count)
  2891. {
  2892. return be_get_nic_desc(buf, desc_count, VFT_DESC);
  2893. }
  2894. static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count)
  2895. {
  2896. return be_get_nic_desc(buf, desc_count, FUNC_DESC);
  2897. }
  2898. static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
  2899. u32 desc_count)
  2900. {
  2901. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2902. struct be_pcie_res_desc *pcie;
  2903. int i;
  2904. for (i = 0; i < desc_count; i++) {
  2905. if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
  2906. hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
  2907. pcie = (struct be_pcie_res_desc *)hdr;
  2908. if (pcie->pf_num == devfn)
  2909. return pcie;
  2910. }
  2911. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2912. hdr = (void *)hdr + hdr->desc_len;
  2913. }
  2914. return NULL;
  2915. }
  2916. static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
  2917. {
  2918. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2919. int i;
  2920. for (i = 0; i < desc_count; i++) {
  2921. if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
  2922. return (struct be_port_res_desc *)hdr;
  2923. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2924. hdr = (void *)hdr + hdr->desc_len;
  2925. }
  2926. return NULL;
  2927. }
  2928. static void be_copy_nic_desc(struct be_resources *res,
  2929. struct be_nic_res_desc *desc)
  2930. {
  2931. res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
  2932. res->max_vlans = le16_to_cpu(desc->vlan_count);
  2933. res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  2934. res->max_tx_qs = le16_to_cpu(desc->txq_count);
  2935. res->max_rss_qs = le16_to_cpu(desc->rssq_count);
  2936. res->max_rx_qs = le16_to_cpu(desc->rq_count);
  2937. res->max_evt_qs = le16_to_cpu(desc->eq_count);
  2938. /* Clear flags that driver is not interested in */
  2939. res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
  2940. BE_IF_CAP_FLAGS_WANT;
  2941. /* Need 1 RXQ as the default RXQ */
  2942. if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
  2943. res->max_rss_qs -= 1;
  2944. }
  2945. /* Uses Mbox */
  2946. int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
  2947. {
  2948. struct be_mcc_wrb *wrb;
  2949. struct be_cmd_req_get_func_config *req;
  2950. int status;
  2951. struct be_dma_mem cmd;
  2952. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2953. return -1;
  2954. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2955. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  2956. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  2957. if (!cmd.va) {
  2958. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2959. status = -ENOMEM;
  2960. goto err;
  2961. }
  2962. wrb = wrb_from_mbox(adapter);
  2963. if (!wrb) {
  2964. status = -EBUSY;
  2965. goto err;
  2966. }
  2967. req = cmd.va;
  2968. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2969. OPCODE_COMMON_GET_FUNC_CONFIG,
  2970. cmd.size, wrb, &cmd);
  2971. if (skyhawk_chip(adapter))
  2972. req->hdr.version = 1;
  2973. status = be_mbox_notify_wait(adapter);
  2974. if (!status) {
  2975. struct be_cmd_resp_get_func_config *resp = cmd.va;
  2976. u32 desc_count = le32_to_cpu(resp->desc_count);
  2977. struct be_nic_res_desc *desc;
  2978. desc = be_get_func_nic_desc(resp->func_param, desc_count);
  2979. if (!desc) {
  2980. status = -EINVAL;
  2981. goto err;
  2982. }
  2983. adapter->pf_number = desc->pf_num;
  2984. be_copy_nic_desc(res, desc);
  2985. }
  2986. err:
  2987. mutex_unlock(&adapter->mbox_lock);
  2988. if (cmd.va)
  2989. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2990. return status;
  2991. }
  2992. /* Will use MBOX only if MCCQ has not been created */
  2993. int be_cmd_get_profile_config(struct be_adapter *adapter,
  2994. struct be_resources *res, u8 domain)
  2995. {
  2996. struct be_cmd_resp_get_profile_config *resp;
  2997. struct be_cmd_req_get_profile_config *req;
  2998. struct be_nic_res_desc *vf_res;
  2999. struct be_pcie_res_desc *pcie;
  3000. struct be_port_res_desc *port;
  3001. struct be_nic_res_desc *nic;
  3002. struct be_mcc_wrb wrb = {0};
  3003. struct be_dma_mem cmd;
  3004. u32 desc_count;
  3005. int status;
  3006. memset(&cmd, 0, sizeof(struct be_dma_mem));
  3007. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  3008. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  3009. if (!cmd.va)
  3010. return -ENOMEM;
  3011. req = cmd.va;
  3012. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3013. OPCODE_COMMON_GET_PROFILE_CONFIG,
  3014. cmd.size, &wrb, &cmd);
  3015. req->hdr.domain = domain;
  3016. if (!lancer_chip(adapter))
  3017. req->hdr.version = 1;
  3018. req->type = ACTIVE_PROFILE_TYPE;
  3019. status = be_cmd_notify_wait(adapter, &wrb);
  3020. if (status)
  3021. goto err;
  3022. resp = cmd.va;
  3023. desc_count = le32_to_cpu(resp->desc_count);
  3024. pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
  3025. desc_count);
  3026. if (pcie)
  3027. res->max_vfs = le16_to_cpu(pcie->num_vfs);
  3028. port = be_get_port_desc(resp->func_param, desc_count);
  3029. if (port)
  3030. adapter->mc_type = port->mc_type;
  3031. nic = be_get_func_nic_desc(resp->func_param, desc_count);
  3032. if (nic)
  3033. be_copy_nic_desc(res, nic);
  3034. vf_res = be_get_vft_desc(resp->func_param, desc_count);
  3035. if (vf_res)
  3036. res->vf_if_cap_flags = vf_res->cap_flags;
  3037. err:
  3038. if (cmd.va)
  3039. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  3040. return status;
  3041. }
  3042. /* Will use MBOX only if MCCQ has not been created */
  3043. static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
  3044. int size, int count, u8 version, u8 domain)
  3045. {
  3046. struct be_cmd_req_set_profile_config *req;
  3047. struct be_mcc_wrb wrb = {0};
  3048. struct be_dma_mem cmd;
  3049. int status;
  3050. memset(&cmd, 0, sizeof(struct be_dma_mem));
  3051. cmd.size = sizeof(struct be_cmd_req_set_profile_config);
  3052. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  3053. if (!cmd.va)
  3054. return -ENOMEM;
  3055. req = cmd.va;
  3056. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3057. OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
  3058. &wrb, &cmd);
  3059. req->hdr.version = version;
  3060. req->hdr.domain = domain;
  3061. req->desc_count = cpu_to_le32(count);
  3062. memcpy(req->desc, desc, size);
  3063. status = be_cmd_notify_wait(adapter, &wrb);
  3064. if (cmd.va)
  3065. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  3066. return status;
  3067. }
  3068. /* Mark all fields invalid */
  3069. static void be_reset_nic_desc(struct be_nic_res_desc *nic)
  3070. {
  3071. memset(nic, 0, sizeof(*nic));
  3072. nic->unicast_mac_count = 0xFFFF;
  3073. nic->mcc_count = 0xFFFF;
  3074. nic->vlan_count = 0xFFFF;
  3075. nic->mcast_mac_count = 0xFFFF;
  3076. nic->txq_count = 0xFFFF;
  3077. nic->rq_count = 0xFFFF;
  3078. nic->rssq_count = 0xFFFF;
  3079. nic->lro_count = 0xFFFF;
  3080. nic->cq_count = 0xFFFF;
  3081. nic->toe_conn_count = 0xFFFF;
  3082. nic->eq_count = 0xFFFF;
  3083. nic->iface_count = 0xFFFF;
  3084. nic->link_param = 0xFF;
  3085. nic->channel_id_param = cpu_to_le16(0xF000);
  3086. nic->acpi_params = 0xFF;
  3087. nic->wol_param = 0x0F;
  3088. nic->tunnel_iface_count = 0xFFFF;
  3089. nic->direct_tenant_iface_count = 0xFFFF;
  3090. nic->bw_min = 0xFFFFFFFF;
  3091. nic->bw_max = 0xFFFFFFFF;
  3092. }
  3093. /* Mark all fields invalid */
  3094. static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
  3095. {
  3096. memset(pcie, 0, sizeof(*pcie));
  3097. pcie->sriov_state = 0xFF;
  3098. pcie->pf_state = 0xFF;
  3099. pcie->pf_type = 0xFF;
  3100. pcie->num_vfs = 0xFFFF;
  3101. }
  3102. int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
  3103. u8 domain)
  3104. {
  3105. struct be_nic_res_desc nic_desc;
  3106. u32 bw_percent;
  3107. u16 version = 0;
  3108. if (BE3_chip(adapter))
  3109. return be_cmd_set_qos(adapter, max_rate / 10, domain);
  3110. be_reset_nic_desc(&nic_desc);
  3111. nic_desc.pf_num = adapter->pf_number;
  3112. nic_desc.vf_num = domain;
  3113. nic_desc.bw_min = 0;
  3114. if (lancer_chip(adapter)) {
  3115. nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
  3116. nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
  3117. nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
  3118. (1 << NOSV_SHIFT);
  3119. nic_desc.bw_max = cpu_to_le32(max_rate / 10);
  3120. } else {
  3121. version = 1;
  3122. nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
  3123. nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3124. nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
  3125. bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
  3126. nic_desc.bw_max = cpu_to_le32(bw_percent);
  3127. }
  3128. return be_cmd_set_profile_config(adapter, &nic_desc,
  3129. nic_desc.hdr.desc_len,
  3130. 1, version, domain);
  3131. }
  3132. int be_cmd_set_sriov_config(struct be_adapter *adapter,
  3133. struct be_resources res, u16 num_vfs)
  3134. {
  3135. struct {
  3136. struct be_pcie_res_desc pcie;
  3137. struct be_nic_res_desc nic_vft;
  3138. } __packed desc;
  3139. u16 vf_q_count;
  3140. if (BEx_chip(adapter) || lancer_chip(adapter))
  3141. return 0;
  3142. /* PF PCIE descriptor */
  3143. be_reset_pcie_desc(&desc.pcie);
  3144. desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
  3145. desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3146. desc.pcie.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
  3147. desc.pcie.pf_num = adapter->pdev->devfn;
  3148. desc.pcie.sriov_state = num_vfs ? 1 : 0;
  3149. desc.pcie.num_vfs = cpu_to_le16(num_vfs);
  3150. /* VF NIC Template descriptor */
  3151. be_reset_nic_desc(&desc.nic_vft);
  3152. desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
  3153. desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3154. desc.nic_vft.flags = (1 << VFT_SHIFT) | (1 << IMM_SHIFT) |
  3155. (1 << NOSV_SHIFT);
  3156. desc.nic_vft.pf_num = adapter->pdev->devfn;
  3157. desc.nic_vft.vf_num = 0;
  3158. if (num_vfs && res.vf_if_cap_flags & BE_IF_FLAGS_RSS) {
  3159. /* If number of VFs requested is 8 less than max supported,
  3160. * assign 8 queue pairs to the PF and divide the remaining
  3161. * resources evenly among the VFs
  3162. */
  3163. if (num_vfs < (be_max_vfs(adapter) - 8))
  3164. vf_q_count = (res.max_rss_qs - 8) / num_vfs;
  3165. else
  3166. vf_q_count = res.max_rss_qs / num_vfs;
  3167. desc.nic_vft.rq_count = cpu_to_le16(vf_q_count);
  3168. desc.nic_vft.txq_count = cpu_to_le16(vf_q_count);
  3169. desc.nic_vft.rssq_count = cpu_to_le16(vf_q_count - 1);
  3170. desc.nic_vft.cq_count = cpu_to_le16(3 * vf_q_count);
  3171. } else {
  3172. desc.nic_vft.txq_count = cpu_to_le16(1);
  3173. desc.nic_vft.rq_count = cpu_to_le16(1);
  3174. desc.nic_vft.rssq_count = cpu_to_le16(0);
  3175. /* One CQ for each TX, RX and MCCQ */
  3176. desc.nic_vft.cq_count = cpu_to_le16(3);
  3177. }
  3178. return be_cmd_set_profile_config(adapter, &desc,
  3179. 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
  3180. }
  3181. int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
  3182. {
  3183. struct be_mcc_wrb *wrb;
  3184. struct be_cmd_req_manage_iface_filters *req;
  3185. int status;
  3186. if (iface == 0xFFFFFFFF)
  3187. return -1;
  3188. spin_lock_bh(&adapter->mcc_lock);
  3189. wrb = wrb_from_mccq(adapter);
  3190. if (!wrb) {
  3191. status = -EBUSY;
  3192. goto err;
  3193. }
  3194. req = embedded_payload(wrb);
  3195. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3196. OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
  3197. wrb, NULL);
  3198. req->op = op;
  3199. req->target_iface_id = cpu_to_le32(iface);
  3200. status = be_mcc_notify_wait(adapter);
  3201. err:
  3202. spin_unlock_bh(&adapter->mcc_lock);
  3203. return status;
  3204. }
  3205. int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
  3206. {
  3207. struct be_port_res_desc port_desc;
  3208. memset(&port_desc, 0, sizeof(port_desc));
  3209. port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
  3210. port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3211. port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
  3212. port_desc.link_num = adapter->hba_port_num;
  3213. if (port) {
  3214. port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
  3215. (1 << RCVID_SHIFT);
  3216. port_desc.nv_port = swab16(port);
  3217. } else {
  3218. port_desc.nv_flags = NV_TYPE_DISABLED;
  3219. port_desc.nv_port = 0;
  3220. }
  3221. return be_cmd_set_profile_config(adapter, &port_desc,
  3222. RESOURCE_DESC_SIZE_V1, 1, 1, 0);
  3223. }
  3224. int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
  3225. int vf_num)
  3226. {
  3227. struct be_mcc_wrb *wrb;
  3228. struct be_cmd_req_get_iface_list *req;
  3229. struct be_cmd_resp_get_iface_list *resp;
  3230. int status;
  3231. spin_lock_bh(&adapter->mcc_lock);
  3232. wrb = wrb_from_mccq(adapter);
  3233. if (!wrb) {
  3234. status = -EBUSY;
  3235. goto err;
  3236. }
  3237. req = embedded_payload(wrb);
  3238. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3239. OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
  3240. wrb, NULL);
  3241. req->hdr.domain = vf_num + 1;
  3242. status = be_mcc_notify_wait(adapter);
  3243. if (!status) {
  3244. resp = (struct be_cmd_resp_get_iface_list *)req;
  3245. vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
  3246. }
  3247. err:
  3248. spin_unlock_bh(&adapter->mcc_lock);
  3249. return status;
  3250. }
  3251. static int lancer_wait_idle(struct be_adapter *adapter)
  3252. {
  3253. #define SLIPORT_IDLE_TIMEOUT 30
  3254. u32 reg_val;
  3255. int status = 0, i;
  3256. for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
  3257. reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
  3258. if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
  3259. break;
  3260. ssleep(1);
  3261. }
  3262. if (i == SLIPORT_IDLE_TIMEOUT)
  3263. status = -1;
  3264. return status;
  3265. }
  3266. int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
  3267. {
  3268. int status = 0;
  3269. status = lancer_wait_idle(adapter);
  3270. if (status)
  3271. return status;
  3272. iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
  3273. return status;
  3274. }
  3275. /* Routine to check whether dump image is present or not */
  3276. bool dump_present(struct be_adapter *adapter)
  3277. {
  3278. u32 sliport_status = 0;
  3279. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  3280. return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
  3281. }
  3282. int lancer_initiate_dump(struct be_adapter *adapter)
  3283. {
  3284. struct device *dev = &adapter->pdev->dev;
  3285. int status;
  3286. if (dump_present(adapter)) {
  3287. dev_info(dev, "Previous dump not cleared, not forcing dump\n");
  3288. return -EEXIST;
  3289. }
  3290. /* give firmware reset and diagnostic dump */
  3291. status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
  3292. PHYSDEV_CONTROL_DD_MASK);
  3293. if (status < 0) {
  3294. dev_err(dev, "FW reset failed\n");
  3295. return status;
  3296. }
  3297. status = lancer_wait_idle(adapter);
  3298. if (status)
  3299. return status;
  3300. if (!dump_present(adapter)) {
  3301. dev_err(dev, "FW dump not generated\n");
  3302. return -EIO;
  3303. }
  3304. return 0;
  3305. }
  3306. int lancer_delete_dump(struct be_adapter *adapter)
  3307. {
  3308. int status;
  3309. status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
  3310. return be_cmd_status(status);
  3311. }
  3312. /* Uses sync mcc */
  3313. int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
  3314. {
  3315. struct be_mcc_wrb *wrb;
  3316. struct be_cmd_enable_disable_vf *req;
  3317. int status;
  3318. if (BEx_chip(adapter))
  3319. return 0;
  3320. spin_lock_bh(&adapter->mcc_lock);
  3321. wrb = wrb_from_mccq(adapter);
  3322. if (!wrb) {
  3323. status = -EBUSY;
  3324. goto err;
  3325. }
  3326. req = embedded_payload(wrb);
  3327. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3328. OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
  3329. wrb, NULL);
  3330. req->hdr.domain = domain;
  3331. req->enable = 1;
  3332. status = be_mcc_notify_wait(adapter);
  3333. err:
  3334. spin_unlock_bh(&adapter->mcc_lock);
  3335. return status;
  3336. }
  3337. int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
  3338. {
  3339. struct be_mcc_wrb *wrb;
  3340. struct be_cmd_req_intr_set *req;
  3341. int status;
  3342. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3343. return -1;
  3344. wrb = wrb_from_mbox(adapter);
  3345. req = embedded_payload(wrb);
  3346. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3347. OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
  3348. wrb, NULL);
  3349. req->intr_enabled = intr_enable;
  3350. status = be_mbox_notify_wait(adapter);
  3351. mutex_unlock(&adapter->mbox_lock);
  3352. return status;
  3353. }
  3354. /* Uses MBOX */
  3355. int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
  3356. {
  3357. struct be_cmd_req_get_active_profile *req;
  3358. struct be_mcc_wrb *wrb;
  3359. int status;
  3360. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3361. return -1;
  3362. wrb = wrb_from_mbox(adapter);
  3363. if (!wrb) {
  3364. status = -EBUSY;
  3365. goto err;
  3366. }
  3367. req = embedded_payload(wrb);
  3368. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3369. OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
  3370. wrb, NULL);
  3371. status = be_mbox_notify_wait(adapter);
  3372. if (!status) {
  3373. struct be_cmd_resp_get_active_profile *resp =
  3374. embedded_payload(wrb);
  3375. *profile_id = le16_to_cpu(resp->active_profile_id);
  3376. }
  3377. err:
  3378. mutex_unlock(&adapter->mbox_lock);
  3379. return status;
  3380. }
  3381. int be_cmd_set_logical_link_config(struct be_adapter *adapter,
  3382. int link_state, u8 domain)
  3383. {
  3384. struct be_mcc_wrb *wrb;
  3385. struct be_cmd_req_set_ll_link *req;
  3386. int status;
  3387. if (BEx_chip(adapter) || lancer_chip(adapter))
  3388. return -EOPNOTSUPP;
  3389. spin_lock_bh(&adapter->mcc_lock);
  3390. wrb = wrb_from_mccq(adapter);
  3391. if (!wrb) {
  3392. status = -EBUSY;
  3393. goto err;
  3394. }
  3395. req = embedded_payload(wrb);
  3396. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3397. OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
  3398. sizeof(*req), wrb, NULL);
  3399. req->hdr.version = 1;
  3400. req->hdr.domain = domain;
  3401. if (link_state == IFLA_VF_LINK_STATE_ENABLE)
  3402. req->link_config |= 1;
  3403. if (link_state == IFLA_VF_LINK_STATE_AUTO)
  3404. req->link_config |= 1 << PLINK_TRACK_SHIFT;
  3405. status = be_mcc_notify_wait(adapter);
  3406. err:
  3407. spin_unlock_bh(&adapter->mcc_lock);
  3408. return status;
  3409. }
  3410. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  3411. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  3412. {
  3413. struct be_adapter *adapter = netdev_priv(netdev_handle);
  3414. struct be_mcc_wrb *wrb;
  3415. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *)wrb_payload;
  3416. struct be_cmd_req_hdr *req;
  3417. struct be_cmd_resp_hdr *resp;
  3418. int status;
  3419. spin_lock_bh(&adapter->mcc_lock);
  3420. wrb = wrb_from_mccq(adapter);
  3421. if (!wrb) {
  3422. status = -EBUSY;
  3423. goto err;
  3424. }
  3425. req = embedded_payload(wrb);
  3426. resp = embedded_payload(wrb);
  3427. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  3428. hdr->opcode, wrb_payload_size, wrb, NULL);
  3429. memcpy(req, wrb_payload, wrb_payload_size);
  3430. be_dws_cpu_to_le(req, wrb_payload_size);
  3431. status = be_mcc_notify_wait(adapter);
  3432. if (cmd_status)
  3433. *cmd_status = (status & 0xffff);
  3434. if (ext_status)
  3435. *ext_status = 0;
  3436. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  3437. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  3438. err:
  3439. spin_unlock_bh(&adapter->mcc_lock);
  3440. return status;
  3441. }
  3442. EXPORT_SYMBOL(be_roce_mcc_cmd);