bcmgenet.c 75 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892
  1. /*
  2. * Broadcom GENET (Gigabit Ethernet) controller driver
  3. *
  4. * Copyright (c) 2014 Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #define pr_fmt(fmt) "bcmgenet: " fmt
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/sched.h>
  14. #include <linux/types.h>
  15. #include <linux/fcntl.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/string.h>
  18. #include <linux/if_ether.h>
  19. #include <linux/init.h>
  20. #include <linux/errno.h>
  21. #include <linux/delay.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/pm.h>
  25. #include <linux/clk.h>
  26. #include <linux/of.h>
  27. #include <linux/of_address.h>
  28. #include <linux/of_irq.h>
  29. #include <linux/of_net.h>
  30. #include <linux/of_platform.h>
  31. #include <net/arp.h>
  32. #include <linux/mii.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/inetdevice.h>
  36. #include <linux/etherdevice.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/in.h>
  39. #include <linux/ip.h>
  40. #include <linux/ipv6.h>
  41. #include <linux/phy.h>
  42. #include <linux/platform_data/bcmgenet.h>
  43. #include <asm/unaligned.h>
  44. #include "bcmgenet.h"
  45. /* Maximum number of hardware queues, downsized if needed */
  46. #define GENET_MAX_MQ_CNT 4
  47. /* Default highest priority queue for multi queue support */
  48. #define GENET_Q0_PRIORITY 0
  49. #define GENET_Q16_TX_BD_CNT \
  50. (TOTAL_DESC - priv->hw_params->tx_queues * priv->hw_params->tx_bds_per_q)
  51. #define RX_BUF_LENGTH 2048
  52. #define SKB_ALIGNMENT 32
  53. /* Tx/Rx DMA register offset, skip 256 descriptors */
  54. #define WORDS_PER_BD(p) (p->hw_params->words_per_bd)
  55. #define DMA_DESC_SIZE (WORDS_PER_BD(priv) * sizeof(u32))
  56. #define GENET_TDMA_REG_OFF (priv->hw_params->tdma_offset + \
  57. TOTAL_DESC * DMA_DESC_SIZE)
  58. #define GENET_RDMA_REG_OFF (priv->hw_params->rdma_offset + \
  59. TOTAL_DESC * DMA_DESC_SIZE)
  60. static inline void dmadesc_set_length_status(struct bcmgenet_priv *priv,
  61. void __iomem *d, u32 value)
  62. {
  63. __raw_writel(value, d + DMA_DESC_LENGTH_STATUS);
  64. }
  65. static inline u32 dmadesc_get_length_status(struct bcmgenet_priv *priv,
  66. void __iomem *d)
  67. {
  68. return __raw_readl(d + DMA_DESC_LENGTH_STATUS);
  69. }
  70. static inline void dmadesc_set_addr(struct bcmgenet_priv *priv,
  71. void __iomem *d,
  72. dma_addr_t addr)
  73. {
  74. __raw_writel(lower_32_bits(addr), d + DMA_DESC_ADDRESS_LO);
  75. /* Register writes to GISB bus can take couple hundred nanoseconds
  76. * and are done for each packet, save these expensive writes unless
  77. * the platform is explicitly configured for 64-bits/LPAE.
  78. */
  79. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  80. if (priv->hw_params->flags & GENET_HAS_40BITS)
  81. __raw_writel(upper_32_bits(addr), d + DMA_DESC_ADDRESS_HI);
  82. #endif
  83. }
  84. /* Combined address + length/status setter */
  85. static inline void dmadesc_set(struct bcmgenet_priv *priv,
  86. void __iomem *d, dma_addr_t addr, u32 val)
  87. {
  88. dmadesc_set_length_status(priv, d, val);
  89. dmadesc_set_addr(priv, d, addr);
  90. }
  91. static inline dma_addr_t dmadesc_get_addr(struct bcmgenet_priv *priv,
  92. void __iomem *d)
  93. {
  94. dma_addr_t addr;
  95. addr = __raw_readl(d + DMA_DESC_ADDRESS_LO);
  96. /* Register writes to GISB bus can take couple hundred nanoseconds
  97. * and are done for each packet, save these expensive writes unless
  98. * the platform is explicitly configured for 64-bits/LPAE.
  99. */
  100. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  101. if (priv->hw_params->flags & GENET_HAS_40BITS)
  102. addr |= (u64)__raw_readl(d + DMA_DESC_ADDRESS_HI) << 32;
  103. #endif
  104. return addr;
  105. }
  106. #define GENET_VER_FMT "%1d.%1d EPHY: 0x%04x"
  107. #define GENET_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
  108. NETIF_MSG_LINK)
  109. static inline u32 bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv *priv)
  110. {
  111. if (GENET_IS_V1(priv))
  112. return bcmgenet_rbuf_readl(priv, RBUF_FLUSH_CTRL_V1);
  113. else
  114. return bcmgenet_sys_readl(priv, SYS_RBUF_FLUSH_CTRL);
  115. }
  116. static inline void bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
  117. {
  118. if (GENET_IS_V1(priv))
  119. bcmgenet_rbuf_writel(priv, val, RBUF_FLUSH_CTRL_V1);
  120. else
  121. bcmgenet_sys_writel(priv, val, SYS_RBUF_FLUSH_CTRL);
  122. }
  123. /* These macros are defined to deal with register map change
  124. * between GENET1.1 and GENET2. Only those currently being used
  125. * by driver are defined.
  126. */
  127. static inline u32 bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv *priv)
  128. {
  129. if (GENET_IS_V1(priv))
  130. return bcmgenet_rbuf_readl(priv, TBUF_CTRL_V1);
  131. else
  132. return __raw_readl(priv->base +
  133. priv->hw_params->tbuf_offset + TBUF_CTRL);
  134. }
  135. static inline void bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
  136. {
  137. if (GENET_IS_V1(priv))
  138. bcmgenet_rbuf_writel(priv, val, TBUF_CTRL_V1);
  139. else
  140. __raw_writel(val, priv->base +
  141. priv->hw_params->tbuf_offset + TBUF_CTRL);
  142. }
  143. static inline u32 bcmgenet_bp_mc_get(struct bcmgenet_priv *priv)
  144. {
  145. if (GENET_IS_V1(priv))
  146. return bcmgenet_rbuf_readl(priv, TBUF_BP_MC_V1);
  147. else
  148. return __raw_readl(priv->base +
  149. priv->hw_params->tbuf_offset + TBUF_BP_MC);
  150. }
  151. static inline void bcmgenet_bp_mc_set(struct bcmgenet_priv *priv, u32 val)
  152. {
  153. if (GENET_IS_V1(priv))
  154. bcmgenet_rbuf_writel(priv, val, TBUF_BP_MC_V1);
  155. else
  156. __raw_writel(val, priv->base +
  157. priv->hw_params->tbuf_offset + TBUF_BP_MC);
  158. }
  159. /* RX/TX DMA register accessors */
  160. enum dma_reg {
  161. DMA_RING_CFG = 0,
  162. DMA_CTRL,
  163. DMA_STATUS,
  164. DMA_SCB_BURST_SIZE,
  165. DMA_ARB_CTRL,
  166. DMA_PRIORITY_0,
  167. DMA_PRIORITY_1,
  168. DMA_PRIORITY_2,
  169. };
  170. static const u8 bcmgenet_dma_regs_v3plus[] = {
  171. [DMA_RING_CFG] = 0x00,
  172. [DMA_CTRL] = 0x04,
  173. [DMA_STATUS] = 0x08,
  174. [DMA_SCB_BURST_SIZE] = 0x0C,
  175. [DMA_ARB_CTRL] = 0x2C,
  176. [DMA_PRIORITY_0] = 0x30,
  177. [DMA_PRIORITY_1] = 0x34,
  178. [DMA_PRIORITY_2] = 0x38,
  179. };
  180. static const u8 bcmgenet_dma_regs_v2[] = {
  181. [DMA_RING_CFG] = 0x00,
  182. [DMA_CTRL] = 0x04,
  183. [DMA_STATUS] = 0x08,
  184. [DMA_SCB_BURST_SIZE] = 0x0C,
  185. [DMA_ARB_CTRL] = 0x30,
  186. [DMA_PRIORITY_0] = 0x34,
  187. [DMA_PRIORITY_1] = 0x38,
  188. [DMA_PRIORITY_2] = 0x3C,
  189. };
  190. static const u8 bcmgenet_dma_regs_v1[] = {
  191. [DMA_CTRL] = 0x00,
  192. [DMA_STATUS] = 0x04,
  193. [DMA_SCB_BURST_SIZE] = 0x0C,
  194. [DMA_ARB_CTRL] = 0x30,
  195. [DMA_PRIORITY_0] = 0x34,
  196. [DMA_PRIORITY_1] = 0x38,
  197. [DMA_PRIORITY_2] = 0x3C,
  198. };
  199. /* Set at runtime once bcmgenet version is known */
  200. static const u8 *bcmgenet_dma_regs;
  201. static inline struct bcmgenet_priv *dev_to_priv(struct device *dev)
  202. {
  203. return netdev_priv(dev_get_drvdata(dev));
  204. }
  205. static inline u32 bcmgenet_tdma_readl(struct bcmgenet_priv *priv,
  206. enum dma_reg r)
  207. {
  208. return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
  209. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  210. }
  211. static inline void bcmgenet_tdma_writel(struct bcmgenet_priv *priv,
  212. u32 val, enum dma_reg r)
  213. {
  214. __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
  215. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  216. }
  217. static inline u32 bcmgenet_rdma_readl(struct bcmgenet_priv *priv,
  218. enum dma_reg r)
  219. {
  220. return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
  221. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  222. }
  223. static inline void bcmgenet_rdma_writel(struct bcmgenet_priv *priv,
  224. u32 val, enum dma_reg r)
  225. {
  226. __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
  227. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  228. }
  229. /* RDMA/TDMA ring registers and accessors
  230. * we merge the common fields and just prefix with T/D the registers
  231. * having different meaning depending on the direction
  232. */
  233. enum dma_ring_reg {
  234. TDMA_READ_PTR = 0,
  235. RDMA_WRITE_PTR = TDMA_READ_PTR,
  236. TDMA_READ_PTR_HI,
  237. RDMA_WRITE_PTR_HI = TDMA_READ_PTR_HI,
  238. TDMA_CONS_INDEX,
  239. RDMA_PROD_INDEX = TDMA_CONS_INDEX,
  240. TDMA_PROD_INDEX,
  241. RDMA_CONS_INDEX = TDMA_PROD_INDEX,
  242. DMA_RING_BUF_SIZE,
  243. DMA_START_ADDR,
  244. DMA_START_ADDR_HI,
  245. DMA_END_ADDR,
  246. DMA_END_ADDR_HI,
  247. DMA_MBUF_DONE_THRESH,
  248. TDMA_FLOW_PERIOD,
  249. RDMA_XON_XOFF_THRESH = TDMA_FLOW_PERIOD,
  250. TDMA_WRITE_PTR,
  251. RDMA_READ_PTR = TDMA_WRITE_PTR,
  252. TDMA_WRITE_PTR_HI,
  253. RDMA_READ_PTR_HI = TDMA_WRITE_PTR_HI
  254. };
  255. /* GENET v4 supports 40-bits pointer addressing
  256. * for obvious reasons the LO and HI word parts
  257. * are contiguous, but this offsets the other
  258. * registers.
  259. */
  260. static const u8 genet_dma_ring_regs_v4[] = {
  261. [TDMA_READ_PTR] = 0x00,
  262. [TDMA_READ_PTR_HI] = 0x04,
  263. [TDMA_CONS_INDEX] = 0x08,
  264. [TDMA_PROD_INDEX] = 0x0C,
  265. [DMA_RING_BUF_SIZE] = 0x10,
  266. [DMA_START_ADDR] = 0x14,
  267. [DMA_START_ADDR_HI] = 0x18,
  268. [DMA_END_ADDR] = 0x1C,
  269. [DMA_END_ADDR_HI] = 0x20,
  270. [DMA_MBUF_DONE_THRESH] = 0x24,
  271. [TDMA_FLOW_PERIOD] = 0x28,
  272. [TDMA_WRITE_PTR] = 0x2C,
  273. [TDMA_WRITE_PTR_HI] = 0x30,
  274. };
  275. static const u8 genet_dma_ring_regs_v123[] = {
  276. [TDMA_READ_PTR] = 0x00,
  277. [TDMA_CONS_INDEX] = 0x04,
  278. [TDMA_PROD_INDEX] = 0x08,
  279. [DMA_RING_BUF_SIZE] = 0x0C,
  280. [DMA_START_ADDR] = 0x10,
  281. [DMA_END_ADDR] = 0x14,
  282. [DMA_MBUF_DONE_THRESH] = 0x18,
  283. [TDMA_FLOW_PERIOD] = 0x1C,
  284. [TDMA_WRITE_PTR] = 0x20,
  285. };
  286. /* Set at runtime once GENET version is known */
  287. static const u8 *genet_dma_ring_regs;
  288. static inline u32 bcmgenet_tdma_ring_readl(struct bcmgenet_priv *priv,
  289. unsigned int ring,
  290. enum dma_ring_reg r)
  291. {
  292. return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
  293. (DMA_RING_SIZE * ring) +
  294. genet_dma_ring_regs[r]);
  295. }
  296. static inline void bcmgenet_tdma_ring_writel(struct bcmgenet_priv *priv,
  297. unsigned int ring, u32 val,
  298. enum dma_ring_reg r)
  299. {
  300. __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
  301. (DMA_RING_SIZE * ring) +
  302. genet_dma_ring_regs[r]);
  303. }
  304. static inline u32 bcmgenet_rdma_ring_readl(struct bcmgenet_priv *priv,
  305. unsigned int ring,
  306. enum dma_ring_reg r)
  307. {
  308. return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
  309. (DMA_RING_SIZE * ring) +
  310. genet_dma_ring_regs[r]);
  311. }
  312. static inline void bcmgenet_rdma_ring_writel(struct bcmgenet_priv *priv,
  313. unsigned int ring, u32 val,
  314. enum dma_ring_reg r)
  315. {
  316. __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
  317. (DMA_RING_SIZE * ring) +
  318. genet_dma_ring_regs[r]);
  319. }
  320. static int bcmgenet_get_settings(struct net_device *dev,
  321. struct ethtool_cmd *cmd)
  322. {
  323. struct bcmgenet_priv *priv = netdev_priv(dev);
  324. if (!netif_running(dev))
  325. return -EINVAL;
  326. if (!priv->phydev)
  327. return -ENODEV;
  328. return phy_ethtool_gset(priv->phydev, cmd);
  329. }
  330. static int bcmgenet_set_settings(struct net_device *dev,
  331. struct ethtool_cmd *cmd)
  332. {
  333. struct bcmgenet_priv *priv = netdev_priv(dev);
  334. if (!netif_running(dev))
  335. return -EINVAL;
  336. if (!priv->phydev)
  337. return -ENODEV;
  338. return phy_ethtool_sset(priv->phydev, cmd);
  339. }
  340. static int bcmgenet_set_rx_csum(struct net_device *dev,
  341. netdev_features_t wanted)
  342. {
  343. struct bcmgenet_priv *priv = netdev_priv(dev);
  344. u32 rbuf_chk_ctrl;
  345. bool rx_csum_en;
  346. rx_csum_en = !!(wanted & NETIF_F_RXCSUM);
  347. rbuf_chk_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CHK_CTRL);
  348. /* enable rx checksumming */
  349. if (rx_csum_en)
  350. rbuf_chk_ctrl |= RBUF_RXCHK_EN;
  351. else
  352. rbuf_chk_ctrl &= ~RBUF_RXCHK_EN;
  353. priv->desc_rxchk_en = rx_csum_en;
  354. /* If UniMAC forwards CRC, we need to skip over it to get
  355. * a valid CHK bit to be set in the per-packet status word
  356. */
  357. if (rx_csum_en && priv->crc_fwd_en)
  358. rbuf_chk_ctrl |= RBUF_SKIP_FCS;
  359. else
  360. rbuf_chk_ctrl &= ~RBUF_SKIP_FCS;
  361. bcmgenet_rbuf_writel(priv, rbuf_chk_ctrl, RBUF_CHK_CTRL);
  362. return 0;
  363. }
  364. static int bcmgenet_set_tx_csum(struct net_device *dev,
  365. netdev_features_t wanted)
  366. {
  367. struct bcmgenet_priv *priv = netdev_priv(dev);
  368. bool desc_64b_en;
  369. u32 tbuf_ctrl, rbuf_ctrl;
  370. tbuf_ctrl = bcmgenet_tbuf_ctrl_get(priv);
  371. rbuf_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
  372. desc_64b_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
  373. /* enable 64 bytes descriptor in both directions (RBUF and TBUF) */
  374. if (desc_64b_en) {
  375. tbuf_ctrl |= RBUF_64B_EN;
  376. rbuf_ctrl |= RBUF_64B_EN;
  377. } else {
  378. tbuf_ctrl &= ~RBUF_64B_EN;
  379. rbuf_ctrl &= ~RBUF_64B_EN;
  380. }
  381. priv->desc_64b_en = desc_64b_en;
  382. bcmgenet_tbuf_ctrl_set(priv, tbuf_ctrl);
  383. bcmgenet_rbuf_writel(priv, rbuf_ctrl, RBUF_CTRL);
  384. return 0;
  385. }
  386. static int bcmgenet_set_features(struct net_device *dev,
  387. netdev_features_t features)
  388. {
  389. netdev_features_t changed = features ^ dev->features;
  390. netdev_features_t wanted = dev->wanted_features;
  391. int ret = 0;
  392. if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
  393. ret = bcmgenet_set_tx_csum(dev, wanted);
  394. if (changed & (NETIF_F_RXCSUM))
  395. ret = bcmgenet_set_rx_csum(dev, wanted);
  396. return ret;
  397. }
  398. static u32 bcmgenet_get_msglevel(struct net_device *dev)
  399. {
  400. struct bcmgenet_priv *priv = netdev_priv(dev);
  401. return priv->msg_enable;
  402. }
  403. static void bcmgenet_set_msglevel(struct net_device *dev, u32 level)
  404. {
  405. struct bcmgenet_priv *priv = netdev_priv(dev);
  406. priv->msg_enable = level;
  407. }
  408. /* standard ethtool support functions. */
  409. enum bcmgenet_stat_type {
  410. BCMGENET_STAT_NETDEV = -1,
  411. BCMGENET_STAT_MIB_RX,
  412. BCMGENET_STAT_MIB_TX,
  413. BCMGENET_STAT_RUNT,
  414. BCMGENET_STAT_MISC,
  415. };
  416. struct bcmgenet_stats {
  417. char stat_string[ETH_GSTRING_LEN];
  418. int stat_sizeof;
  419. int stat_offset;
  420. enum bcmgenet_stat_type type;
  421. /* reg offset from UMAC base for misc counters */
  422. u16 reg_offset;
  423. };
  424. #define STAT_NETDEV(m) { \
  425. .stat_string = __stringify(m), \
  426. .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
  427. .stat_offset = offsetof(struct net_device_stats, m), \
  428. .type = BCMGENET_STAT_NETDEV, \
  429. }
  430. #define STAT_GENET_MIB(str, m, _type) { \
  431. .stat_string = str, \
  432. .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
  433. .stat_offset = offsetof(struct bcmgenet_priv, m), \
  434. .type = _type, \
  435. }
  436. #define STAT_GENET_MIB_RX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_RX)
  437. #define STAT_GENET_MIB_TX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_TX)
  438. #define STAT_GENET_RUNT(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_RUNT)
  439. #define STAT_GENET_MISC(str, m, offset) { \
  440. .stat_string = str, \
  441. .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
  442. .stat_offset = offsetof(struct bcmgenet_priv, m), \
  443. .type = BCMGENET_STAT_MISC, \
  444. .reg_offset = offset, \
  445. }
  446. /* There is a 0xC gap between the end of RX and beginning of TX stats and then
  447. * between the end of TX stats and the beginning of the RX RUNT
  448. */
  449. #define BCMGENET_STAT_OFFSET 0xc
  450. /* Hardware counters must be kept in sync because the order/offset
  451. * is important here (order in structure declaration = order in hardware)
  452. */
  453. static const struct bcmgenet_stats bcmgenet_gstrings_stats[] = {
  454. /* general stats */
  455. STAT_NETDEV(rx_packets),
  456. STAT_NETDEV(tx_packets),
  457. STAT_NETDEV(rx_bytes),
  458. STAT_NETDEV(tx_bytes),
  459. STAT_NETDEV(rx_errors),
  460. STAT_NETDEV(tx_errors),
  461. STAT_NETDEV(rx_dropped),
  462. STAT_NETDEV(tx_dropped),
  463. STAT_NETDEV(multicast),
  464. /* UniMAC RSV counters */
  465. STAT_GENET_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
  466. STAT_GENET_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
  467. STAT_GENET_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
  468. STAT_GENET_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
  469. STAT_GENET_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
  470. STAT_GENET_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
  471. STAT_GENET_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
  472. STAT_GENET_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
  473. STAT_GENET_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
  474. STAT_GENET_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
  475. STAT_GENET_MIB_RX("rx_pkts", mib.rx.pkt),
  476. STAT_GENET_MIB_RX("rx_bytes", mib.rx.bytes),
  477. STAT_GENET_MIB_RX("rx_multicast", mib.rx.mca),
  478. STAT_GENET_MIB_RX("rx_broadcast", mib.rx.bca),
  479. STAT_GENET_MIB_RX("rx_fcs", mib.rx.fcs),
  480. STAT_GENET_MIB_RX("rx_control", mib.rx.cf),
  481. STAT_GENET_MIB_RX("rx_pause", mib.rx.pf),
  482. STAT_GENET_MIB_RX("rx_unknown", mib.rx.uo),
  483. STAT_GENET_MIB_RX("rx_align", mib.rx.aln),
  484. STAT_GENET_MIB_RX("rx_outrange", mib.rx.flr),
  485. STAT_GENET_MIB_RX("rx_code", mib.rx.cde),
  486. STAT_GENET_MIB_RX("rx_carrier", mib.rx.fcr),
  487. STAT_GENET_MIB_RX("rx_oversize", mib.rx.ovr),
  488. STAT_GENET_MIB_RX("rx_jabber", mib.rx.jbr),
  489. STAT_GENET_MIB_RX("rx_mtu_err", mib.rx.mtue),
  490. STAT_GENET_MIB_RX("rx_good_pkts", mib.rx.pok),
  491. STAT_GENET_MIB_RX("rx_unicast", mib.rx.uc),
  492. STAT_GENET_MIB_RX("rx_ppp", mib.rx.ppp),
  493. STAT_GENET_MIB_RX("rx_crc", mib.rx.rcrc),
  494. /* UniMAC TSV counters */
  495. STAT_GENET_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
  496. STAT_GENET_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
  497. STAT_GENET_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
  498. STAT_GENET_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
  499. STAT_GENET_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
  500. STAT_GENET_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
  501. STAT_GENET_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
  502. STAT_GENET_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
  503. STAT_GENET_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
  504. STAT_GENET_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
  505. STAT_GENET_MIB_TX("tx_pkts", mib.tx.pkts),
  506. STAT_GENET_MIB_TX("tx_multicast", mib.tx.mca),
  507. STAT_GENET_MIB_TX("tx_broadcast", mib.tx.bca),
  508. STAT_GENET_MIB_TX("tx_pause", mib.tx.pf),
  509. STAT_GENET_MIB_TX("tx_control", mib.tx.cf),
  510. STAT_GENET_MIB_TX("tx_fcs_err", mib.tx.fcs),
  511. STAT_GENET_MIB_TX("tx_oversize", mib.tx.ovr),
  512. STAT_GENET_MIB_TX("tx_defer", mib.tx.drf),
  513. STAT_GENET_MIB_TX("tx_excess_defer", mib.tx.edf),
  514. STAT_GENET_MIB_TX("tx_single_col", mib.tx.scl),
  515. STAT_GENET_MIB_TX("tx_multi_col", mib.tx.mcl),
  516. STAT_GENET_MIB_TX("tx_late_col", mib.tx.lcl),
  517. STAT_GENET_MIB_TX("tx_excess_col", mib.tx.ecl),
  518. STAT_GENET_MIB_TX("tx_frags", mib.tx.frg),
  519. STAT_GENET_MIB_TX("tx_total_col", mib.tx.ncl),
  520. STAT_GENET_MIB_TX("tx_jabber", mib.tx.jbr),
  521. STAT_GENET_MIB_TX("tx_bytes", mib.tx.bytes),
  522. STAT_GENET_MIB_TX("tx_good_pkts", mib.tx.pok),
  523. STAT_GENET_MIB_TX("tx_unicast", mib.tx.uc),
  524. /* UniMAC RUNT counters */
  525. STAT_GENET_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
  526. STAT_GENET_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
  527. STAT_GENET_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
  528. STAT_GENET_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
  529. /* Misc UniMAC counters */
  530. STAT_GENET_MISC("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt,
  531. UMAC_RBUF_OVFL_CNT),
  532. STAT_GENET_MISC("rbuf_err_cnt", mib.rbuf_err_cnt, UMAC_RBUF_ERR_CNT),
  533. STAT_GENET_MISC("mdf_err_cnt", mib.mdf_err_cnt, UMAC_MDF_ERR_CNT),
  534. STAT_GENET_MIB_RX("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
  535. STAT_GENET_MIB_RX("rx_dma_failed", mib.rx_dma_failed),
  536. STAT_GENET_MIB_TX("tx_dma_failed", mib.tx_dma_failed),
  537. };
  538. #define BCMGENET_STATS_LEN ARRAY_SIZE(bcmgenet_gstrings_stats)
  539. static void bcmgenet_get_drvinfo(struct net_device *dev,
  540. struct ethtool_drvinfo *info)
  541. {
  542. strlcpy(info->driver, "bcmgenet", sizeof(info->driver));
  543. strlcpy(info->version, "v2.0", sizeof(info->version));
  544. info->n_stats = BCMGENET_STATS_LEN;
  545. }
  546. static int bcmgenet_get_sset_count(struct net_device *dev, int string_set)
  547. {
  548. switch (string_set) {
  549. case ETH_SS_STATS:
  550. return BCMGENET_STATS_LEN;
  551. default:
  552. return -EOPNOTSUPP;
  553. }
  554. }
  555. static void bcmgenet_get_strings(struct net_device *dev, u32 stringset,
  556. u8 *data)
  557. {
  558. int i;
  559. switch (stringset) {
  560. case ETH_SS_STATS:
  561. for (i = 0; i < BCMGENET_STATS_LEN; i++) {
  562. memcpy(data + i * ETH_GSTRING_LEN,
  563. bcmgenet_gstrings_stats[i].stat_string,
  564. ETH_GSTRING_LEN);
  565. }
  566. break;
  567. }
  568. }
  569. static void bcmgenet_update_mib_counters(struct bcmgenet_priv *priv)
  570. {
  571. int i, j = 0;
  572. for (i = 0; i < BCMGENET_STATS_LEN; i++) {
  573. const struct bcmgenet_stats *s;
  574. u8 offset = 0;
  575. u32 val = 0;
  576. char *p;
  577. s = &bcmgenet_gstrings_stats[i];
  578. switch (s->type) {
  579. case BCMGENET_STAT_NETDEV:
  580. continue;
  581. case BCMGENET_STAT_MIB_RX:
  582. case BCMGENET_STAT_MIB_TX:
  583. case BCMGENET_STAT_RUNT:
  584. if (s->type != BCMGENET_STAT_MIB_RX)
  585. offset = BCMGENET_STAT_OFFSET;
  586. val = bcmgenet_umac_readl(priv,
  587. UMAC_MIB_START + j + offset);
  588. break;
  589. case BCMGENET_STAT_MISC:
  590. val = bcmgenet_umac_readl(priv, s->reg_offset);
  591. /* clear if overflowed */
  592. if (val == ~0)
  593. bcmgenet_umac_writel(priv, 0, s->reg_offset);
  594. break;
  595. }
  596. j += s->stat_sizeof;
  597. p = (char *)priv + s->stat_offset;
  598. *(u32 *)p = val;
  599. }
  600. }
  601. static void bcmgenet_get_ethtool_stats(struct net_device *dev,
  602. struct ethtool_stats *stats,
  603. u64 *data)
  604. {
  605. struct bcmgenet_priv *priv = netdev_priv(dev);
  606. int i;
  607. if (netif_running(dev))
  608. bcmgenet_update_mib_counters(priv);
  609. for (i = 0; i < BCMGENET_STATS_LEN; i++) {
  610. const struct bcmgenet_stats *s;
  611. char *p;
  612. s = &bcmgenet_gstrings_stats[i];
  613. if (s->type == BCMGENET_STAT_NETDEV)
  614. p = (char *)&dev->stats;
  615. else
  616. p = (char *)priv;
  617. p += s->stat_offset;
  618. data[i] = *(u32 *)p;
  619. }
  620. }
  621. static void bcmgenet_eee_enable_set(struct net_device *dev, bool enable)
  622. {
  623. struct bcmgenet_priv *priv = netdev_priv(dev);
  624. u32 off = priv->hw_params->tbuf_offset + TBUF_ENERGY_CTRL;
  625. u32 reg;
  626. if (enable && !priv->clk_eee_enabled) {
  627. clk_prepare_enable(priv->clk_eee);
  628. priv->clk_eee_enabled = true;
  629. }
  630. reg = bcmgenet_umac_readl(priv, UMAC_EEE_CTRL);
  631. if (enable)
  632. reg |= EEE_EN;
  633. else
  634. reg &= ~EEE_EN;
  635. bcmgenet_umac_writel(priv, reg, UMAC_EEE_CTRL);
  636. /* Enable EEE and switch to a 27Mhz clock automatically */
  637. reg = __raw_readl(priv->base + off);
  638. if (enable)
  639. reg |= TBUF_EEE_EN | TBUF_PM_EN;
  640. else
  641. reg &= ~(TBUF_EEE_EN | TBUF_PM_EN);
  642. __raw_writel(reg, priv->base + off);
  643. /* Do the same for thing for RBUF */
  644. reg = bcmgenet_rbuf_readl(priv, RBUF_ENERGY_CTRL);
  645. if (enable)
  646. reg |= RBUF_EEE_EN | RBUF_PM_EN;
  647. else
  648. reg &= ~(RBUF_EEE_EN | RBUF_PM_EN);
  649. bcmgenet_rbuf_writel(priv, reg, RBUF_ENERGY_CTRL);
  650. if (!enable && priv->clk_eee_enabled) {
  651. clk_disable_unprepare(priv->clk_eee);
  652. priv->clk_eee_enabled = false;
  653. }
  654. priv->eee.eee_enabled = enable;
  655. priv->eee.eee_active = enable;
  656. }
  657. static int bcmgenet_get_eee(struct net_device *dev, struct ethtool_eee *e)
  658. {
  659. struct bcmgenet_priv *priv = netdev_priv(dev);
  660. struct ethtool_eee *p = &priv->eee;
  661. if (GENET_IS_V1(priv))
  662. return -EOPNOTSUPP;
  663. e->eee_enabled = p->eee_enabled;
  664. e->eee_active = p->eee_active;
  665. e->tx_lpi_timer = bcmgenet_umac_readl(priv, UMAC_EEE_LPI_TIMER);
  666. return phy_ethtool_get_eee(priv->phydev, e);
  667. }
  668. static int bcmgenet_set_eee(struct net_device *dev, struct ethtool_eee *e)
  669. {
  670. struct bcmgenet_priv *priv = netdev_priv(dev);
  671. struct ethtool_eee *p = &priv->eee;
  672. int ret = 0;
  673. if (GENET_IS_V1(priv))
  674. return -EOPNOTSUPP;
  675. p->eee_enabled = e->eee_enabled;
  676. if (!p->eee_enabled) {
  677. bcmgenet_eee_enable_set(dev, false);
  678. } else {
  679. ret = phy_init_eee(priv->phydev, 0);
  680. if (ret) {
  681. netif_err(priv, hw, dev, "EEE initialization failed\n");
  682. return ret;
  683. }
  684. bcmgenet_umac_writel(priv, e->tx_lpi_timer, UMAC_EEE_LPI_TIMER);
  685. bcmgenet_eee_enable_set(dev, true);
  686. }
  687. return phy_ethtool_set_eee(priv->phydev, e);
  688. }
  689. static int bcmgenet_nway_reset(struct net_device *dev)
  690. {
  691. struct bcmgenet_priv *priv = netdev_priv(dev);
  692. return genphy_restart_aneg(priv->phydev);
  693. }
  694. /* standard ethtool support functions. */
  695. static struct ethtool_ops bcmgenet_ethtool_ops = {
  696. .get_strings = bcmgenet_get_strings,
  697. .get_sset_count = bcmgenet_get_sset_count,
  698. .get_ethtool_stats = bcmgenet_get_ethtool_stats,
  699. .get_settings = bcmgenet_get_settings,
  700. .set_settings = bcmgenet_set_settings,
  701. .get_drvinfo = bcmgenet_get_drvinfo,
  702. .get_link = ethtool_op_get_link,
  703. .get_msglevel = bcmgenet_get_msglevel,
  704. .set_msglevel = bcmgenet_set_msglevel,
  705. .get_wol = bcmgenet_get_wol,
  706. .set_wol = bcmgenet_set_wol,
  707. .get_eee = bcmgenet_get_eee,
  708. .set_eee = bcmgenet_set_eee,
  709. .nway_reset = bcmgenet_nway_reset,
  710. };
  711. /* Power down the unimac, based on mode. */
  712. static void bcmgenet_power_down(struct bcmgenet_priv *priv,
  713. enum bcmgenet_power_mode mode)
  714. {
  715. u32 reg;
  716. switch (mode) {
  717. case GENET_POWER_CABLE_SENSE:
  718. phy_detach(priv->phydev);
  719. break;
  720. case GENET_POWER_WOL_MAGIC:
  721. bcmgenet_wol_power_down_cfg(priv, mode);
  722. break;
  723. case GENET_POWER_PASSIVE:
  724. /* Power down LED */
  725. if (priv->hw_params->flags & GENET_HAS_EXT) {
  726. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  727. reg |= (EXT_PWR_DOWN_PHY |
  728. EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
  729. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  730. }
  731. break;
  732. default:
  733. break;
  734. }
  735. }
  736. static void bcmgenet_power_up(struct bcmgenet_priv *priv,
  737. enum bcmgenet_power_mode mode)
  738. {
  739. u32 reg;
  740. if (!(priv->hw_params->flags & GENET_HAS_EXT))
  741. return;
  742. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  743. switch (mode) {
  744. case GENET_POWER_PASSIVE:
  745. reg &= ~(EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_PHY |
  746. EXT_PWR_DOWN_BIAS);
  747. /* fallthrough */
  748. case GENET_POWER_CABLE_SENSE:
  749. /* enable APD */
  750. reg |= EXT_PWR_DN_EN_LD;
  751. break;
  752. case GENET_POWER_WOL_MAGIC:
  753. bcmgenet_wol_power_up_cfg(priv, mode);
  754. return;
  755. default:
  756. break;
  757. }
  758. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  759. if (mode == GENET_POWER_PASSIVE)
  760. bcmgenet_mii_reset(priv->dev);
  761. }
  762. /* ioctl handle special commands that are not present in ethtool. */
  763. static int bcmgenet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  764. {
  765. struct bcmgenet_priv *priv = netdev_priv(dev);
  766. int val = 0;
  767. if (!netif_running(dev))
  768. return -EINVAL;
  769. switch (cmd) {
  770. case SIOCGMIIPHY:
  771. case SIOCGMIIREG:
  772. case SIOCSMIIREG:
  773. if (!priv->phydev)
  774. val = -ENODEV;
  775. else
  776. val = phy_mii_ioctl(priv->phydev, rq, cmd);
  777. break;
  778. default:
  779. val = -EINVAL;
  780. break;
  781. }
  782. return val;
  783. }
  784. static struct enet_cb *bcmgenet_get_txcb(struct bcmgenet_priv *priv,
  785. struct bcmgenet_tx_ring *ring)
  786. {
  787. struct enet_cb *tx_cb_ptr;
  788. tx_cb_ptr = ring->cbs;
  789. tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
  790. /* Advancing local write pointer */
  791. if (ring->write_ptr == ring->end_ptr)
  792. ring->write_ptr = ring->cb_ptr;
  793. else
  794. ring->write_ptr++;
  795. return tx_cb_ptr;
  796. }
  797. /* Simple helper to free a control block's resources */
  798. static void bcmgenet_free_cb(struct enet_cb *cb)
  799. {
  800. dev_kfree_skb_any(cb->skb);
  801. cb->skb = NULL;
  802. dma_unmap_addr_set(cb, dma_addr, 0);
  803. }
  804. static inline void bcmgenet_tx_ring16_int_disable(struct bcmgenet_priv *priv,
  805. struct bcmgenet_tx_ring *ring)
  806. {
  807. bcmgenet_intrl2_0_writel(priv,
  808. UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE,
  809. INTRL2_CPU_MASK_SET);
  810. }
  811. static inline void bcmgenet_tx_ring16_int_enable(struct bcmgenet_priv *priv,
  812. struct bcmgenet_tx_ring *ring)
  813. {
  814. bcmgenet_intrl2_0_writel(priv,
  815. UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE,
  816. INTRL2_CPU_MASK_CLEAR);
  817. }
  818. static inline void bcmgenet_tx_ring_int_enable(struct bcmgenet_priv *priv,
  819. struct bcmgenet_tx_ring *ring)
  820. {
  821. bcmgenet_intrl2_1_writel(priv, (1 << ring->index),
  822. INTRL2_CPU_MASK_CLEAR);
  823. priv->int1_mask &= ~(1 << ring->index);
  824. }
  825. static inline void bcmgenet_tx_ring_int_disable(struct bcmgenet_priv *priv,
  826. struct bcmgenet_tx_ring *ring)
  827. {
  828. bcmgenet_intrl2_1_writel(priv, (1 << ring->index),
  829. INTRL2_CPU_MASK_SET);
  830. priv->int1_mask |= (1 << ring->index);
  831. }
  832. /* Unlocked version of the reclaim routine */
  833. static void __bcmgenet_tx_reclaim(struct net_device *dev,
  834. struct bcmgenet_tx_ring *ring)
  835. {
  836. struct bcmgenet_priv *priv = netdev_priv(dev);
  837. int last_tx_cn, last_c_index, num_tx_bds;
  838. struct enet_cb *tx_cb_ptr;
  839. struct netdev_queue *txq;
  840. unsigned int bds_compl;
  841. unsigned int c_index;
  842. /* Compute how many buffers are transmitted since last xmit call */
  843. c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
  844. txq = netdev_get_tx_queue(dev, ring->queue);
  845. last_c_index = ring->c_index;
  846. num_tx_bds = ring->size;
  847. c_index &= (num_tx_bds - 1);
  848. if (c_index >= last_c_index)
  849. last_tx_cn = c_index - last_c_index;
  850. else
  851. last_tx_cn = num_tx_bds - last_c_index + c_index;
  852. netif_dbg(priv, tx_done, dev,
  853. "%s ring=%d index=%d last_tx_cn=%d last_index=%d\n",
  854. __func__, ring->index,
  855. c_index, last_tx_cn, last_c_index);
  856. /* Reclaim transmitted buffers */
  857. while (last_tx_cn-- > 0) {
  858. tx_cb_ptr = ring->cbs + last_c_index;
  859. bds_compl = 0;
  860. if (tx_cb_ptr->skb) {
  861. bds_compl = skb_shinfo(tx_cb_ptr->skb)->nr_frags + 1;
  862. dev->stats.tx_bytes += tx_cb_ptr->skb->len;
  863. dma_unmap_single(&dev->dev,
  864. dma_unmap_addr(tx_cb_ptr, dma_addr),
  865. tx_cb_ptr->skb->len,
  866. DMA_TO_DEVICE);
  867. bcmgenet_free_cb(tx_cb_ptr);
  868. } else if (dma_unmap_addr(tx_cb_ptr, dma_addr)) {
  869. dev->stats.tx_bytes +=
  870. dma_unmap_len(tx_cb_ptr, dma_len);
  871. dma_unmap_page(&dev->dev,
  872. dma_unmap_addr(tx_cb_ptr, dma_addr),
  873. dma_unmap_len(tx_cb_ptr, dma_len),
  874. DMA_TO_DEVICE);
  875. dma_unmap_addr_set(tx_cb_ptr, dma_addr, 0);
  876. }
  877. dev->stats.tx_packets++;
  878. ring->free_bds += bds_compl;
  879. last_c_index++;
  880. last_c_index &= (num_tx_bds - 1);
  881. }
  882. if (ring->free_bds > (MAX_SKB_FRAGS + 1))
  883. ring->int_disable(priv, ring);
  884. if (netif_tx_queue_stopped(txq))
  885. netif_tx_wake_queue(txq);
  886. ring->c_index = c_index;
  887. }
  888. static void bcmgenet_tx_reclaim(struct net_device *dev,
  889. struct bcmgenet_tx_ring *ring)
  890. {
  891. unsigned long flags;
  892. spin_lock_irqsave(&ring->lock, flags);
  893. __bcmgenet_tx_reclaim(dev, ring);
  894. spin_unlock_irqrestore(&ring->lock, flags);
  895. }
  896. static void bcmgenet_tx_reclaim_all(struct net_device *dev)
  897. {
  898. struct bcmgenet_priv *priv = netdev_priv(dev);
  899. int i;
  900. if (netif_is_multiqueue(dev)) {
  901. for (i = 0; i < priv->hw_params->tx_queues; i++)
  902. bcmgenet_tx_reclaim(dev, &priv->tx_rings[i]);
  903. }
  904. bcmgenet_tx_reclaim(dev, &priv->tx_rings[DESC_INDEX]);
  905. }
  906. /* Transmits a single SKB (either head of a fragment or a single SKB)
  907. * caller must hold priv->lock
  908. */
  909. static int bcmgenet_xmit_single(struct net_device *dev,
  910. struct sk_buff *skb,
  911. u16 dma_desc_flags,
  912. struct bcmgenet_tx_ring *ring)
  913. {
  914. struct bcmgenet_priv *priv = netdev_priv(dev);
  915. struct device *kdev = &priv->pdev->dev;
  916. struct enet_cb *tx_cb_ptr;
  917. unsigned int skb_len;
  918. dma_addr_t mapping;
  919. u32 length_status;
  920. int ret;
  921. tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
  922. if (unlikely(!tx_cb_ptr))
  923. BUG();
  924. tx_cb_ptr->skb = skb;
  925. skb_len = skb_headlen(skb) < ETH_ZLEN ? ETH_ZLEN : skb_headlen(skb);
  926. mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
  927. ret = dma_mapping_error(kdev, mapping);
  928. if (ret) {
  929. priv->mib.tx_dma_failed++;
  930. netif_err(priv, tx_err, dev, "Tx DMA map failed\n");
  931. dev_kfree_skb(skb);
  932. return ret;
  933. }
  934. dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
  935. dma_unmap_len_set(tx_cb_ptr, dma_len, skb->len);
  936. length_status = (skb_len << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
  937. (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT) |
  938. DMA_TX_APPEND_CRC;
  939. if (skb->ip_summed == CHECKSUM_PARTIAL)
  940. length_status |= DMA_TX_DO_CSUM;
  941. dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping, length_status);
  942. /* Decrement total BD count and advance our write pointer */
  943. ring->free_bds -= 1;
  944. ring->prod_index += 1;
  945. ring->prod_index &= DMA_P_INDEX_MASK;
  946. return 0;
  947. }
  948. /* Transmit a SKB fragment */
  949. static int bcmgenet_xmit_frag(struct net_device *dev,
  950. skb_frag_t *frag,
  951. u16 dma_desc_flags,
  952. struct bcmgenet_tx_ring *ring)
  953. {
  954. struct bcmgenet_priv *priv = netdev_priv(dev);
  955. struct device *kdev = &priv->pdev->dev;
  956. struct enet_cb *tx_cb_ptr;
  957. dma_addr_t mapping;
  958. int ret;
  959. tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
  960. if (unlikely(!tx_cb_ptr))
  961. BUG();
  962. tx_cb_ptr->skb = NULL;
  963. mapping = skb_frag_dma_map(kdev, frag, 0,
  964. skb_frag_size(frag), DMA_TO_DEVICE);
  965. ret = dma_mapping_error(kdev, mapping);
  966. if (ret) {
  967. priv->mib.tx_dma_failed++;
  968. netif_err(priv, tx_err, dev, "%s: Tx DMA map failed\n",
  969. __func__);
  970. return ret;
  971. }
  972. dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
  973. dma_unmap_len_set(tx_cb_ptr, dma_len, frag->size);
  974. dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping,
  975. (frag->size << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
  976. (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT));
  977. ring->free_bds -= 1;
  978. ring->prod_index += 1;
  979. ring->prod_index &= DMA_P_INDEX_MASK;
  980. return 0;
  981. }
  982. /* Reallocate the SKB to put enough headroom in front of it and insert
  983. * the transmit checksum offsets in the descriptors
  984. */
  985. static struct sk_buff *bcmgenet_put_tx_csum(struct net_device *dev,
  986. struct sk_buff *skb)
  987. {
  988. struct status_64 *status = NULL;
  989. struct sk_buff *new_skb;
  990. u16 offset;
  991. u8 ip_proto;
  992. u16 ip_ver;
  993. u32 tx_csum_info;
  994. if (unlikely(skb_headroom(skb) < sizeof(*status))) {
  995. /* If 64 byte status block enabled, must make sure skb has
  996. * enough headroom for us to insert 64B status block.
  997. */
  998. new_skb = skb_realloc_headroom(skb, sizeof(*status));
  999. dev_kfree_skb(skb);
  1000. if (!new_skb) {
  1001. dev->stats.tx_errors++;
  1002. dev->stats.tx_dropped++;
  1003. return NULL;
  1004. }
  1005. skb = new_skb;
  1006. }
  1007. skb_push(skb, sizeof(*status));
  1008. status = (struct status_64 *)skb->data;
  1009. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1010. ip_ver = htons(skb->protocol);
  1011. switch (ip_ver) {
  1012. case ETH_P_IP:
  1013. ip_proto = ip_hdr(skb)->protocol;
  1014. break;
  1015. case ETH_P_IPV6:
  1016. ip_proto = ipv6_hdr(skb)->nexthdr;
  1017. break;
  1018. default:
  1019. return skb;
  1020. }
  1021. offset = skb_checksum_start_offset(skb) - sizeof(*status);
  1022. tx_csum_info = (offset << STATUS_TX_CSUM_START_SHIFT) |
  1023. (offset + skb->csum_offset);
  1024. /* Set the length valid bit for TCP and UDP and just set
  1025. * the special UDP flag for IPv4, else just set to 0.
  1026. */
  1027. if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
  1028. tx_csum_info |= STATUS_TX_CSUM_LV;
  1029. if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
  1030. tx_csum_info |= STATUS_TX_CSUM_PROTO_UDP;
  1031. } else {
  1032. tx_csum_info = 0;
  1033. }
  1034. status->tx_csum_info = tx_csum_info;
  1035. }
  1036. return skb;
  1037. }
  1038. static netdev_tx_t bcmgenet_xmit(struct sk_buff *skb, struct net_device *dev)
  1039. {
  1040. struct bcmgenet_priv *priv = netdev_priv(dev);
  1041. struct bcmgenet_tx_ring *ring = NULL;
  1042. struct netdev_queue *txq;
  1043. unsigned long flags = 0;
  1044. int nr_frags, index;
  1045. u16 dma_desc_flags;
  1046. int ret;
  1047. int i;
  1048. index = skb_get_queue_mapping(skb);
  1049. /* Mapping strategy:
  1050. * queue_mapping = 0, unclassified, packet xmited through ring16
  1051. * queue_mapping = 1, goes to ring 0. (highest priority queue
  1052. * queue_mapping = 2, goes to ring 1.
  1053. * queue_mapping = 3, goes to ring 2.
  1054. * queue_mapping = 4, goes to ring 3.
  1055. */
  1056. if (index == 0)
  1057. index = DESC_INDEX;
  1058. else
  1059. index -= 1;
  1060. nr_frags = skb_shinfo(skb)->nr_frags;
  1061. ring = &priv->tx_rings[index];
  1062. txq = netdev_get_tx_queue(dev, ring->queue);
  1063. spin_lock_irqsave(&ring->lock, flags);
  1064. if (ring->free_bds <= nr_frags + 1) {
  1065. netif_tx_stop_queue(txq);
  1066. netdev_err(dev, "%s: tx ring %d full when queue %d awake\n",
  1067. __func__, index, ring->queue);
  1068. ret = NETDEV_TX_BUSY;
  1069. goto out;
  1070. }
  1071. if (skb_padto(skb, ETH_ZLEN)) {
  1072. ret = NETDEV_TX_OK;
  1073. goto out;
  1074. }
  1075. /* set the SKB transmit checksum */
  1076. if (priv->desc_64b_en) {
  1077. skb = bcmgenet_put_tx_csum(dev, skb);
  1078. if (!skb) {
  1079. ret = NETDEV_TX_OK;
  1080. goto out;
  1081. }
  1082. }
  1083. dma_desc_flags = DMA_SOP;
  1084. if (nr_frags == 0)
  1085. dma_desc_flags |= DMA_EOP;
  1086. /* Transmit single SKB or head of fragment list */
  1087. ret = bcmgenet_xmit_single(dev, skb, dma_desc_flags, ring);
  1088. if (ret) {
  1089. ret = NETDEV_TX_OK;
  1090. goto out;
  1091. }
  1092. /* xmit fragment */
  1093. for (i = 0; i < nr_frags; i++) {
  1094. ret = bcmgenet_xmit_frag(dev,
  1095. &skb_shinfo(skb)->frags[i],
  1096. (i == nr_frags - 1) ? DMA_EOP : 0,
  1097. ring);
  1098. if (ret) {
  1099. ret = NETDEV_TX_OK;
  1100. goto out;
  1101. }
  1102. }
  1103. skb_tx_timestamp(skb);
  1104. /* we kept a software copy of how much we should advance the TDMA
  1105. * producer index, now write it down to the hardware
  1106. */
  1107. bcmgenet_tdma_ring_writel(priv, ring->index,
  1108. ring->prod_index, TDMA_PROD_INDEX);
  1109. if (ring->free_bds <= (MAX_SKB_FRAGS + 1)) {
  1110. netif_tx_stop_queue(txq);
  1111. ring->int_enable(priv, ring);
  1112. }
  1113. out:
  1114. spin_unlock_irqrestore(&ring->lock, flags);
  1115. return ret;
  1116. }
  1117. static int bcmgenet_rx_refill(struct bcmgenet_priv *priv, struct enet_cb *cb)
  1118. {
  1119. struct device *kdev = &priv->pdev->dev;
  1120. struct sk_buff *skb;
  1121. dma_addr_t mapping;
  1122. int ret;
  1123. skb = netdev_alloc_skb(priv->dev, priv->rx_buf_len + SKB_ALIGNMENT);
  1124. if (!skb)
  1125. return -ENOMEM;
  1126. /* a caller did not release this control block */
  1127. WARN_ON(cb->skb != NULL);
  1128. cb->skb = skb;
  1129. mapping = dma_map_single(kdev, skb->data,
  1130. priv->rx_buf_len, DMA_FROM_DEVICE);
  1131. ret = dma_mapping_error(kdev, mapping);
  1132. if (ret) {
  1133. priv->mib.rx_dma_failed++;
  1134. bcmgenet_free_cb(cb);
  1135. netif_err(priv, rx_err, priv->dev,
  1136. "%s DMA map failed\n", __func__);
  1137. return ret;
  1138. }
  1139. dma_unmap_addr_set(cb, dma_addr, mapping);
  1140. /* assign packet, prepare descriptor, and advance pointer */
  1141. dmadesc_set_addr(priv, priv->rx_bd_assign_ptr, mapping);
  1142. /* turn on the newly assigned BD for DMA to use */
  1143. priv->rx_bd_assign_index++;
  1144. priv->rx_bd_assign_index &= (priv->num_rx_bds - 1);
  1145. priv->rx_bd_assign_ptr = priv->rx_bds +
  1146. (priv->rx_bd_assign_index * DMA_DESC_SIZE);
  1147. return 0;
  1148. }
  1149. /* bcmgenet_desc_rx - descriptor based rx process.
  1150. * this could be called from bottom half, or from NAPI polling method.
  1151. */
  1152. static unsigned int bcmgenet_desc_rx(struct bcmgenet_priv *priv,
  1153. unsigned int budget)
  1154. {
  1155. struct net_device *dev = priv->dev;
  1156. struct enet_cb *cb;
  1157. struct sk_buff *skb;
  1158. u32 dma_length_status;
  1159. unsigned long dma_flag;
  1160. int len, err;
  1161. unsigned int rxpktprocessed = 0, rxpkttoprocess;
  1162. unsigned int p_index;
  1163. unsigned int chksum_ok = 0;
  1164. p_index = bcmgenet_rdma_ring_readl(priv, DESC_INDEX, RDMA_PROD_INDEX);
  1165. p_index &= DMA_P_INDEX_MASK;
  1166. if (p_index < priv->rx_c_index)
  1167. rxpkttoprocess = (DMA_C_INDEX_MASK + 1) -
  1168. priv->rx_c_index + p_index;
  1169. else
  1170. rxpkttoprocess = p_index - priv->rx_c_index;
  1171. netif_dbg(priv, rx_status, dev,
  1172. "RDMA: rxpkttoprocess=%d\n", rxpkttoprocess);
  1173. while ((rxpktprocessed < rxpkttoprocess) &&
  1174. (rxpktprocessed < budget)) {
  1175. cb = &priv->rx_cbs[priv->rx_read_ptr];
  1176. skb = cb->skb;
  1177. /* We do not have a backing SKB, so we do not have a
  1178. * corresponding DMA mapping for this incoming packet since
  1179. * bcmgenet_rx_refill always either has both skb and mapping or
  1180. * none.
  1181. */
  1182. if (unlikely(!skb)) {
  1183. dev->stats.rx_dropped++;
  1184. dev->stats.rx_errors++;
  1185. goto refill;
  1186. }
  1187. /* Unmap the packet contents such that we can use the
  1188. * RSV from the 64 bytes descriptor when enabled and save
  1189. * a 32-bits register read
  1190. */
  1191. dma_unmap_single(&dev->dev, dma_unmap_addr(cb, dma_addr),
  1192. priv->rx_buf_len, DMA_FROM_DEVICE);
  1193. if (!priv->desc_64b_en) {
  1194. dma_length_status =
  1195. dmadesc_get_length_status(priv,
  1196. priv->rx_bds +
  1197. (priv->rx_read_ptr *
  1198. DMA_DESC_SIZE));
  1199. } else {
  1200. struct status_64 *status;
  1201. status = (struct status_64 *)skb->data;
  1202. dma_length_status = status->length_status;
  1203. }
  1204. /* DMA flags and length are still valid no matter how
  1205. * we got the Receive Status Vector (64B RSB or register)
  1206. */
  1207. dma_flag = dma_length_status & 0xffff;
  1208. len = dma_length_status >> DMA_BUFLENGTH_SHIFT;
  1209. netif_dbg(priv, rx_status, dev,
  1210. "%s:p_ind=%d c_ind=%d read_ptr=%d len_stat=0x%08x\n",
  1211. __func__, p_index, priv->rx_c_index,
  1212. priv->rx_read_ptr, dma_length_status);
  1213. if (unlikely(!(dma_flag & DMA_EOP) || !(dma_flag & DMA_SOP))) {
  1214. netif_err(priv, rx_status, dev,
  1215. "dropping fragmented packet!\n");
  1216. dev->stats.rx_dropped++;
  1217. dev->stats.rx_errors++;
  1218. dev_kfree_skb_any(cb->skb);
  1219. cb->skb = NULL;
  1220. goto refill;
  1221. }
  1222. /* report errors */
  1223. if (unlikely(dma_flag & (DMA_RX_CRC_ERROR |
  1224. DMA_RX_OV |
  1225. DMA_RX_NO |
  1226. DMA_RX_LG |
  1227. DMA_RX_RXER))) {
  1228. netif_err(priv, rx_status, dev, "dma_flag=0x%x\n",
  1229. (unsigned int)dma_flag);
  1230. if (dma_flag & DMA_RX_CRC_ERROR)
  1231. dev->stats.rx_crc_errors++;
  1232. if (dma_flag & DMA_RX_OV)
  1233. dev->stats.rx_over_errors++;
  1234. if (dma_flag & DMA_RX_NO)
  1235. dev->stats.rx_frame_errors++;
  1236. if (dma_flag & DMA_RX_LG)
  1237. dev->stats.rx_length_errors++;
  1238. dev->stats.rx_dropped++;
  1239. dev->stats.rx_errors++;
  1240. /* discard the packet and advance consumer index.*/
  1241. dev_kfree_skb_any(cb->skb);
  1242. cb->skb = NULL;
  1243. goto refill;
  1244. } /* error packet */
  1245. chksum_ok = (dma_flag & priv->dma_rx_chk_bit) &&
  1246. priv->desc_rxchk_en;
  1247. skb_put(skb, len);
  1248. if (priv->desc_64b_en) {
  1249. skb_pull(skb, 64);
  1250. len -= 64;
  1251. }
  1252. if (likely(chksum_ok))
  1253. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1254. /* remove hardware 2bytes added for IP alignment */
  1255. skb_pull(skb, 2);
  1256. len -= 2;
  1257. if (priv->crc_fwd_en) {
  1258. skb_trim(skb, len - ETH_FCS_LEN);
  1259. len -= ETH_FCS_LEN;
  1260. }
  1261. /*Finish setting up the received SKB and send it to the kernel*/
  1262. skb->protocol = eth_type_trans(skb, priv->dev);
  1263. dev->stats.rx_packets++;
  1264. dev->stats.rx_bytes += len;
  1265. if (dma_flag & DMA_RX_MULT)
  1266. dev->stats.multicast++;
  1267. /* Notify kernel */
  1268. napi_gro_receive(&priv->napi, skb);
  1269. cb->skb = NULL;
  1270. netif_dbg(priv, rx_status, dev, "pushed up to kernel\n");
  1271. /* refill RX path on the current control block */
  1272. refill:
  1273. err = bcmgenet_rx_refill(priv, cb);
  1274. if (err) {
  1275. priv->mib.alloc_rx_buff_failed++;
  1276. netif_err(priv, rx_err, dev, "Rx refill failed\n");
  1277. }
  1278. rxpktprocessed++;
  1279. priv->rx_read_ptr++;
  1280. priv->rx_read_ptr &= (priv->num_rx_bds - 1);
  1281. }
  1282. return rxpktprocessed;
  1283. }
  1284. /* Assign skb to RX DMA descriptor. */
  1285. static int bcmgenet_alloc_rx_buffers(struct bcmgenet_priv *priv)
  1286. {
  1287. struct enet_cb *cb;
  1288. int ret = 0;
  1289. int i;
  1290. netif_dbg(priv, hw, priv->dev, "%s:\n", __func__);
  1291. /* loop here for each buffer needing assign */
  1292. for (i = 0; i < priv->num_rx_bds; i++) {
  1293. cb = &priv->rx_cbs[priv->rx_bd_assign_index];
  1294. if (cb->skb)
  1295. continue;
  1296. ret = bcmgenet_rx_refill(priv, cb);
  1297. if (ret)
  1298. break;
  1299. }
  1300. return ret;
  1301. }
  1302. static void bcmgenet_free_rx_buffers(struct bcmgenet_priv *priv)
  1303. {
  1304. struct enet_cb *cb;
  1305. int i;
  1306. for (i = 0; i < priv->num_rx_bds; i++) {
  1307. cb = &priv->rx_cbs[i];
  1308. if (dma_unmap_addr(cb, dma_addr)) {
  1309. dma_unmap_single(&priv->dev->dev,
  1310. dma_unmap_addr(cb, dma_addr),
  1311. priv->rx_buf_len, DMA_FROM_DEVICE);
  1312. dma_unmap_addr_set(cb, dma_addr, 0);
  1313. }
  1314. if (cb->skb)
  1315. bcmgenet_free_cb(cb);
  1316. }
  1317. }
  1318. static void umac_enable_set(struct bcmgenet_priv *priv, u32 mask, bool enable)
  1319. {
  1320. u32 reg;
  1321. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1322. if (enable)
  1323. reg |= mask;
  1324. else
  1325. reg &= ~mask;
  1326. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  1327. /* UniMAC stops on a packet boundary, wait for a full-size packet
  1328. * to be processed
  1329. */
  1330. if (enable == 0)
  1331. usleep_range(1000, 2000);
  1332. }
  1333. static int reset_umac(struct bcmgenet_priv *priv)
  1334. {
  1335. struct device *kdev = &priv->pdev->dev;
  1336. unsigned int timeout = 0;
  1337. u32 reg;
  1338. /* 7358a0/7552a0: bad default in RBUF_FLUSH_CTRL.umac_sw_rst */
  1339. bcmgenet_rbuf_ctrl_set(priv, 0);
  1340. udelay(10);
  1341. /* disable MAC while updating its registers */
  1342. bcmgenet_umac_writel(priv, 0, UMAC_CMD);
  1343. /* issue soft reset, wait for it to complete */
  1344. bcmgenet_umac_writel(priv, CMD_SW_RESET, UMAC_CMD);
  1345. while (timeout++ < 1000) {
  1346. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1347. if (!(reg & CMD_SW_RESET))
  1348. return 0;
  1349. udelay(1);
  1350. }
  1351. if (timeout == 1000) {
  1352. dev_err(kdev,
  1353. "timeout waiting for MAC to come out of reset\n");
  1354. return -ETIMEDOUT;
  1355. }
  1356. return 0;
  1357. }
  1358. static void bcmgenet_intr_disable(struct bcmgenet_priv *priv)
  1359. {
  1360. /* Mask all interrupts.*/
  1361. bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
  1362. bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
  1363. bcmgenet_intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1364. bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
  1365. bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
  1366. bcmgenet_intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1367. }
  1368. static int init_umac(struct bcmgenet_priv *priv)
  1369. {
  1370. struct device *kdev = &priv->pdev->dev;
  1371. int ret;
  1372. u32 reg, cpu_mask_clear;
  1373. dev_dbg(&priv->pdev->dev, "bcmgenet: init_umac\n");
  1374. ret = reset_umac(priv);
  1375. if (ret)
  1376. return ret;
  1377. bcmgenet_umac_writel(priv, 0, UMAC_CMD);
  1378. /* clear tx/rx counter */
  1379. bcmgenet_umac_writel(priv,
  1380. MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT,
  1381. UMAC_MIB_CTRL);
  1382. bcmgenet_umac_writel(priv, 0, UMAC_MIB_CTRL);
  1383. bcmgenet_umac_writel(priv, ENET_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1384. /* init rx registers, enable ip header optimization */
  1385. reg = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
  1386. reg |= RBUF_ALIGN_2B;
  1387. bcmgenet_rbuf_writel(priv, reg, RBUF_CTRL);
  1388. if (!GENET_IS_V1(priv) && !GENET_IS_V2(priv))
  1389. bcmgenet_rbuf_writel(priv, 1, RBUF_TBUF_SIZE_CTRL);
  1390. bcmgenet_intr_disable(priv);
  1391. cpu_mask_clear = UMAC_IRQ_RXDMA_BDONE;
  1392. dev_dbg(kdev, "%s:Enabling RXDMA_BDONE interrupt\n", __func__);
  1393. /* Monitor cable plug/unplugged event for internal PHY */
  1394. if (phy_is_internal(priv->phydev)) {
  1395. cpu_mask_clear |= (UMAC_IRQ_LINK_DOWN | UMAC_IRQ_LINK_UP);
  1396. } else if (priv->ext_phy) {
  1397. cpu_mask_clear |= (UMAC_IRQ_LINK_DOWN | UMAC_IRQ_LINK_UP);
  1398. } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
  1399. reg = bcmgenet_bp_mc_get(priv);
  1400. reg |= BIT(priv->hw_params->bp_in_en_shift);
  1401. /* bp_mask: back pressure mask */
  1402. if (netif_is_multiqueue(priv->dev))
  1403. reg |= priv->hw_params->bp_in_mask;
  1404. else
  1405. reg &= ~priv->hw_params->bp_in_mask;
  1406. bcmgenet_bp_mc_set(priv, reg);
  1407. }
  1408. /* Enable MDIO interrupts on GENET v3+ */
  1409. if (priv->hw_params->flags & GENET_HAS_MDIO_INTR)
  1410. cpu_mask_clear |= UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR;
  1411. bcmgenet_intrl2_0_writel(priv, cpu_mask_clear, INTRL2_CPU_MASK_CLEAR);
  1412. /* Enable rx/tx engine.*/
  1413. dev_dbg(kdev, "done init umac\n");
  1414. return 0;
  1415. }
  1416. /* Initialize a Tx ring along with corresponding hardware registers */
  1417. static void bcmgenet_init_tx_ring(struct bcmgenet_priv *priv,
  1418. unsigned int index, unsigned int size,
  1419. unsigned int start_ptr, unsigned int end_ptr)
  1420. {
  1421. struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
  1422. u32 words_per_bd = WORDS_PER_BD(priv);
  1423. u32 flow_period_val = 0;
  1424. spin_lock_init(&ring->lock);
  1425. ring->index = index;
  1426. if (index == DESC_INDEX) {
  1427. ring->queue = 0;
  1428. ring->int_enable = bcmgenet_tx_ring16_int_enable;
  1429. ring->int_disable = bcmgenet_tx_ring16_int_disable;
  1430. } else {
  1431. ring->queue = index + 1;
  1432. ring->int_enable = bcmgenet_tx_ring_int_enable;
  1433. ring->int_disable = bcmgenet_tx_ring_int_disable;
  1434. }
  1435. ring->cbs = priv->tx_cbs + start_ptr;
  1436. ring->size = size;
  1437. ring->c_index = 0;
  1438. ring->free_bds = size;
  1439. ring->write_ptr = start_ptr;
  1440. ring->cb_ptr = start_ptr;
  1441. ring->end_ptr = end_ptr - 1;
  1442. ring->prod_index = 0;
  1443. /* Set flow period for ring != 16 */
  1444. if (index != DESC_INDEX)
  1445. flow_period_val = ENET_MAX_MTU_SIZE << 16;
  1446. bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_PROD_INDEX);
  1447. bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_CONS_INDEX);
  1448. bcmgenet_tdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
  1449. /* Disable rate control for now */
  1450. bcmgenet_tdma_ring_writel(priv, index, flow_period_val,
  1451. TDMA_FLOW_PERIOD);
  1452. bcmgenet_tdma_ring_writel(priv, index,
  1453. ((size << DMA_RING_SIZE_SHIFT) |
  1454. RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
  1455. /* Set start and end address, read and write pointers */
  1456. bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
  1457. DMA_START_ADDR);
  1458. bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
  1459. TDMA_READ_PTR);
  1460. bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
  1461. TDMA_WRITE_PTR);
  1462. bcmgenet_tdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
  1463. DMA_END_ADDR);
  1464. }
  1465. /* Initialize a RDMA ring */
  1466. static int bcmgenet_init_rx_ring(struct bcmgenet_priv *priv,
  1467. unsigned int index, unsigned int size)
  1468. {
  1469. u32 words_per_bd = WORDS_PER_BD(priv);
  1470. int ret;
  1471. priv->num_rx_bds = TOTAL_DESC;
  1472. priv->rx_bds = priv->base + priv->hw_params->rdma_offset;
  1473. priv->rx_bd_assign_ptr = priv->rx_bds;
  1474. priv->rx_bd_assign_index = 0;
  1475. priv->rx_c_index = 0;
  1476. priv->rx_read_ptr = 0;
  1477. priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct enet_cb),
  1478. GFP_KERNEL);
  1479. if (!priv->rx_cbs)
  1480. return -ENOMEM;
  1481. ret = bcmgenet_alloc_rx_buffers(priv);
  1482. if (ret) {
  1483. kfree(priv->rx_cbs);
  1484. return ret;
  1485. }
  1486. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_WRITE_PTR);
  1487. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_PROD_INDEX);
  1488. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_CONS_INDEX);
  1489. bcmgenet_rdma_ring_writel(priv, index,
  1490. ((size << DMA_RING_SIZE_SHIFT) |
  1491. RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
  1492. bcmgenet_rdma_ring_writel(priv, index, 0, DMA_START_ADDR);
  1493. bcmgenet_rdma_ring_writel(priv, index,
  1494. words_per_bd * size - 1, DMA_END_ADDR);
  1495. bcmgenet_rdma_ring_writel(priv, index,
  1496. (DMA_FC_THRESH_LO <<
  1497. DMA_XOFF_THRESHOLD_SHIFT) |
  1498. DMA_FC_THRESH_HI, RDMA_XON_XOFF_THRESH);
  1499. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_READ_PTR);
  1500. return ret;
  1501. }
  1502. /* Initialize Tx queues
  1503. *
  1504. * Queues 0-3 are priority-based, each one has 32 descriptors,
  1505. * with queue 0 being the highest priority queue.
  1506. *
  1507. * Queue 16 is the default Tx queue with
  1508. * GENET_Q16_TX_BD_CNT = 256 - 4 * 32 = 128 descriptors.
  1509. *
  1510. * The transmit control block pool is then partitioned as follows:
  1511. * - Tx queue 0 uses tx_cbs[0..31]
  1512. * - Tx queue 1 uses tx_cbs[32..63]
  1513. * - Tx queue 2 uses tx_cbs[64..95]
  1514. * - Tx queue 3 uses tx_cbs[96..127]
  1515. * - Tx queue 16 uses tx_cbs[128..255]
  1516. */
  1517. static void bcmgenet_init_tx_queues(struct net_device *dev)
  1518. {
  1519. struct bcmgenet_priv *priv = netdev_priv(dev);
  1520. u32 i, dma_enable;
  1521. u32 dma_ctrl, ring_cfg;
  1522. u32 dma_priority[3] = {0, 0, 0};
  1523. dma_ctrl = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1524. dma_enable = dma_ctrl & DMA_EN;
  1525. dma_ctrl &= ~DMA_EN;
  1526. bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
  1527. dma_ctrl = 0;
  1528. ring_cfg = 0;
  1529. /* Enable strict priority arbiter mode */
  1530. bcmgenet_tdma_writel(priv, DMA_ARBITER_SP, DMA_ARB_CTRL);
  1531. /* Initialize Tx priority queues */
  1532. for (i = 0; i < priv->hw_params->tx_queues; i++) {
  1533. bcmgenet_init_tx_ring(priv, i, priv->hw_params->tx_bds_per_q,
  1534. i * priv->hw_params->tx_bds_per_q,
  1535. (i + 1) * priv->hw_params->tx_bds_per_q);
  1536. ring_cfg |= (1 << i);
  1537. dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
  1538. dma_priority[DMA_PRIO_REG_INDEX(i)] |=
  1539. ((GENET_Q0_PRIORITY + i) << DMA_PRIO_REG_SHIFT(i));
  1540. }
  1541. /* Initialize Tx default queue 16 */
  1542. bcmgenet_init_tx_ring(priv, DESC_INDEX, GENET_Q16_TX_BD_CNT,
  1543. priv->hw_params->tx_queues *
  1544. priv->hw_params->tx_bds_per_q,
  1545. TOTAL_DESC);
  1546. ring_cfg |= (1 << DESC_INDEX);
  1547. dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
  1548. dma_priority[DMA_PRIO_REG_INDEX(DESC_INDEX)] |=
  1549. ((GENET_Q0_PRIORITY + priv->hw_params->tx_queues) <<
  1550. DMA_PRIO_REG_SHIFT(DESC_INDEX));
  1551. /* Set Tx queue priorities */
  1552. bcmgenet_tdma_writel(priv, dma_priority[0], DMA_PRIORITY_0);
  1553. bcmgenet_tdma_writel(priv, dma_priority[1], DMA_PRIORITY_1);
  1554. bcmgenet_tdma_writel(priv, dma_priority[2], DMA_PRIORITY_2);
  1555. /* Enable Tx queues */
  1556. bcmgenet_tdma_writel(priv, ring_cfg, DMA_RING_CFG);
  1557. /* Enable Tx DMA */
  1558. if (dma_enable)
  1559. dma_ctrl |= DMA_EN;
  1560. bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
  1561. }
  1562. static int bcmgenet_dma_teardown(struct bcmgenet_priv *priv)
  1563. {
  1564. int ret = 0;
  1565. int timeout = 0;
  1566. u32 reg;
  1567. /* Disable TDMA to stop add more frames in TX DMA */
  1568. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1569. reg &= ~DMA_EN;
  1570. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  1571. /* Check TDMA status register to confirm TDMA is disabled */
  1572. while (timeout++ < DMA_TIMEOUT_VAL) {
  1573. reg = bcmgenet_tdma_readl(priv, DMA_STATUS);
  1574. if (reg & DMA_DISABLED)
  1575. break;
  1576. udelay(1);
  1577. }
  1578. if (timeout == DMA_TIMEOUT_VAL) {
  1579. netdev_warn(priv->dev, "Timed out while disabling TX DMA\n");
  1580. ret = -ETIMEDOUT;
  1581. }
  1582. /* Wait 10ms for packet drain in both tx and rx dma */
  1583. usleep_range(10000, 20000);
  1584. /* Disable RDMA */
  1585. reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
  1586. reg &= ~DMA_EN;
  1587. bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
  1588. timeout = 0;
  1589. /* Check RDMA status register to confirm RDMA is disabled */
  1590. while (timeout++ < DMA_TIMEOUT_VAL) {
  1591. reg = bcmgenet_rdma_readl(priv, DMA_STATUS);
  1592. if (reg & DMA_DISABLED)
  1593. break;
  1594. udelay(1);
  1595. }
  1596. if (timeout == DMA_TIMEOUT_VAL) {
  1597. netdev_warn(priv->dev, "Timed out while disabling RX DMA\n");
  1598. ret = -ETIMEDOUT;
  1599. }
  1600. return ret;
  1601. }
  1602. static void bcmgenet_fini_dma(struct bcmgenet_priv *priv)
  1603. {
  1604. int i;
  1605. /* disable DMA */
  1606. bcmgenet_dma_teardown(priv);
  1607. for (i = 0; i < priv->num_tx_bds; i++) {
  1608. if (priv->tx_cbs[i].skb != NULL) {
  1609. dev_kfree_skb(priv->tx_cbs[i].skb);
  1610. priv->tx_cbs[i].skb = NULL;
  1611. }
  1612. }
  1613. bcmgenet_free_rx_buffers(priv);
  1614. kfree(priv->rx_cbs);
  1615. kfree(priv->tx_cbs);
  1616. }
  1617. /* init_edma: Initialize DMA control register */
  1618. static int bcmgenet_init_dma(struct bcmgenet_priv *priv)
  1619. {
  1620. int ret;
  1621. unsigned int i;
  1622. struct enet_cb *cb;
  1623. netif_dbg(priv, hw, priv->dev, "bcmgenet: init_edma\n");
  1624. /* by default, enable ring 16 (descriptor based) */
  1625. ret = bcmgenet_init_rx_ring(priv, DESC_INDEX, TOTAL_DESC);
  1626. if (ret) {
  1627. netdev_err(priv->dev, "failed to initialize RX ring\n");
  1628. return ret;
  1629. }
  1630. /* init rDma */
  1631. bcmgenet_rdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
  1632. /* Init tDma */
  1633. bcmgenet_tdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
  1634. /* Initialize common TX ring structures */
  1635. priv->tx_bds = priv->base + priv->hw_params->tdma_offset;
  1636. priv->num_tx_bds = TOTAL_DESC;
  1637. priv->tx_cbs = kcalloc(priv->num_tx_bds, sizeof(struct enet_cb),
  1638. GFP_KERNEL);
  1639. if (!priv->tx_cbs) {
  1640. bcmgenet_fini_dma(priv);
  1641. return -ENOMEM;
  1642. }
  1643. for (i = 0; i < priv->num_tx_bds; i++) {
  1644. cb = priv->tx_cbs + i;
  1645. cb->bd_addr = priv->tx_bds + i * DMA_DESC_SIZE;
  1646. }
  1647. /* Initialize Tx queues */
  1648. bcmgenet_init_tx_queues(priv->dev);
  1649. return 0;
  1650. }
  1651. /* NAPI polling method*/
  1652. static int bcmgenet_poll(struct napi_struct *napi, int budget)
  1653. {
  1654. struct bcmgenet_priv *priv = container_of(napi,
  1655. struct bcmgenet_priv, napi);
  1656. unsigned int work_done;
  1657. /* tx reclaim */
  1658. bcmgenet_tx_reclaim(priv->dev, &priv->tx_rings[DESC_INDEX]);
  1659. work_done = bcmgenet_desc_rx(priv, budget);
  1660. /* Advancing our consumer index*/
  1661. priv->rx_c_index += work_done;
  1662. priv->rx_c_index &= DMA_C_INDEX_MASK;
  1663. bcmgenet_rdma_ring_writel(priv, DESC_INDEX,
  1664. priv->rx_c_index, RDMA_CONS_INDEX);
  1665. if (work_done < budget) {
  1666. napi_complete(napi);
  1667. bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_RXDMA_BDONE,
  1668. INTRL2_CPU_MASK_CLEAR);
  1669. }
  1670. return work_done;
  1671. }
  1672. /* Interrupt bottom half */
  1673. static void bcmgenet_irq_task(struct work_struct *work)
  1674. {
  1675. struct bcmgenet_priv *priv = container_of(
  1676. work, struct bcmgenet_priv, bcmgenet_irq_work);
  1677. netif_dbg(priv, intr, priv->dev, "%s\n", __func__);
  1678. if (priv->irq0_stat & UMAC_IRQ_MPD_R) {
  1679. priv->irq0_stat &= ~UMAC_IRQ_MPD_R;
  1680. netif_dbg(priv, wol, priv->dev,
  1681. "magic packet detected, waking up\n");
  1682. bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
  1683. }
  1684. /* Link UP/DOWN event */
  1685. if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
  1686. (priv->irq0_stat & (UMAC_IRQ_LINK_UP|UMAC_IRQ_LINK_DOWN))) {
  1687. phy_mac_interrupt(priv->phydev,
  1688. priv->irq0_stat & UMAC_IRQ_LINK_UP);
  1689. priv->irq0_stat &= ~(UMAC_IRQ_LINK_UP|UMAC_IRQ_LINK_DOWN);
  1690. }
  1691. }
  1692. /* bcmgenet_isr1: interrupt handler for ring buffer. */
  1693. static irqreturn_t bcmgenet_isr1(int irq, void *dev_id)
  1694. {
  1695. struct bcmgenet_priv *priv = dev_id;
  1696. unsigned int index;
  1697. /* Save irq status for bottom-half processing. */
  1698. priv->irq1_stat =
  1699. bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_STAT) &
  1700. ~priv->int1_mask;
  1701. /* clear interrupts */
  1702. bcmgenet_intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  1703. netif_dbg(priv, intr, priv->dev,
  1704. "%s: IRQ=0x%x\n", __func__, priv->irq1_stat);
  1705. /* Check the MBDONE interrupts.
  1706. * packet is done, reclaim descriptors
  1707. */
  1708. if (priv->irq1_stat & 0x0000ffff) {
  1709. index = 0;
  1710. for (index = 0; index < 16; index++) {
  1711. if (priv->irq1_stat & (1 << index))
  1712. bcmgenet_tx_reclaim(priv->dev,
  1713. &priv->tx_rings[index]);
  1714. }
  1715. }
  1716. return IRQ_HANDLED;
  1717. }
  1718. /* bcmgenet_isr0: Handle various interrupts. */
  1719. static irqreturn_t bcmgenet_isr0(int irq, void *dev_id)
  1720. {
  1721. struct bcmgenet_priv *priv = dev_id;
  1722. /* Save irq status for bottom-half processing. */
  1723. priv->irq0_stat =
  1724. bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT) &
  1725. ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
  1726. /* clear interrupts */
  1727. bcmgenet_intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  1728. netif_dbg(priv, intr, priv->dev,
  1729. "IRQ=0x%x\n", priv->irq0_stat);
  1730. if (priv->irq0_stat & (UMAC_IRQ_RXDMA_BDONE | UMAC_IRQ_RXDMA_PDONE)) {
  1731. /* We use NAPI(software interrupt throttling, if
  1732. * Rx Descriptor throttling is not used.
  1733. * Disable interrupt, will be enabled in the poll method.
  1734. */
  1735. if (likely(napi_schedule_prep(&priv->napi))) {
  1736. bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_RXDMA_BDONE,
  1737. INTRL2_CPU_MASK_SET);
  1738. __napi_schedule(&priv->napi);
  1739. }
  1740. }
  1741. if (priv->irq0_stat &
  1742. (UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE)) {
  1743. /* Tx reclaim */
  1744. bcmgenet_tx_reclaim(priv->dev, &priv->tx_rings[DESC_INDEX]);
  1745. }
  1746. if (priv->irq0_stat & (UMAC_IRQ_PHY_DET_R |
  1747. UMAC_IRQ_PHY_DET_F |
  1748. UMAC_IRQ_LINK_UP |
  1749. UMAC_IRQ_LINK_DOWN |
  1750. UMAC_IRQ_HFB_SM |
  1751. UMAC_IRQ_HFB_MM |
  1752. UMAC_IRQ_MPD_R)) {
  1753. /* all other interested interrupts handled in bottom half */
  1754. schedule_work(&priv->bcmgenet_irq_work);
  1755. }
  1756. if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
  1757. priv->irq0_stat & (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR)) {
  1758. priv->irq0_stat &= ~(UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
  1759. wake_up(&priv->wq);
  1760. }
  1761. return IRQ_HANDLED;
  1762. }
  1763. static irqreturn_t bcmgenet_wol_isr(int irq, void *dev_id)
  1764. {
  1765. struct bcmgenet_priv *priv = dev_id;
  1766. pm_wakeup_event(&priv->pdev->dev, 0);
  1767. return IRQ_HANDLED;
  1768. }
  1769. static void bcmgenet_umac_reset(struct bcmgenet_priv *priv)
  1770. {
  1771. u32 reg;
  1772. reg = bcmgenet_rbuf_ctrl_get(priv);
  1773. reg |= BIT(1);
  1774. bcmgenet_rbuf_ctrl_set(priv, reg);
  1775. udelay(10);
  1776. reg &= ~BIT(1);
  1777. bcmgenet_rbuf_ctrl_set(priv, reg);
  1778. udelay(10);
  1779. }
  1780. static void bcmgenet_set_hw_addr(struct bcmgenet_priv *priv,
  1781. unsigned char *addr)
  1782. {
  1783. bcmgenet_umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
  1784. (addr[2] << 8) | addr[3], UMAC_MAC0);
  1785. bcmgenet_umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
  1786. }
  1787. /* Returns a reusable dma control register value */
  1788. static u32 bcmgenet_dma_disable(struct bcmgenet_priv *priv)
  1789. {
  1790. u32 reg;
  1791. u32 dma_ctrl;
  1792. /* disable DMA */
  1793. dma_ctrl = 1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT) | DMA_EN;
  1794. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1795. reg &= ~dma_ctrl;
  1796. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  1797. reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
  1798. reg &= ~dma_ctrl;
  1799. bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
  1800. bcmgenet_umac_writel(priv, 1, UMAC_TX_FLUSH);
  1801. udelay(10);
  1802. bcmgenet_umac_writel(priv, 0, UMAC_TX_FLUSH);
  1803. return dma_ctrl;
  1804. }
  1805. static void bcmgenet_enable_dma(struct bcmgenet_priv *priv, u32 dma_ctrl)
  1806. {
  1807. u32 reg;
  1808. reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
  1809. reg |= dma_ctrl;
  1810. bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
  1811. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1812. reg |= dma_ctrl;
  1813. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  1814. }
  1815. static void bcmgenet_netif_start(struct net_device *dev)
  1816. {
  1817. struct bcmgenet_priv *priv = netdev_priv(dev);
  1818. /* Start the network engine */
  1819. napi_enable(&priv->napi);
  1820. umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, true);
  1821. if (phy_is_internal(priv->phydev))
  1822. bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
  1823. netif_tx_start_all_queues(dev);
  1824. phy_start(priv->phydev);
  1825. }
  1826. static int bcmgenet_open(struct net_device *dev)
  1827. {
  1828. struct bcmgenet_priv *priv = netdev_priv(dev);
  1829. unsigned long dma_ctrl;
  1830. u32 reg;
  1831. int ret;
  1832. netif_dbg(priv, ifup, dev, "bcmgenet_open\n");
  1833. /* Turn on the clock */
  1834. if (!IS_ERR(priv->clk))
  1835. clk_prepare_enable(priv->clk);
  1836. /* take MAC out of reset */
  1837. bcmgenet_umac_reset(priv);
  1838. ret = init_umac(priv);
  1839. if (ret)
  1840. goto err_clk_disable;
  1841. /* disable ethernet MAC while updating its registers */
  1842. umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
  1843. /* Make sure we reflect the value of CRC_CMD_FWD */
  1844. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1845. priv->crc_fwd_en = !!(reg & CMD_CRC_FWD);
  1846. bcmgenet_set_hw_addr(priv, dev->dev_addr);
  1847. if (phy_is_internal(priv->phydev)) {
  1848. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  1849. reg |= EXT_ENERGY_DET_MASK;
  1850. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  1851. }
  1852. /* Disable RX/TX DMA and flush TX queues */
  1853. dma_ctrl = bcmgenet_dma_disable(priv);
  1854. /* Reinitialize TDMA and RDMA and SW housekeeping */
  1855. ret = bcmgenet_init_dma(priv);
  1856. if (ret) {
  1857. netdev_err(dev, "failed to initialize DMA\n");
  1858. goto err_fini_dma;
  1859. }
  1860. /* Always enable ring 16 - descriptor ring */
  1861. bcmgenet_enable_dma(priv, dma_ctrl);
  1862. ret = request_irq(priv->irq0, bcmgenet_isr0, IRQF_SHARED,
  1863. dev->name, priv);
  1864. if (ret < 0) {
  1865. netdev_err(dev, "can't request IRQ %d\n", priv->irq0);
  1866. goto err_fini_dma;
  1867. }
  1868. ret = request_irq(priv->irq1, bcmgenet_isr1, IRQF_SHARED,
  1869. dev->name, priv);
  1870. if (ret < 0) {
  1871. netdev_err(dev, "can't request IRQ %d\n", priv->irq1);
  1872. goto err_irq0;
  1873. }
  1874. /* Re-configure the port multiplexer towards the PHY device */
  1875. bcmgenet_mii_config(priv->dev, false);
  1876. phy_connect_direct(dev, priv->phydev, bcmgenet_mii_setup,
  1877. priv->phy_interface);
  1878. bcmgenet_netif_start(dev);
  1879. return 0;
  1880. err_irq0:
  1881. free_irq(priv->irq0, dev);
  1882. err_fini_dma:
  1883. bcmgenet_fini_dma(priv);
  1884. err_clk_disable:
  1885. if (!IS_ERR(priv->clk))
  1886. clk_disable_unprepare(priv->clk);
  1887. return ret;
  1888. }
  1889. static void bcmgenet_netif_stop(struct net_device *dev)
  1890. {
  1891. struct bcmgenet_priv *priv = netdev_priv(dev);
  1892. netif_tx_stop_all_queues(dev);
  1893. napi_disable(&priv->napi);
  1894. phy_stop(priv->phydev);
  1895. bcmgenet_intr_disable(priv);
  1896. /* Wait for pending work items to complete. Since interrupts are
  1897. * disabled no new work will be scheduled.
  1898. */
  1899. cancel_work_sync(&priv->bcmgenet_irq_work);
  1900. priv->old_link = -1;
  1901. priv->old_speed = -1;
  1902. priv->old_duplex = -1;
  1903. priv->old_pause = -1;
  1904. }
  1905. static int bcmgenet_close(struct net_device *dev)
  1906. {
  1907. struct bcmgenet_priv *priv = netdev_priv(dev);
  1908. int ret;
  1909. netif_dbg(priv, ifdown, dev, "bcmgenet_close\n");
  1910. bcmgenet_netif_stop(dev);
  1911. /* Really kill the PHY state machine and disconnect from it */
  1912. phy_disconnect(priv->phydev);
  1913. /* Disable MAC receive */
  1914. umac_enable_set(priv, CMD_RX_EN, false);
  1915. ret = bcmgenet_dma_teardown(priv);
  1916. if (ret)
  1917. return ret;
  1918. /* Disable MAC transmit. TX DMA disabled have to done before this */
  1919. umac_enable_set(priv, CMD_TX_EN, false);
  1920. /* tx reclaim */
  1921. bcmgenet_tx_reclaim_all(dev);
  1922. bcmgenet_fini_dma(priv);
  1923. free_irq(priv->irq0, priv);
  1924. free_irq(priv->irq1, priv);
  1925. if (phy_is_internal(priv->phydev))
  1926. bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
  1927. if (!IS_ERR(priv->clk))
  1928. clk_disable_unprepare(priv->clk);
  1929. return 0;
  1930. }
  1931. static void bcmgenet_timeout(struct net_device *dev)
  1932. {
  1933. struct bcmgenet_priv *priv = netdev_priv(dev);
  1934. netif_dbg(priv, tx_err, dev, "bcmgenet_timeout\n");
  1935. dev->trans_start = jiffies;
  1936. dev->stats.tx_errors++;
  1937. netif_tx_wake_all_queues(dev);
  1938. }
  1939. #define MAX_MC_COUNT 16
  1940. static inline void bcmgenet_set_mdf_addr(struct bcmgenet_priv *priv,
  1941. unsigned char *addr,
  1942. int *i,
  1943. int *mc)
  1944. {
  1945. u32 reg;
  1946. bcmgenet_umac_writel(priv, addr[0] << 8 | addr[1],
  1947. UMAC_MDF_ADDR + (*i * 4));
  1948. bcmgenet_umac_writel(priv, addr[2] << 24 | addr[3] << 16 |
  1949. addr[4] << 8 | addr[5],
  1950. UMAC_MDF_ADDR + ((*i + 1) * 4));
  1951. reg = bcmgenet_umac_readl(priv, UMAC_MDF_CTRL);
  1952. reg |= (1 << (MAX_MC_COUNT - *mc));
  1953. bcmgenet_umac_writel(priv, reg, UMAC_MDF_CTRL);
  1954. *i += 2;
  1955. (*mc)++;
  1956. }
  1957. static void bcmgenet_set_rx_mode(struct net_device *dev)
  1958. {
  1959. struct bcmgenet_priv *priv = netdev_priv(dev);
  1960. struct netdev_hw_addr *ha;
  1961. int i, mc;
  1962. u32 reg;
  1963. netif_dbg(priv, hw, dev, "%s: %08X\n", __func__, dev->flags);
  1964. /* Promiscuous mode */
  1965. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1966. if (dev->flags & IFF_PROMISC) {
  1967. reg |= CMD_PROMISC;
  1968. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  1969. bcmgenet_umac_writel(priv, 0, UMAC_MDF_CTRL);
  1970. return;
  1971. } else {
  1972. reg &= ~CMD_PROMISC;
  1973. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  1974. }
  1975. /* UniMac doesn't support ALLMULTI */
  1976. if (dev->flags & IFF_ALLMULTI) {
  1977. netdev_warn(dev, "ALLMULTI is not supported\n");
  1978. return;
  1979. }
  1980. /* update MDF filter */
  1981. i = 0;
  1982. mc = 0;
  1983. /* Broadcast */
  1984. bcmgenet_set_mdf_addr(priv, dev->broadcast, &i, &mc);
  1985. /* my own address.*/
  1986. bcmgenet_set_mdf_addr(priv, dev->dev_addr, &i, &mc);
  1987. /* Unicast list*/
  1988. if (netdev_uc_count(dev) > (MAX_MC_COUNT - mc))
  1989. return;
  1990. if (!netdev_uc_empty(dev))
  1991. netdev_for_each_uc_addr(ha, dev)
  1992. bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
  1993. /* Multicast */
  1994. if (netdev_mc_empty(dev) || netdev_mc_count(dev) >= (MAX_MC_COUNT - mc))
  1995. return;
  1996. netdev_for_each_mc_addr(ha, dev)
  1997. bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
  1998. }
  1999. /* Set the hardware MAC address. */
  2000. static int bcmgenet_set_mac_addr(struct net_device *dev, void *p)
  2001. {
  2002. struct sockaddr *addr = p;
  2003. /* Setting the MAC address at the hardware level is not possible
  2004. * without disabling the UniMAC RX/TX enable bits.
  2005. */
  2006. if (netif_running(dev))
  2007. return -EBUSY;
  2008. ether_addr_copy(dev->dev_addr, addr->sa_data);
  2009. return 0;
  2010. }
  2011. static const struct net_device_ops bcmgenet_netdev_ops = {
  2012. .ndo_open = bcmgenet_open,
  2013. .ndo_stop = bcmgenet_close,
  2014. .ndo_start_xmit = bcmgenet_xmit,
  2015. .ndo_tx_timeout = bcmgenet_timeout,
  2016. .ndo_set_rx_mode = bcmgenet_set_rx_mode,
  2017. .ndo_set_mac_address = bcmgenet_set_mac_addr,
  2018. .ndo_do_ioctl = bcmgenet_ioctl,
  2019. .ndo_set_features = bcmgenet_set_features,
  2020. };
  2021. /* Array of GENET hardware parameters/characteristics */
  2022. static struct bcmgenet_hw_params bcmgenet_hw_params[] = {
  2023. [GENET_V1] = {
  2024. .tx_queues = 0,
  2025. .tx_bds_per_q = 0,
  2026. .rx_queues = 0,
  2027. .bp_in_en_shift = 16,
  2028. .bp_in_mask = 0xffff,
  2029. .hfb_filter_cnt = 16,
  2030. .qtag_mask = 0x1F,
  2031. .hfb_offset = 0x1000,
  2032. .rdma_offset = 0x2000,
  2033. .tdma_offset = 0x3000,
  2034. .words_per_bd = 2,
  2035. },
  2036. [GENET_V2] = {
  2037. .tx_queues = 4,
  2038. .tx_bds_per_q = 32,
  2039. .rx_queues = 4,
  2040. .bp_in_en_shift = 16,
  2041. .bp_in_mask = 0xffff,
  2042. .hfb_filter_cnt = 16,
  2043. .qtag_mask = 0x1F,
  2044. .tbuf_offset = 0x0600,
  2045. .hfb_offset = 0x1000,
  2046. .hfb_reg_offset = 0x2000,
  2047. .rdma_offset = 0x3000,
  2048. .tdma_offset = 0x4000,
  2049. .words_per_bd = 2,
  2050. .flags = GENET_HAS_EXT,
  2051. },
  2052. [GENET_V3] = {
  2053. .tx_queues = 4,
  2054. .tx_bds_per_q = 32,
  2055. .rx_queues = 4,
  2056. .bp_in_en_shift = 17,
  2057. .bp_in_mask = 0x1ffff,
  2058. .hfb_filter_cnt = 48,
  2059. .qtag_mask = 0x3F,
  2060. .tbuf_offset = 0x0600,
  2061. .hfb_offset = 0x8000,
  2062. .hfb_reg_offset = 0xfc00,
  2063. .rdma_offset = 0x10000,
  2064. .tdma_offset = 0x11000,
  2065. .words_per_bd = 2,
  2066. .flags = GENET_HAS_EXT | GENET_HAS_MDIO_INTR,
  2067. },
  2068. [GENET_V4] = {
  2069. .tx_queues = 4,
  2070. .tx_bds_per_q = 32,
  2071. .rx_queues = 4,
  2072. .bp_in_en_shift = 17,
  2073. .bp_in_mask = 0x1ffff,
  2074. .hfb_filter_cnt = 48,
  2075. .qtag_mask = 0x3F,
  2076. .tbuf_offset = 0x0600,
  2077. .hfb_offset = 0x8000,
  2078. .hfb_reg_offset = 0xfc00,
  2079. .rdma_offset = 0x2000,
  2080. .tdma_offset = 0x4000,
  2081. .words_per_bd = 3,
  2082. .flags = GENET_HAS_40BITS | GENET_HAS_EXT | GENET_HAS_MDIO_INTR,
  2083. },
  2084. };
  2085. /* Infer hardware parameters from the detected GENET version */
  2086. static void bcmgenet_set_hw_params(struct bcmgenet_priv *priv)
  2087. {
  2088. struct bcmgenet_hw_params *params;
  2089. u32 reg;
  2090. u8 major;
  2091. u16 gphy_rev;
  2092. if (GENET_IS_V4(priv)) {
  2093. bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
  2094. genet_dma_ring_regs = genet_dma_ring_regs_v4;
  2095. priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
  2096. priv->version = GENET_V4;
  2097. } else if (GENET_IS_V3(priv)) {
  2098. bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
  2099. genet_dma_ring_regs = genet_dma_ring_regs_v123;
  2100. priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
  2101. priv->version = GENET_V3;
  2102. } else if (GENET_IS_V2(priv)) {
  2103. bcmgenet_dma_regs = bcmgenet_dma_regs_v2;
  2104. genet_dma_ring_regs = genet_dma_ring_regs_v123;
  2105. priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
  2106. priv->version = GENET_V2;
  2107. } else if (GENET_IS_V1(priv)) {
  2108. bcmgenet_dma_regs = bcmgenet_dma_regs_v1;
  2109. genet_dma_ring_regs = genet_dma_ring_regs_v123;
  2110. priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
  2111. priv->version = GENET_V1;
  2112. }
  2113. /* enum genet_version starts at 1 */
  2114. priv->hw_params = &bcmgenet_hw_params[priv->version];
  2115. params = priv->hw_params;
  2116. /* Read GENET HW version */
  2117. reg = bcmgenet_sys_readl(priv, SYS_REV_CTRL);
  2118. major = (reg >> 24 & 0x0f);
  2119. if (major == 5)
  2120. major = 4;
  2121. else if (major == 0)
  2122. major = 1;
  2123. if (major != priv->version) {
  2124. dev_err(&priv->pdev->dev,
  2125. "GENET version mismatch, got: %d, configured for: %d\n",
  2126. major, priv->version);
  2127. }
  2128. /* Print the GENET core version */
  2129. dev_info(&priv->pdev->dev, "GENET " GENET_VER_FMT,
  2130. major, (reg >> 16) & 0x0f, reg & 0xffff);
  2131. /* Store the integrated PHY revision for the MDIO probing function
  2132. * to pass this information to the PHY driver. The PHY driver expects
  2133. * to find the PHY major revision in bits 15:8 while the GENET register
  2134. * stores that information in bits 7:0, account for that.
  2135. *
  2136. * On newer chips, starting with PHY revision G0, a new scheme is
  2137. * deployed similar to the Starfighter 2 switch with GPHY major
  2138. * revision in bits 15:8 and patch level in bits 7:0. Major revision 0
  2139. * is reserved as well as special value 0x01ff, we have a small
  2140. * heuristic to check for the new GPHY revision and re-arrange things
  2141. * so the GPHY driver is happy.
  2142. */
  2143. gphy_rev = reg & 0xffff;
  2144. /* This is the good old scheme, just GPHY major, no minor nor patch */
  2145. if ((gphy_rev & 0xf0) != 0)
  2146. priv->gphy_rev = gphy_rev << 8;
  2147. /* This is the new scheme, GPHY major rolls over with 0x10 = rev G0 */
  2148. else if ((gphy_rev & 0xff00) != 0)
  2149. priv->gphy_rev = gphy_rev;
  2150. /* This is reserved so should require special treatment */
  2151. else if (gphy_rev == 0 || gphy_rev == 0x01ff) {
  2152. pr_warn("Invalid GPHY revision detected: 0x%04x\n", gphy_rev);
  2153. return;
  2154. }
  2155. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  2156. if (!(params->flags & GENET_HAS_40BITS))
  2157. pr_warn("GENET does not support 40-bits PA\n");
  2158. #endif
  2159. pr_debug("Configuration for version: %d\n"
  2160. "TXq: %1d, TXqBDs: %1d, RXq: %1d\n"
  2161. "BP << en: %2d, BP msk: 0x%05x\n"
  2162. "HFB count: %2d, QTAQ msk: 0x%05x\n"
  2163. "TBUF: 0x%04x, HFB: 0x%04x, HFBreg: 0x%04x\n"
  2164. "RDMA: 0x%05x, TDMA: 0x%05x\n"
  2165. "Words/BD: %d\n",
  2166. priv->version,
  2167. params->tx_queues, params->tx_bds_per_q,
  2168. params->rx_queues,
  2169. params->bp_in_en_shift, params->bp_in_mask,
  2170. params->hfb_filter_cnt, params->qtag_mask,
  2171. params->tbuf_offset, params->hfb_offset,
  2172. params->hfb_reg_offset,
  2173. params->rdma_offset, params->tdma_offset,
  2174. params->words_per_bd);
  2175. }
  2176. static const struct of_device_id bcmgenet_match[] = {
  2177. { .compatible = "brcm,genet-v1", .data = (void *)GENET_V1 },
  2178. { .compatible = "brcm,genet-v2", .data = (void *)GENET_V2 },
  2179. { .compatible = "brcm,genet-v3", .data = (void *)GENET_V3 },
  2180. { .compatible = "brcm,genet-v4", .data = (void *)GENET_V4 },
  2181. { },
  2182. };
  2183. static int bcmgenet_probe(struct platform_device *pdev)
  2184. {
  2185. struct bcmgenet_platform_data *pd = pdev->dev.platform_data;
  2186. struct device_node *dn = pdev->dev.of_node;
  2187. const struct of_device_id *of_id = NULL;
  2188. struct bcmgenet_priv *priv;
  2189. struct net_device *dev;
  2190. const void *macaddr;
  2191. struct resource *r;
  2192. int err = -EIO;
  2193. /* Up to GENET_MAX_MQ_CNT + 1 TX queues and a single RX queue */
  2194. dev = alloc_etherdev_mqs(sizeof(*priv), GENET_MAX_MQ_CNT + 1, 1);
  2195. if (!dev) {
  2196. dev_err(&pdev->dev, "can't allocate net device\n");
  2197. return -ENOMEM;
  2198. }
  2199. if (dn) {
  2200. of_id = of_match_node(bcmgenet_match, dn);
  2201. if (!of_id)
  2202. return -EINVAL;
  2203. }
  2204. priv = netdev_priv(dev);
  2205. priv->irq0 = platform_get_irq(pdev, 0);
  2206. priv->irq1 = platform_get_irq(pdev, 1);
  2207. priv->wol_irq = platform_get_irq(pdev, 2);
  2208. if (!priv->irq0 || !priv->irq1) {
  2209. dev_err(&pdev->dev, "can't find IRQs\n");
  2210. err = -EINVAL;
  2211. goto err;
  2212. }
  2213. if (dn) {
  2214. macaddr = of_get_mac_address(dn);
  2215. if (!macaddr) {
  2216. dev_err(&pdev->dev, "can't find MAC address\n");
  2217. err = -EINVAL;
  2218. goto err;
  2219. }
  2220. } else {
  2221. macaddr = pd->mac_address;
  2222. }
  2223. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2224. priv->base = devm_ioremap_resource(&pdev->dev, r);
  2225. if (IS_ERR(priv->base)) {
  2226. err = PTR_ERR(priv->base);
  2227. goto err;
  2228. }
  2229. SET_NETDEV_DEV(dev, &pdev->dev);
  2230. dev_set_drvdata(&pdev->dev, dev);
  2231. ether_addr_copy(dev->dev_addr, macaddr);
  2232. dev->watchdog_timeo = 2 * HZ;
  2233. dev->ethtool_ops = &bcmgenet_ethtool_ops;
  2234. dev->netdev_ops = &bcmgenet_netdev_ops;
  2235. netif_napi_add(dev, &priv->napi, bcmgenet_poll, 64);
  2236. priv->msg_enable = netif_msg_init(-1, GENET_MSG_DEFAULT);
  2237. /* Set hardware features */
  2238. dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
  2239. NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM;
  2240. /* Request the WOL interrupt and advertise suspend if available */
  2241. priv->wol_irq_disabled = true;
  2242. err = devm_request_irq(&pdev->dev, priv->wol_irq, bcmgenet_wol_isr, 0,
  2243. dev->name, priv);
  2244. if (!err)
  2245. device_set_wakeup_capable(&pdev->dev, 1);
  2246. /* Set the needed headroom to account for any possible
  2247. * features enabling/disabling at runtime
  2248. */
  2249. dev->needed_headroom += 64;
  2250. netdev_boot_setup_check(dev);
  2251. priv->dev = dev;
  2252. priv->pdev = pdev;
  2253. if (of_id)
  2254. priv->version = (enum bcmgenet_version)of_id->data;
  2255. else
  2256. priv->version = pd->genet_version;
  2257. priv->clk = devm_clk_get(&priv->pdev->dev, "enet");
  2258. if (IS_ERR(priv->clk))
  2259. dev_warn(&priv->pdev->dev, "failed to get enet clock\n");
  2260. if (!IS_ERR(priv->clk))
  2261. clk_prepare_enable(priv->clk);
  2262. bcmgenet_set_hw_params(priv);
  2263. /* Mii wait queue */
  2264. init_waitqueue_head(&priv->wq);
  2265. /* Always use RX_BUF_LENGTH (2KB) buffer for all chips */
  2266. priv->rx_buf_len = RX_BUF_LENGTH;
  2267. INIT_WORK(&priv->bcmgenet_irq_work, bcmgenet_irq_task);
  2268. priv->clk_wol = devm_clk_get(&priv->pdev->dev, "enet-wol");
  2269. if (IS_ERR(priv->clk_wol))
  2270. dev_warn(&priv->pdev->dev, "failed to get enet-wol clock\n");
  2271. priv->clk_eee = devm_clk_get(&priv->pdev->dev, "enet-eee");
  2272. if (IS_ERR(priv->clk_eee)) {
  2273. dev_warn(&priv->pdev->dev, "failed to get enet-eee clock\n");
  2274. priv->clk_eee = NULL;
  2275. }
  2276. err = reset_umac(priv);
  2277. if (err)
  2278. goto err_clk_disable;
  2279. err = bcmgenet_mii_init(dev);
  2280. if (err)
  2281. goto err_clk_disable;
  2282. /* setup number of real queues + 1 (GENET_V1 has 0 hardware queues
  2283. * just the ring 16 descriptor based TX
  2284. */
  2285. netif_set_real_num_tx_queues(priv->dev, priv->hw_params->tx_queues + 1);
  2286. netif_set_real_num_rx_queues(priv->dev, priv->hw_params->rx_queues + 1);
  2287. /* libphy will determine the link state */
  2288. netif_carrier_off(dev);
  2289. /* Turn off the main clock, WOL clock is handled separately */
  2290. if (!IS_ERR(priv->clk))
  2291. clk_disable_unprepare(priv->clk);
  2292. err = register_netdev(dev);
  2293. if (err)
  2294. goto err;
  2295. return err;
  2296. err_clk_disable:
  2297. if (!IS_ERR(priv->clk))
  2298. clk_disable_unprepare(priv->clk);
  2299. err:
  2300. free_netdev(dev);
  2301. return err;
  2302. }
  2303. static int bcmgenet_remove(struct platform_device *pdev)
  2304. {
  2305. struct bcmgenet_priv *priv = dev_to_priv(&pdev->dev);
  2306. dev_set_drvdata(&pdev->dev, NULL);
  2307. unregister_netdev(priv->dev);
  2308. bcmgenet_mii_exit(priv->dev);
  2309. free_netdev(priv->dev);
  2310. return 0;
  2311. }
  2312. #ifdef CONFIG_PM_SLEEP
  2313. static int bcmgenet_suspend(struct device *d)
  2314. {
  2315. struct net_device *dev = dev_get_drvdata(d);
  2316. struct bcmgenet_priv *priv = netdev_priv(dev);
  2317. int ret;
  2318. if (!netif_running(dev))
  2319. return 0;
  2320. bcmgenet_netif_stop(dev);
  2321. phy_suspend(priv->phydev);
  2322. netif_device_detach(dev);
  2323. /* Disable MAC receive */
  2324. umac_enable_set(priv, CMD_RX_EN, false);
  2325. ret = bcmgenet_dma_teardown(priv);
  2326. if (ret)
  2327. return ret;
  2328. /* Disable MAC transmit. TX DMA disabled have to done before this */
  2329. umac_enable_set(priv, CMD_TX_EN, false);
  2330. /* tx reclaim */
  2331. bcmgenet_tx_reclaim_all(dev);
  2332. bcmgenet_fini_dma(priv);
  2333. /* Prepare the device for Wake-on-LAN and switch to the slow clock */
  2334. if (device_may_wakeup(d) && priv->wolopts) {
  2335. bcmgenet_power_down(priv, GENET_POWER_WOL_MAGIC);
  2336. clk_prepare_enable(priv->clk_wol);
  2337. }
  2338. /* Turn off the clocks */
  2339. clk_disable_unprepare(priv->clk);
  2340. return 0;
  2341. }
  2342. static int bcmgenet_resume(struct device *d)
  2343. {
  2344. struct net_device *dev = dev_get_drvdata(d);
  2345. struct bcmgenet_priv *priv = netdev_priv(dev);
  2346. unsigned long dma_ctrl;
  2347. int ret;
  2348. u32 reg;
  2349. if (!netif_running(dev))
  2350. return 0;
  2351. /* Turn on the clock */
  2352. ret = clk_prepare_enable(priv->clk);
  2353. if (ret)
  2354. return ret;
  2355. bcmgenet_umac_reset(priv);
  2356. ret = init_umac(priv);
  2357. if (ret)
  2358. goto out_clk_disable;
  2359. /* From WOL-enabled suspend, switch to regular clock */
  2360. if (priv->wolopts)
  2361. clk_disable_unprepare(priv->clk_wol);
  2362. phy_init_hw(priv->phydev);
  2363. /* Speed settings must be restored */
  2364. bcmgenet_mii_config(priv->dev, false);
  2365. /* disable ethernet MAC while updating its registers */
  2366. umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
  2367. bcmgenet_set_hw_addr(priv, dev->dev_addr);
  2368. if (phy_is_internal(priv->phydev)) {
  2369. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  2370. reg |= EXT_ENERGY_DET_MASK;
  2371. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  2372. }
  2373. if (priv->wolopts)
  2374. bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
  2375. /* Disable RX/TX DMA and flush TX queues */
  2376. dma_ctrl = bcmgenet_dma_disable(priv);
  2377. /* Reinitialize TDMA and RDMA and SW housekeeping */
  2378. ret = bcmgenet_init_dma(priv);
  2379. if (ret) {
  2380. netdev_err(dev, "failed to initialize DMA\n");
  2381. goto out_clk_disable;
  2382. }
  2383. /* Always enable ring 16 - descriptor ring */
  2384. bcmgenet_enable_dma(priv, dma_ctrl);
  2385. netif_device_attach(dev);
  2386. phy_resume(priv->phydev);
  2387. if (priv->eee.eee_enabled)
  2388. bcmgenet_eee_enable_set(dev, true);
  2389. bcmgenet_netif_start(dev);
  2390. return 0;
  2391. out_clk_disable:
  2392. clk_disable_unprepare(priv->clk);
  2393. return ret;
  2394. }
  2395. #endif /* CONFIG_PM_SLEEP */
  2396. static SIMPLE_DEV_PM_OPS(bcmgenet_pm_ops, bcmgenet_suspend, bcmgenet_resume);
  2397. static struct platform_driver bcmgenet_driver = {
  2398. .probe = bcmgenet_probe,
  2399. .remove = bcmgenet_remove,
  2400. .driver = {
  2401. .name = "bcmgenet",
  2402. .of_match_table = bcmgenet_match,
  2403. .pm = &bcmgenet_pm_ops,
  2404. },
  2405. };
  2406. module_platform_driver(bcmgenet_driver);
  2407. MODULE_AUTHOR("Broadcom Corporation");
  2408. MODULE_DESCRIPTION("Broadcom GENET Ethernet controller driver");
  2409. MODULE_ALIAS("platform:bcmgenet");
  2410. MODULE_LICENSE("GPL");