apic.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/perf_event.h>
  17. #include <linux/kernel_stat.h>
  18. #include <linux/mc146818rtc.h>
  19. #include <linux/acpi_pmtmr.h>
  20. #include <linux/clockchips.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/ftrace.h>
  24. #include <linux/ioport.h>
  25. #include <linux/module.h>
  26. #include <linux/syscore_ops.h>
  27. #include <linux/delay.h>
  28. #include <linux/timex.h>
  29. #include <linux/i8253.h>
  30. #include <linux/dmar.h>
  31. #include <linux/init.h>
  32. #include <linux/cpu.h>
  33. #include <linux/dmi.h>
  34. #include <linux/smp.h>
  35. #include <linux/mm.h>
  36. #include <asm/trace/irq_vectors.h>
  37. #include <asm/irq_remapping.h>
  38. #include <asm/perf_event.h>
  39. #include <asm/x86_init.h>
  40. #include <asm/pgalloc.h>
  41. #include <linux/atomic.h>
  42. #include <asm/mpspec.h>
  43. #include <asm/i8259.h>
  44. #include <asm/proto.h>
  45. #include <asm/apic.h>
  46. #include <asm/io_apic.h>
  47. #include <asm/desc.h>
  48. #include <asm/hpet.h>
  49. #include <asm/idle.h>
  50. #include <asm/mtrr.h>
  51. #include <asm/time.h>
  52. #include <asm/smp.h>
  53. #include <asm/mce.h>
  54. #include <asm/tsc.h>
  55. #include <asm/hypervisor.h>
  56. unsigned int num_processors;
  57. unsigned disabled_cpus;
  58. /* Processor that is doing the boot up */
  59. unsigned int boot_cpu_physical_apicid = -1U;
  60. EXPORT_SYMBOL_GPL(boot_cpu_physical_apicid);
  61. /*
  62. * The highest APIC ID seen during enumeration.
  63. */
  64. static unsigned int max_physical_apicid;
  65. /*
  66. * Bitmask of physically existing CPUs:
  67. */
  68. physid_mask_t phys_cpu_present_map;
  69. /*
  70. * Processor to be disabled specified by kernel parameter
  71. * disable_cpu_apicid=<int>, mostly used for the kdump 2nd kernel to
  72. * avoid undefined behaviour caused by sending INIT from AP to BSP.
  73. */
  74. static unsigned int disabled_cpu_apicid __read_mostly = BAD_APICID;
  75. /*
  76. * Map cpu index to physical APIC ID
  77. */
  78. DEFINE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_cpu_to_apicid, BAD_APICID);
  79. DEFINE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_bios_cpu_apicid, BAD_APICID);
  80. EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
  81. EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
  82. #ifdef CONFIG_X86_32
  83. /*
  84. * On x86_32, the mapping between cpu and logical apicid may vary
  85. * depending on apic in use. The following early percpu variable is
  86. * used for the mapping. This is where the behaviors of x86_64 and 32
  87. * actually diverge. Let's keep it ugly for now.
  88. */
  89. DEFINE_EARLY_PER_CPU_READ_MOSTLY(int, x86_cpu_to_logical_apicid, BAD_APICID);
  90. /* Local APIC was disabled by the BIOS and enabled by the kernel */
  91. static int enabled_via_apicbase;
  92. /*
  93. * Handle interrupt mode configuration register (IMCR).
  94. * This register controls whether the interrupt signals
  95. * that reach the BSP come from the master PIC or from the
  96. * local APIC. Before entering Symmetric I/O Mode, either
  97. * the BIOS or the operating system must switch out of
  98. * PIC Mode by changing the IMCR.
  99. */
  100. static inline void imcr_pic_to_apic(void)
  101. {
  102. /* select IMCR register */
  103. outb(0x70, 0x22);
  104. /* NMI and 8259 INTR go through APIC */
  105. outb(0x01, 0x23);
  106. }
  107. static inline void imcr_apic_to_pic(void)
  108. {
  109. /* select IMCR register */
  110. outb(0x70, 0x22);
  111. /* NMI and 8259 INTR go directly to BSP */
  112. outb(0x00, 0x23);
  113. }
  114. #endif
  115. /*
  116. * Knob to control our willingness to enable the local APIC.
  117. *
  118. * +1=force-enable
  119. */
  120. static int force_enable_local_apic __initdata;
  121. /*
  122. * APIC command line parameters
  123. */
  124. static int __init parse_lapic(char *arg)
  125. {
  126. if (config_enabled(CONFIG_X86_32) && !arg)
  127. force_enable_local_apic = 1;
  128. else if (arg && !strncmp(arg, "notscdeadline", 13))
  129. setup_clear_cpu_cap(X86_FEATURE_TSC_DEADLINE_TIMER);
  130. return 0;
  131. }
  132. early_param("lapic", parse_lapic);
  133. #ifdef CONFIG_X86_64
  134. static int apic_calibrate_pmtmr __initdata;
  135. static __init int setup_apicpmtimer(char *s)
  136. {
  137. apic_calibrate_pmtmr = 1;
  138. notsc_setup(NULL);
  139. return 0;
  140. }
  141. __setup("apicpmtimer", setup_apicpmtimer);
  142. #endif
  143. unsigned long mp_lapic_addr;
  144. int disable_apic;
  145. /* Disable local APIC timer from the kernel commandline or via dmi quirk */
  146. static int disable_apic_timer __initdata;
  147. /* Local APIC timer works in C2 */
  148. int local_apic_timer_c2_ok;
  149. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  150. int first_system_vector = FIRST_SYSTEM_VECTOR;
  151. /*
  152. * Debug level, exported for io_apic.c
  153. */
  154. unsigned int apic_verbosity;
  155. int pic_mode;
  156. /* Have we found an MP table */
  157. int smp_found_config;
  158. static struct resource lapic_resource = {
  159. .name = "Local APIC",
  160. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  161. };
  162. unsigned int lapic_timer_frequency = 0;
  163. static void apic_pm_activate(void);
  164. static unsigned long apic_phys;
  165. /*
  166. * Get the LAPIC version
  167. */
  168. static inline int lapic_get_version(void)
  169. {
  170. return GET_APIC_VERSION(apic_read(APIC_LVR));
  171. }
  172. /*
  173. * Check, if the APIC is integrated or a separate chip
  174. */
  175. static inline int lapic_is_integrated(void)
  176. {
  177. #ifdef CONFIG_X86_64
  178. return 1;
  179. #else
  180. return APIC_INTEGRATED(lapic_get_version());
  181. #endif
  182. }
  183. /*
  184. * Check, whether this is a modern or a first generation APIC
  185. */
  186. static int modern_apic(void)
  187. {
  188. /* AMD systems use old APIC versions, so check the CPU */
  189. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  190. boot_cpu_data.x86 >= 0xf)
  191. return 1;
  192. return lapic_get_version() >= 0x14;
  193. }
  194. /*
  195. * right after this call apic become NOOP driven
  196. * so apic->write/read doesn't do anything
  197. */
  198. static void __init apic_disable(void)
  199. {
  200. pr_info("APIC: switched to apic NOOP\n");
  201. apic = &apic_noop;
  202. }
  203. void native_apic_wait_icr_idle(void)
  204. {
  205. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  206. cpu_relax();
  207. }
  208. u32 native_safe_apic_wait_icr_idle(void)
  209. {
  210. u32 send_status;
  211. int timeout;
  212. timeout = 0;
  213. do {
  214. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  215. if (!send_status)
  216. break;
  217. inc_irq_stat(icr_read_retry_count);
  218. udelay(100);
  219. } while (timeout++ < 1000);
  220. return send_status;
  221. }
  222. void native_apic_icr_write(u32 low, u32 id)
  223. {
  224. unsigned long flags;
  225. local_irq_save(flags);
  226. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
  227. apic_write(APIC_ICR, low);
  228. local_irq_restore(flags);
  229. }
  230. u64 native_apic_icr_read(void)
  231. {
  232. u32 icr1, icr2;
  233. icr2 = apic_read(APIC_ICR2);
  234. icr1 = apic_read(APIC_ICR);
  235. return icr1 | ((u64)icr2 << 32);
  236. }
  237. #ifdef CONFIG_X86_32
  238. /**
  239. * get_physical_broadcast - Get number of physical broadcast IDs
  240. */
  241. int get_physical_broadcast(void)
  242. {
  243. return modern_apic() ? 0xff : 0xf;
  244. }
  245. #endif
  246. /**
  247. * lapic_get_maxlvt - get the maximum number of local vector table entries
  248. */
  249. int lapic_get_maxlvt(void)
  250. {
  251. unsigned int v;
  252. v = apic_read(APIC_LVR);
  253. /*
  254. * - we always have APIC integrated on 64bit mode
  255. * - 82489DXs do not report # of LVT entries
  256. */
  257. return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
  258. }
  259. /*
  260. * Local APIC timer
  261. */
  262. /* Clock divisor */
  263. #define APIC_DIVISOR 16
  264. #define TSC_DIVISOR 32
  265. /*
  266. * This function sets up the local APIC timer, with a timeout of
  267. * 'clocks' APIC bus clock. During calibration we actually call
  268. * this function twice on the boot CPU, once with a bogus timeout
  269. * value, second time for real. The other (noncalibrating) CPUs
  270. * call this function only once, with the real, calibrated value.
  271. *
  272. * We do reads before writes even if unnecessary, to get around the
  273. * P5 APIC double write bug.
  274. */
  275. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  276. {
  277. unsigned int lvtt_value, tmp_value;
  278. lvtt_value = LOCAL_TIMER_VECTOR;
  279. if (!oneshot)
  280. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  281. else if (boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER))
  282. lvtt_value |= APIC_LVT_TIMER_TSCDEADLINE;
  283. if (!lapic_is_integrated())
  284. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  285. if (!irqen)
  286. lvtt_value |= APIC_LVT_MASKED;
  287. apic_write(APIC_LVTT, lvtt_value);
  288. if (lvtt_value & APIC_LVT_TIMER_TSCDEADLINE) {
  289. printk_once(KERN_DEBUG "TSC deadline timer enabled\n");
  290. return;
  291. }
  292. /*
  293. * Divide PICLK by 16
  294. */
  295. tmp_value = apic_read(APIC_TDCR);
  296. apic_write(APIC_TDCR,
  297. (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
  298. APIC_TDR_DIV_16);
  299. if (!oneshot)
  300. apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
  301. }
  302. /*
  303. * Setup extended LVT, AMD specific
  304. *
  305. * Software should use the LVT offsets the BIOS provides. The offsets
  306. * are determined by the subsystems using it like those for MCE
  307. * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
  308. * are supported. Beginning with family 10h at least 4 offsets are
  309. * available.
  310. *
  311. * Since the offsets must be consistent for all cores, we keep track
  312. * of the LVT offsets in software and reserve the offset for the same
  313. * vector also to be used on other cores. An offset is freed by
  314. * setting the entry to APIC_EILVT_MASKED.
  315. *
  316. * If the BIOS is right, there should be no conflicts. Otherwise a
  317. * "[Firmware Bug]: ..." error message is generated. However, if
  318. * software does not properly determines the offsets, it is not
  319. * necessarily a BIOS bug.
  320. */
  321. static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
  322. static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
  323. {
  324. return (old & APIC_EILVT_MASKED)
  325. || (new == APIC_EILVT_MASKED)
  326. || ((new & ~APIC_EILVT_MASKED) == old);
  327. }
  328. static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
  329. {
  330. unsigned int rsvd, vector;
  331. if (offset >= APIC_EILVT_NR_MAX)
  332. return ~0;
  333. rsvd = atomic_read(&eilvt_offsets[offset]);
  334. do {
  335. vector = rsvd & ~APIC_EILVT_MASKED; /* 0: unassigned */
  336. if (vector && !eilvt_entry_is_changeable(vector, new))
  337. /* may not change if vectors are different */
  338. return rsvd;
  339. rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
  340. } while (rsvd != new);
  341. rsvd &= ~APIC_EILVT_MASKED;
  342. if (rsvd && rsvd != vector)
  343. pr_info("LVT offset %d assigned for vector 0x%02x\n",
  344. offset, rsvd);
  345. return new;
  346. }
  347. /*
  348. * If mask=1, the LVT entry does not generate interrupts while mask=0
  349. * enables the vector. See also the BKDGs. Must be called with
  350. * preemption disabled.
  351. */
  352. int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
  353. {
  354. unsigned long reg = APIC_EILVTn(offset);
  355. unsigned int new, old, reserved;
  356. new = (mask << 16) | (msg_type << 8) | vector;
  357. old = apic_read(reg);
  358. reserved = reserve_eilvt_offset(offset, new);
  359. if (reserved != new) {
  360. pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
  361. "vector 0x%x, but the register is already in use for "
  362. "vector 0x%x on another cpu\n",
  363. smp_processor_id(), reg, offset, new, reserved);
  364. return -EINVAL;
  365. }
  366. if (!eilvt_entry_is_changeable(old, new)) {
  367. pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
  368. "vector 0x%x, but the register is already in use for "
  369. "vector 0x%x on this cpu\n",
  370. smp_processor_id(), reg, offset, new, old);
  371. return -EBUSY;
  372. }
  373. apic_write(reg, new);
  374. return 0;
  375. }
  376. EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
  377. /*
  378. * Program the next event, relative to now
  379. */
  380. static int lapic_next_event(unsigned long delta,
  381. struct clock_event_device *evt)
  382. {
  383. apic_write(APIC_TMICT, delta);
  384. return 0;
  385. }
  386. static int lapic_next_deadline(unsigned long delta,
  387. struct clock_event_device *evt)
  388. {
  389. u64 tsc;
  390. rdtscll(tsc);
  391. wrmsrl(MSR_IA32_TSC_DEADLINE, tsc + (((u64) delta) * TSC_DIVISOR));
  392. return 0;
  393. }
  394. /*
  395. * Setup the lapic timer in periodic or oneshot mode
  396. */
  397. static void lapic_timer_setup(enum clock_event_mode mode,
  398. struct clock_event_device *evt)
  399. {
  400. unsigned long flags;
  401. unsigned int v;
  402. /* Lapic used as dummy for broadcast ? */
  403. if (evt->features & CLOCK_EVT_FEAT_DUMMY)
  404. return;
  405. local_irq_save(flags);
  406. switch (mode) {
  407. case CLOCK_EVT_MODE_PERIODIC:
  408. case CLOCK_EVT_MODE_ONESHOT:
  409. __setup_APIC_LVTT(lapic_timer_frequency,
  410. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  411. break;
  412. case CLOCK_EVT_MODE_UNUSED:
  413. case CLOCK_EVT_MODE_SHUTDOWN:
  414. v = apic_read(APIC_LVTT);
  415. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  416. apic_write(APIC_LVTT, v);
  417. apic_write(APIC_TMICT, 0);
  418. break;
  419. case CLOCK_EVT_MODE_RESUME:
  420. /* Nothing to do here */
  421. break;
  422. }
  423. local_irq_restore(flags);
  424. }
  425. /*
  426. * Local APIC timer broadcast function
  427. */
  428. static void lapic_timer_broadcast(const struct cpumask *mask)
  429. {
  430. #ifdef CONFIG_SMP
  431. apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  432. #endif
  433. }
  434. /*
  435. * The local apic timer can be used for any function which is CPU local.
  436. */
  437. static struct clock_event_device lapic_clockevent = {
  438. .name = "lapic",
  439. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  440. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  441. .shift = 32,
  442. .set_mode = lapic_timer_setup,
  443. .set_next_event = lapic_next_event,
  444. .broadcast = lapic_timer_broadcast,
  445. .rating = 100,
  446. .irq = -1,
  447. };
  448. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  449. /*
  450. * Setup the local APIC timer for this CPU. Copy the initialized values
  451. * of the boot CPU and register the clock event in the framework.
  452. */
  453. static void setup_APIC_timer(void)
  454. {
  455. struct clock_event_device *levt = this_cpu_ptr(&lapic_events);
  456. if (this_cpu_has(X86_FEATURE_ARAT)) {
  457. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
  458. /* Make LAPIC timer preferrable over percpu HPET */
  459. lapic_clockevent.rating = 150;
  460. }
  461. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  462. levt->cpumask = cpumask_of(smp_processor_id());
  463. if (this_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER)) {
  464. levt->features &= ~(CLOCK_EVT_FEAT_PERIODIC |
  465. CLOCK_EVT_FEAT_DUMMY);
  466. levt->set_next_event = lapic_next_deadline;
  467. clockevents_config_and_register(levt,
  468. (tsc_khz / TSC_DIVISOR) * 1000,
  469. 0xF, ~0UL);
  470. } else
  471. clockevents_register_device(levt);
  472. }
  473. /*
  474. * In this functions we calibrate APIC bus clocks to the external timer.
  475. *
  476. * We want to do the calibration only once since we want to have local timer
  477. * irqs syncron. CPUs connected by the same APIC bus have the very same bus
  478. * frequency.
  479. *
  480. * This was previously done by reading the PIT/HPET and waiting for a wrap
  481. * around to find out, that a tick has elapsed. I have a box, where the PIT
  482. * readout is broken, so it never gets out of the wait loop again. This was
  483. * also reported by others.
  484. *
  485. * Monitoring the jiffies value is inaccurate and the clockevents
  486. * infrastructure allows us to do a simple substitution of the interrupt
  487. * handler.
  488. *
  489. * The calibration routine also uses the pm_timer when possible, as the PIT
  490. * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
  491. * back to normal later in the boot process).
  492. */
  493. #define LAPIC_CAL_LOOPS (HZ/10)
  494. static __initdata int lapic_cal_loops = -1;
  495. static __initdata long lapic_cal_t1, lapic_cal_t2;
  496. static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
  497. static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
  498. static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
  499. /*
  500. * Temporary interrupt handler.
  501. */
  502. static void __init lapic_cal_handler(struct clock_event_device *dev)
  503. {
  504. unsigned long long tsc = 0;
  505. long tapic = apic_read(APIC_TMCCT);
  506. unsigned long pm = acpi_pm_read_early();
  507. if (cpu_has_tsc)
  508. rdtscll(tsc);
  509. switch (lapic_cal_loops++) {
  510. case 0:
  511. lapic_cal_t1 = tapic;
  512. lapic_cal_tsc1 = tsc;
  513. lapic_cal_pm1 = pm;
  514. lapic_cal_j1 = jiffies;
  515. break;
  516. case LAPIC_CAL_LOOPS:
  517. lapic_cal_t2 = tapic;
  518. lapic_cal_tsc2 = tsc;
  519. if (pm < lapic_cal_pm1)
  520. pm += ACPI_PM_OVRRUN;
  521. lapic_cal_pm2 = pm;
  522. lapic_cal_j2 = jiffies;
  523. break;
  524. }
  525. }
  526. static int __init
  527. calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
  528. {
  529. const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
  530. const long pm_thresh = pm_100ms / 100;
  531. unsigned long mult;
  532. u64 res;
  533. #ifndef CONFIG_X86_PM_TIMER
  534. return -1;
  535. #endif
  536. apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
  537. /* Check, if the PM timer is available */
  538. if (!deltapm)
  539. return -1;
  540. mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
  541. if (deltapm > (pm_100ms - pm_thresh) &&
  542. deltapm < (pm_100ms + pm_thresh)) {
  543. apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
  544. return 0;
  545. }
  546. res = (((u64)deltapm) * mult) >> 22;
  547. do_div(res, 1000000);
  548. pr_warning("APIC calibration not consistent "
  549. "with PM-Timer: %ldms instead of 100ms\n",(long)res);
  550. /* Correct the lapic counter value */
  551. res = (((u64)(*delta)) * pm_100ms);
  552. do_div(res, deltapm);
  553. pr_info("APIC delta adjusted to PM-Timer: "
  554. "%lu (%ld)\n", (unsigned long)res, *delta);
  555. *delta = (long)res;
  556. /* Correct the tsc counter value */
  557. if (cpu_has_tsc) {
  558. res = (((u64)(*deltatsc)) * pm_100ms);
  559. do_div(res, deltapm);
  560. apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
  561. "PM-Timer: %lu (%ld)\n",
  562. (unsigned long)res, *deltatsc);
  563. *deltatsc = (long)res;
  564. }
  565. return 0;
  566. }
  567. static int __init calibrate_APIC_clock(void)
  568. {
  569. struct clock_event_device *levt = this_cpu_ptr(&lapic_events);
  570. void (*real_handler)(struct clock_event_device *dev);
  571. unsigned long deltaj;
  572. long delta, deltatsc;
  573. int pm_referenced = 0;
  574. /**
  575. * check if lapic timer has already been calibrated by platform
  576. * specific routine, such as tsc calibration code. if so, we just fill
  577. * in the clockevent structure and return.
  578. */
  579. if (boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER)) {
  580. return 0;
  581. } else if (lapic_timer_frequency) {
  582. apic_printk(APIC_VERBOSE, "lapic timer already calibrated %d\n",
  583. lapic_timer_frequency);
  584. lapic_clockevent.mult = div_sc(lapic_timer_frequency/APIC_DIVISOR,
  585. TICK_NSEC, lapic_clockevent.shift);
  586. lapic_clockevent.max_delta_ns =
  587. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  588. lapic_clockevent.min_delta_ns =
  589. clockevent_delta2ns(0xF, &lapic_clockevent);
  590. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  591. return 0;
  592. }
  593. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
  594. "calibrating APIC timer ...\n");
  595. local_irq_disable();
  596. /* Replace the global interrupt handler */
  597. real_handler = global_clock_event->event_handler;
  598. global_clock_event->event_handler = lapic_cal_handler;
  599. /*
  600. * Setup the APIC counter to maximum. There is no way the lapic
  601. * can underflow in the 100ms detection time frame
  602. */
  603. __setup_APIC_LVTT(0xffffffff, 0, 0);
  604. /* Let the interrupts run */
  605. local_irq_enable();
  606. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  607. cpu_relax();
  608. local_irq_disable();
  609. /* Restore the real event handler */
  610. global_clock_event->event_handler = real_handler;
  611. /* Build delta t1-t2 as apic timer counts down */
  612. delta = lapic_cal_t1 - lapic_cal_t2;
  613. apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
  614. deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
  615. /* we trust the PM based calibration if possible */
  616. pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
  617. &delta, &deltatsc);
  618. /* Calculate the scaled math multiplication factor */
  619. lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
  620. lapic_clockevent.shift);
  621. lapic_clockevent.max_delta_ns =
  622. clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
  623. lapic_clockevent.min_delta_ns =
  624. clockevent_delta2ns(0xF, &lapic_clockevent);
  625. lapic_timer_frequency = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
  626. apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
  627. apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
  628. apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
  629. lapic_timer_frequency);
  630. if (cpu_has_tsc) {
  631. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  632. "%ld.%04ld MHz.\n",
  633. (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
  634. (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
  635. }
  636. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  637. "%u.%04u MHz.\n",
  638. lapic_timer_frequency / (1000000 / HZ),
  639. lapic_timer_frequency % (1000000 / HZ));
  640. /*
  641. * Do a sanity check on the APIC calibration result
  642. */
  643. if (lapic_timer_frequency < (1000000 / HZ)) {
  644. local_irq_enable();
  645. pr_warning("APIC frequency too slow, disabling apic timer\n");
  646. return -1;
  647. }
  648. levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
  649. /*
  650. * PM timer calibration failed or not turned on
  651. * so lets try APIC timer based calibration
  652. */
  653. if (!pm_referenced) {
  654. apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
  655. /*
  656. * Setup the apic timer manually
  657. */
  658. levt->event_handler = lapic_cal_handler;
  659. lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
  660. lapic_cal_loops = -1;
  661. /* Let the interrupts run */
  662. local_irq_enable();
  663. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  664. cpu_relax();
  665. /* Stop the lapic timer */
  666. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
  667. /* Jiffies delta */
  668. deltaj = lapic_cal_j2 - lapic_cal_j1;
  669. apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
  670. /* Check, if the jiffies result is consistent */
  671. if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
  672. apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
  673. else
  674. levt->features |= CLOCK_EVT_FEAT_DUMMY;
  675. } else
  676. local_irq_enable();
  677. if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
  678. pr_warning("APIC timer disabled due to verification failure\n");
  679. return -1;
  680. }
  681. return 0;
  682. }
  683. /*
  684. * Setup the boot APIC
  685. *
  686. * Calibrate and verify the result.
  687. */
  688. void __init setup_boot_APIC_clock(void)
  689. {
  690. /*
  691. * The local apic timer can be disabled via the kernel
  692. * commandline or from the CPU detection code. Register the lapic
  693. * timer as a dummy clock event source on SMP systems, so the
  694. * broadcast mechanism is used. On UP systems simply ignore it.
  695. */
  696. if (disable_apic_timer) {
  697. pr_info("Disabling APIC timer\n");
  698. /* No broadcast on UP ! */
  699. if (num_possible_cpus() > 1) {
  700. lapic_clockevent.mult = 1;
  701. setup_APIC_timer();
  702. }
  703. return;
  704. }
  705. if (calibrate_APIC_clock()) {
  706. /* No broadcast on UP ! */
  707. if (num_possible_cpus() > 1)
  708. setup_APIC_timer();
  709. return;
  710. }
  711. /*
  712. * If nmi_watchdog is set to IO_APIC, we need the
  713. * PIT/HPET going. Otherwise register lapic as a dummy
  714. * device.
  715. */
  716. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  717. /* Setup the lapic or request the broadcast */
  718. setup_APIC_timer();
  719. }
  720. void setup_secondary_APIC_clock(void)
  721. {
  722. setup_APIC_timer();
  723. }
  724. /*
  725. * The guts of the apic timer interrupt
  726. */
  727. static void local_apic_timer_interrupt(void)
  728. {
  729. int cpu = smp_processor_id();
  730. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  731. /*
  732. * Normally we should not be here till LAPIC has been initialized but
  733. * in some cases like kdump, its possible that there is a pending LAPIC
  734. * timer interrupt from previous kernel's context and is delivered in
  735. * new kernel the moment interrupts are enabled.
  736. *
  737. * Interrupts are enabled early and LAPIC is setup much later, hence
  738. * its possible that when we get here evt->event_handler is NULL.
  739. * Check for event_handler being NULL and discard the interrupt as
  740. * spurious.
  741. */
  742. if (!evt->event_handler) {
  743. pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  744. /* Switch it off */
  745. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  746. return;
  747. }
  748. /*
  749. * the NMI deadlock-detector uses this.
  750. */
  751. inc_irq_stat(apic_timer_irqs);
  752. evt->event_handler(evt);
  753. }
  754. /*
  755. * Local APIC timer interrupt. This is the most natural way for doing
  756. * local interrupts, but local timer interrupts can be emulated by
  757. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  758. *
  759. * [ if a single-CPU system runs an SMP kernel then we call the local
  760. * interrupt as well. Thus we cannot inline the local irq ... ]
  761. */
  762. __visible void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
  763. {
  764. struct pt_regs *old_regs = set_irq_regs(regs);
  765. /*
  766. * NOTE! We'd better ACK the irq immediately,
  767. * because timer handling can be slow.
  768. *
  769. * update_process_times() expects us to have done irq_enter().
  770. * Besides, if we don't timer interrupts ignore the global
  771. * interrupt lock, which is the WrongThing (tm) to do.
  772. */
  773. entering_ack_irq();
  774. local_apic_timer_interrupt();
  775. exiting_irq();
  776. set_irq_regs(old_regs);
  777. }
  778. __visible void __irq_entry smp_trace_apic_timer_interrupt(struct pt_regs *regs)
  779. {
  780. struct pt_regs *old_regs = set_irq_regs(regs);
  781. /*
  782. * NOTE! We'd better ACK the irq immediately,
  783. * because timer handling can be slow.
  784. *
  785. * update_process_times() expects us to have done irq_enter().
  786. * Besides, if we don't timer interrupts ignore the global
  787. * interrupt lock, which is the WrongThing (tm) to do.
  788. */
  789. entering_ack_irq();
  790. trace_local_timer_entry(LOCAL_TIMER_VECTOR);
  791. local_apic_timer_interrupt();
  792. trace_local_timer_exit(LOCAL_TIMER_VECTOR);
  793. exiting_irq();
  794. set_irq_regs(old_regs);
  795. }
  796. int setup_profiling_timer(unsigned int multiplier)
  797. {
  798. return -EINVAL;
  799. }
  800. /*
  801. * Local APIC start and shutdown
  802. */
  803. /**
  804. * clear_local_APIC - shutdown the local APIC
  805. *
  806. * This is called, when a CPU is disabled and before rebooting, so the state of
  807. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  808. * leftovers during boot.
  809. */
  810. void clear_local_APIC(void)
  811. {
  812. int maxlvt;
  813. u32 v;
  814. /* APIC hasn't been mapped yet */
  815. if (!x2apic_mode && !apic_phys)
  816. return;
  817. maxlvt = lapic_get_maxlvt();
  818. /*
  819. * Masking an LVT entry can trigger a local APIC error
  820. * if the vector is zero. Mask LVTERR first to prevent this.
  821. */
  822. if (maxlvt >= 3) {
  823. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  824. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  825. }
  826. /*
  827. * Careful: we have to set masks only first to deassert
  828. * any level-triggered sources.
  829. */
  830. v = apic_read(APIC_LVTT);
  831. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  832. v = apic_read(APIC_LVT0);
  833. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  834. v = apic_read(APIC_LVT1);
  835. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  836. if (maxlvt >= 4) {
  837. v = apic_read(APIC_LVTPC);
  838. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  839. }
  840. /* lets not touch this if we didn't frob it */
  841. #ifdef CONFIG_X86_THERMAL_VECTOR
  842. if (maxlvt >= 5) {
  843. v = apic_read(APIC_LVTTHMR);
  844. apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  845. }
  846. #endif
  847. #ifdef CONFIG_X86_MCE_INTEL
  848. if (maxlvt >= 6) {
  849. v = apic_read(APIC_LVTCMCI);
  850. if (!(v & APIC_LVT_MASKED))
  851. apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
  852. }
  853. #endif
  854. /*
  855. * Clean APIC state for other OSs:
  856. */
  857. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  858. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  859. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  860. if (maxlvt >= 3)
  861. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  862. if (maxlvt >= 4)
  863. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  864. /* Integrated APIC (!82489DX) ? */
  865. if (lapic_is_integrated()) {
  866. if (maxlvt > 3)
  867. /* Clear ESR due to Pentium errata 3AP and 11AP */
  868. apic_write(APIC_ESR, 0);
  869. apic_read(APIC_ESR);
  870. }
  871. }
  872. /**
  873. * disable_local_APIC - clear and disable the local APIC
  874. */
  875. void disable_local_APIC(void)
  876. {
  877. unsigned int value;
  878. /* APIC hasn't been mapped yet */
  879. if (!x2apic_mode && !apic_phys)
  880. return;
  881. clear_local_APIC();
  882. /*
  883. * Disable APIC (implies clearing of registers
  884. * for 82489DX!).
  885. */
  886. value = apic_read(APIC_SPIV);
  887. value &= ~APIC_SPIV_APIC_ENABLED;
  888. apic_write(APIC_SPIV, value);
  889. #ifdef CONFIG_X86_32
  890. /*
  891. * When LAPIC was disabled by the BIOS and enabled by the kernel,
  892. * restore the disabled state.
  893. */
  894. if (enabled_via_apicbase) {
  895. unsigned int l, h;
  896. rdmsr(MSR_IA32_APICBASE, l, h);
  897. l &= ~MSR_IA32_APICBASE_ENABLE;
  898. wrmsr(MSR_IA32_APICBASE, l, h);
  899. }
  900. #endif
  901. }
  902. /*
  903. * If Linux enabled the LAPIC against the BIOS default disable it down before
  904. * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
  905. * not power-off. Additionally clear all LVT entries before disable_local_APIC
  906. * for the case where Linux didn't enable the LAPIC.
  907. */
  908. void lapic_shutdown(void)
  909. {
  910. unsigned long flags;
  911. if (!cpu_has_apic && !apic_from_smp_config())
  912. return;
  913. local_irq_save(flags);
  914. #ifdef CONFIG_X86_32
  915. if (!enabled_via_apicbase)
  916. clear_local_APIC();
  917. else
  918. #endif
  919. disable_local_APIC();
  920. local_irq_restore(flags);
  921. }
  922. /*
  923. * This is to verify that we're looking at a real local APIC.
  924. * Check these against your board if the CPUs aren't getting
  925. * started for no apparent reason.
  926. */
  927. int __init verify_local_APIC(void)
  928. {
  929. unsigned int reg0, reg1;
  930. /*
  931. * The version register is read-only in a real APIC.
  932. */
  933. reg0 = apic_read(APIC_LVR);
  934. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  935. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  936. reg1 = apic_read(APIC_LVR);
  937. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  938. /*
  939. * The two version reads above should print the same
  940. * numbers. If the second one is different, then we
  941. * poke at a non-APIC.
  942. */
  943. if (reg1 != reg0)
  944. return 0;
  945. /*
  946. * Check if the version looks reasonably.
  947. */
  948. reg1 = GET_APIC_VERSION(reg0);
  949. if (reg1 == 0x00 || reg1 == 0xff)
  950. return 0;
  951. reg1 = lapic_get_maxlvt();
  952. if (reg1 < 0x02 || reg1 == 0xff)
  953. return 0;
  954. /*
  955. * The ID register is read/write in a real APIC.
  956. */
  957. reg0 = apic_read(APIC_ID);
  958. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  959. apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
  960. reg1 = apic_read(APIC_ID);
  961. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
  962. apic_write(APIC_ID, reg0);
  963. if (reg1 != (reg0 ^ apic->apic_id_mask))
  964. return 0;
  965. /*
  966. * The next two are just to see if we have sane values.
  967. * They're only really relevant if we're in Virtual Wire
  968. * compatibility mode, but most boxes are anymore.
  969. */
  970. reg0 = apic_read(APIC_LVT0);
  971. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  972. reg1 = apic_read(APIC_LVT1);
  973. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  974. return 1;
  975. }
  976. /**
  977. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  978. */
  979. void __init sync_Arb_IDs(void)
  980. {
  981. /*
  982. * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
  983. * needed on AMD.
  984. */
  985. if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
  986. return;
  987. /*
  988. * Wait for idle.
  989. */
  990. apic_wait_icr_idle();
  991. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  992. apic_write(APIC_ICR, APIC_DEST_ALLINC |
  993. APIC_INT_LEVELTRIG | APIC_DM_INIT);
  994. }
  995. /*
  996. * An initial setup of the virtual wire mode.
  997. */
  998. void __init init_bsp_APIC(void)
  999. {
  1000. unsigned int value;
  1001. /*
  1002. * Don't do the setup now if we have a SMP BIOS as the
  1003. * through-I/O-APIC virtual wire mode might be active.
  1004. */
  1005. if (smp_found_config || !cpu_has_apic)
  1006. return;
  1007. /*
  1008. * Do not trust the local APIC being empty at bootup.
  1009. */
  1010. clear_local_APIC();
  1011. /*
  1012. * Enable APIC.
  1013. */
  1014. value = apic_read(APIC_SPIV);
  1015. value &= ~APIC_VECTOR_MASK;
  1016. value |= APIC_SPIV_APIC_ENABLED;
  1017. #ifdef CONFIG_X86_32
  1018. /* This bit is reserved on P4/Xeon and should be cleared */
  1019. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  1020. (boot_cpu_data.x86 == 15))
  1021. value &= ~APIC_SPIV_FOCUS_DISABLED;
  1022. else
  1023. #endif
  1024. value |= APIC_SPIV_FOCUS_DISABLED;
  1025. value |= SPURIOUS_APIC_VECTOR;
  1026. apic_write(APIC_SPIV, value);
  1027. /*
  1028. * Set up the virtual wire mode.
  1029. */
  1030. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  1031. value = APIC_DM_NMI;
  1032. if (!lapic_is_integrated()) /* 82489DX */
  1033. value |= APIC_LVT_LEVEL_TRIGGER;
  1034. apic_write(APIC_LVT1, value);
  1035. }
  1036. static void lapic_setup_esr(void)
  1037. {
  1038. unsigned int oldvalue, value, maxlvt;
  1039. if (!lapic_is_integrated()) {
  1040. pr_info("No ESR for 82489DX.\n");
  1041. return;
  1042. }
  1043. if (apic->disable_esr) {
  1044. /*
  1045. * Something untraceable is creating bad interrupts on
  1046. * secondary quads ... for the moment, just leave the
  1047. * ESR disabled - we can't do anything useful with the
  1048. * errors anyway - mbligh
  1049. */
  1050. pr_info("Leaving ESR disabled.\n");
  1051. return;
  1052. }
  1053. maxlvt = lapic_get_maxlvt();
  1054. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1055. apic_write(APIC_ESR, 0);
  1056. oldvalue = apic_read(APIC_ESR);
  1057. /* enables sending errors */
  1058. value = ERROR_APIC_VECTOR;
  1059. apic_write(APIC_LVTERR, value);
  1060. /*
  1061. * spec says clear errors after enabling vector.
  1062. */
  1063. if (maxlvt > 3)
  1064. apic_write(APIC_ESR, 0);
  1065. value = apic_read(APIC_ESR);
  1066. if (value != oldvalue)
  1067. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  1068. "vector: 0x%08x after: 0x%08x\n",
  1069. oldvalue, value);
  1070. }
  1071. /**
  1072. * setup_local_APIC - setup the local APIC
  1073. *
  1074. * Used to setup local APIC while initializing BSP or bringin up APs.
  1075. * Always called with preemption disabled.
  1076. */
  1077. void setup_local_APIC(void)
  1078. {
  1079. int cpu = smp_processor_id();
  1080. unsigned int value, queued;
  1081. int i, j, acked = 0;
  1082. unsigned long long tsc = 0, ntsc;
  1083. long long max_loops = cpu_khz ? cpu_khz : 1000000;
  1084. if (cpu_has_tsc)
  1085. rdtscll(tsc);
  1086. if (disable_apic) {
  1087. disable_ioapic_support();
  1088. return;
  1089. }
  1090. #ifdef CONFIG_X86_32
  1091. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  1092. if (lapic_is_integrated() && apic->disable_esr) {
  1093. apic_write(APIC_ESR, 0);
  1094. apic_write(APIC_ESR, 0);
  1095. apic_write(APIC_ESR, 0);
  1096. apic_write(APIC_ESR, 0);
  1097. }
  1098. #endif
  1099. perf_events_lapic_init();
  1100. /*
  1101. * Double-check whether this APIC is really registered.
  1102. * This is meaningless in clustered apic mode, so we skip it.
  1103. */
  1104. BUG_ON(!apic->apic_id_registered());
  1105. /*
  1106. * Intel recommends to set DFR, LDR and TPR before enabling
  1107. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  1108. * document number 292116). So here it goes...
  1109. */
  1110. apic->init_apic_ldr();
  1111. #ifdef CONFIG_X86_32
  1112. /*
  1113. * APIC LDR is initialized. If logical_apicid mapping was
  1114. * initialized during get_smp_config(), make sure it matches the
  1115. * actual value.
  1116. */
  1117. i = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
  1118. WARN_ON(i != BAD_APICID && i != logical_smp_processor_id());
  1119. /* always use the value from LDR */
  1120. early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
  1121. logical_smp_processor_id();
  1122. #endif
  1123. /*
  1124. * Set Task Priority to 'accept all'. We never change this
  1125. * later on.
  1126. */
  1127. value = apic_read(APIC_TASKPRI);
  1128. value &= ~APIC_TPRI_MASK;
  1129. apic_write(APIC_TASKPRI, value);
  1130. /*
  1131. * After a crash, we no longer service the interrupts and a pending
  1132. * interrupt from previous kernel might still have ISR bit set.
  1133. *
  1134. * Most probably by now CPU has serviced that pending interrupt and
  1135. * it might not have done the ack_APIC_irq() because it thought,
  1136. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  1137. * does not clear the ISR bit and cpu thinks it has already serivced
  1138. * the interrupt. Hence a vector might get locked. It was noticed
  1139. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  1140. */
  1141. do {
  1142. queued = 0;
  1143. for (i = APIC_ISR_NR - 1; i >= 0; i--)
  1144. queued |= apic_read(APIC_IRR + i*0x10);
  1145. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  1146. value = apic_read(APIC_ISR + i*0x10);
  1147. for (j = 31; j >= 0; j--) {
  1148. if (value & (1<<j)) {
  1149. ack_APIC_irq();
  1150. acked++;
  1151. }
  1152. }
  1153. }
  1154. if (acked > 256) {
  1155. printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
  1156. acked);
  1157. break;
  1158. }
  1159. if (queued) {
  1160. if (cpu_has_tsc && cpu_khz) {
  1161. rdtscll(ntsc);
  1162. max_loops = (cpu_khz << 10) - (ntsc - tsc);
  1163. } else
  1164. max_loops--;
  1165. }
  1166. } while (queued && max_loops > 0);
  1167. WARN_ON(max_loops <= 0);
  1168. /*
  1169. * Now that we are all set up, enable the APIC
  1170. */
  1171. value = apic_read(APIC_SPIV);
  1172. value &= ~APIC_VECTOR_MASK;
  1173. /*
  1174. * Enable APIC
  1175. */
  1176. value |= APIC_SPIV_APIC_ENABLED;
  1177. #ifdef CONFIG_X86_32
  1178. /*
  1179. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  1180. * certain networking cards. If high frequency interrupts are
  1181. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  1182. * entry is masked/unmasked at a high rate as well then sooner or
  1183. * later IOAPIC line gets 'stuck', no more interrupts are received
  1184. * from the device. If focus CPU is disabled then the hang goes
  1185. * away, oh well :-(
  1186. *
  1187. * [ This bug can be reproduced easily with a level-triggered
  1188. * PCI Ne2000 networking cards and PII/PIII processors, dual
  1189. * BX chipset. ]
  1190. */
  1191. /*
  1192. * Actually disabling the focus CPU check just makes the hang less
  1193. * frequent as it makes the interrupt distributon model be more
  1194. * like LRU than MRU (the short-term load is more even across CPUs).
  1195. * See also the comment in end_level_ioapic_irq(). --macro
  1196. */
  1197. /*
  1198. * - enable focus processor (bit==0)
  1199. * - 64bit mode always use processor focus
  1200. * so no need to set it
  1201. */
  1202. value &= ~APIC_SPIV_FOCUS_DISABLED;
  1203. #endif
  1204. /*
  1205. * Set spurious IRQ vector
  1206. */
  1207. value |= SPURIOUS_APIC_VECTOR;
  1208. apic_write(APIC_SPIV, value);
  1209. /*
  1210. * Set up LVT0, LVT1:
  1211. *
  1212. * set up through-local-APIC on the BP's LINT0. This is not
  1213. * strictly necessary in pure symmetric-IO mode, but sometimes
  1214. * we delegate interrupts to the 8259A.
  1215. */
  1216. /*
  1217. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  1218. */
  1219. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  1220. if (!cpu && (pic_mode || !value)) {
  1221. value = APIC_DM_EXTINT;
  1222. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
  1223. } else {
  1224. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  1225. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
  1226. }
  1227. apic_write(APIC_LVT0, value);
  1228. /*
  1229. * only the BP should see the LINT1 NMI signal, obviously.
  1230. */
  1231. if (!cpu)
  1232. value = APIC_DM_NMI;
  1233. else
  1234. value = APIC_DM_NMI | APIC_LVT_MASKED;
  1235. if (!lapic_is_integrated()) /* 82489DX */
  1236. value |= APIC_LVT_LEVEL_TRIGGER;
  1237. apic_write(APIC_LVT1, value);
  1238. #ifdef CONFIG_X86_MCE_INTEL
  1239. /* Recheck CMCI information after local APIC is up on CPU #0 */
  1240. if (!cpu)
  1241. cmci_recheck();
  1242. #endif
  1243. }
  1244. void end_local_APIC_setup(void)
  1245. {
  1246. lapic_setup_esr();
  1247. #ifdef CONFIG_X86_32
  1248. {
  1249. unsigned int value;
  1250. /* Disable the local apic timer */
  1251. value = apic_read(APIC_LVTT);
  1252. value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  1253. apic_write(APIC_LVTT, value);
  1254. }
  1255. #endif
  1256. apic_pm_activate();
  1257. }
  1258. void __init bsp_end_local_APIC_setup(void)
  1259. {
  1260. end_local_APIC_setup();
  1261. /*
  1262. * Now that local APIC setup is completed for BP, configure the fault
  1263. * handling for interrupt remapping.
  1264. */
  1265. irq_remap_enable_fault_handling();
  1266. }
  1267. /* Control whether x2APIC mode is enabled or not */
  1268. static bool nox2apic __initdata;
  1269. #ifdef CONFIG_X86_X2APIC
  1270. int x2apic_mode;
  1271. static int x2apic_disabled;
  1272. static int __init setup_nox2apic(char *str)
  1273. {
  1274. if (x2apic_enabled()) {
  1275. int apicid = native_apic_msr_read(APIC_ID);
  1276. if (apicid >= 255) {
  1277. pr_warning("Apicid: %08x, cannot enforce nox2apic\n",
  1278. apicid);
  1279. return 0;
  1280. }
  1281. pr_warning("x2apic already enabled. will disable it\n");
  1282. } else
  1283. setup_clear_cpu_cap(X86_FEATURE_X2APIC);
  1284. nox2apic = true;
  1285. return 0;
  1286. }
  1287. early_param("nox2apic", setup_nox2apic);
  1288. /*
  1289. * Need to disable xapic and x2apic at the same time and then enable xapic mode
  1290. */
  1291. static inline void __disable_x2apic(u64 msr)
  1292. {
  1293. wrmsrl(MSR_IA32_APICBASE,
  1294. msr & ~(X2APIC_ENABLE | XAPIC_ENABLE));
  1295. wrmsrl(MSR_IA32_APICBASE, msr & ~X2APIC_ENABLE);
  1296. }
  1297. static __init void disable_x2apic(void)
  1298. {
  1299. u64 msr;
  1300. if (!cpu_has_x2apic)
  1301. return;
  1302. rdmsrl(MSR_IA32_APICBASE, msr);
  1303. if (msr & X2APIC_ENABLE) {
  1304. u32 x2apic_id = read_apic_id();
  1305. if (x2apic_id >= 255)
  1306. panic("Cannot disable x2apic, id: %08x\n", x2apic_id);
  1307. pr_info("Disabling x2apic\n");
  1308. __disable_x2apic(msr);
  1309. if (nox2apic) {
  1310. clear_cpu_cap(&cpu_data(0), X86_FEATURE_X2APIC);
  1311. setup_clear_cpu_cap(X86_FEATURE_X2APIC);
  1312. }
  1313. x2apic_mode = 0;
  1314. register_lapic_address(mp_lapic_addr);
  1315. }
  1316. x2apic_disabled = 1;
  1317. }
  1318. void enable_x2apic(void)
  1319. {
  1320. u64 msr;
  1321. rdmsrl(MSR_IA32_APICBASE, msr);
  1322. if (x2apic_disabled) {
  1323. __disable_x2apic(msr);
  1324. x2apic_mode = 0;
  1325. return;
  1326. }
  1327. if (!x2apic_mode)
  1328. return;
  1329. if (!(msr & X2APIC_ENABLE)) {
  1330. printk_once(KERN_INFO "Enabling x2apic\n");
  1331. wrmsrl(MSR_IA32_APICBASE, msr | X2APIC_ENABLE);
  1332. }
  1333. }
  1334. static __init void try_to_enable_x2apic(int remap_mode)
  1335. {
  1336. if (!x2apic_supported())
  1337. return;
  1338. if (remap_mode != IRQ_REMAP_X2APIC_MODE) {
  1339. /* IR is required if there is APIC ID > 255 even when running
  1340. * under KVM
  1341. */
  1342. if (max_physical_apicid > 255 ||
  1343. (IS_ENABLED(CONFIG_HYPERVISOR_GUEST) &&
  1344. !hypervisor_x2apic_available())) {
  1345. pr_info("x2apic: IRQ remapping doesn't support X2APIC mode\n");
  1346. disable_x2apic();
  1347. return;
  1348. }
  1349. /*
  1350. * without IR all CPUs can be addressed by IOAPIC/MSI
  1351. * only in physical mode
  1352. */
  1353. x2apic_phys = 1;
  1354. }
  1355. if (!x2apic_mode) {
  1356. x2apic_mode = 1;
  1357. enable_x2apic();
  1358. pr_info("Enabled x2apic\n");
  1359. }
  1360. }
  1361. void __init check_x2apic(void)
  1362. {
  1363. if (x2apic_enabled()) {
  1364. pr_info("x2apic: enabled by BIOS, switching to x2apic ops\n");
  1365. x2apic_mode = 1;
  1366. }
  1367. }
  1368. #else /* CONFIG_X86_X2APIC */
  1369. static int __init validate_x2apic(void)
  1370. {
  1371. if (!apic_is_x2apic_enabled())
  1372. return 0;
  1373. /*
  1374. * Checkme: Can we simply turn off x2apic here instead of panic?
  1375. */
  1376. panic("BIOS has enabled x2apic but kernel doesn't support x2apic, please disable x2apic in BIOS.\n");
  1377. }
  1378. early_initcall(validate_x2apic);
  1379. static inline void try_to_enable_x2apic(int remap_mode) { }
  1380. #endif /* !CONFIG_X86_X2APIC */
  1381. static int __init try_to_enable_IR(void)
  1382. {
  1383. #ifdef CONFIG_X86_IO_APIC
  1384. if (!x2apic_enabled() && skip_ioapic_setup) {
  1385. pr_info("Not enabling interrupt remapping due to skipped IO-APIC setup\n");
  1386. return -1;
  1387. }
  1388. #endif
  1389. return irq_remapping_enable();
  1390. }
  1391. void __init enable_IR_x2apic(void)
  1392. {
  1393. unsigned long flags;
  1394. int ret, ir_stat;
  1395. ir_stat = irq_remapping_prepare();
  1396. if (ir_stat < 0 && !x2apic_supported())
  1397. return;
  1398. ret = save_ioapic_entries();
  1399. if (ret) {
  1400. pr_info("Saving IO-APIC state failed: %d\n", ret);
  1401. return;
  1402. }
  1403. local_irq_save(flags);
  1404. legacy_pic->mask_all();
  1405. mask_ioapic_entries();
  1406. if (nox2apic)
  1407. disable_x2apic();
  1408. /* If irq_remapping_prepare() succeded, try to enable it */
  1409. if (ir_stat >= 0)
  1410. ir_stat = try_to_enable_IR();
  1411. /* ir_stat contains the remap mode or an error code */
  1412. try_to_enable_x2apic(ir_stat);
  1413. if (ir_stat < 0)
  1414. restore_ioapic_entries();
  1415. legacy_pic->restore_mask();
  1416. local_irq_restore(flags);
  1417. }
  1418. #ifdef CONFIG_X86_64
  1419. /*
  1420. * Detect and enable local APICs on non-SMP boards.
  1421. * Original code written by Keir Fraser.
  1422. * On AMD64 we trust the BIOS - if it says no APIC it is likely
  1423. * not correctly set up (usually the APIC timer won't work etc.)
  1424. */
  1425. static int __init detect_init_APIC(void)
  1426. {
  1427. if (!cpu_has_apic) {
  1428. pr_info("No local APIC present\n");
  1429. return -1;
  1430. }
  1431. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1432. return 0;
  1433. }
  1434. #else
  1435. static int __init apic_verify(void)
  1436. {
  1437. u32 features, h, l;
  1438. /*
  1439. * The APIC feature bit should now be enabled
  1440. * in `cpuid'
  1441. */
  1442. features = cpuid_edx(1);
  1443. if (!(features & (1 << X86_FEATURE_APIC))) {
  1444. pr_warning("Could not enable APIC!\n");
  1445. return -1;
  1446. }
  1447. set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1448. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1449. /* The BIOS may have set up the APIC at some other address */
  1450. if (boot_cpu_data.x86 >= 6) {
  1451. rdmsr(MSR_IA32_APICBASE, l, h);
  1452. if (l & MSR_IA32_APICBASE_ENABLE)
  1453. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  1454. }
  1455. pr_info("Found and enabled local APIC!\n");
  1456. return 0;
  1457. }
  1458. int __init apic_force_enable(unsigned long addr)
  1459. {
  1460. u32 h, l;
  1461. if (disable_apic)
  1462. return -1;
  1463. /*
  1464. * Some BIOSes disable the local APIC in the APIC_BASE
  1465. * MSR. This can only be done in software for Intel P6 or later
  1466. * and AMD K7 (Model > 1) or later.
  1467. */
  1468. if (boot_cpu_data.x86 >= 6) {
  1469. rdmsr(MSR_IA32_APICBASE, l, h);
  1470. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  1471. pr_info("Local APIC disabled by BIOS -- reenabling.\n");
  1472. l &= ~MSR_IA32_APICBASE_BASE;
  1473. l |= MSR_IA32_APICBASE_ENABLE | addr;
  1474. wrmsr(MSR_IA32_APICBASE, l, h);
  1475. enabled_via_apicbase = 1;
  1476. }
  1477. }
  1478. return apic_verify();
  1479. }
  1480. /*
  1481. * Detect and initialize APIC
  1482. */
  1483. static int __init detect_init_APIC(void)
  1484. {
  1485. /* Disabled by kernel option? */
  1486. if (disable_apic)
  1487. return -1;
  1488. switch (boot_cpu_data.x86_vendor) {
  1489. case X86_VENDOR_AMD:
  1490. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  1491. (boot_cpu_data.x86 >= 15))
  1492. break;
  1493. goto no_apic;
  1494. case X86_VENDOR_INTEL:
  1495. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  1496. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  1497. break;
  1498. goto no_apic;
  1499. default:
  1500. goto no_apic;
  1501. }
  1502. if (!cpu_has_apic) {
  1503. /*
  1504. * Over-ride BIOS and try to enable the local APIC only if
  1505. * "lapic" specified.
  1506. */
  1507. if (!force_enable_local_apic) {
  1508. pr_info("Local APIC disabled by BIOS -- "
  1509. "you can enable it with \"lapic\"\n");
  1510. return -1;
  1511. }
  1512. if (apic_force_enable(APIC_DEFAULT_PHYS_BASE))
  1513. return -1;
  1514. } else {
  1515. if (apic_verify())
  1516. return -1;
  1517. }
  1518. apic_pm_activate();
  1519. return 0;
  1520. no_apic:
  1521. pr_info("No local APIC present or hardware disabled\n");
  1522. return -1;
  1523. }
  1524. #endif
  1525. /**
  1526. * init_apic_mappings - initialize APIC mappings
  1527. */
  1528. void __init init_apic_mappings(void)
  1529. {
  1530. unsigned int new_apicid;
  1531. if (x2apic_mode) {
  1532. boot_cpu_physical_apicid = read_apic_id();
  1533. return;
  1534. }
  1535. /* If no local APIC can be found return early */
  1536. if (!smp_found_config && detect_init_APIC()) {
  1537. /* lets NOP'ify apic operations */
  1538. pr_info("APIC: disable apic facility\n");
  1539. apic_disable();
  1540. } else {
  1541. apic_phys = mp_lapic_addr;
  1542. /*
  1543. * acpi lapic path already maps that address in
  1544. * acpi_register_lapic_address()
  1545. */
  1546. if (!acpi_lapic && !smp_found_config)
  1547. register_lapic_address(apic_phys);
  1548. }
  1549. /*
  1550. * Fetch the APIC ID of the BSP in case we have a
  1551. * default configuration (or the MP table is broken).
  1552. */
  1553. new_apicid = read_apic_id();
  1554. if (boot_cpu_physical_apicid != new_apicid) {
  1555. boot_cpu_physical_apicid = new_apicid;
  1556. /*
  1557. * yeah -- we lie about apic_version
  1558. * in case if apic was disabled via boot option
  1559. * but it's not a problem for SMP compiled kernel
  1560. * since smp_sanity_check is prepared for such a case
  1561. * and disable smp mode
  1562. */
  1563. apic_version[new_apicid] =
  1564. GET_APIC_VERSION(apic_read(APIC_LVR));
  1565. }
  1566. }
  1567. void __init register_lapic_address(unsigned long address)
  1568. {
  1569. mp_lapic_addr = address;
  1570. if (!x2apic_mode) {
  1571. set_fixmap_nocache(FIX_APIC_BASE, address);
  1572. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  1573. APIC_BASE, mp_lapic_addr);
  1574. }
  1575. if (boot_cpu_physical_apicid == -1U) {
  1576. boot_cpu_physical_apicid = read_apic_id();
  1577. apic_version[boot_cpu_physical_apicid] =
  1578. GET_APIC_VERSION(apic_read(APIC_LVR));
  1579. }
  1580. }
  1581. /*
  1582. * This initializes the IO-APIC and APIC hardware if this is
  1583. * a UP kernel.
  1584. */
  1585. int apic_version[MAX_LOCAL_APIC];
  1586. int __init APIC_init_uniprocessor(void)
  1587. {
  1588. if (disable_apic) {
  1589. pr_info("Apic disabled\n");
  1590. return -1;
  1591. }
  1592. #ifdef CONFIG_X86_64
  1593. if (!cpu_has_apic) {
  1594. disable_apic = 1;
  1595. pr_info("Apic disabled by BIOS\n");
  1596. return -1;
  1597. }
  1598. #else
  1599. if (!smp_found_config && !cpu_has_apic)
  1600. return -1;
  1601. /*
  1602. * Complain if the BIOS pretends there is one.
  1603. */
  1604. if (!cpu_has_apic &&
  1605. APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1606. pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
  1607. boot_cpu_physical_apicid);
  1608. return -1;
  1609. }
  1610. #endif
  1611. default_setup_apic_routing();
  1612. verify_local_APIC();
  1613. connect_bsp_APIC();
  1614. #ifdef CONFIG_X86_64
  1615. apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
  1616. #else
  1617. /*
  1618. * Hack: In case of kdump, after a crash, kernel might be booting
  1619. * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
  1620. * might be zero if read from MP tables. Get it from LAPIC.
  1621. */
  1622. # ifdef CONFIG_CRASH_DUMP
  1623. boot_cpu_physical_apicid = read_apic_id();
  1624. # endif
  1625. #endif
  1626. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  1627. setup_local_APIC();
  1628. #ifdef CONFIG_X86_IO_APIC
  1629. /*
  1630. * Now enable IO-APICs, actually call clear_IO_APIC
  1631. * We need clear_IO_APIC before enabling error vector
  1632. */
  1633. if (!skip_ioapic_setup && nr_ioapics)
  1634. enable_IO_APIC();
  1635. #endif
  1636. bsp_end_local_APIC_setup();
  1637. #ifdef CONFIG_X86_IO_APIC
  1638. if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
  1639. setup_IO_APIC();
  1640. else {
  1641. nr_ioapics = 0;
  1642. }
  1643. #endif
  1644. x86_init.timers.setup_percpu_clockev();
  1645. return 0;
  1646. }
  1647. /*
  1648. * Local APIC interrupts
  1649. */
  1650. /*
  1651. * This interrupt should _never_ happen with our APIC/SMP architecture
  1652. */
  1653. static inline void __smp_spurious_interrupt(u8 vector)
  1654. {
  1655. u32 v;
  1656. /*
  1657. * Check if this really is a spurious interrupt and ACK it
  1658. * if it is a vectored one. Just in case...
  1659. * Spurious interrupts should not be ACKed.
  1660. */
  1661. v = apic_read(APIC_ISR + ((vector & ~0x1f) >> 1));
  1662. if (v & (1 << (vector & 0x1f)))
  1663. ack_APIC_irq();
  1664. inc_irq_stat(irq_spurious_count);
  1665. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1666. pr_info("spurious APIC interrupt through vector %02x on CPU#%d, "
  1667. "should never happen.\n", vector, smp_processor_id());
  1668. }
  1669. __visible void smp_spurious_interrupt(struct pt_regs *regs)
  1670. {
  1671. entering_irq();
  1672. __smp_spurious_interrupt(~regs->orig_ax);
  1673. exiting_irq();
  1674. }
  1675. __visible void smp_trace_spurious_interrupt(struct pt_regs *regs)
  1676. {
  1677. u8 vector = ~regs->orig_ax;
  1678. entering_irq();
  1679. trace_spurious_apic_entry(vector);
  1680. __smp_spurious_interrupt(vector);
  1681. trace_spurious_apic_exit(vector);
  1682. exiting_irq();
  1683. }
  1684. /*
  1685. * This interrupt should never happen with our APIC/SMP architecture
  1686. */
  1687. static inline void __smp_error_interrupt(struct pt_regs *regs)
  1688. {
  1689. u32 v;
  1690. u32 i = 0;
  1691. static const char * const error_interrupt_reason[] = {
  1692. "Send CS error", /* APIC Error Bit 0 */
  1693. "Receive CS error", /* APIC Error Bit 1 */
  1694. "Send accept error", /* APIC Error Bit 2 */
  1695. "Receive accept error", /* APIC Error Bit 3 */
  1696. "Redirectable IPI", /* APIC Error Bit 4 */
  1697. "Send illegal vector", /* APIC Error Bit 5 */
  1698. "Received illegal vector", /* APIC Error Bit 6 */
  1699. "Illegal register address", /* APIC Error Bit 7 */
  1700. };
  1701. /* First tickle the hardware, only then report what went on. -- REW */
  1702. if (lapic_get_maxlvt() > 3) /* Due to the Pentium erratum 3AP. */
  1703. apic_write(APIC_ESR, 0);
  1704. v = apic_read(APIC_ESR);
  1705. ack_APIC_irq();
  1706. atomic_inc(&irq_err_count);
  1707. apic_printk(APIC_DEBUG, KERN_DEBUG "APIC error on CPU%d: %02x",
  1708. smp_processor_id(), v);
  1709. v &= 0xff;
  1710. while (v) {
  1711. if (v & 0x1)
  1712. apic_printk(APIC_DEBUG, KERN_CONT " : %s", error_interrupt_reason[i]);
  1713. i++;
  1714. v >>= 1;
  1715. }
  1716. apic_printk(APIC_DEBUG, KERN_CONT "\n");
  1717. }
  1718. __visible void smp_error_interrupt(struct pt_regs *regs)
  1719. {
  1720. entering_irq();
  1721. __smp_error_interrupt(regs);
  1722. exiting_irq();
  1723. }
  1724. __visible void smp_trace_error_interrupt(struct pt_regs *regs)
  1725. {
  1726. entering_irq();
  1727. trace_error_apic_entry(ERROR_APIC_VECTOR);
  1728. __smp_error_interrupt(regs);
  1729. trace_error_apic_exit(ERROR_APIC_VECTOR);
  1730. exiting_irq();
  1731. }
  1732. /**
  1733. * connect_bsp_APIC - attach the APIC to the interrupt system
  1734. */
  1735. void __init connect_bsp_APIC(void)
  1736. {
  1737. #ifdef CONFIG_X86_32
  1738. if (pic_mode) {
  1739. /*
  1740. * Do not trust the local APIC being empty at bootup.
  1741. */
  1742. clear_local_APIC();
  1743. /*
  1744. * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
  1745. * local APIC to INT and NMI lines.
  1746. */
  1747. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  1748. "enabling APIC mode.\n");
  1749. imcr_pic_to_apic();
  1750. }
  1751. #endif
  1752. }
  1753. /**
  1754. * disconnect_bsp_APIC - detach the APIC from the interrupt system
  1755. * @virt_wire_setup: indicates, whether virtual wire mode is selected
  1756. *
  1757. * Virtual wire mode is necessary to deliver legacy interrupts even when the
  1758. * APIC is disabled.
  1759. */
  1760. void disconnect_bsp_APIC(int virt_wire_setup)
  1761. {
  1762. unsigned int value;
  1763. #ifdef CONFIG_X86_32
  1764. if (pic_mode) {
  1765. /*
  1766. * Put the board back into PIC mode (has an effect only on
  1767. * certain older boards). Note that APIC interrupts, including
  1768. * IPIs, won't work beyond this point! The only exception are
  1769. * INIT IPIs.
  1770. */
  1771. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  1772. "entering PIC mode.\n");
  1773. imcr_apic_to_pic();
  1774. return;
  1775. }
  1776. #endif
  1777. /* Go back to Virtual Wire compatibility mode */
  1778. /* For the spurious interrupt use vector F, and enable it */
  1779. value = apic_read(APIC_SPIV);
  1780. value &= ~APIC_VECTOR_MASK;
  1781. value |= APIC_SPIV_APIC_ENABLED;
  1782. value |= 0xf;
  1783. apic_write(APIC_SPIV, value);
  1784. if (!virt_wire_setup) {
  1785. /*
  1786. * For LVT0 make it edge triggered, active high,
  1787. * external and enabled
  1788. */
  1789. value = apic_read(APIC_LVT0);
  1790. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1791. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1792. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1793. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1794. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  1795. apic_write(APIC_LVT0, value);
  1796. } else {
  1797. /* Disable LVT0 */
  1798. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  1799. }
  1800. /*
  1801. * For LVT1 make it edge triggered, active high,
  1802. * nmi and enabled
  1803. */
  1804. value = apic_read(APIC_LVT1);
  1805. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1806. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1807. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1808. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1809. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  1810. apic_write(APIC_LVT1, value);
  1811. }
  1812. int generic_processor_info(int apicid, int version)
  1813. {
  1814. int cpu, max = nr_cpu_ids;
  1815. bool boot_cpu_detected = physid_isset(boot_cpu_physical_apicid,
  1816. phys_cpu_present_map);
  1817. /*
  1818. * boot_cpu_physical_apicid is designed to have the apicid
  1819. * returned by read_apic_id(), i.e, the apicid of the
  1820. * currently booting-up processor. However, on some platforms,
  1821. * it is temporarily modified by the apicid reported as BSP
  1822. * through MP table. Concretely:
  1823. *
  1824. * - arch/x86/kernel/mpparse.c: MP_processor_info()
  1825. * - arch/x86/mm/amdtopology.c: amd_numa_init()
  1826. *
  1827. * This function is executed with the modified
  1828. * boot_cpu_physical_apicid. So, disabled_cpu_apicid kernel
  1829. * parameter doesn't work to disable APs on kdump 2nd kernel.
  1830. *
  1831. * Since fixing handling of boot_cpu_physical_apicid requires
  1832. * another discussion and tests on each platform, we leave it
  1833. * for now and here we use read_apic_id() directly in this
  1834. * function, generic_processor_info().
  1835. */
  1836. if (disabled_cpu_apicid != BAD_APICID &&
  1837. disabled_cpu_apicid != read_apic_id() &&
  1838. disabled_cpu_apicid == apicid) {
  1839. int thiscpu = num_processors + disabled_cpus;
  1840. pr_warning("APIC: Disabling requested cpu."
  1841. " Processor %d/0x%x ignored.\n",
  1842. thiscpu, apicid);
  1843. disabled_cpus++;
  1844. return -ENODEV;
  1845. }
  1846. /*
  1847. * If boot cpu has not been detected yet, then only allow upto
  1848. * nr_cpu_ids - 1 processors and keep one slot free for boot cpu
  1849. */
  1850. if (!boot_cpu_detected && num_processors >= nr_cpu_ids - 1 &&
  1851. apicid != boot_cpu_physical_apicid) {
  1852. int thiscpu = max + disabled_cpus - 1;
  1853. pr_warning(
  1854. "ACPI: NR_CPUS/possible_cpus limit of %i almost"
  1855. " reached. Keeping one slot for boot cpu."
  1856. " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
  1857. disabled_cpus++;
  1858. return -ENODEV;
  1859. }
  1860. if (num_processors >= nr_cpu_ids) {
  1861. int thiscpu = max + disabled_cpus;
  1862. pr_warning(
  1863. "ACPI: NR_CPUS/possible_cpus limit of %i reached."
  1864. " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
  1865. disabled_cpus++;
  1866. return -EINVAL;
  1867. }
  1868. num_processors++;
  1869. if (apicid == boot_cpu_physical_apicid) {
  1870. /*
  1871. * x86_bios_cpu_apicid is required to have processors listed
  1872. * in same order as logical cpu numbers. Hence the first
  1873. * entry is BSP, and so on.
  1874. * boot_cpu_init() already hold bit 0 in cpu_present_mask
  1875. * for BSP.
  1876. */
  1877. cpu = 0;
  1878. } else
  1879. cpu = cpumask_next_zero(-1, cpu_present_mask);
  1880. /*
  1881. * Validate version
  1882. */
  1883. if (version == 0x0) {
  1884. pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
  1885. cpu, apicid);
  1886. version = 0x10;
  1887. }
  1888. apic_version[apicid] = version;
  1889. if (version != apic_version[boot_cpu_physical_apicid]) {
  1890. pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
  1891. apic_version[boot_cpu_physical_apicid], cpu, version);
  1892. }
  1893. physid_set(apicid, phys_cpu_present_map);
  1894. if (apicid > max_physical_apicid)
  1895. max_physical_apicid = apicid;
  1896. #if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
  1897. early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  1898. early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  1899. #endif
  1900. #ifdef CONFIG_X86_32
  1901. early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
  1902. apic->x86_32_early_logical_apicid(cpu);
  1903. #endif
  1904. set_cpu_possible(cpu, true);
  1905. set_cpu_present(cpu, true);
  1906. return cpu;
  1907. }
  1908. int hard_smp_processor_id(void)
  1909. {
  1910. return read_apic_id();
  1911. }
  1912. void default_init_apic_ldr(void)
  1913. {
  1914. unsigned long val;
  1915. apic_write(APIC_DFR, APIC_DFR_VALUE);
  1916. val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
  1917. val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
  1918. apic_write(APIC_LDR, val);
  1919. }
  1920. int default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  1921. const struct cpumask *andmask,
  1922. unsigned int *apicid)
  1923. {
  1924. unsigned int cpu;
  1925. for_each_cpu_and(cpu, cpumask, andmask) {
  1926. if (cpumask_test_cpu(cpu, cpu_online_mask))
  1927. break;
  1928. }
  1929. if (likely(cpu < nr_cpu_ids)) {
  1930. *apicid = per_cpu(x86_cpu_to_apicid, cpu);
  1931. return 0;
  1932. }
  1933. return -EINVAL;
  1934. }
  1935. /*
  1936. * Override the generic EOI implementation with an optimized version.
  1937. * Only called during early boot when only one CPU is active and with
  1938. * interrupts disabled, so we know this does not race with actual APIC driver
  1939. * use.
  1940. */
  1941. void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v))
  1942. {
  1943. struct apic **drv;
  1944. for (drv = __apicdrivers; drv < __apicdrivers_end; drv++) {
  1945. /* Should happen once for each apic */
  1946. WARN_ON((*drv)->eoi_write == eoi_write);
  1947. (*drv)->eoi_write = eoi_write;
  1948. }
  1949. }
  1950. /*
  1951. * Power management
  1952. */
  1953. #ifdef CONFIG_PM
  1954. static struct {
  1955. /*
  1956. * 'active' is true if the local APIC was enabled by us and
  1957. * not the BIOS; this signifies that we are also responsible
  1958. * for disabling it before entering apm/acpi suspend
  1959. */
  1960. int active;
  1961. /* r/w apic fields */
  1962. unsigned int apic_id;
  1963. unsigned int apic_taskpri;
  1964. unsigned int apic_ldr;
  1965. unsigned int apic_dfr;
  1966. unsigned int apic_spiv;
  1967. unsigned int apic_lvtt;
  1968. unsigned int apic_lvtpc;
  1969. unsigned int apic_lvt0;
  1970. unsigned int apic_lvt1;
  1971. unsigned int apic_lvterr;
  1972. unsigned int apic_tmict;
  1973. unsigned int apic_tdcr;
  1974. unsigned int apic_thmr;
  1975. } apic_pm_state;
  1976. static int lapic_suspend(void)
  1977. {
  1978. unsigned long flags;
  1979. int maxlvt;
  1980. if (!apic_pm_state.active)
  1981. return 0;
  1982. maxlvt = lapic_get_maxlvt();
  1983. apic_pm_state.apic_id = apic_read(APIC_ID);
  1984. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  1985. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  1986. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  1987. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  1988. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  1989. if (maxlvt >= 4)
  1990. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  1991. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  1992. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  1993. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  1994. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  1995. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  1996. #ifdef CONFIG_X86_THERMAL_VECTOR
  1997. if (maxlvt >= 5)
  1998. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1999. #endif
  2000. local_irq_save(flags);
  2001. disable_local_APIC();
  2002. irq_remapping_disable();
  2003. local_irq_restore(flags);
  2004. return 0;
  2005. }
  2006. static void lapic_resume(void)
  2007. {
  2008. unsigned int l, h;
  2009. unsigned long flags;
  2010. int maxlvt;
  2011. if (!apic_pm_state.active)
  2012. return;
  2013. local_irq_save(flags);
  2014. /*
  2015. * IO-APIC and PIC have their own resume routines.
  2016. * We just mask them here to make sure the interrupt
  2017. * subsystem is completely quiet while we enable x2apic
  2018. * and interrupt-remapping.
  2019. */
  2020. mask_ioapic_entries();
  2021. legacy_pic->mask_all();
  2022. if (x2apic_mode)
  2023. enable_x2apic();
  2024. else {
  2025. /*
  2026. * Make sure the APICBASE points to the right address
  2027. *
  2028. * FIXME! This will be wrong if we ever support suspend on
  2029. * SMP! We'll need to do this as part of the CPU restore!
  2030. */
  2031. if (boot_cpu_data.x86 >= 6) {
  2032. rdmsr(MSR_IA32_APICBASE, l, h);
  2033. l &= ~MSR_IA32_APICBASE_BASE;
  2034. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  2035. wrmsr(MSR_IA32_APICBASE, l, h);
  2036. }
  2037. }
  2038. maxlvt = lapic_get_maxlvt();
  2039. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  2040. apic_write(APIC_ID, apic_pm_state.apic_id);
  2041. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  2042. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  2043. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  2044. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  2045. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  2046. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  2047. #if defined(CONFIG_X86_MCE_INTEL)
  2048. if (maxlvt >= 5)
  2049. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  2050. #endif
  2051. if (maxlvt >= 4)
  2052. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  2053. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  2054. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  2055. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  2056. apic_write(APIC_ESR, 0);
  2057. apic_read(APIC_ESR);
  2058. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  2059. apic_write(APIC_ESR, 0);
  2060. apic_read(APIC_ESR);
  2061. irq_remapping_reenable(x2apic_mode);
  2062. local_irq_restore(flags);
  2063. }
  2064. /*
  2065. * This device has no shutdown method - fully functioning local APICs
  2066. * are needed on every CPU up until machine_halt/restart/poweroff.
  2067. */
  2068. static struct syscore_ops lapic_syscore_ops = {
  2069. .resume = lapic_resume,
  2070. .suspend = lapic_suspend,
  2071. };
  2072. static void apic_pm_activate(void)
  2073. {
  2074. apic_pm_state.active = 1;
  2075. }
  2076. static int __init init_lapic_sysfs(void)
  2077. {
  2078. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  2079. if (cpu_has_apic)
  2080. register_syscore_ops(&lapic_syscore_ops);
  2081. return 0;
  2082. }
  2083. /* local apic needs to resume before other devices access its registers. */
  2084. core_initcall(init_lapic_sysfs);
  2085. #else /* CONFIG_PM */
  2086. static void apic_pm_activate(void) { }
  2087. #endif /* CONFIG_PM */
  2088. #ifdef CONFIG_X86_64
  2089. static int multi_checked;
  2090. static int multi;
  2091. static int set_multi(const struct dmi_system_id *d)
  2092. {
  2093. if (multi)
  2094. return 0;
  2095. pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
  2096. multi = 1;
  2097. return 0;
  2098. }
  2099. static const struct dmi_system_id multi_dmi_table[] = {
  2100. {
  2101. .callback = set_multi,
  2102. .ident = "IBM System Summit2",
  2103. .matches = {
  2104. DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
  2105. DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
  2106. },
  2107. },
  2108. {}
  2109. };
  2110. static void dmi_check_multi(void)
  2111. {
  2112. if (multi_checked)
  2113. return;
  2114. dmi_check_system(multi_dmi_table);
  2115. multi_checked = 1;
  2116. }
  2117. /*
  2118. * apic_is_clustered_box() -- Check if we can expect good TSC
  2119. *
  2120. * Thus far, the major user of this is IBM's Summit2 series:
  2121. * Clustered boxes may have unsynced TSC problems if they are
  2122. * multi-chassis.
  2123. * Use DMI to check them
  2124. */
  2125. int apic_is_clustered_box(void)
  2126. {
  2127. dmi_check_multi();
  2128. return multi;
  2129. }
  2130. #endif
  2131. /*
  2132. * APIC command line parameters
  2133. */
  2134. static int __init setup_disableapic(char *arg)
  2135. {
  2136. disable_apic = 1;
  2137. setup_clear_cpu_cap(X86_FEATURE_APIC);
  2138. return 0;
  2139. }
  2140. early_param("disableapic", setup_disableapic);
  2141. /* same as disableapic, for compatibility */
  2142. static int __init setup_nolapic(char *arg)
  2143. {
  2144. return setup_disableapic(arg);
  2145. }
  2146. early_param("nolapic", setup_nolapic);
  2147. static int __init parse_lapic_timer_c2_ok(char *arg)
  2148. {
  2149. local_apic_timer_c2_ok = 1;
  2150. return 0;
  2151. }
  2152. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  2153. static int __init parse_disable_apic_timer(char *arg)
  2154. {
  2155. disable_apic_timer = 1;
  2156. return 0;
  2157. }
  2158. early_param("noapictimer", parse_disable_apic_timer);
  2159. static int __init parse_nolapic_timer(char *arg)
  2160. {
  2161. disable_apic_timer = 1;
  2162. return 0;
  2163. }
  2164. early_param("nolapic_timer", parse_nolapic_timer);
  2165. static int __init apic_set_verbosity(char *arg)
  2166. {
  2167. if (!arg) {
  2168. #ifdef CONFIG_X86_64
  2169. skip_ioapic_setup = 0;
  2170. return 0;
  2171. #endif
  2172. return -EINVAL;
  2173. }
  2174. if (strcmp("debug", arg) == 0)
  2175. apic_verbosity = APIC_DEBUG;
  2176. else if (strcmp("verbose", arg) == 0)
  2177. apic_verbosity = APIC_VERBOSE;
  2178. else {
  2179. pr_warning("APIC Verbosity level %s not recognised"
  2180. " use apic=verbose or apic=debug\n", arg);
  2181. return -EINVAL;
  2182. }
  2183. return 0;
  2184. }
  2185. early_param("apic", apic_set_verbosity);
  2186. static int __init lapic_insert_resource(void)
  2187. {
  2188. if (!apic_phys)
  2189. return -1;
  2190. /* Put local APIC into the resource map. */
  2191. lapic_resource.start = apic_phys;
  2192. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  2193. insert_resource(&iomem_resource, &lapic_resource);
  2194. return 0;
  2195. }
  2196. /*
  2197. * need call insert after e820_reserve_resources()
  2198. * that is using request_resource
  2199. */
  2200. late_initcall(lapic_insert_resource);
  2201. static int __init apic_set_disabled_cpu_apicid(char *arg)
  2202. {
  2203. if (!arg || !get_option(&arg, &disabled_cpu_apicid))
  2204. return -EINVAL;
  2205. return 0;
  2206. }
  2207. early_param("disable_cpu_apicid", apic_set_disabled_cpu_apicid);