gmc_v7_0.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "cikd.h"
  27. #include "cik.h"
  28. #include "gmc_v7_0.h"
  29. #include "amdgpu_ucode.h"
  30. #include "bif/bif_4_1_d.h"
  31. #include "bif/bif_4_1_sh_mask.h"
  32. #include "gmc/gmc_7_1_d.h"
  33. #include "gmc/gmc_7_1_sh_mask.h"
  34. #include "oss/oss_2_0_d.h"
  35. #include "oss/oss_2_0_sh_mask.h"
  36. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev);
  37. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  38. static int gmc_v7_0_wait_for_idle(void *handle);
  39. MODULE_FIRMWARE("radeon/bonaire_mc.bin");
  40. MODULE_FIRMWARE("radeon/hawaii_mc.bin");
  41. MODULE_FIRMWARE("amdgpu/topaz_mc.bin");
  42. static const u32 golden_settings_iceland_a11[] =
  43. {
  44. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  45. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  46. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  47. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  48. };
  49. static const u32 iceland_mgcg_cgcg_init[] =
  50. {
  51. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  52. };
  53. static void gmc_v7_0_init_golden_registers(struct amdgpu_device *adev)
  54. {
  55. switch (adev->asic_type) {
  56. case CHIP_TOPAZ:
  57. amdgpu_program_register_sequence(adev,
  58. iceland_mgcg_cgcg_init,
  59. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  60. amdgpu_program_register_sequence(adev,
  61. golden_settings_iceland_a11,
  62. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  63. break;
  64. default:
  65. break;
  66. }
  67. }
  68. static void gmc_v7_0_mc_stop(struct amdgpu_device *adev,
  69. struct amdgpu_mode_mc_save *save)
  70. {
  71. u32 blackout;
  72. if (adev->mode_info.num_crtc)
  73. amdgpu_display_stop_mc_access(adev, save);
  74. gmc_v7_0_wait_for_idle((void *)adev);
  75. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  76. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  77. /* Block CPU access */
  78. WREG32(mmBIF_FB_EN, 0);
  79. /* blackout the MC */
  80. blackout = REG_SET_FIELD(blackout,
  81. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  82. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  83. }
  84. /* wait for the MC to settle */
  85. udelay(100);
  86. }
  87. static void gmc_v7_0_mc_resume(struct amdgpu_device *adev,
  88. struct amdgpu_mode_mc_save *save)
  89. {
  90. u32 tmp;
  91. /* unblackout the MC */
  92. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  93. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  94. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  95. /* allow CPU access */
  96. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  97. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  98. WREG32(mmBIF_FB_EN, tmp);
  99. if (adev->mode_info.num_crtc)
  100. amdgpu_display_resume_mc_access(adev, save);
  101. }
  102. /**
  103. * gmc_v7_0_init_microcode - load ucode images from disk
  104. *
  105. * @adev: amdgpu_device pointer
  106. *
  107. * Use the firmware interface to load the ucode images into
  108. * the driver (not loaded into hw).
  109. * Returns 0 on success, error on failure.
  110. */
  111. static int gmc_v7_0_init_microcode(struct amdgpu_device *adev)
  112. {
  113. const char *chip_name;
  114. char fw_name[30];
  115. int err;
  116. DRM_DEBUG("\n");
  117. switch (adev->asic_type) {
  118. case CHIP_BONAIRE:
  119. chip_name = "bonaire";
  120. break;
  121. case CHIP_HAWAII:
  122. chip_name = "hawaii";
  123. break;
  124. case CHIP_TOPAZ:
  125. chip_name = "topaz";
  126. break;
  127. case CHIP_KAVERI:
  128. case CHIP_KABINI:
  129. case CHIP_MULLINS:
  130. return 0;
  131. default: BUG();
  132. }
  133. if (adev->asic_type == CHIP_TOPAZ)
  134. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  135. else
  136. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  137. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  138. if (err)
  139. goto out;
  140. err = amdgpu_ucode_validate(adev->mc.fw);
  141. out:
  142. if (err) {
  143. printk(KERN_ERR
  144. "cik_mc: Failed to load firmware \"%s\"\n",
  145. fw_name);
  146. release_firmware(adev->mc.fw);
  147. adev->mc.fw = NULL;
  148. }
  149. return err;
  150. }
  151. /**
  152. * gmc_v7_0_mc_load_microcode - load MC ucode into the hw
  153. *
  154. * @adev: amdgpu_device pointer
  155. *
  156. * Load the GDDR MC ucode into the hw (CIK).
  157. * Returns 0 on success, error on failure.
  158. */
  159. static int gmc_v7_0_mc_load_microcode(struct amdgpu_device *adev)
  160. {
  161. const struct mc_firmware_header_v1_0 *hdr;
  162. const __le32 *fw_data = NULL;
  163. const __le32 *io_mc_regs = NULL;
  164. u32 running;
  165. int i, ucode_size, regs_size;
  166. if (!adev->mc.fw)
  167. return -EINVAL;
  168. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  169. amdgpu_ucode_print_mc_hdr(&hdr->header);
  170. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  171. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  172. io_mc_regs = (const __le32 *)
  173. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  174. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  175. fw_data = (const __le32 *)
  176. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  177. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  178. if (running == 0) {
  179. /* reset the engine and set to writable */
  180. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  181. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  182. /* load mc io regs */
  183. for (i = 0; i < regs_size; i++) {
  184. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  185. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  186. }
  187. /* load the MC ucode */
  188. for (i = 0; i < ucode_size; i++)
  189. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  190. /* put the engine back into the active state */
  191. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  192. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  193. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  194. /* wait for training to complete */
  195. for (i = 0; i < adev->usec_timeout; i++) {
  196. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  197. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  198. break;
  199. udelay(1);
  200. }
  201. for (i = 0; i < adev->usec_timeout; i++) {
  202. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  203. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  204. break;
  205. udelay(1);
  206. }
  207. }
  208. return 0;
  209. }
  210. static void gmc_v7_0_vram_gtt_location(struct amdgpu_device *adev,
  211. struct amdgpu_mc *mc)
  212. {
  213. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  214. /* leave room for at least 1024M GTT */
  215. dev_warn(adev->dev, "limiting VRAM\n");
  216. mc->real_vram_size = 0xFFC0000000ULL;
  217. mc->mc_vram_size = 0xFFC0000000ULL;
  218. }
  219. amdgpu_vram_location(adev, &adev->mc, 0);
  220. adev->mc.gtt_base_align = 0;
  221. amdgpu_gtt_location(adev, mc);
  222. }
  223. /**
  224. * gmc_v7_0_mc_program - program the GPU memory controller
  225. *
  226. * @adev: amdgpu_device pointer
  227. *
  228. * Set the location of vram, gart, and AGP in the GPU's
  229. * physical address space (CIK).
  230. */
  231. static void gmc_v7_0_mc_program(struct amdgpu_device *adev)
  232. {
  233. struct amdgpu_mode_mc_save save;
  234. u32 tmp;
  235. int i, j;
  236. /* Initialize HDP */
  237. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  238. WREG32((0xb05 + j), 0x00000000);
  239. WREG32((0xb06 + j), 0x00000000);
  240. WREG32((0xb07 + j), 0x00000000);
  241. WREG32((0xb08 + j), 0x00000000);
  242. WREG32((0xb09 + j), 0x00000000);
  243. }
  244. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  245. if (adev->mode_info.num_crtc)
  246. amdgpu_display_set_vga_render_state(adev, false);
  247. gmc_v7_0_mc_stop(adev, &save);
  248. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  249. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  250. }
  251. /* Update configuration */
  252. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  253. adev->mc.vram_start >> 12);
  254. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  255. adev->mc.vram_end >> 12);
  256. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  257. adev->vram_scratch.gpu_addr >> 12);
  258. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  259. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  260. WREG32(mmMC_VM_FB_LOCATION, tmp);
  261. /* XXX double check these! */
  262. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  263. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  264. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  265. WREG32(mmMC_VM_AGP_BASE, 0);
  266. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  267. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  268. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  269. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  270. }
  271. gmc_v7_0_mc_resume(adev, &save);
  272. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  273. tmp = RREG32(mmHDP_MISC_CNTL);
  274. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  275. WREG32(mmHDP_MISC_CNTL, tmp);
  276. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  277. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  278. }
  279. /**
  280. * gmc_v7_0_mc_init - initialize the memory controller driver params
  281. *
  282. * @adev: amdgpu_device pointer
  283. *
  284. * Look up the amount of vram, vram width, and decide how to place
  285. * vram and gart within the GPU's physical address space (CIK).
  286. * Returns 0 for success.
  287. */
  288. static int gmc_v7_0_mc_init(struct amdgpu_device *adev)
  289. {
  290. u32 tmp;
  291. int chansize, numchan;
  292. /* Get VRAM informations */
  293. tmp = RREG32(mmMC_ARB_RAMCFG);
  294. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  295. chansize = 64;
  296. } else {
  297. chansize = 32;
  298. }
  299. tmp = RREG32(mmMC_SHARED_CHMAP);
  300. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  301. case 0:
  302. default:
  303. numchan = 1;
  304. break;
  305. case 1:
  306. numchan = 2;
  307. break;
  308. case 2:
  309. numchan = 4;
  310. break;
  311. case 3:
  312. numchan = 8;
  313. break;
  314. case 4:
  315. numchan = 3;
  316. break;
  317. case 5:
  318. numchan = 6;
  319. break;
  320. case 6:
  321. numchan = 10;
  322. break;
  323. case 7:
  324. numchan = 12;
  325. break;
  326. case 8:
  327. numchan = 16;
  328. break;
  329. }
  330. adev->mc.vram_width = numchan * chansize;
  331. /* Could aper size report 0 ? */
  332. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  333. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  334. /* size in MB on si */
  335. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  336. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  337. #ifdef CONFIG_X86_64
  338. if (adev->flags & AMD_IS_APU) {
  339. adev->mc.aper_base = ((u64)RREG32(mmMC_VM_FB_OFFSET)) << 22;
  340. adev->mc.aper_size = adev->mc.real_vram_size;
  341. }
  342. #endif
  343. /* In case the PCI BAR is larger than the actual amount of vram */
  344. adev->mc.visible_vram_size = adev->mc.aper_size;
  345. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  346. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  347. /* unless the user had overridden it, set the gart
  348. * size equal to the 1024 or vram, whichever is larger.
  349. */
  350. if (amdgpu_gart_size == -1)
  351. adev->mc.gtt_size = max((1024ULL << 20), adev->mc.mc_vram_size);
  352. else
  353. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  354. gmc_v7_0_vram_gtt_location(adev, &adev->mc);
  355. return 0;
  356. }
  357. /*
  358. * GART
  359. * VMID 0 is the physical GPU addresses as used by the kernel.
  360. * VMIDs 1-15 are used for userspace clients and are handled
  361. * by the amdgpu vm/hsa code.
  362. */
  363. /**
  364. * gmc_v7_0_gart_flush_gpu_tlb - gart tlb flush callback
  365. *
  366. * @adev: amdgpu_device pointer
  367. * @vmid: vm instance to flush
  368. *
  369. * Flush the TLB for the requested page table (CIK).
  370. */
  371. static void gmc_v7_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  372. uint32_t vmid)
  373. {
  374. /* flush hdp cache */
  375. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  376. /* bits 0-15 are the VM contexts0-15 */
  377. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  378. }
  379. /**
  380. * gmc_v7_0_gart_set_pte_pde - update the page tables using MMIO
  381. *
  382. * @adev: amdgpu_device pointer
  383. * @cpu_pt_addr: cpu address of the page table
  384. * @gpu_page_idx: entry in the page table to update
  385. * @addr: dst addr to write into pte/pde
  386. * @flags: access flags
  387. *
  388. * Update the page tables using the CPU.
  389. */
  390. static int gmc_v7_0_gart_set_pte_pde(struct amdgpu_device *adev,
  391. void *cpu_pt_addr,
  392. uint32_t gpu_page_idx,
  393. uint64_t addr,
  394. uint32_t flags)
  395. {
  396. void __iomem *ptr = (void *)cpu_pt_addr;
  397. uint64_t value;
  398. value = addr & 0xFFFFFFFFFFFFF000ULL;
  399. value |= flags;
  400. writeq(value, ptr + (gpu_page_idx * 8));
  401. return 0;
  402. }
  403. /**
  404. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  405. *
  406. * @adev: amdgpu_device pointer
  407. * @value: true redirects VM faults to the default page
  408. */
  409. static void gmc_v7_0_set_fault_enable_default(struct amdgpu_device *adev,
  410. bool value)
  411. {
  412. u32 tmp;
  413. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  414. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  415. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  416. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  417. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  418. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  419. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  420. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  421. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  422. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  423. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  424. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  425. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  426. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  427. }
  428. /**
  429. * gmc_v7_0_set_prt - set PRT VM fault
  430. *
  431. * @adev: amdgpu_device pointer
  432. * @enable: enable/disable VM fault handling for PRT
  433. */
  434. static void gmc_v7_0_set_prt(struct amdgpu_device *adev, bool enable)
  435. {
  436. uint32_t tmp;
  437. if (enable && !adev->mc.prt_warning) {
  438. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  439. adev->mc.prt_warning = true;
  440. }
  441. tmp = RREG32(mmVM_PRT_CNTL);
  442. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  443. CB_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  444. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  445. CB_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  446. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  447. TC_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  448. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  449. TC_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  450. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  451. L2_CACHE_STORE_INVALID_ENTRIES, enable);
  452. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  453. L1_TLB_STORE_INVALID_ENTRIES, enable);
  454. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  455. MASK_PDE0_FAULT, enable);
  456. WREG32(mmVM_PRT_CNTL, tmp);
  457. if (enable) {
  458. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  459. uint32_t high = adev->vm_manager.max_pfn;
  460. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  461. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  462. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  463. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  464. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  465. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  466. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  467. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  468. } else {
  469. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  470. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  471. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  472. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  473. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  474. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  475. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  476. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  477. }
  478. }
  479. /**
  480. * gmc_v7_0_gart_enable - gart enable
  481. *
  482. * @adev: amdgpu_device pointer
  483. *
  484. * This sets up the TLBs, programs the page tables for VMID0,
  485. * sets up the hw for VMIDs 1-15 which are allocated on
  486. * demand, and sets up the global locations for the LDS, GDS,
  487. * and GPUVM for FSA64 clients (CIK).
  488. * Returns 0 for success, errors for failure.
  489. */
  490. static int gmc_v7_0_gart_enable(struct amdgpu_device *adev)
  491. {
  492. int r, i;
  493. u32 tmp;
  494. if (adev->gart.robj == NULL) {
  495. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  496. return -EINVAL;
  497. }
  498. r = amdgpu_gart_table_vram_pin(adev);
  499. if (r)
  500. return r;
  501. /* Setup TLB control */
  502. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  503. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  504. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  505. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  506. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  507. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  508. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  509. /* Setup L2 cache */
  510. tmp = RREG32(mmVM_L2_CNTL);
  511. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  512. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  513. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  514. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  515. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  516. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  517. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  518. WREG32(mmVM_L2_CNTL, tmp);
  519. tmp = REG_SET_FIELD(0, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  520. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  521. WREG32(mmVM_L2_CNTL2, tmp);
  522. tmp = RREG32(mmVM_L2_CNTL3);
  523. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  524. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
  525. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
  526. WREG32(mmVM_L2_CNTL3, tmp);
  527. /* setup context0 */
  528. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  529. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  530. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  531. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  532. (u32)(adev->dummy_page.addr >> 12));
  533. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  534. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  535. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  536. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  537. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  538. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  539. WREG32(0x575, 0);
  540. WREG32(0x576, 0);
  541. WREG32(0x577, 0);
  542. /* empty context1-15 */
  543. /* FIXME start with 4G, once using 2 level pt switch to full
  544. * vm size space
  545. */
  546. /* set vm size, must be a multiple of 4 */
  547. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  548. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  549. for (i = 1; i < 16; i++) {
  550. if (i < 8)
  551. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  552. adev->gart.table_addr >> 12);
  553. else
  554. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  555. adev->gart.table_addr >> 12);
  556. }
  557. /* enable context1-15 */
  558. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  559. (u32)(adev->dummy_page.addr >> 12));
  560. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  561. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  562. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  563. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  564. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  565. amdgpu_vm_block_size - 9);
  566. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  567. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  568. gmc_v7_0_set_fault_enable_default(adev, false);
  569. else
  570. gmc_v7_0_set_fault_enable_default(adev, true);
  571. if (adev->asic_type == CHIP_KAVERI) {
  572. tmp = RREG32(mmCHUB_CONTROL);
  573. tmp &= ~BYPASS_VM;
  574. WREG32(mmCHUB_CONTROL, tmp);
  575. }
  576. gmc_v7_0_gart_flush_gpu_tlb(adev, 0);
  577. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  578. (unsigned)(adev->mc.gtt_size >> 20),
  579. (unsigned long long)adev->gart.table_addr);
  580. adev->gart.ready = true;
  581. return 0;
  582. }
  583. static int gmc_v7_0_gart_init(struct amdgpu_device *adev)
  584. {
  585. int r;
  586. if (adev->gart.robj) {
  587. WARN(1, "R600 PCIE GART already initialized\n");
  588. return 0;
  589. }
  590. /* Initialize common gart structure */
  591. r = amdgpu_gart_init(adev);
  592. if (r)
  593. return r;
  594. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  595. return amdgpu_gart_table_vram_alloc(adev);
  596. }
  597. /**
  598. * gmc_v7_0_gart_disable - gart disable
  599. *
  600. * @adev: amdgpu_device pointer
  601. *
  602. * This disables all VM page table (CIK).
  603. */
  604. static void gmc_v7_0_gart_disable(struct amdgpu_device *adev)
  605. {
  606. u32 tmp;
  607. /* Disable all tables */
  608. WREG32(mmVM_CONTEXT0_CNTL, 0);
  609. WREG32(mmVM_CONTEXT1_CNTL, 0);
  610. /* Setup TLB control */
  611. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  612. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  613. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  614. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  615. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  616. /* Setup L2 cache */
  617. tmp = RREG32(mmVM_L2_CNTL);
  618. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  619. WREG32(mmVM_L2_CNTL, tmp);
  620. WREG32(mmVM_L2_CNTL2, 0);
  621. amdgpu_gart_table_vram_unpin(adev);
  622. }
  623. /**
  624. * gmc_v7_0_gart_fini - vm fini callback
  625. *
  626. * @adev: amdgpu_device pointer
  627. *
  628. * Tears down the driver GART/VM setup (CIK).
  629. */
  630. static void gmc_v7_0_gart_fini(struct amdgpu_device *adev)
  631. {
  632. amdgpu_gart_table_vram_free(adev);
  633. amdgpu_gart_fini(adev);
  634. }
  635. /*
  636. * vm
  637. * VMID 0 is the physical GPU addresses as used by the kernel.
  638. * VMIDs 1-15 are used for userspace clients and are handled
  639. * by the amdgpu vm/hsa code.
  640. */
  641. /**
  642. * gmc_v7_0_vm_init - cik vm init callback
  643. *
  644. * @adev: amdgpu_device pointer
  645. *
  646. * Inits cik specific vm parameters (number of VMs, base of vram for
  647. * VMIDs 1-15) (CIK).
  648. * Returns 0 for success.
  649. */
  650. static int gmc_v7_0_vm_init(struct amdgpu_device *adev)
  651. {
  652. /*
  653. * number of VMs
  654. * VMID 0 is reserved for System
  655. * amdgpu graphics/compute will use VMIDs 1-7
  656. * amdkfd will use VMIDs 8-15
  657. */
  658. adev->vm_manager.num_ids = AMDGPU_NUM_OF_VMIDS;
  659. amdgpu_vm_manager_init(adev);
  660. /* base offset of vram pages */
  661. if (adev->flags & AMD_IS_APU) {
  662. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  663. tmp <<= 22;
  664. adev->vm_manager.vram_base_offset = tmp;
  665. } else
  666. adev->vm_manager.vram_base_offset = 0;
  667. return 0;
  668. }
  669. /**
  670. * gmc_v7_0_vm_fini - cik vm fini callback
  671. *
  672. * @adev: amdgpu_device pointer
  673. *
  674. * Tear down any asic specific VM setup (CIK).
  675. */
  676. static void gmc_v7_0_vm_fini(struct amdgpu_device *adev)
  677. {
  678. }
  679. /**
  680. * gmc_v7_0_vm_decode_fault - print human readable fault info
  681. *
  682. * @adev: amdgpu_device pointer
  683. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  684. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  685. *
  686. * Print human readable fault information (CIK).
  687. */
  688. static void gmc_v7_0_vm_decode_fault(struct amdgpu_device *adev,
  689. u32 status, u32 addr, u32 mc_client)
  690. {
  691. u32 mc_id;
  692. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  693. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  694. PROTECTIONS);
  695. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  696. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  697. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  698. MEMORY_CLIENT_ID);
  699. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  700. protections, vmid, addr,
  701. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  702. MEMORY_CLIENT_RW) ?
  703. "write" : "read", block, mc_client, mc_id);
  704. }
  705. static const u32 mc_cg_registers[] = {
  706. mmMC_HUB_MISC_HUB_CG,
  707. mmMC_HUB_MISC_SIP_CG,
  708. mmMC_HUB_MISC_VM_CG,
  709. mmMC_XPB_CLK_GAT,
  710. mmATC_MISC_CG,
  711. mmMC_CITF_MISC_WR_CG,
  712. mmMC_CITF_MISC_RD_CG,
  713. mmMC_CITF_MISC_VM_CG,
  714. mmVM_L2_CG,
  715. };
  716. static const u32 mc_cg_ls_en[] = {
  717. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  718. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  719. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  720. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  721. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  722. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  723. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  724. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  725. VM_L2_CG__MEM_LS_ENABLE_MASK,
  726. };
  727. static const u32 mc_cg_en[] = {
  728. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  729. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  730. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  731. MC_XPB_CLK_GAT__ENABLE_MASK,
  732. ATC_MISC_CG__ENABLE_MASK,
  733. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  734. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  735. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  736. VM_L2_CG__ENABLE_MASK,
  737. };
  738. static void gmc_v7_0_enable_mc_ls(struct amdgpu_device *adev,
  739. bool enable)
  740. {
  741. int i;
  742. u32 orig, data;
  743. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  744. orig = data = RREG32(mc_cg_registers[i]);
  745. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS))
  746. data |= mc_cg_ls_en[i];
  747. else
  748. data &= ~mc_cg_ls_en[i];
  749. if (data != orig)
  750. WREG32(mc_cg_registers[i], data);
  751. }
  752. }
  753. static void gmc_v7_0_enable_mc_mgcg(struct amdgpu_device *adev,
  754. bool enable)
  755. {
  756. int i;
  757. u32 orig, data;
  758. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  759. orig = data = RREG32(mc_cg_registers[i]);
  760. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG))
  761. data |= mc_cg_en[i];
  762. else
  763. data &= ~mc_cg_en[i];
  764. if (data != orig)
  765. WREG32(mc_cg_registers[i], data);
  766. }
  767. }
  768. static void gmc_v7_0_enable_bif_mgls(struct amdgpu_device *adev,
  769. bool enable)
  770. {
  771. u32 orig, data;
  772. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  773. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS)) {
  774. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  775. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  776. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  777. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  778. } else {
  779. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  780. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  781. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  782. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  783. }
  784. if (orig != data)
  785. WREG32_PCIE(ixPCIE_CNTL2, data);
  786. }
  787. static void gmc_v7_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  788. bool enable)
  789. {
  790. u32 orig, data;
  791. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  792. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  793. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  794. else
  795. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  796. if (orig != data)
  797. WREG32(mmHDP_HOST_PATH_CNTL, data);
  798. }
  799. static void gmc_v7_0_enable_hdp_ls(struct amdgpu_device *adev,
  800. bool enable)
  801. {
  802. u32 orig, data;
  803. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  804. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  805. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  806. else
  807. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  808. if (orig != data)
  809. WREG32(mmHDP_MEM_POWER_LS, data);
  810. }
  811. static int gmc_v7_0_convert_vram_type(int mc_seq_vram_type)
  812. {
  813. switch (mc_seq_vram_type) {
  814. case MC_SEQ_MISC0__MT__GDDR1:
  815. return AMDGPU_VRAM_TYPE_GDDR1;
  816. case MC_SEQ_MISC0__MT__DDR2:
  817. return AMDGPU_VRAM_TYPE_DDR2;
  818. case MC_SEQ_MISC0__MT__GDDR3:
  819. return AMDGPU_VRAM_TYPE_GDDR3;
  820. case MC_SEQ_MISC0__MT__GDDR4:
  821. return AMDGPU_VRAM_TYPE_GDDR4;
  822. case MC_SEQ_MISC0__MT__GDDR5:
  823. return AMDGPU_VRAM_TYPE_GDDR5;
  824. case MC_SEQ_MISC0__MT__HBM:
  825. return AMDGPU_VRAM_TYPE_HBM;
  826. case MC_SEQ_MISC0__MT__DDR3:
  827. return AMDGPU_VRAM_TYPE_DDR3;
  828. default:
  829. return AMDGPU_VRAM_TYPE_UNKNOWN;
  830. }
  831. }
  832. static int gmc_v7_0_early_init(void *handle)
  833. {
  834. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  835. gmc_v7_0_set_gart_funcs(adev);
  836. gmc_v7_0_set_irq_funcs(adev);
  837. return 0;
  838. }
  839. static int gmc_v7_0_late_init(void *handle)
  840. {
  841. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  842. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  843. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  844. else
  845. return 0;
  846. }
  847. static int gmc_v7_0_sw_init(void *handle)
  848. {
  849. int r;
  850. int dma_bits;
  851. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  852. if (adev->flags & AMD_IS_APU) {
  853. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  854. } else {
  855. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  856. tmp &= MC_SEQ_MISC0__MT__MASK;
  857. adev->mc.vram_type = gmc_v7_0_convert_vram_type(tmp);
  858. }
  859. r = amdgpu_irq_add_id(adev, 146, &adev->mc.vm_fault);
  860. if (r)
  861. return r;
  862. r = amdgpu_irq_add_id(adev, 147, &adev->mc.vm_fault);
  863. if (r)
  864. return r;
  865. /* Adjust VM size here.
  866. * Currently set to 4GB ((1 << 20) 4k pages).
  867. * Max GPUVM size for cayman and SI is 40 bits.
  868. */
  869. adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
  870. /* Set the internal MC address mask
  871. * This is the max address of the GPU's
  872. * internal address space.
  873. */
  874. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  875. /* set DMA mask + need_dma32 flags.
  876. * PCIE - can handle 40-bits.
  877. * IGP - can handle 40-bits
  878. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  879. */
  880. adev->need_dma32 = false;
  881. dma_bits = adev->need_dma32 ? 32 : 40;
  882. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  883. if (r) {
  884. adev->need_dma32 = true;
  885. dma_bits = 32;
  886. printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
  887. }
  888. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  889. if (r) {
  890. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  891. printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
  892. }
  893. r = gmc_v7_0_init_microcode(adev);
  894. if (r) {
  895. DRM_ERROR("Failed to load mc firmware!\n");
  896. return r;
  897. }
  898. r = gmc_v7_0_mc_init(adev);
  899. if (r)
  900. return r;
  901. /* Memory manager */
  902. r = amdgpu_bo_init(adev);
  903. if (r)
  904. return r;
  905. r = gmc_v7_0_gart_init(adev);
  906. if (r)
  907. return r;
  908. if (!adev->vm_manager.enabled) {
  909. r = gmc_v7_0_vm_init(adev);
  910. if (r) {
  911. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  912. return r;
  913. }
  914. adev->vm_manager.enabled = true;
  915. }
  916. return r;
  917. }
  918. static int gmc_v7_0_sw_fini(void *handle)
  919. {
  920. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  921. if (adev->vm_manager.enabled) {
  922. amdgpu_vm_manager_fini(adev);
  923. gmc_v7_0_vm_fini(adev);
  924. adev->vm_manager.enabled = false;
  925. }
  926. gmc_v7_0_gart_fini(adev);
  927. amdgpu_gem_force_release(adev);
  928. amdgpu_bo_fini(adev);
  929. return 0;
  930. }
  931. static int gmc_v7_0_hw_init(void *handle)
  932. {
  933. int r;
  934. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  935. gmc_v7_0_init_golden_registers(adev);
  936. gmc_v7_0_mc_program(adev);
  937. if (!(adev->flags & AMD_IS_APU)) {
  938. r = gmc_v7_0_mc_load_microcode(adev);
  939. if (r) {
  940. DRM_ERROR("Failed to load MC firmware!\n");
  941. return r;
  942. }
  943. }
  944. r = gmc_v7_0_gart_enable(adev);
  945. if (r)
  946. return r;
  947. return r;
  948. }
  949. static int gmc_v7_0_hw_fini(void *handle)
  950. {
  951. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  952. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  953. gmc_v7_0_gart_disable(adev);
  954. return 0;
  955. }
  956. static int gmc_v7_0_suspend(void *handle)
  957. {
  958. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  959. if (adev->vm_manager.enabled) {
  960. gmc_v7_0_vm_fini(adev);
  961. adev->vm_manager.enabled = false;
  962. }
  963. gmc_v7_0_hw_fini(adev);
  964. return 0;
  965. }
  966. static int gmc_v7_0_resume(void *handle)
  967. {
  968. int r;
  969. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  970. r = gmc_v7_0_hw_init(adev);
  971. if (r)
  972. return r;
  973. if (!adev->vm_manager.enabled) {
  974. r = gmc_v7_0_vm_init(adev);
  975. if (r) {
  976. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  977. return r;
  978. }
  979. adev->vm_manager.enabled = true;
  980. }
  981. return r;
  982. }
  983. static bool gmc_v7_0_is_idle(void *handle)
  984. {
  985. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  986. u32 tmp = RREG32(mmSRBM_STATUS);
  987. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  988. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  989. return false;
  990. return true;
  991. }
  992. static int gmc_v7_0_wait_for_idle(void *handle)
  993. {
  994. unsigned i;
  995. u32 tmp;
  996. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  997. for (i = 0; i < adev->usec_timeout; i++) {
  998. /* read MC_STATUS */
  999. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  1000. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1001. SRBM_STATUS__MCC_BUSY_MASK |
  1002. SRBM_STATUS__MCD_BUSY_MASK |
  1003. SRBM_STATUS__VMC_BUSY_MASK);
  1004. if (!tmp)
  1005. return 0;
  1006. udelay(1);
  1007. }
  1008. return -ETIMEDOUT;
  1009. }
  1010. static int gmc_v7_0_soft_reset(void *handle)
  1011. {
  1012. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1013. struct amdgpu_mode_mc_save save;
  1014. u32 srbm_soft_reset = 0;
  1015. u32 tmp = RREG32(mmSRBM_STATUS);
  1016. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  1017. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1018. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  1019. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1020. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  1021. if (!(adev->flags & AMD_IS_APU))
  1022. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1023. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  1024. }
  1025. if (srbm_soft_reset) {
  1026. gmc_v7_0_mc_stop(adev, &save);
  1027. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  1028. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1029. }
  1030. tmp = RREG32(mmSRBM_SOFT_RESET);
  1031. tmp |= srbm_soft_reset;
  1032. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1033. WREG32(mmSRBM_SOFT_RESET, tmp);
  1034. tmp = RREG32(mmSRBM_SOFT_RESET);
  1035. udelay(50);
  1036. tmp &= ~srbm_soft_reset;
  1037. WREG32(mmSRBM_SOFT_RESET, tmp);
  1038. tmp = RREG32(mmSRBM_SOFT_RESET);
  1039. /* Wait a little for things to settle down */
  1040. udelay(50);
  1041. gmc_v7_0_mc_resume(adev, &save);
  1042. udelay(50);
  1043. }
  1044. return 0;
  1045. }
  1046. static int gmc_v7_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1047. struct amdgpu_irq_src *src,
  1048. unsigned type,
  1049. enum amdgpu_interrupt_state state)
  1050. {
  1051. u32 tmp;
  1052. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1053. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1054. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1055. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1056. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1057. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1058. switch (state) {
  1059. case AMDGPU_IRQ_STATE_DISABLE:
  1060. /* system context */
  1061. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1062. tmp &= ~bits;
  1063. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1064. /* VMs */
  1065. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1066. tmp &= ~bits;
  1067. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1068. break;
  1069. case AMDGPU_IRQ_STATE_ENABLE:
  1070. /* system context */
  1071. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1072. tmp |= bits;
  1073. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1074. /* VMs */
  1075. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1076. tmp |= bits;
  1077. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1078. break;
  1079. default:
  1080. break;
  1081. }
  1082. return 0;
  1083. }
  1084. static int gmc_v7_0_process_interrupt(struct amdgpu_device *adev,
  1085. struct amdgpu_irq_src *source,
  1086. struct amdgpu_iv_entry *entry)
  1087. {
  1088. u32 addr, status, mc_client;
  1089. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1090. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1091. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1092. /* reset addr and status */
  1093. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1094. if (!addr && !status)
  1095. return 0;
  1096. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1097. gmc_v7_0_set_fault_enable_default(adev, false);
  1098. if (printk_ratelimit()) {
  1099. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1100. entry->src_id, entry->src_data);
  1101. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1102. addr);
  1103. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1104. status);
  1105. gmc_v7_0_vm_decode_fault(adev, status, addr, mc_client);
  1106. }
  1107. return 0;
  1108. }
  1109. static int gmc_v7_0_set_clockgating_state(void *handle,
  1110. enum amd_clockgating_state state)
  1111. {
  1112. bool gate = false;
  1113. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1114. if (state == AMD_CG_STATE_GATE)
  1115. gate = true;
  1116. if (!(adev->flags & AMD_IS_APU)) {
  1117. gmc_v7_0_enable_mc_mgcg(adev, gate);
  1118. gmc_v7_0_enable_mc_ls(adev, gate);
  1119. }
  1120. gmc_v7_0_enable_bif_mgls(adev, gate);
  1121. gmc_v7_0_enable_hdp_mgcg(adev, gate);
  1122. gmc_v7_0_enable_hdp_ls(adev, gate);
  1123. return 0;
  1124. }
  1125. static int gmc_v7_0_set_powergating_state(void *handle,
  1126. enum amd_powergating_state state)
  1127. {
  1128. return 0;
  1129. }
  1130. static const struct amd_ip_funcs gmc_v7_0_ip_funcs = {
  1131. .name = "gmc_v7_0",
  1132. .early_init = gmc_v7_0_early_init,
  1133. .late_init = gmc_v7_0_late_init,
  1134. .sw_init = gmc_v7_0_sw_init,
  1135. .sw_fini = gmc_v7_0_sw_fini,
  1136. .hw_init = gmc_v7_0_hw_init,
  1137. .hw_fini = gmc_v7_0_hw_fini,
  1138. .suspend = gmc_v7_0_suspend,
  1139. .resume = gmc_v7_0_resume,
  1140. .is_idle = gmc_v7_0_is_idle,
  1141. .wait_for_idle = gmc_v7_0_wait_for_idle,
  1142. .soft_reset = gmc_v7_0_soft_reset,
  1143. .set_clockgating_state = gmc_v7_0_set_clockgating_state,
  1144. .set_powergating_state = gmc_v7_0_set_powergating_state,
  1145. };
  1146. static const struct amdgpu_gart_funcs gmc_v7_0_gart_funcs = {
  1147. .flush_gpu_tlb = gmc_v7_0_gart_flush_gpu_tlb,
  1148. .set_pte_pde = gmc_v7_0_gart_set_pte_pde,
  1149. .set_prt = gmc_v7_0_set_prt,
  1150. };
  1151. static const struct amdgpu_irq_src_funcs gmc_v7_0_irq_funcs = {
  1152. .set = gmc_v7_0_vm_fault_interrupt_state,
  1153. .process = gmc_v7_0_process_interrupt,
  1154. };
  1155. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev)
  1156. {
  1157. if (adev->gart.gart_funcs == NULL)
  1158. adev->gart.gart_funcs = &gmc_v7_0_gart_funcs;
  1159. }
  1160. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  1161. {
  1162. adev->mc.vm_fault.num_types = 1;
  1163. adev->mc.vm_fault.funcs = &gmc_v7_0_irq_funcs;
  1164. }
  1165. const struct amdgpu_ip_block_version gmc_v7_0_ip_block =
  1166. {
  1167. .type = AMD_IP_BLOCK_TYPE_GMC,
  1168. .major = 7,
  1169. .minor = 0,
  1170. .rev = 0,
  1171. .funcs = &gmc_v7_0_ip_funcs,
  1172. };
  1173. const struct amdgpu_ip_block_version gmc_v7_4_ip_block =
  1174. {
  1175. .type = AMD_IP_BLOCK_TYPE_GMC,
  1176. .major = 7,
  1177. .minor = 4,
  1178. .rev = 0,
  1179. .funcs = &gmc_v7_0_ip_funcs,
  1180. };