gfx_v8_0.c 244 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vi_structs.h"
  29. #include "vid.h"
  30. #include "amdgpu_ucode.h"
  31. #include "amdgpu_atombios.h"
  32. #include "atombios_i2c.h"
  33. #include "clearstate_vi.h"
  34. #include "gmc/gmc_8_2_d.h"
  35. #include "gmc/gmc_8_2_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "gca/gfx_8_0_enum.h"
  44. #include "dce/dce_10_0_d.h"
  45. #include "dce/dce_10_0_sh_mask.h"
  46. #include "smu/smu_7_1_3_d.h"
  47. #define GFX8_NUM_GFX_RINGS 1
  48. #define GFX8_NUM_COMPUTE_RINGS 8
  49. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  52. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  53. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  54. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  55. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  56. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  57. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  58. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  59. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  60. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  61. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  62. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  63. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  64. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  67. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  68. /* BPM SERDES CMD */
  69. #define SET_BPM_SERDES_CMD 1
  70. #define CLE_BPM_SERDES_CMD 0
  71. /* BPM Register Address*/
  72. enum {
  73. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  74. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  75. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  76. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  77. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  78. BPM_REG_FGCG_MAX
  79. };
  80. #define RLC_FormatDirectRegListLength 14
  81. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  127. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  128. {
  129. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  130. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  131. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  132. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  133. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  134. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  135. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  136. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  137. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  138. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  139. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  140. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  141. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  142. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  143. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  144. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  145. };
  146. static const u32 golden_settings_tonga_a11[] =
  147. {
  148. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  149. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  150. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  151. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  152. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  153. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  154. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  155. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  156. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  157. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  158. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  159. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  160. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  161. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  162. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  163. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  164. };
  165. static const u32 tonga_golden_common_all[] =
  166. {
  167. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  168. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  169. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  170. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  171. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  172. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  173. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  174. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  175. };
  176. static const u32 tonga_mgcg_cgcg_init[] =
  177. {
  178. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  179. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  180. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  181. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  185. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  187. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  188. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  189. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  190. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  191. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  192. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  195. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  196. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  197. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  198. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  199. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  200. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  201. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  202. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  203. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  204. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  205. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  206. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  207. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  208. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  209. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  210. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  211. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  212. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  213. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  214. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  215. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  216. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  217. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  218. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  219. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  220. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  221. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  222. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  223. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  224. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  225. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  226. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  227. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  228. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  229. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  230. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  231. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  232. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  233. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  234. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  235. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  236. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  237. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  238. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  239. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  240. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  241. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  242. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  243. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  244. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  245. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  246. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  247. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  248. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  249. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  250. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  251. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  252. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  253. };
  254. static const u32 golden_settings_polaris11_a11[] =
  255. {
  256. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  257. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  258. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  259. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  260. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  261. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  262. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  263. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  264. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  265. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  266. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  267. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  268. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  269. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  270. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  271. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  272. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  273. };
  274. static const u32 polaris11_golden_common_all[] =
  275. {
  276. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  277. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  278. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  279. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  280. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  281. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  282. };
  283. static const u32 golden_settings_polaris10_a11[] =
  284. {
  285. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  286. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  287. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  288. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  289. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  290. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  291. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  292. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  293. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  294. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  295. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  296. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  297. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  298. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  299. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  300. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  301. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  302. };
  303. static const u32 polaris10_golden_common_all[] =
  304. {
  305. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  306. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  307. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  308. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  309. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  310. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  311. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  312. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  313. };
  314. static const u32 fiji_golden_common_all[] =
  315. {
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  318. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  319. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  320. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  321. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  322. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  323. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  324. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  325. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  326. };
  327. static const u32 golden_settings_fiji_a10[] =
  328. {
  329. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  330. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  331. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  332. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  333. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  334. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  335. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  336. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  337. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  338. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  339. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  340. };
  341. static const u32 fiji_mgcg_cgcg_init[] =
  342. {
  343. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  344. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  345. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  346. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  350. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  352. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  353. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  354. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  355. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  356. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  357. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  360. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  361. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  362. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  363. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  364. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  365. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  366. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  367. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  368. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  369. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  370. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  371. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  372. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  373. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  374. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  375. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  376. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  377. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  378. };
  379. static const u32 golden_settings_iceland_a11[] =
  380. {
  381. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  382. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  383. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  384. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  385. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  386. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  387. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  388. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  389. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  390. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  391. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  392. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  393. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  394. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  395. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  396. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  397. };
  398. static const u32 iceland_golden_common_all[] =
  399. {
  400. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  401. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  402. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  403. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  404. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  405. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  406. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  407. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  408. };
  409. static const u32 iceland_mgcg_cgcg_init[] =
  410. {
  411. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  412. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  413. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  416. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  417. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  418. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  420. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  422. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  423. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  426. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  428. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  429. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  430. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  431. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  432. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  433. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  434. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  435. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  436. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  437. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  438. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  439. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  440. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  441. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  442. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  443. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  444. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  445. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  446. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  447. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  455. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  463. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  464. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  465. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  466. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  467. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  468. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  469. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  470. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  471. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  472. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  473. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  474. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  475. };
  476. static const u32 cz_golden_settings_a11[] =
  477. {
  478. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  479. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  480. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  481. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  482. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  483. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  484. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  485. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  486. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  487. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  488. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  489. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  490. };
  491. static const u32 cz_golden_common_all[] =
  492. {
  493. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  494. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  495. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  496. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  497. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  498. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  499. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  500. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  501. };
  502. static const u32 cz_mgcg_cgcg_init[] =
  503. {
  504. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  505. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  506. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  507. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  513. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  514. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  515. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  516. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  517. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  518. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  521. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  522. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  523. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  524. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  525. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  526. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  527. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  528. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  529. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  530. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  531. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  532. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  533. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  534. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  535. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  536. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  537. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  538. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  539. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  540. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  541. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  542. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  543. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  544. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  545. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  546. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  547. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  548. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  549. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  550. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  551. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  552. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  553. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  554. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  555. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  556. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  557. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  558. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  559. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  560. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  561. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  562. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  563. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  564. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  565. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  566. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  567. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  568. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  569. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  570. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  571. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  572. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  573. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  574. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  575. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  576. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  577. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  578. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  579. };
  580. static const u32 stoney_golden_settings_a11[] =
  581. {
  582. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  583. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  584. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  585. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  586. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  587. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  588. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  589. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  590. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  591. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  592. };
  593. static const u32 stoney_golden_common_all[] =
  594. {
  595. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  596. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  597. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  598. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  599. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  600. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  601. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  602. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  603. };
  604. static const u32 stoney_mgcg_cgcg_init[] =
  605. {
  606. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  607. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  608. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  609. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  610. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  611. };
  612. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  613. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  614. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  615. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  616. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  617. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  618. static void gfx_v8_0_ring_emit_ce_meta_init(struct amdgpu_ring *ring, uint64_t addr);
  619. static void gfx_v8_0_ring_emit_de_meta_init(struct amdgpu_ring *ring, uint64_t addr);
  620. static int gfx_v8_0_compute_mqd_soft_init(struct amdgpu_device *adev);
  621. static void gfx_v8_0_compute_mqd_soft_fini(struct amdgpu_device *adev);
  622. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  623. {
  624. switch (adev->asic_type) {
  625. case CHIP_TOPAZ:
  626. amdgpu_program_register_sequence(adev,
  627. iceland_mgcg_cgcg_init,
  628. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  629. amdgpu_program_register_sequence(adev,
  630. golden_settings_iceland_a11,
  631. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  632. amdgpu_program_register_sequence(adev,
  633. iceland_golden_common_all,
  634. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  635. break;
  636. case CHIP_FIJI:
  637. amdgpu_program_register_sequence(adev,
  638. fiji_mgcg_cgcg_init,
  639. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  640. amdgpu_program_register_sequence(adev,
  641. golden_settings_fiji_a10,
  642. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  643. amdgpu_program_register_sequence(adev,
  644. fiji_golden_common_all,
  645. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  646. break;
  647. case CHIP_TONGA:
  648. amdgpu_program_register_sequence(adev,
  649. tonga_mgcg_cgcg_init,
  650. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  651. amdgpu_program_register_sequence(adev,
  652. golden_settings_tonga_a11,
  653. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  654. amdgpu_program_register_sequence(adev,
  655. tonga_golden_common_all,
  656. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  657. break;
  658. case CHIP_POLARIS11:
  659. case CHIP_POLARIS12:
  660. amdgpu_program_register_sequence(adev,
  661. golden_settings_polaris11_a11,
  662. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  663. amdgpu_program_register_sequence(adev,
  664. polaris11_golden_common_all,
  665. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  666. break;
  667. case CHIP_POLARIS10:
  668. amdgpu_program_register_sequence(adev,
  669. golden_settings_polaris10_a11,
  670. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  671. amdgpu_program_register_sequence(adev,
  672. polaris10_golden_common_all,
  673. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  674. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  675. if (adev->pdev->revision == 0xc7 &&
  676. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  677. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  678. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  679. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  680. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  681. }
  682. break;
  683. case CHIP_CARRIZO:
  684. amdgpu_program_register_sequence(adev,
  685. cz_mgcg_cgcg_init,
  686. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  687. amdgpu_program_register_sequence(adev,
  688. cz_golden_settings_a11,
  689. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  690. amdgpu_program_register_sequence(adev,
  691. cz_golden_common_all,
  692. (const u32)ARRAY_SIZE(cz_golden_common_all));
  693. break;
  694. case CHIP_STONEY:
  695. amdgpu_program_register_sequence(adev,
  696. stoney_mgcg_cgcg_init,
  697. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  698. amdgpu_program_register_sequence(adev,
  699. stoney_golden_settings_a11,
  700. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  701. amdgpu_program_register_sequence(adev,
  702. stoney_golden_common_all,
  703. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  704. break;
  705. default:
  706. break;
  707. }
  708. }
  709. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  710. {
  711. adev->gfx.scratch.num_reg = 7;
  712. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  713. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  714. }
  715. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  716. {
  717. struct amdgpu_device *adev = ring->adev;
  718. uint32_t scratch;
  719. uint32_t tmp = 0;
  720. unsigned i;
  721. int r;
  722. r = amdgpu_gfx_scratch_get(adev, &scratch);
  723. if (r) {
  724. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  725. return r;
  726. }
  727. WREG32(scratch, 0xCAFEDEAD);
  728. r = amdgpu_ring_alloc(ring, 3);
  729. if (r) {
  730. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  731. ring->idx, r);
  732. amdgpu_gfx_scratch_free(adev, scratch);
  733. return r;
  734. }
  735. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  736. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  737. amdgpu_ring_write(ring, 0xDEADBEEF);
  738. amdgpu_ring_commit(ring);
  739. for (i = 0; i < adev->usec_timeout; i++) {
  740. tmp = RREG32(scratch);
  741. if (tmp == 0xDEADBEEF)
  742. break;
  743. DRM_UDELAY(1);
  744. }
  745. if (i < adev->usec_timeout) {
  746. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  747. ring->idx, i);
  748. } else {
  749. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  750. ring->idx, scratch, tmp);
  751. r = -EINVAL;
  752. }
  753. amdgpu_gfx_scratch_free(adev, scratch);
  754. return r;
  755. }
  756. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  757. {
  758. struct amdgpu_device *adev = ring->adev;
  759. struct amdgpu_ib ib;
  760. struct dma_fence *f = NULL;
  761. uint32_t scratch;
  762. uint32_t tmp = 0;
  763. long r;
  764. r = amdgpu_gfx_scratch_get(adev, &scratch);
  765. if (r) {
  766. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  767. return r;
  768. }
  769. WREG32(scratch, 0xCAFEDEAD);
  770. memset(&ib, 0, sizeof(ib));
  771. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  772. if (r) {
  773. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  774. goto err1;
  775. }
  776. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  777. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  778. ib.ptr[2] = 0xDEADBEEF;
  779. ib.length_dw = 3;
  780. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  781. if (r)
  782. goto err2;
  783. r = dma_fence_wait_timeout(f, false, timeout);
  784. if (r == 0) {
  785. DRM_ERROR("amdgpu: IB test timed out.\n");
  786. r = -ETIMEDOUT;
  787. goto err2;
  788. } else if (r < 0) {
  789. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  790. goto err2;
  791. }
  792. tmp = RREG32(scratch);
  793. if (tmp == 0xDEADBEEF) {
  794. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  795. r = 0;
  796. } else {
  797. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  798. scratch, tmp);
  799. r = -EINVAL;
  800. }
  801. err2:
  802. amdgpu_ib_free(adev, &ib, NULL);
  803. dma_fence_put(f);
  804. err1:
  805. amdgpu_gfx_scratch_free(adev, scratch);
  806. return r;
  807. }
  808. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  809. release_firmware(adev->gfx.pfp_fw);
  810. adev->gfx.pfp_fw = NULL;
  811. release_firmware(adev->gfx.me_fw);
  812. adev->gfx.me_fw = NULL;
  813. release_firmware(adev->gfx.ce_fw);
  814. adev->gfx.ce_fw = NULL;
  815. release_firmware(adev->gfx.rlc_fw);
  816. adev->gfx.rlc_fw = NULL;
  817. release_firmware(adev->gfx.mec_fw);
  818. adev->gfx.mec_fw = NULL;
  819. if ((adev->asic_type != CHIP_STONEY) &&
  820. (adev->asic_type != CHIP_TOPAZ))
  821. release_firmware(adev->gfx.mec2_fw);
  822. adev->gfx.mec2_fw = NULL;
  823. kfree(adev->gfx.rlc.register_list_format);
  824. }
  825. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  826. {
  827. const char *chip_name;
  828. char fw_name[30];
  829. int err;
  830. struct amdgpu_firmware_info *info = NULL;
  831. const struct common_firmware_header *header = NULL;
  832. const struct gfx_firmware_header_v1_0 *cp_hdr;
  833. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  834. unsigned int *tmp = NULL, i;
  835. DRM_DEBUG("\n");
  836. switch (adev->asic_type) {
  837. case CHIP_TOPAZ:
  838. chip_name = "topaz";
  839. break;
  840. case CHIP_TONGA:
  841. chip_name = "tonga";
  842. break;
  843. case CHIP_CARRIZO:
  844. chip_name = "carrizo";
  845. break;
  846. case CHIP_FIJI:
  847. chip_name = "fiji";
  848. break;
  849. case CHIP_POLARIS11:
  850. chip_name = "polaris11";
  851. break;
  852. case CHIP_POLARIS10:
  853. chip_name = "polaris10";
  854. break;
  855. case CHIP_POLARIS12:
  856. chip_name = "polaris12";
  857. break;
  858. case CHIP_STONEY:
  859. chip_name = "stoney";
  860. break;
  861. default:
  862. BUG();
  863. }
  864. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  865. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  866. if (err)
  867. goto out;
  868. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  869. if (err)
  870. goto out;
  871. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  872. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  873. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  874. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  875. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  876. if (err)
  877. goto out;
  878. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  879. if (err)
  880. goto out;
  881. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  882. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  883. /* chain ib ucode isn't formal released, just disable it by far
  884. * TODO: when ucod ready we should use ucode version to judge if
  885. * chain-ib support or not.
  886. */
  887. adev->virt.chained_ib_support = false;
  888. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  889. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  890. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  891. if (err)
  892. goto out;
  893. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  894. if (err)
  895. goto out;
  896. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  897. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  898. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  899. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  900. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  901. if (err)
  902. goto out;
  903. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  904. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  905. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  906. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  907. adev->gfx.rlc.save_and_restore_offset =
  908. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  909. adev->gfx.rlc.clear_state_descriptor_offset =
  910. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  911. adev->gfx.rlc.avail_scratch_ram_locations =
  912. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  913. adev->gfx.rlc.reg_restore_list_size =
  914. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  915. adev->gfx.rlc.reg_list_format_start =
  916. le32_to_cpu(rlc_hdr->reg_list_format_start);
  917. adev->gfx.rlc.reg_list_format_separate_start =
  918. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  919. adev->gfx.rlc.starting_offsets_start =
  920. le32_to_cpu(rlc_hdr->starting_offsets_start);
  921. adev->gfx.rlc.reg_list_format_size_bytes =
  922. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  923. adev->gfx.rlc.reg_list_size_bytes =
  924. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  925. adev->gfx.rlc.register_list_format =
  926. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  927. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  928. if (!adev->gfx.rlc.register_list_format) {
  929. err = -ENOMEM;
  930. goto out;
  931. }
  932. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  933. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  934. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  935. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  936. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  937. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  938. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  939. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  940. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  941. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  942. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  943. if (err)
  944. goto out;
  945. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  946. if (err)
  947. goto out;
  948. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  949. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  950. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  951. if ((adev->asic_type != CHIP_STONEY) &&
  952. (adev->asic_type != CHIP_TOPAZ)) {
  953. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  954. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  955. if (!err) {
  956. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  957. if (err)
  958. goto out;
  959. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  960. adev->gfx.mec2_fw->data;
  961. adev->gfx.mec2_fw_version =
  962. le32_to_cpu(cp_hdr->header.ucode_version);
  963. adev->gfx.mec2_feature_version =
  964. le32_to_cpu(cp_hdr->ucode_feature_version);
  965. } else {
  966. err = 0;
  967. adev->gfx.mec2_fw = NULL;
  968. }
  969. }
  970. if (adev->firmware.smu_load) {
  971. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  972. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  973. info->fw = adev->gfx.pfp_fw;
  974. header = (const struct common_firmware_header *)info->fw->data;
  975. adev->firmware.fw_size +=
  976. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  977. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  978. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  979. info->fw = adev->gfx.me_fw;
  980. header = (const struct common_firmware_header *)info->fw->data;
  981. adev->firmware.fw_size +=
  982. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  983. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  984. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  985. info->fw = adev->gfx.ce_fw;
  986. header = (const struct common_firmware_header *)info->fw->data;
  987. adev->firmware.fw_size +=
  988. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  989. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  990. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  991. info->fw = adev->gfx.rlc_fw;
  992. header = (const struct common_firmware_header *)info->fw->data;
  993. adev->firmware.fw_size +=
  994. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  995. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  996. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  997. info->fw = adev->gfx.mec_fw;
  998. header = (const struct common_firmware_header *)info->fw->data;
  999. adev->firmware.fw_size +=
  1000. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1001. /* we need account JT in */
  1002. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1003. adev->firmware.fw_size +=
  1004. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1005. if (amdgpu_sriov_vf(adev)) {
  1006. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1007. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1008. info->fw = adev->gfx.mec_fw;
  1009. adev->firmware.fw_size +=
  1010. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1011. }
  1012. if (adev->gfx.mec2_fw) {
  1013. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1014. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1015. info->fw = adev->gfx.mec2_fw;
  1016. header = (const struct common_firmware_header *)info->fw->data;
  1017. adev->firmware.fw_size +=
  1018. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1019. }
  1020. }
  1021. out:
  1022. if (err) {
  1023. dev_err(adev->dev,
  1024. "gfx8: Failed to load firmware \"%s\"\n",
  1025. fw_name);
  1026. release_firmware(adev->gfx.pfp_fw);
  1027. adev->gfx.pfp_fw = NULL;
  1028. release_firmware(adev->gfx.me_fw);
  1029. adev->gfx.me_fw = NULL;
  1030. release_firmware(adev->gfx.ce_fw);
  1031. adev->gfx.ce_fw = NULL;
  1032. release_firmware(adev->gfx.rlc_fw);
  1033. adev->gfx.rlc_fw = NULL;
  1034. release_firmware(adev->gfx.mec_fw);
  1035. adev->gfx.mec_fw = NULL;
  1036. release_firmware(adev->gfx.mec2_fw);
  1037. adev->gfx.mec2_fw = NULL;
  1038. }
  1039. return err;
  1040. }
  1041. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1042. volatile u32 *buffer)
  1043. {
  1044. u32 count = 0, i;
  1045. const struct cs_section_def *sect = NULL;
  1046. const struct cs_extent_def *ext = NULL;
  1047. if (adev->gfx.rlc.cs_data == NULL)
  1048. return;
  1049. if (buffer == NULL)
  1050. return;
  1051. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1052. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1053. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1054. buffer[count++] = cpu_to_le32(0x80000000);
  1055. buffer[count++] = cpu_to_le32(0x80000000);
  1056. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1057. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1058. if (sect->id == SECT_CONTEXT) {
  1059. buffer[count++] =
  1060. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1061. buffer[count++] = cpu_to_le32(ext->reg_index -
  1062. PACKET3_SET_CONTEXT_REG_START);
  1063. for (i = 0; i < ext->reg_count; i++)
  1064. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1065. } else {
  1066. return;
  1067. }
  1068. }
  1069. }
  1070. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1071. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1072. PACKET3_SET_CONTEXT_REG_START);
  1073. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1074. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1075. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1076. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1077. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1078. buffer[count++] = cpu_to_le32(0);
  1079. }
  1080. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1081. {
  1082. const __le32 *fw_data;
  1083. volatile u32 *dst_ptr;
  1084. int me, i, max_me = 4;
  1085. u32 bo_offset = 0;
  1086. u32 table_offset, table_size;
  1087. if (adev->asic_type == CHIP_CARRIZO)
  1088. max_me = 5;
  1089. /* write the cp table buffer */
  1090. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1091. for (me = 0; me < max_me; me++) {
  1092. if (me == 0) {
  1093. const struct gfx_firmware_header_v1_0 *hdr =
  1094. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1095. fw_data = (const __le32 *)
  1096. (adev->gfx.ce_fw->data +
  1097. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1098. table_offset = le32_to_cpu(hdr->jt_offset);
  1099. table_size = le32_to_cpu(hdr->jt_size);
  1100. } else if (me == 1) {
  1101. const struct gfx_firmware_header_v1_0 *hdr =
  1102. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1103. fw_data = (const __le32 *)
  1104. (adev->gfx.pfp_fw->data +
  1105. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1106. table_offset = le32_to_cpu(hdr->jt_offset);
  1107. table_size = le32_to_cpu(hdr->jt_size);
  1108. } else if (me == 2) {
  1109. const struct gfx_firmware_header_v1_0 *hdr =
  1110. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1111. fw_data = (const __le32 *)
  1112. (adev->gfx.me_fw->data +
  1113. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1114. table_offset = le32_to_cpu(hdr->jt_offset);
  1115. table_size = le32_to_cpu(hdr->jt_size);
  1116. } else if (me == 3) {
  1117. const struct gfx_firmware_header_v1_0 *hdr =
  1118. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1119. fw_data = (const __le32 *)
  1120. (adev->gfx.mec_fw->data +
  1121. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1122. table_offset = le32_to_cpu(hdr->jt_offset);
  1123. table_size = le32_to_cpu(hdr->jt_size);
  1124. } else if (me == 4) {
  1125. const struct gfx_firmware_header_v1_0 *hdr =
  1126. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1127. fw_data = (const __le32 *)
  1128. (adev->gfx.mec2_fw->data +
  1129. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1130. table_offset = le32_to_cpu(hdr->jt_offset);
  1131. table_size = le32_to_cpu(hdr->jt_size);
  1132. }
  1133. for (i = 0; i < table_size; i ++) {
  1134. dst_ptr[bo_offset + i] =
  1135. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1136. }
  1137. bo_offset += table_size;
  1138. }
  1139. }
  1140. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1141. {
  1142. int r;
  1143. /* clear state block */
  1144. if (adev->gfx.rlc.clear_state_obj) {
  1145. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1146. if (unlikely(r != 0))
  1147. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1148. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1149. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1150. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1151. adev->gfx.rlc.clear_state_obj = NULL;
  1152. }
  1153. /* jump table block */
  1154. if (adev->gfx.rlc.cp_table_obj) {
  1155. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1156. if (unlikely(r != 0))
  1157. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1158. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1159. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1160. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1161. adev->gfx.rlc.cp_table_obj = NULL;
  1162. }
  1163. }
  1164. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1165. {
  1166. volatile u32 *dst_ptr;
  1167. u32 dws;
  1168. const struct cs_section_def *cs_data;
  1169. int r;
  1170. adev->gfx.rlc.cs_data = vi_cs_data;
  1171. cs_data = adev->gfx.rlc.cs_data;
  1172. if (cs_data) {
  1173. /* clear state block */
  1174. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1175. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1176. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1177. AMDGPU_GEM_DOMAIN_VRAM,
  1178. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1179. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1180. NULL, NULL,
  1181. &adev->gfx.rlc.clear_state_obj);
  1182. if (r) {
  1183. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1184. gfx_v8_0_rlc_fini(adev);
  1185. return r;
  1186. }
  1187. }
  1188. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1189. if (unlikely(r != 0)) {
  1190. gfx_v8_0_rlc_fini(adev);
  1191. return r;
  1192. }
  1193. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1194. &adev->gfx.rlc.clear_state_gpu_addr);
  1195. if (r) {
  1196. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1197. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1198. gfx_v8_0_rlc_fini(adev);
  1199. return r;
  1200. }
  1201. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1202. if (r) {
  1203. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1204. gfx_v8_0_rlc_fini(adev);
  1205. return r;
  1206. }
  1207. /* set up the cs buffer */
  1208. dst_ptr = adev->gfx.rlc.cs_ptr;
  1209. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1210. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1211. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1212. }
  1213. if ((adev->asic_type == CHIP_CARRIZO) ||
  1214. (adev->asic_type == CHIP_STONEY)) {
  1215. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1216. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1217. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1218. AMDGPU_GEM_DOMAIN_VRAM,
  1219. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1220. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1221. NULL, NULL,
  1222. &adev->gfx.rlc.cp_table_obj);
  1223. if (r) {
  1224. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1225. return r;
  1226. }
  1227. }
  1228. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1229. if (unlikely(r != 0)) {
  1230. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1231. return r;
  1232. }
  1233. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1234. &adev->gfx.rlc.cp_table_gpu_addr);
  1235. if (r) {
  1236. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1237. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1238. return r;
  1239. }
  1240. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1241. if (r) {
  1242. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1243. return r;
  1244. }
  1245. cz_init_cp_jump_table(adev);
  1246. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1247. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1248. }
  1249. return 0;
  1250. }
  1251. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1252. {
  1253. int r;
  1254. if (adev->gfx.mec.hpd_eop_obj) {
  1255. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1256. if (unlikely(r != 0))
  1257. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1258. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1259. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1260. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1261. adev->gfx.mec.hpd_eop_obj = NULL;
  1262. }
  1263. }
  1264. static int gfx_v8_0_kiq_init_ring(struct amdgpu_device *adev,
  1265. struct amdgpu_ring *ring,
  1266. struct amdgpu_irq_src *irq)
  1267. {
  1268. int r = 0;
  1269. r = amdgpu_wb_get(adev, &adev->virt.reg_val_offs);
  1270. if (r)
  1271. return r;
  1272. ring->adev = NULL;
  1273. ring->ring_obj = NULL;
  1274. ring->use_doorbell = true;
  1275. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  1276. if (adev->gfx.mec2_fw) {
  1277. ring->me = 2;
  1278. ring->pipe = 0;
  1279. } else {
  1280. ring->me = 1;
  1281. ring->pipe = 1;
  1282. }
  1283. irq->data = ring;
  1284. ring->queue = 0;
  1285. sprintf(ring->name, "kiq %d.%d.%d", ring->me, ring->pipe, ring->queue);
  1286. r = amdgpu_ring_init(adev, ring, 1024,
  1287. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  1288. if (r)
  1289. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  1290. return r;
  1291. }
  1292. static void gfx_v8_0_kiq_free_ring(struct amdgpu_ring *ring,
  1293. struct amdgpu_irq_src *irq)
  1294. {
  1295. amdgpu_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  1296. amdgpu_ring_fini(ring);
  1297. irq->data = NULL;
  1298. }
  1299. #define MEC_HPD_SIZE 2048
  1300. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1301. {
  1302. int r;
  1303. u32 *hpd;
  1304. /*
  1305. * we assign only 1 pipe because all other pipes will
  1306. * be handled by KFD
  1307. */
  1308. adev->gfx.mec.num_mec = 1;
  1309. adev->gfx.mec.num_pipe = 1;
  1310. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1311. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1312. r = amdgpu_bo_create(adev,
  1313. adev->gfx.mec.num_queue * MEC_HPD_SIZE,
  1314. PAGE_SIZE, true,
  1315. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1316. &adev->gfx.mec.hpd_eop_obj);
  1317. if (r) {
  1318. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1319. return r;
  1320. }
  1321. }
  1322. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1323. if (unlikely(r != 0)) {
  1324. gfx_v8_0_mec_fini(adev);
  1325. return r;
  1326. }
  1327. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1328. &adev->gfx.mec.hpd_eop_gpu_addr);
  1329. if (r) {
  1330. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1331. gfx_v8_0_mec_fini(adev);
  1332. return r;
  1333. }
  1334. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1335. if (r) {
  1336. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1337. gfx_v8_0_mec_fini(adev);
  1338. return r;
  1339. }
  1340. memset(hpd, 0, adev->gfx.mec.num_queue * MEC_HPD_SIZE);
  1341. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1342. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1343. return 0;
  1344. }
  1345. static void gfx_v8_0_kiq_fini(struct amdgpu_device *adev)
  1346. {
  1347. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1348. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  1349. }
  1350. static int gfx_v8_0_kiq_init(struct amdgpu_device *adev)
  1351. {
  1352. int r;
  1353. u32 *hpd;
  1354. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1355. r = amdgpu_bo_create_kernel(adev, MEC_HPD_SIZE, PAGE_SIZE,
  1356. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  1357. &kiq->eop_gpu_addr, (void **)&hpd);
  1358. if (r) {
  1359. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  1360. return r;
  1361. }
  1362. memset(hpd, 0, MEC_HPD_SIZE);
  1363. amdgpu_bo_kunmap(kiq->eop_obj);
  1364. return 0;
  1365. }
  1366. static const u32 vgpr_init_compute_shader[] =
  1367. {
  1368. 0x7e000209, 0x7e020208,
  1369. 0x7e040207, 0x7e060206,
  1370. 0x7e080205, 0x7e0a0204,
  1371. 0x7e0c0203, 0x7e0e0202,
  1372. 0x7e100201, 0x7e120200,
  1373. 0x7e140209, 0x7e160208,
  1374. 0x7e180207, 0x7e1a0206,
  1375. 0x7e1c0205, 0x7e1e0204,
  1376. 0x7e200203, 0x7e220202,
  1377. 0x7e240201, 0x7e260200,
  1378. 0x7e280209, 0x7e2a0208,
  1379. 0x7e2c0207, 0x7e2e0206,
  1380. 0x7e300205, 0x7e320204,
  1381. 0x7e340203, 0x7e360202,
  1382. 0x7e380201, 0x7e3a0200,
  1383. 0x7e3c0209, 0x7e3e0208,
  1384. 0x7e400207, 0x7e420206,
  1385. 0x7e440205, 0x7e460204,
  1386. 0x7e480203, 0x7e4a0202,
  1387. 0x7e4c0201, 0x7e4e0200,
  1388. 0x7e500209, 0x7e520208,
  1389. 0x7e540207, 0x7e560206,
  1390. 0x7e580205, 0x7e5a0204,
  1391. 0x7e5c0203, 0x7e5e0202,
  1392. 0x7e600201, 0x7e620200,
  1393. 0x7e640209, 0x7e660208,
  1394. 0x7e680207, 0x7e6a0206,
  1395. 0x7e6c0205, 0x7e6e0204,
  1396. 0x7e700203, 0x7e720202,
  1397. 0x7e740201, 0x7e760200,
  1398. 0x7e780209, 0x7e7a0208,
  1399. 0x7e7c0207, 0x7e7e0206,
  1400. 0xbf8a0000, 0xbf810000,
  1401. };
  1402. static const u32 sgpr_init_compute_shader[] =
  1403. {
  1404. 0xbe8a0100, 0xbe8c0102,
  1405. 0xbe8e0104, 0xbe900106,
  1406. 0xbe920108, 0xbe940100,
  1407. 0xbe960102, 0xbe980104,
  1408. 0xbe9a0106, 0xbe9c0108,
  1409. 0xbe9e0100, 0xbea00102,
  1410. 0xbea20104, 0xbea40106,
  1411. 0xbea60108, 0xbea80100,
  1412. 0xbeaa0102, 0xbeac0104,
  1413. 0xbeae0106, 0xbeb00108,
  1414. 0xbeb20100, 0xbeb40102,
  1415. 0xbeb60104, 0xbeb80106,
  1416. 0xbeba0108, 0xbebc0100,
  1417. 0xbebe0102, 0xbec00104,
  1418. 0xbec20106, 0xbec40108,
  1419. 0xbec60100, 0xbec80102,
  1420. 0xbee60004, 0xbee70005,
  1421. 0xbeea0006, 0xbeeb0007,
  1422. 0xbee80008, 0xbee90009,
  1423. 0xbefc0000, 0xbf8a0000,
  1424. 0xbf810000, 0x00000000,
  1425. };
  1426. static const u32 vgpr_init_regs[] =
  1427. {
  1428. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1429. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1430. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1431. mmCOMPUTE_NUM_THREAD_Y, 1,
  1432. mmCOMPUTE_NUM_THREAD_Z, 1,
  1433. mmCOMPUTE_PGM_RSRC2, 20,
  1434. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1435. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1436. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1437. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1438. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1439. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1440. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1441. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1442. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1443. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1444. };
  1445. static const u32 sgpr1_init_regs[] =
  1446. {
  1447. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1448. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1449. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1450. mmCOMPUTE_NUM_THREAD_Y, 1,
  1451. mmCOMPUTE_NUM_THREAD_Z, 1,
  1452. mmCOMPUTE_PGM_RSRC2, 20,
  1453. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1454. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1455. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1456. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1457. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1458. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1459. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1460. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1461. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1462. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1463. };
  1464. static const u32 sgpr2_init_regs[] =
  1465. {
  1466. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1467. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1468. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1469. mmCOMPUTE_NUM_THREAD_Y, 1,
  1470. mmCOMPUTE_NUM_THREAD_Z, 1,
  1471. mmCOMPUTE_PGM_RSRC2, 20,
  1472. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1473. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1474. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1475. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1476. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1477. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1478. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1479. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1480. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1481. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1482. };
  1483. static const u32 sec_ded_counter_registers[] =
  1484. {
  1485. mmCPC_EDC_ATC_CNT,
  1486. mmCPC_EDC_SCRATCH_CNT,
  1487. mmCPC_EDC_UCODE_CNT,
  1488. mmCPF_EDC_ATC_CNT,
  1489. mmCPF_EDC_ROQ_CNT,
  1490. mmCPF_EDC_TAG_CNT,
  1491. mmCPG_EDC_ATC_CNT,
  1492. mmCPG_EDC_DMA_CNT,
  1493. mmCPG_EDC_TAG_CNT,
  1494. mmDC_EDC_CSINVOC_CNT,
  1495. mmDC_EDC_RESTORE_CNT,
  1496. mmDC_EDC_STATE_CNT,
  1497. mmGDS_EDC_CNT,
  1498. mmGDS_EDC_GRBM_CNT,
  1499. mmGDS_EDC_OA_DED,
  1500. mmSPI_EDC_CNT,
  1501. mmSQC_ATC_EDC_GATCL1_CNT,
  1502. mmSQC_EDC_CNT,
  1503. mmSQ_EDC_DED_CNT,
  1504. mmSQ_EDC_INFO,
  1505. mmSQ_EDC_SEC_CNT,
  1506. mmTCC_EDC_CNT,
  1507. mmTCP_ATC_EDC_GATCL1_CNT,
  1508. mmTCP_EDC_CNT,
  1509. mmTD_EDC_CNT
  1510. };
  1511. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1512. {
  1513. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1514. struct amdgpu_ib ib;
  1515. struct dma_fence *f = NULL;
  1516. int r, i;
  1517. u32 tmp;
  1518. unsigned total_size, vgpr_offset, sgpr_offset;
  1519. u64 gpu_addr;
  1520. /* only supported on CZ */
  1521. if (adev->asic_type != CHIP_CARRIZO)
  1522. return 0;
  1523. /* bail if the compute ring is not ready */
  1524. if (!ring->ready)
  1525. return 0;
  1526. tmp = RREG32(mmGB_EDC_MODE);
  1527. WREG32(mmGB_EDC_MODE, 0);
  1528. total_size =
  1529. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1530. total_size +=
  1531. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1532. total_size +=
  1533. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1534. total_size = ALIGN(total_size, 256);
  1535. vgpr_offset = total_size;
  1536. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1537. sgpr_offset = total_size;
  1538. total_size += sizeof(sgpr_init_compute_shader);
  1539. /* allocate an indirect buffer to put the commands in */
  1540. memset(&ib, 0, sizeof(ib));
  1541. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1542. if (r) {
  1543. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1544. return r;
  1545. }
  1546. /* load the compute shaders */
  1547. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1548. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1549. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1550. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1551. /* init the ib length to 0 */
  1552. ib.length_dw = 0;
  1553. /* VGPR */
  1554. /* write the register state for the compute dispatch */
  1555. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1556. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1557. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1558. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1559. }
  1560. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1561. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1562. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1563. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1564. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1565. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1566. /* write dispatch packet */
  1567. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1568. ib.ptr[ib.length_dw++] = 8; /* x */
  1569. ib.ptr[ib.length_dw++] = 1; /* y */
  1570. ib.ptr[ib.length_dw++] = 1; /* z */
  1571. ib.ptr[ib.length_dw++] =
  1572. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1573. /* write CS partial flush packet */
  1574. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1575. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1576. /* SGPR1 */
  1577. /* write the register state for the compute dispatch */
  1578. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1579. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1580. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1581. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1582. }
  1583. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1584. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1585. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1586. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1587. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1588. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1589. /* write dispatch packet */
  1590. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1591. ib.ptr[ib.length_dw++] = 8; /* x */
  1592. ib.ptr[ib.length_dw++] = 1; /* y */
  1593. ib.ptr[ib.length_dw++] = 1; /* z */
  1594. ib.ptr[ib.length_dw++] =
  1595. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1596. /* write CS partial flush packet */
  1597. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1598. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1599. /* SGPR2 */
  1600. /* write the register state for the compute dispatch */
  1601. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1602. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1603. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1604. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1605. }
  1606. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1607. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1608. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1609. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1610. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1611. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1612. /* write dispatch packet */
  1613. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1614. ib.ptr[ib.length_dw++] = 8; /* x */
  1615. ib.ptr[ib.length_dw++] = 1; /* y */
  1616. ib.ptr[ib.length_dw++] = 1; /* z */
  1617. ib.ptr[ib.length_dw++] =
  1618. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1619. /* write CS partial flush packet */
  1620. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1621. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1622. /* shedule the ib on the ring */
  1623. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1624. if (r) {
  1625. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1626. goto fail;
  1627. }
  1628. /* wait for the GPU to finish processing the IB */
  1629. r = dma_fence_wait(f, false);
  1630. if (r) {
  1631. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1632. goto fail;
  1633. }
  1634. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1635. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1636. WREG32(mmGB_EDC_MODE, tmp);
  1637. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1638. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1639. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1640. /* read back registers to clear the counters */
  1641. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1642. RREG32(sec_ded_counter_registers[i]);
  1643. fail:
  1644. amdgpu_ib_free(adev, &ib, NULL);
  1645. dma_fence_put(f);
  1646. return r;
  1647. }
  1648. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1649. {
  1650. u32 gb_addr_config;
  1651. u32 mc_shared_chmap, mc_arb_ramcfg;
  1652. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1653. u32 tmp;
  1654. int ret;
  1655. switch (adev->asic_type) {
  1656. case CHIP_TOPAZ:
  1657. adev->gfx.config.max_shader_engines = 1;
  1658. adev->gfx.config.max_tile_pipes = 2;
  1659. adev->gfx.config.max_cu_per_sh = 6;
  1660. adev->gfx.config.max_sh_per_se = 1;
  1661. adev->gfx.config.max_backends_per_se = 2;
  1662. adev->gfx.config.max_texture_channel_caches = 2;
  1663. adev->gfx.config.max_gprs = 256;
  1664. adev->gfx.config.max_gs_threads = 32;
  1665. adev->gfx.config.max_hw_contexts = 8;
  1666. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1667. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1668. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1669. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1670. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1671. break;
  1672. case CHIP_FIJI:
  1673. adev->gfx.config.max_shader_engines = 4;
  1674. adev->gfx.config.max_tile_pipes = 16;
  1675. adev->gfx.config.max_cu_per_sh = 16;
  1676. adev->gfx.config.max_sh_per_se = 1;
  1677. adev->gfx.config.max_backends_per_se = 4;
  1678. adev->gfx.config.max_texture_channel_caches = 16;
  1679. adev->gfx.config.max_gprs = 256;
  1680. adev->gfx.config.max_gs_threads = 32;
  1681. adev->gfx.config.max_hw_contexts = 8;
  1682. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1683. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1684. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1685. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1686. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1687. break;
  1688. case CHIP_POLARIS11:
  1689. case CHIP_POLARIS12:
  1690. ret = amdgpu_atombios_get_gfx_info(adev);
  1691. if (ret)
  1692. return ret;
  1693. adev->gfx.config.max_gprs = 256;
  1694. adev->gfx.config.max_gs_threads = 32;
  1695. adev->gfx.config.max_hw_contexts = 8;
  1696. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1697. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1698. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1699. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1700. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1701. break;
  1702. case CHIP_POLARIS10:
  1703. ret = amdgpu_atombios_get_gfx_info(adev);
  1704. if (ret)
  1705. return ret;
  1706. adev->gfx.config.max_gprs = 256;
  1707. adev->gfx.config.max_gs_threads = 32;
  1708. adev->gfx.config.max_hw_contexts = 8;
  1709. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1710. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1711. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1712. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1713. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1714. break;
  1715. case CHIP_TONGA:
  1716. adev->gfx.config.max_shader_engines = 4;
  1717. adev->gfx.config.max_tile_pipes = 8;
  1718. adev->gfx.config.max_cu_per_sh = 8;
  1719. adev->gfx.config.max_sh_per_se = 1;
  1720. adev->gfx.config.max_backends_per_se = 2;
  1721. adev->gfx.config.max_texture_channel_caches = 8;
  1722. adev->gfx.config.max_gprs = 256;
  1723. adev->gfx.config.max_gs_threads = 32;
  1724. adev->gfx.config.max_hw_contexts = 8;
  1725. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1726. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1727. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1728. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1729. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1730. break;
  1731. case CHIP_CARRIZO:
  1732. adev->gfx.config.max_shader_engines = 1;
  1733. adev->gfx.config.max_tile_pipes = 2;
  1734. adev->gfx.config.max_sh_per_se = 1;
  1735. adev->gfx.config.max_backends_per_se = 2;
  1736. switch (adev->pdev->revision) {
  1737. case 0xc4:
  1738. case 0x84:
  1739. case 0xc8:
  1740. case 0xcc:
  1741. case 0xe1:
  1742. case 0xe3:
  1743. /* B10 */
  1744. adev->gfx.config.max_cu_per_sh = 8;
  1745. break;
  1746. case 0xc5:
  1747. case 0x81:
  1748. case 0x85:
  1749. case 0xc9:
  1750. case 0xcd:
  1751. case 0xe2:
  1752. case 0xe4:
  1753. /* B8 */
  1754. adev->gfx.config.max_cu_per_sh = 6;
  1755. break;
  1756. case 0xc6:
  1757. case 0xca:
  1758. case 0xce:
  1759. case 0x88:
  1760. /* B6 */
  1761. adev->gfx.config.max_cu_per_sh = 6;
  1762. break;
  1763. case 0xc7:
  1764. case 0x87:
  1765. case 0xcb:
  1766. case 0xe5:
  1767. case 0x89:
  1768. default:
  1769. /* B4 */
  1770. adev->gfx.config.max_cu_per_sh = 4;
  1771. break;
  1772. }
  1773. adev->gfx.config.max_texture_channel_caches = 2;
  1774. adev->gfx.config.max_gprs = 256;
  1775. adev->gfx.config.max_gs_threads = 32;
  1776. adev->gfx.config.max_hw_contexts = 8;
  1777. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1778. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1779. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1780. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1781. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1782. break;
  1783. case CHIP_STONEY:
  1784. adev->gfx.config.max_shader_engines = 1;
  1785. adev->gfx.config.max_tile_pipes = 2;
  1786. adev->gfx.config.max_sh_per_se = 1;
  1787. adev->gfx.config.max_backends_per_se = 1;
  1788. switch (adev->pdev->revision) {
  1789. case 0xc0:
  1790. case 0xc1:
  1791. case 0xc2:
  1792. case 0xc4:
  1793. case 0xc8:
  1794. case 0xc9:
  1795. adev->gfx.config.max_cu_per_sh = 3;
  1796. break;
  1797. case 0xd0:
  1798. case 0xd1:
  1799. case 0xd2:
  1800. default:
  1801. adev->gfx.config.max_cu_per_sh = 2;
  1802. break;
  1803. }
  1804. adev->gfx.config.max_texture_channel_caches = 2;
  1805. adev->gfx.config.max_gprs = 256;
  1806. adev->gfx.config.max_gs_threads = 16;
  1807. adev->gfx.config.max_hw_contexts = 8;
  1808. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1809. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1810. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1811. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1812. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1813. break;
  1814. default:
  1815. adev->gfx.config.max_shader_engines = 2;
  1816. adev->gfx.config.max_tile_pipes = 4;
  1817. adev->gfx.config.max_cu_per_sh = 2;
  1818. adev->gfx.config.max_sh_per_se = 1;
  1819. adev->gfx.config.max_backends_per_se = 2;
  1820. adev->gfx.config.max_texture_channel_caches = 4;
  1821. adev->gfx.config.max_gprs = 256;
  1822. adev->gfx.config.max_gs_threads = 32;
  1823. adev->gfx.config.max_hw_contexts = 8;
  1824. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1825. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1826. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1827. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1828. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1829. break;
  1830. }
  1831. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1832. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1833. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1834. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1835. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1836. if (adev->flags & AMD_IS_APU) {
  1837. /* Get memory bank mapping mode. */
  1838. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1839. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1840. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1841. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1842. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1843. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1844. /* Validate settings in case only one DIMM installed. */
  1845. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1846. dimm00_addr_map = 0;
  1847. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1848. dimm01_addr_map = 0;
  1849. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1850. dimm10_addr_map = 0;
  1851. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1852. dimm11_addr_map = 0;
  1853. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1854. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1855. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1856. adev->gfx.config.mem_row_size_in_kb = 2;
  1857. else
  1858. adev->gfx.config.mem_row_size_in_kb = 1;
  1859. } else {
  1860. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1861. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1862. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1863. adev->gfx.config.mem_row_size_in_kb = 4;
  1864. }
  1865. adev->gfx.config.shader_engine_tile_size = 32;
  1866. adev->gfx.config.num_gpus = 1;
  1867. adev->gfx.config.multi_gpu_tile_size = 64;
  1868. /* fix up row size */
  1869. switch (adev->gfx.config.mem_row_size_in_kb) {
  1870. case 1:
  1871. default:
  1872. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1873. break;
  1874. case 2:
  1875. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1876. break;
  1877. case 4:
  1878. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1879. break;
  1880. }
  1881. adev->gfx.config.gb_addr_config = gb_addr_config;
  1882. return 0;
  1883. }
  1884. static int gfx_v8_0_sw_init(void *handle)
  1885. {
  1886. int i, r;
  1887. struct amdgpu_ring *ring;
  1888. struct amdgpu_kiq *kiq;
  1889. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1890. /* KIQ event */
  1891. r = amdgpu_irq_add_id(adev, 178, &adev->gfx.kiq.irq);
  1892. if (r)
  1893. return r;
  1894. /* EOP Event */
  1895. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1896. if (r)
  1897. return r;
  1898. /* Privileged reg */
  1899. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1900. if (r)
  1901. return r;
  1902. /* Privileged inst */
  1903. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1904. if (r)
  1905. return r;
  1906. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1907. gfx_v8_0_scratch_init(adev);
  1908. r = gfx_v8_0_init_microcode(adev);
  1909. if (r) {
  1910. DRM_ERROR("Failed to load gfx firmware!\n");
  1911. return r;
  1912. }
  1913. r = gfx_v8_0_rlc_init(adev);
  1914. if (r) {
  1915. DRM_ERROR("Failed to init rlc BOs!\n");
  1916. return r;
  1917. }
  1918. r = gfx_v8_0_mec_init(adev);
  1919. if (r) {
  1920. DRM_ERROR("Failed to init MEC BOs!\n");
  1921. return r;
  1922. }
  1923. /* set up the gfx ring */
  1924. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1925. ring = &adev->gfx.gfx_ring[i];
  1926. ring->ring_obj = NULL;
  1927. sprintf(ring->name, "gfx");
  1928. /* no gfx doorbells on iceland */
  1929. if (adev->asic_type != CHIP_TOPAZ) {
  1930. ring->use_doorbell = true;
  1931. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1932. }
  1933. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1934. AMDGPU_CP_IRQ_GFX_EOP);
  1935. if (r)
  1936. return r;
  1937. }
  1938. /* set up the compute queues */
  1939. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1940. unsigned irq_type;
  1941. /* max 32 queues per MEC */
  1942. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1943. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1944. break;
  1945. }
  1946. ring = &adev->gfx.compute_ring[i];
  1947. ring->ring_obj = NULL;
  1948. ring->use_doorbell = true;
  1949. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1950. ring->me = 1; /* first MEC */
  1951. ring->pipe = i / 8;
  1952. ring->queue = i % 8;
  1953. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1954. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1955. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1956. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1957. irq_type);
  1958. if (r)
  1959. return r;
  1960. }
  1961. if (amdgpu_sriov_vf(adev)) {
  1962. r = gfx_v8_0_kiq_init(adev);
  1963. if (r) {
  1964. DRM_ERROR("Failed to init KIQ BOs!\n");
  1965. return r;
  1966. }
  1967. kiq = &adev->gfx.kiq;
  1968. r = gfx_v8_0_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1969. if (r)
  1970. return r;
  1971. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1972. r = gfx_v8_0_compute_mqd_soft_init(adev);
  1973. if (r)
  1974. return r;
  1975. }
  1976. /* reserve GDS, GWS and OA resource for gfx */
  1977. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1978. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1979. &adev->gds.gds_gfx_bo, NULL, NULL);
  1980. if (r)
  1981. return r;
  1982. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1983. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1984. &adev->gds.gws_gfx_bo, NULL, NULL);
  1985. if (r)
  1986. return r;
  1987. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1988. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1989. &adev->gds.oa_gfx_bo, NULL, NULL);
  1990. if (r)
  1991. return r;
  1992. adev->gfx.ce_ram_size = 0x8000;
  1993. r = gfx_v8_0_gpu_early_init(adev);
  1994. if (r)
  1995. return r;
  1996. return 0;
  1997. }
  1998. static int gfx_v8_0_sw_fini(void *handle)
  1999. {
  2000. int i;
  2001. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2002. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  2003. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  2004. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  2005. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2006. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  2007. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2008. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  2009. if (amdgpu_sriov_vf(adev)) {
  2010. gfx_v8_0_compute_mqd_soft_fini(adev);
  2011. gfx_v8_0_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  2012. gfx_v8_0_kiq_fini(adev);
  2013. }
  2014. gfx_v8_0_mec_fini(adev);
  2015. gfx_v8_0_rlc_fini(adev);
  2016. gfx_v8_0_free_microcode(adev);
  2017. return 0;
  2018. }
  2019. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  2020. {
  2021. uint32_t *modearray, *mod2array;
  2022. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  2023. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  2024. u32 reg_offset;
  2025. modearray = adev->gfx.config.tile_mode_array;
  2026. mod2array = adev->gfx.config.macrotile_mode_array;
  2027. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2028. modearray[reg_offset] = 0;
  2029. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2030. mod2array[reg_offset] = 0;
  2031. switch (adev->asic_type) {
  2032. case CHIP_TOPAZ:
  2033. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2034. PIPE_CONFIG(ADDR_SURF_P2) |
  2035. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2036. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2037. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2038. PIPE_CONFIG(ADDR_SURF_P2) |
  2039. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2040. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2041. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2042. PIPE_CONFIG(ADDR_SURF_P2) |
  2043. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2044. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2045. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2046. PIPE_CONFIG(ADDR_SURF_P2) |
  2047. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2048. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2049. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2050. PIPE_CONFIG(ADDR_SURF_P2) |
  2051. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2052. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2053. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2054. PIPE_CONFIG(ADDR_SURF_P2) |
  2055. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2056. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2057. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2058. PIPE_CONFIG(ADDR_SURF_P2) |
  2059. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2060. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2061. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2062. PIPE_CONFIG(ADDR_SURF_P2));
  2063. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2064. PIPE_CONFIG(ADDR_SURF_P2) |
  2065. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2066. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2067. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2068. PIPE_CONFIG(ADDR_SURF_P2) |
  2069. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2070. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2071. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2072. PIPE_CONFIG(ADDR_SURF_P2) |
  2073. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2074. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2075. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2076. PIPE_CONFIG(ADDR_SURF_P2) |
  2077. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2078. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2079. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2080. PIPE_CONFIG(ADDR_SURF_P2) |
  2081. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2082. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2083. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2084. PIPE_CONFIG(ADDR_SURF_P2) |
  2085. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2086. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2087. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2088. PIPE_CONFIG(ADDR_SURF_P2) |
  2089. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2090. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2091. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2092. PIPE_CONFIG(ADDR_SURF_P2) |
  2093. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2094. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2095. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2096. PIPE_CONFIG(ADDR_SURF_P2) |
  2097. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2098. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2099. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2100. PIPE_CONFIG(ADDR_SURF_P2) |
  2101. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2102. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2103. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2104. PIPE_CONFIG(ADDR_SURF_P2) |
  2105. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2106. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2107. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2108. PIPE_CONFIG(ADDR_SURF_P2) |
  2109. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2110. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2111. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2112. PIPE_CONFIG(ADDR_SURF_P2) |
  2113. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2114. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2115. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2116. PIPE_CONFIG(ADDR_SURF_P2) |
  2117. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2118. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2119. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2120. PIPE_CONFIG(ADDR_SURF_P2) |
  2121. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2122. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2123. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2124. PIPE_CONFIG(ADDR_SURF_P2) |
  2125. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2126. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2127. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2128. PIPE_CONFIG(ADDR_SURF_P2) |
  2129. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2130. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2131. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2132. PIPE_CONFIG(ADDR_SURF_P2) |
  2133. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2134. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2135. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2136. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2137. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2138. NUM_BANKS(ADDR_SURF_8_BANK));
  2139. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2140. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2141. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2142. NUM_BANKS(ADDR_SURF_8_BANK));
  2143. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2144. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2145. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2146. NUM_BANKS(ADDR_SURF_8_BANK));
  2147. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2148. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2149. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2150. NUM_BANKS(ADDR_SURF_8_BANK));
  2151. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2152. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2153. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2154. NUM_BANKS(ADDR_SURF_8_BANK));
  2155. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2156. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2157. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2158. NUM_BANKS(ADDR_SURF_8_BANK));
  2159. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2160. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2161. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2162. NUM_BANKS(ADDR_SURF_8_BANK));
  2163. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2164. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2165. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2166. NUM_BANKS(ADDR_SURF_16_BANK));
  2167. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2168. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2169. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2170. NUM_BANKS(ADDR_SURF_16_BANK));
  2171. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2172. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2173. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2174. NUM_BANKS(ADDR_SURF_16_BANK));
  2175. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2176. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2177. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2178. NUM_BANKS(ADDR_SURF_16_BANK));
  2179. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2180. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2181. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2182. NUM_BANKS(ADDR_SURF_16_BANK));
  2183. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2184. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2185. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2186. NUM_BANKS(ADDR_SURF_16_BANK));
  2187. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2188. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2189. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2190. NUM_BANKS(ADDR_SURF_8_BANK));
  2191. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2192. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2193. reg_offset != 23)
  2194. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2195. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2196. if (reg_offset != 7)
  2197. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2198. break;
  2199. case CHIP_FIJI:
  2200. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2201. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2202. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2203. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2204. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2205. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2206. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2207. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2208. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2209. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2210. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2211. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2212. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2213. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2214. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2215. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2216. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2217. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2218. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2219. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2220. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2221. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2222. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2223. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2224. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2225. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2226. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2227. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2228. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2229. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2230. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2231. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2232. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2233. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2234. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2235. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2236. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2237. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2238. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2239. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2240. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2241. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2242. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2243. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2244. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2245. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2246. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2247. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2248. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2249. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2250. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2251. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2252. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2253. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2254. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2255. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2256. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2257. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2258. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2259. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2260. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2261. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2262. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2263. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2264. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2265. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2266. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2267. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2268. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2269. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2270. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2271. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2272. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2273. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2274. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2275. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2276. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2277. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2278. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2279. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2280. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2281. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2282. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2283. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2284. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2285. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2286. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2287. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2288. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2289. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2290. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2291. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2292. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2293. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2294. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2295. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2296. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2297. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2298. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2299. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2300. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2301. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2302. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2303. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2304. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2305. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2306. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2307. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2308. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2309. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2310. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2311. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2312. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2313. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2314. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2315. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2316. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2317. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2318. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2319. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2320. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2321. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2322. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2323. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2324. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2325. NUM_BANKS(ADDR_SURF_8_BANK));
  2326. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2327. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2328. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2329. NUM_BANKS(ADDR_SURF_8_BANK));
  2330. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2331. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2332. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2333. NUM_BANKS(ADDR_SURF_8_BANK));
  2334. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2335. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2336. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2337. NUM_BANKS(ADDR_SURF_8_BANK));
  2338. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2339. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2340. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2341. NUM_BANKS(ADDR_SURF_8_BANK));
  2342. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2343. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2344. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2345. NUM_BANKS(ADDR_SURF_8_BANK));
  2346. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2347. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2348. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2349. NUM_BANKS(ADDR_SURF_8_BANK));
  2350. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2351. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2352. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2353. NUM_BANKS(ADDR_SURF_8_BANK));
  2354. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2355. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2356. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2357. NUM_BANKS(ADDR_SURF_8_BANK));
  2358. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2359. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2360. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2361. NUM_BANKS(ADDR_SURF_8_BANK));
  2362. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2363. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2364. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2365. NUM_BANKS(ADDR_SURF_8_BANK));
  2366. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2367. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2368. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2369. NUM_BANKS(ADDR_SURF_8_BANK));
  2370. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2371. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2372. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2373. NUM_BANKS(ADDR_SURF_8_BANK));
  2374. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2375. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2376. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2377. NUM_BANKS(ADDR_SURF_4_BANK));
  2378. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2379. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2380. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2381. if (reg_offset != 7)
  2382. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2383. break;
  2384. case CHIP_TONGA:
  2385. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2386. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2387. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2388. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2389. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2390. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2391. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2392. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2393. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2394. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2395. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2396. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2397. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2398. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2399. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2400. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2401. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2402. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2403. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2404. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2405. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2406. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2407. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2408. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2409. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2410. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2411. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2412. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2413. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2414. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2415. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2416. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2417. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2418. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2419. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2420. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2421. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2422. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2423. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2424. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2425. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2426. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2427. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2428. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2429. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2430. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2431. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2432. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2433. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2434. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2435. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2436. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2437. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2438. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2439. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2440. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2441. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2442. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2443. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2444. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2445. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2446. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2447. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2448. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2449. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2450. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2451. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2452. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2453. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2454. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2455. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2456. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2457. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2458. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2459. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2460. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2461. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2462. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2463. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2464. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2465. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2466. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2467. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2468. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2469. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2470. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2471. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2472. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2473. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2474. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2475. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2476. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2477. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2478. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2479. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2480. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2481. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2482. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2483. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2484. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2485. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2486. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2487. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2488. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2489. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2490. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2491. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2492. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2493. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2494. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2495. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2496. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2497. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2498. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2499. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2500. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2501. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2502. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2503. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2504. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2505. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2506. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2507. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2508. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2509. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2510. NUM_BANKS(ADDR_SURF_16_BANK));
  2511. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2512. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2513. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2514. NUM_BANKS(ADDR_SURF_16_BANK));
  2515. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2516. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2517. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2518. NUM_BANKS(ADDR_SURF_16_BANK));
  2519. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2520. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2521. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2522. NUM_BANKS(ADDR_SURF_16_BANK));
  2523. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2524. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2525. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2526. NUM_BANKS(ADDR_SURF_16_BANK));
  2527. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2528. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2529. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2530. NUM_BANKS(ADDR_SURF_16_BANK));
  2531. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2532. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2533. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2534. NUM_BANKS(ADDR_SURF_16_BANK));
  2535. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2536. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2537. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2538. NUM_BANKS(ADDR_SURF_16_BANK));
  2539. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2540. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2541. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2542. NUM_BANKS(ADDR_SURF_16_BANK));
  2543. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2544. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2545. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2546. NUM_BANKS(ADDR_SURF_16_BANK));
  2547. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2548. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2549. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2550. NUM_BANKS(ADDR_SURF_16_BANK));
  2551. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2552. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2553. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2554. NUM_BANKS(ADDR_SURF_8_BANK));
  2555. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2556. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2557. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2558. NUM_BANKS(ADDR_SURF_4_BANK));
  2559. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2560. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2561. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2562. NUM_BANKS(ADDR_SURF_4_BANK));
  2563. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2564. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2565. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2566. if (reg_offset != 7)
  2567. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2568. break;
  2569. case CHIP_POLARIS11:
  2570. case CHIP_POLARIS12:
  2571. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2572. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2573. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2574. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2575. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2576. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2577. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2578. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2579. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2580. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2581. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2582. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2583. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2584. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2585. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2586. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2587. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2588. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2589. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2590. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2591. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2592. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2593. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2594. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2595. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2596. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2597. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2598. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2599. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2600. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2601. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2602. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2603. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2604. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2605. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2606. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2607. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2608. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2609. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2610. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2611. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2612. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2613. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2614. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2615. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2616. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2617. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2618. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2619. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2620. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2621. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2622. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2623. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2624. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2625. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2626. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2627. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2628. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2629. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2630. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2631. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2632. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2633. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2634. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2635. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2636. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2637. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2638. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2639. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2640. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2641. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2642. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2643. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2644. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2645. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2646. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2647. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2648. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2649. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2650. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2651. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2652. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2653. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2654. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2655. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2656. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2657. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2658. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2659. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2660. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2661. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2662. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2663. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2664. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2665. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2666. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2667. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2668. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2669. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2670. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2671. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2672. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2673. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2674. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2675. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2676. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2677. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2678. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2679. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2680. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2681. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2682. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2683. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2684. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2685. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2686. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2687. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2688. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2689. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2690. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2691. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2692. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2693. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2694. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2695. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2696. NUM_BANKS(ADDR_SURF_16_BANK));
  2697. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2698. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2699. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2700. NUM_BANKS(ADDR_SURF_16_BANK));
  2701. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2702. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2703. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2704. NUM_BANKS(ADDR_SURF_16_BANK));
  2705. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2706. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2707. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2708. NUM_BANKS(ADDR_SURF_16_BANK));
  2709. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2710. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2711. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2712. NUM_BANKS(ADDR_SURF_16_BANK));
  2713. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2714. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2715. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2716. NUM_BANKS(ADDR_SURF_16_BANK));
  2717. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2718. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2719. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2720. NUM_BANKS(ADDR_SURF_16_BANK));
  2721. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2722. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2723. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2724. NUM_BANKS(ADDR_SURF_16_BANK));
  2725. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2726. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2727. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2728. NUM_BANKS(ADDR_SURF_16_BANK));
  2729. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2730. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2731. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2732. NUM_BANKS(ADDR_SURF_16_BANK));
  2733. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2734. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2735. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2736. NUM_BANKS(ADDR_SURF_16_BANK));
  2737. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2738. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2739. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2740. NUM_BANKS(ADDR_SURF_16_BANK));
  2741. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2742. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2743. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2744. NUM_BANKS(ADDR_SURF_8_BANK));
  2745. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2746. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2747. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2748. NUM_BANKS(ADDR_SURF_4_BANK));
  2749. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2750. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2751. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2752. if (reg_offset != 7)
  2753. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2754. break;
  2755. case CHIP_POLARIS10:
  2756. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2757. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2758. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2759. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2760. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2761. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2762. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2763. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2764. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2765. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2766. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2767. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2768. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2769. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2770. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2771. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2772. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2773. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2774. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2775. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2776. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2777. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2778. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2779. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2780. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2781. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2782. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2783. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2784. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2785. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2786. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2787. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2788. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2789. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2790. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2791. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2792. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2793. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2794. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2795. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2796. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2797. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2798. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2799. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2800. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2801. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2802. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2803. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2804. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2805. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2806. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2807. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2808. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2809. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2810. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2811. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2812. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2813. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2814. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2815. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2816. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2817. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2818. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2819. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2820. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2821. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2822. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2823. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2824. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2825. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2826. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2827. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2828. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2829. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2830. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2831. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2832. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2833. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2834. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2835. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2836. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2837. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2838. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2839. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2840. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2841. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2842. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2843. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2844. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2845. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2846. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2847. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2848. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2849. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2850. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2851. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2852. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2853. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2854. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2855. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2856. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2857. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2858. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2859. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2860. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2861. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2862. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2863. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2864. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2865. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2866. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2867. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2868. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2869. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2870. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2871. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2872. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2873. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2874. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2875. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2876. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2877. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2878. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2879. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2880. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2881. NUM_BANKS(ADDR_SURF_16_BANK));
  2882. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2883. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2884. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2885. NUM_BANKS(ADDR_SURF_16_BANK));
  2886. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2887. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2888. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2889. NUM_BANKS(ADDR_SURF_16_BANK));
  2890. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2891. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2892. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2893. NUM_BANKS(ADDR_SURF_16_BANK));
  2894. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2895. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2896. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2897. NUM_BANKS(ADDR_SURF_16_BANK));
  2898. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2899. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2900. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2901. NUM_BANKS(ADDR_SURF_16_BANK));
  2902. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2903. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2904. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2905. NUM_BANKS(ADDR_SURF_16_BANK));
  2906. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2907. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2908. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2909. NUM_BANKS(ADDR_SURF_16_BANK));
  2910. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2911. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2912. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2913. NUM_BANKS(ADDR_SURF_16_BANK));
  2914. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2915. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2916. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2917. NUM_BANKS(ADDR_SURF_16_BANK));
  2918. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2919. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2920. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2921. NUM_BANKS(ADDR_SURF_16_BANK));
  2922. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2923. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2924. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2925. NUM_BANKS(ADDR_SURF_8_BANK));
  2926. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2927. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2928. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2929. NUM_BANKS(ADDR_SURF_4_BANK));
  2930. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2931. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2932. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2933. NUM_BANKS(ADDR_SURF_4_BANK));
  2934. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2935. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2936. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2937. if (reg_offset != 7)
  2938. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2939. break;
  2940. case CHIP_STONEY:
  2941. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2942. PIPE_CONFIG(ADDR_SURF_P2) |
  2943. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2944. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2945. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2946. PIPE_CONFIG(ADDR_SURF_P2) |
  2947. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2948. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2949. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2950. PIPE_CONFIG(ADDR_SURF_P2) |
  2951. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2952. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2953. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2954. PIPE_CONFIG(ADDR_SURF_P2) |
  2955. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2956. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2957. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2958. PIPE_CONFIG(ADDR_SURF_P2) |
  2959. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2960. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2961. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2962. PIPE_CONFIG(ADDR_SURF_P2) |
  2963. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2964. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2965. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2966. PIPE_CONFIG(ADDR_SURF_P2) |
  2967. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2968. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2969. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2970. PIPE_CONFIG(ADDR_SURF_P2));
  2971. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2972. PIPE_CONFIG(ADDR_SURF_P2) |
  2973. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2974. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2975. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2976. PIPE_CONFIG(ADDR_SURF_P2) |
  2977. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2978. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2979. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2980. PIPE_CONFIG(ADDR_SURF_P2) |
  2981. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2982. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2983. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2984. PIPE_CONFIG(ADDR_SURF_P2) |
  2985. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2986. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2987. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2988. PIPE_CONFIG(ADDR_SURF_P2) |
  2989. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2990. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2991. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2992. PIPE_CONFIG(ADDR_SURF_P2) |
  2993. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2994. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2995. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2996. PIPE_CONFIG(ADDR_SURF_P2) |
  2997. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2998. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2999. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3000. PIPE_CONFIG(ADDR_SURF_P2) |
  3001. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3002. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3003. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3004. PIPE_CONFIG(ADDR_SURF_P2) |
  3005. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3006. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3007. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3008. PIPE_CONFIG(ADDR_SURF_P2) |
  3009. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3010. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3011. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3012. PIPE_CONFIG(ADDR_SURF_P2) |
  3013. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3014. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3015. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3016. PIPE_CONFIG(ADDR_SURF_P2) |
  3017. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3018. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3019. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3020. PIPE_CONFIG(ADDR_SURF_P2) |
  3021. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3022. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3023. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3024. PIPE_CONFIG(ADDR_SURF_P2) |
  3025. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3026. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3027. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3028. PIPE_CONFIG(ADDR_SURF_P2) |
  3029. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3030. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3031. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3032. PIPE_CONFIG(ADDR_SURF_P2) |
  3033. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3034. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3035. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3036. PIPE_CONFIG(ADDR_SURF_P2) |
  3037. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3038. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3039. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3040. PIPE_CONFIG(ADDR_SURF_P2) |
  3041. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3042. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3043. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3044. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3045. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3046. NUM_BANKS(ADDR_SURF_8_BANK));
  3047. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3048. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3049. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3050. NUM_BANKS(ADDR_SURF_8_BANK));
  3051. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3052. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3053. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3054. NUM_BANKS(ADDR_SURF_8_BANK));
  3055. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3056. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3057. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3058. NUM_BANKS(ADDR_SURF_8_BANK));
  3059. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3060. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3061. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3062. NUM_BANKS(ADDR_SURF_8_BANK));
  3063. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3064. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3065. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3066. NUM_BANKS(ADDR_SURF_8_BANK));
  3067. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3068. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3069. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3070. NUM_BANKS(ADDR_SURF_8_BANK));
  3071. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3072. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3073. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3074. NUM_BANKS(ADDR_SURF_16_BANK));
  3075. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3076. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3077. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3078. NUM_BANKS(ADDR_SURF_16_BANK));
  3079. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3080. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3081. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3082. NUM_BANKS(ADDR_SURF_16_BANK));
  3083. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3084. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3085. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3086. NUM_BANKS(ADDR_SURF_16_BANK));
  3087. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3088. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3089. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3090. NUM_BANKS(ADDR_SURF_16_BANK));
  3091. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3092. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3093. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3094. NUM_BANKS(ADDR_SURF_16_BANK));
  3095. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3096. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3097. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3098. NUM_BANKS(ADDR_SURF_8_BANK));
  3099. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3100. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3101. reg_offset != 23)
  3102. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3103. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3104. if (reg_offset != 7)
  3105. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3106. break;
  3107. default:
  3108. dev_warn(adev->dev,
  3109. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3110. adev->asic_type);
  3111. case CHIP_CARRIZO:
  3112. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3113. PIPE_CONFIG(ADDR_SURF_P2) |
  3114. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3115. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3116. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3117. PIPE_CONFIG(ADDR_SURF_P2) |
  3118. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3119. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3120. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3121. PIPE_CONFIG(ADDR_SURF_P2) |
  3122. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3123. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3124. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3125. PIPE_CONFIG(ADDR_SURF_P2) |
  3126. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3127. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3128. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3129. PIPE_CONFIG(ADDR_SURF_P2) |
  3130. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3131. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3132. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3133. PIPE_CONFIG(ADDR_SURF_P2) |
  3134. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3135. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3136. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3137. PIPE_CONFIG(ADDR_SURF_P2) |
  3138. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3139. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3140. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3141. PIPE_CONFIG(ADDR_SURF_P2));
  3142. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3143. PIPE_CONFIG(ADDR_SURF_P2) |
  3144. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3145. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3146. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3147. PIPE_CONFIG(ADDR_SURF_P2) |
  3148. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3149. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3150. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3151. PIPE_CONFIG(ADDR_SURF_P2) |
  3152. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3153. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3154. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3155. PIPE_CONFIG(ADDR_SURF_P2) |
  3156. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3157. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3158. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3159. PIPE_CONFIG(ADDR_SURF_P2) |
  3160. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3161. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3162. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3163. PIPE_CONFIG(ADDR_SURF_P2) |
  3164. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3165. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3166. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3167. PIPE_CONFIG(ADDR_SURF_P2) |
  3168. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3169. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3170. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3171. PIPE_CONFIG(ADDR_SURF_P2) |
  3172. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3173. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3174. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3175. PIPE_CONFIG(ADDR_SURF_P2) |
  3176. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3177. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3178. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3179. PIPE_CONFIG(ADDR_SURF_P2) |
  3180. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3181. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3182. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3183. PIPE_CONFIG(ADDR_SURF_P2) |
  3184. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3185. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3186. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3187. PIPE_CONFIG(ADDR_SURF_P2) |
  3188. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3189. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3190. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3191. PIPE_CONFIG(ADDR_SURF_P2) |
  3192. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3193. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3194. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3195. PIPE_CONFIG(ADDR_SURF_P2) |
  3196. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3197. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3198. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3199. PIPE_CONFIG(ADDR_SURF_P2) |
  3200. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3201. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3202. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3203. PIPE_CONFIG(ADDR_SURF_P2) |
  3204. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3205. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3206. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3207. PIPE_CONFIG(ADDR_SURF_P2) |
  3208. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3209. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3210. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3211. PIPE_CONFIG(ADDR_SURF_P2) |
  3212. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3213. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3214. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3215. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3216. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3217. NUM_BANKS(ADDR_SURF_8_BANK));
  3218. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3219. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3220. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3221. NUM_BANKS(ADDR_SURF_8_BANK));
  3222. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3223. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3224. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3225. NUM_BANKS(ADDR_SURF_8_BANK));
  3226. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3227. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3228. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3229. NUM_BANKS(ADDR_SURF_8_BANK));
  3230. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3231. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3232. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3233. NUM_BANKS(ADDR_SURF_8_BANK));
  3234. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3235. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3236. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3237. NUM_BANKS(ADDR_SURF_8_BANK));
  3238. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3239. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3240. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3241. NUM_BANKS(ADDR_SURF_8_BANK));
  3242. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3243. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3244. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3245. NUM_BANKS(ADDR_SURF_16_BANK));
  3246. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3247. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3248. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3249. NUM_BANKS(ADDR_SURF_16_BANK));
  3250. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3251. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3252. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3253. NUM_BANKS(ADDR_SURF_16_BANK));
  3254. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3255. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3256. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3257. NUM_BANKS(ADDR_SURF_16_BANK));
  3258. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3259. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3260. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3261. NUM_BANKS(ADDR_SURF_16_BANK));
  3262. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3263. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3264. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3265. NUM_BANKS(ADDR_SURF_16_BANK));
  3266. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3267. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3268. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3269. NUM_BANKS(ADDR_SURF_8_BANK));
  3270. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3271. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3272. reg_offset != 23)
  3273. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3274. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3275. if (reg_offset != 7)
  3276. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3277. break;
  3278. }
  3279. }
  3280. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3281. u32 se_num, u32 sh_num, u32 instance)
  3282. {
  3283. u32 data;
  3284. if (instance == 0xffffffff)
  3285. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3286. else
  3287. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3288. if (se_num == 0xffffffff)
  3289. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3290. else
  3291. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3292. if (sh_num == 0xffffffff)
  3293. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3294. else
  3295. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3296. WREG32(mmGRBM_GFX_INDEX, data);
  3297. }
  3298. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3299. {
  3300. return (u32)((1ULL << bit_width) - 1);
  3301. }
  3302. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3303. {
  3304. u32 data, mask;
  3305. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3306. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3307. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3308. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3309. adev->gfx.config.max_sh_per_se);
  3310. return (~data) & mask;
  3311. }
  3312. static void
  3313. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3314. {
  3315. switch (adev->asic_type) {
  3316. case CHIP_FIJI:
  3317. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3318. RB_XSEL2(1) | PKR_MAP(2) |
  3319. PKR_XSEL(1) | PKR_YSEL(1) |
  3320. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3321. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3322. SE_PAIR_YSEL(2);
  3323. break;
  3324. case CHIP_TONGA:
  3325. case CHIP_POLARIS10:
  3326. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3327. SE_XSEL(1) | SE_YSEL(1);
  3328. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3329. SE_PAIR_YSEL(2);
  3330. break;
  3331. case CHIP_TOPAZ:
  3332. case CHIP_CARRIZO:
  3333. *rconf |= RB_MAP_PKR0(2);
  3334. *rconf1 |= 0x0;
  3335. break;
  3336. case CHIP_POLARIS11:
  3337. case CHIP_POLARIS12:
  3338. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3339. SE_XSEL(1) | SE_YSEL(1);
  3340. *rconf1 |= 0x0;
  3341. break;
  3342. case CHIP_STONEY:
  3343. *rconf |= 0x0;
  3344. *rconf1 |= 0x0;
  3345. break;
  3346. default:
  3347. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3348. break;
  3349. }
  3350. }
  3351. static void
  3352. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3353. u32 raster_config, u32 raster_config_1,
  3354. unsigned rb_mask, unsigned num_rb)
  3355. {
  3356. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3357. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3358. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3359. unsigned rb_per_se = num_rb / num_se;
  3360. unsigned se_mask[4];
  3361. unsigned se;
  3362. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3363. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3364. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3365. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3366. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3367. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3368. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3369. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3370. (!se_mask[2] && !se_mask[3]))) {
  3371. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3372. if (!se_mask[0] && !se_mask[1]) {
  3373. raster_config_1 |=
  3374. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3375. } else {
  3376. raster_config_1 |=
  3377. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3378. }
  3379. }
  3380. for (se = 0; se < num_se; se++) {
  3381. unsigned raster_config_se = raster_config;
  3382. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3383. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3384. int idx = (se / 2) * 2;
  3385. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3386. raster_config_se &= ~SE_MAP_MASK;
  3387. if (!se_mask[idx]) {
  3388. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3389. } else {
  3390. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3391. }
  3392. }
  3393. pkr0_mask &= rb_mask;
  3394. pkr1_mask &= rb_mask;
  3395. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3396. raster_config_se &= ~PKR_MAP_MASK;
  3397. if (!pkr0_mask) {
  3398. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3399. } else {
  3400. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3401. }
  3402. }
  3403. if (rb_per_se >= 2) {
  3404. unsigned rb0_mask = 1 << (se * rb_per_se);
  3405. unsigned rb1_mask = rb0_mask << 1;
  3406. rb0_mask &= rb_mask;
  3407. rb1_mask &= rb_mask;
  3408. if (!rb0_mask || !rb1_mask) {
  3409. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3410. if (!rb0_mask) {
  3411. raster_config_se |=
  3412. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3413. } else {
  3414. raster_config_se |=
  3415. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3416. }
  3417. }
  3418. if (rb_per_se > 2) {
  3419. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3420. rb1_mask = rb0_mask << 1;
  3421. rb0_mask &= rb_mask;
  3422. rb1_mask &= rb_mask;
  3423. if (!rb0_mask || !rb1_mask) {
  3424. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3425. if (!rb0_mask) {
  3426. raster_config_se |=
  3427. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3428. } else {
  3429. raster_config_se |=
  3430. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3431. }
  3432. }
  3433. }
  3434. }
  3435. /* GRBM_GFX_INDEX has a different offset on VI */
  3436. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3437. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3438. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3439. }
  3440. /* GRBM_GFX_INDEX has a different offset on VI */
  3441. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3442. }
  3443. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3444. {
  3445. int i, j;
  3446. u32 data;
  3447. u32 raster_config = 0, raster_config_1 = 0;
  3448. u32 active_rbs = 0;
  3449. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3450. adev->gfx.config.max_sh_per_se;
  3451. unsigned num_rb_pipes;
  3452. mutex_lock(&adev->grbm_idx_mutex);
  3453. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3454. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3455. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3456. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3457. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3458. rb_bitmap_width_per_sh);
  3459. }
  3460. }
  3461. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3462. adev->gfx.config.backend_enable_mask = active_rbs;
  3463. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3464. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3465. adev->gfx.config.max_shader_engines, 16);
  3466. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3467. if (!adev->gfx.config.backend_enable_mask ||
  3468. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3469. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3470. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3471. } else {
  3472. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3473. adev->gfx.config.backend_enable_mask,
  3474. num_rb_pipes);
  3475. }
  3476. /* cache the values for userspace */
  3477. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3478. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3479. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3480. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3481. RREG32(mmCC_RB_BACKEND_DISABLE);
  3482. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3483. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3484. adev->gfx.config.rb_config[i][j].raster_config =
  3485. RREG32(mmPA_SC_RASTER_CONFIG);
  3486. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3487. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3488. }
  3489. }
  3490. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3491. mutex_unlock(&adev->grbm_idx_mutex);
  3492. }
  3493. /**
  3494. * gfx_v8_0_init_compute_vmid - gart enable
  3495. *
  3496. * @rdev: amdgpu_device pointer
  3497. *
  3498. * Initialize compute vmid sh_mem registers
  3499. *
  3500. */
  3501. #define DEFAULT_SH_MEM_BASES (0x6000)
  3502. #define FIRST_COMPUTE_VMID (8)
  3503. #define LAST_COMPUTE_VMID (16)
  3504. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3505. {
  3506. int i;
  3507. uint32_t sh_mem_config;
  3508. uint32_t sh_mem_bases;
  3509. /*
  3510. * Configure apertures:
  3511. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3512. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3513. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3514. */
  3515. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3516. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3517. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3518. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3519. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3520. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3521. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3522. mutex_lock(&adev->srbm_mutex);
  3523. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3524. vi_srbm_select(adev, 0, 0, 0, i);
  3525. /* CP and shaders */
  3526. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3527. WREG32(mmSH_MEM_APE1_BASE, 1);
  3528. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3529. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3530. }
  3531. vi_srbm_select(adev, 0, 0, 0, 0);
  3532. mutex_unlock(&adev->srbm_mutex);
  3533. }
  3534. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3535. {
  3536. u32 tmp;
  3537. int i;
  3538. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3539. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3540. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3541. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3542. gfx_v8_0_tiling_mode_table_init(adev);
  3543. gfx_v8_0_setup_rb(adev);
  3544. gfx_v8_0_get_cu_info(adev);
  3545. /* XXX SH_MEM regs */
  3546. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3547. mutex_lock(&adev->srbm_mutex);
  3548. for (i = 0; i < 16; i++) {
  3549. vi_srbm_select(adev, 0, 0, 0, i);
  3550. /* CP and shaders */
  3551. if (i == 0) {
  3552. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3553. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3554. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3555. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3556. WREG32(mmSH_MEM_CONFIG, tmp);
  3557. } else {
  3558. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3559. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  3560. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3561. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3562. WREG32(mmSH_MEM_CONFIG, tmp);
  3563. }
  3564. WREG32(mmSH_MEM_APE1_BASE, 1);
  3565. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3566. WREG32(mmSH_MEM_BASES, 0);
  3567. }
  3568. vi_srbm_select(adev, 0, 0, 0, 0);
  3569. mutex_unlock(&adev->srbm_mutex);
  3570. gfx_v8_0_init_compute_vmid(adev);
  3571. mutex_lock(&adev->grbm_idx_mutex);
  3572. /*
  3573. * making sure that the following register writes will be broadcasted
  3574. * to all the shaders
  3575. */
  3576. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3577. WREG32(mmPA_SC_FIFO_SIZE,
  3578. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3579. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3580. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3581. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3582. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3583. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3584. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3585. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3586. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3587. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3588. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3589. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3590. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3591. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3592. mutex_unlock(&adev->grbm_idx_mutex);
  3593. }
  3594. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3595. {
  3596. u32 i, j, k;
  3597. u32 mask;
  3598. mutex_lock(&adev->grbm_idx_mutex);
  3599. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3600. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3601. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3602. for (k = 0; k < adev->usec_timeout; k++) {
  3603. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3604. break;
  3605. udelay(1);
  3606. }
  3607. }
  3608. }
  3609. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3610. mutex_unlock(&adev->grbm_idx_mutex);
  3611. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3612. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3613. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3614. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3615. for (k = 0; k < adev->usec_timeout; k++) {
  3616. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3617. break;
  3618. udelay(1);
  3619. }
  3620. }
  3621. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3622. bool enable)
  3623. {
  3624. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3625. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3626. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3627. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3628. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3629. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3630. }
  3631. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3632. {
  3633. /* csib */
  3634. WREG32(mmRLC_CSIB_ADDR_HI,
  3635. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3636. WREG32(mmRLC_CSIB_ADDR_LO,
  3637. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3638. WREG32(mmRLC_CSIB_LENGTH,
  3639. adev->gfx.rlc.clear_state_size);
  3640. }
  3641. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3642. int ind_offset,
  3643. int list_size,
  3644. int *unique_indices,
  3645. int *indices_count,
  3646. int max_indices,
  3647. int *ind_start_offsets,
  3648. int *offset_count,
  3649. int max_offset)
  3650. {
  3651. int indices;
  3652. bool new_entry = true;
  3653. for (; ind_offset < list_size; ind_offset++) {
  3654. if (new_entry) {
  3655. new_entry = false;
  3656. ind_start_offsets[*offset_count] = ind_offset;
  3657. *offset_count = *offset_count + 1;
  3658. BUG_ON(*offset_count >= max_offset);
  3659. }
  3660. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3661. new_entry = true;
  3662. continue;
  3663. }
  3664. ind_offset += 2;
  3665. /* look for the matching indice */
  3666. for (indices = 0;
  3667. indices < *indices_count;
  3668. indices++) {
  3669. if (unique_indices[indices] ==
  3670. register_list_format[ind_offset])
  3671. break;
  3672. }
  3673. if (indices >= *indices_count) {
  3674. unique_indices[*indices_count] =
  3675. register_list_format[ind_offset];
  3676. indices = *indices_count;
  3677. *indices_count = *indices_count + 1;
  3678. BUG_ON(*indices_count >= max_indices);
  3679. }
  3680. register_list_format[ind_offset] = indices;
  3681. }
  3682. }
  3683. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3684. {
  3685. int i, temp, data;
  3686. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3687. int indices_count = 0;
  3688. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3689. int offset_count = 0;
  3690. int list_size;
  3691. unsigned int *register_list_format =
  3692. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3693. if (!register_list_format)
  3694. return -ENOMEM;
  3695. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3696. adev->gfx.rlc.reg_list_format_size_bytes);
  3697. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3698. RLC_FormatDirectRegListLength,
  3699. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3700. unique_indices,
  3701. &indices_count,
  3702. sizeof(unique_indices) / sizeof(int),
  3703. indirect_start_offsets,
  3704. &offset_count,
  3705. sizeof(indirect_start_offsets)/sizeof(int));
  3706. /* save and restore list */
  3707. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3708. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3709. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3710. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3711. /* indirect list */
  3712. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3713. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3714. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3715. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3716. list_size = list_size >> 1;
  3717. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3718. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3719. /* starting offsets starts */
  3720. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3721. adev->gfx.rlc.starting_offsets_start);
  3722. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3723. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3724. indirect_start_offsets[i]);
  3725. /* unique indices */
  3726. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3727. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3728. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3729. if (unique_indices[i] != 0) {
  3730. amdgpu_mm_wreg(adev, temp + i,
  3731. unique_indices[i] & 0x3FFFF, false);
  3732. amdgpu_mm_wreg(adev, data + i,
  3733. unique_indices[i] >> 20, false);
  3734. }
  3735. }
  3736. kfree(register_list_format);
  3737. return 0;
  3738. }
  3739. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3740. {
  3741. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3742. }
  3743. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3744. {
  3745. uint32_t data;
  3746. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3747. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3748. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3749. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3750. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3751. WREG32(mmRLC_PG_DELAY, data);
  3752. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3753. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3754. }
  3755. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3756. bool enable)
  3757. {
  3758. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3759. }
  3760. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3761. bool enable)
  3762. {
  3763. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3764. }
  3765. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3766. {
  3767. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3768. }
  3769. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3770. {
  3771. if ((adev->asic_type == CHIP_CARRIZO) ||
  3772. (adev->asic_type == CHIP_STONEY)) {
  3773. gfx_v8_0_init_csb(adev);
  3774. gfx_v8_0_init_save_restore_list(adev);
  3775. gfx_v8_0_enable_save_restore_machine(adev);
  3776. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3777. gfx_v8_0_init_power_gating(adev);
  3778. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3779. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3780. (adev->asic_type == CHIP_POLARIS12)) {
  3781. gfx_v8_0_init_csb(adev);
  3782. gfx_v8_0_init_save_restore_list(adev);
  3783. gfx_v8_0_enable_save_restore_machine(adev);
  3784. gfx_v8_0_init_power_gating(adev);
  3785. }
  3786. }
  3787. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3788. {
  3789. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3790. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3791. gfx_v8_0_wait_for_rlc_serdes(adev);
  3792. }
  3793. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3794. {
  3795. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3796. udelay(50);
  3797. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3798. udelay(50);
  3799. }
  3800. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3801. {
  3802. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3803. /* carrizo do enable cp interrupt after cp inited */
  3804. if (!(adev->flags & AMD_IS_APU))
  3805. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3806. udelay(50);
  3807. }
  3808. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3809. {
  3810. const struct rlc_firmware_header_v2_0 *hdr;
  3811. const __le32 *fw_data;
  3812. unsigned i, fw_size;
  3813. if (!adev->gfx.rlc_fw)
  3814. return -EINVAL;
  3815. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3816. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3817. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3818. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3819. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3820. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3821. for (i = 0; i < fw_size; i++)
  3822. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3823. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3824. return 0;
  3825. }
  3826. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3827. {
  3828. int r;
  3829. u32 tmp;
  3830. gfx_v8_0_rlc_stop(adev);
  3831. /* disable CG */
  3832. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3833. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3834. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3835. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3836. if (adev->asic_type == CHIP_POLARIS11 ||
  3837. adev->asic_type == CHIP_POLARIS10 ||
  3838. adev->asic_type == CHIP_POLARIS12) {
  3839. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3840. tmp &= ~0x3;
  3841. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3842. }
  3843. /* disable PG */
  3844. WREG32(mmRLC_PG_CNTL, 0);
  3845. gfx_v8_0_rlc_reset(adev);
  3846. gfx_v8_0_init_pg(adev);
  3847. if (!adev->pp_enabled) {
  3848. if (!adev->firmware.smu_load) {
  3849. /* legacy rlc firmware loading */
  3850. r = gfx_v8_0_rlc_load_microcode(adev);
  3851. if (r)
  3852. return r;
  3853. } else {
  3854. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3855. AMDGPU_UCODE_ID_RLC_G);
  3856. if (r)
  3857. return -EINVAL;
  3858. }
  3859. }
  3860. gfx_v8_0_rlc_start(adev);
  3861. return 0;
  3862. }
  3863. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3864. {
  3865. int i;
  3866. u32 tmp = RREG32(mmCP_ME_CNTL);
  3867. if (enable) {
  3868. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3869. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3870. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3871. } else {
  3872. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3873. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3874. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3875. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3876. adev->gfx.gfx_ring[i].ready = false;
  3877. }
  3878. WREG32(mmCP_ME_CNTL, tmp);
  3879. udelay(50);
  3880. }
  3881. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3882. {
  3883. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3884. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3885. const struct gfx_firmware_header_v1_0 *me_hdr;
  3886. const __le32 *fw_data;
  3887. unsigned i, fw_size;
  3888. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3889. return -EINVAL;
  3890. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3891. adev->gfx.pfp_fw->data;
  3892. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3893. adev->gfx.ce_fw->data;
  3894. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3895. adev->gfx.me_fw->data;
  3896. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3897. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3898. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3899. gfx_v8_0_cp_gfx_enable(adev, false);
  3900. /* PFP */
  3901. fw_data = (const __le32 *)
  3902. (adev->gfx.pfp_fw->data +
  3903. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3904. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3905. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3906. for (i = 0; i < fw_size; i++)
  3907. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3908. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3909. /* CE */
  3910. fw_data = (const __le32 *)
  3911. (adev->gfx.ce_fw->data +
  3912. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3913. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3914. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3915. for (i = 0; i < fw_size; i++)
  3916. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3917. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3918. /* ME */
  3919. fw_data = (const __le32 *)
  3920. (adev->gfx.me_fw->data +
  3921. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3922. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3923. WREG32(mmCP_ME_RAM_WADDR, 0);
  3924. for (i = 0; i < fw_size; i++)
  3925. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3926. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3927. return 0;
  3928. }
  3929. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3930. {
  3931. u32 count = 0;
  3932. const struct cs_section_def *sect = NULL;
  3933. const struct cs_extent_def *ext = NULL;
  3934. /* begin clear state */
  3935. count += 2;
  3936. /* context control state */
  3937. count += 3;
  3938. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3939. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3940. if (sect->id == SECT_CONTEXT)
  3941. count += 2 + ext->reg_count;
  3942. else
  3943. return 0;
  3944. }
  3945. }
  3946. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3947. count += 4;
  3948. /* end clear state */
  3949. count += 2;
  3950. /* clear state */
  3951. count += 2;
  3952. return count;
  3953. }
  3954. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3955. {
  3956. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3957. const struct cs_section_def *sect = NULL;
  3958. const struct cs_extent_def *ext = NULL;
  3959. int r, i;
  3960. /* init the CP */
  3961. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3962. WREG32(mmCP_ENDIAN_SWAP, 0);
  3963. WREG32(mmCP_DEVICE_ID, 1);
  3964. gfx_v8_0_cp_gfx_enable(adev, true);
  3965. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3966. if (r) {
  3967. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3968. return r;
  3969. }
  3970. /* clear state buffer */
  3971. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3972. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3973. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3974. amdgpu_ring_write(ring, 0x80000000);
  3975. amdgpu_ring_write(ring, 0x80000000);
  3976. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3977. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3978. if (sect->id == SECT_CONTEXT) {
  3979. amdgpu_ring_write(ring,
  3980. PACKET3(PACKET3_SET_CONTEXT_REG,
  3981. ext->reg_count));
  3982. amdgpu_ring_write(ring,
  3983. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3984. for (i = 0; i < ext->reg_count; i++)
  3985. amdgpu_ring_write(ring, ext->extent[i]);
  3986. }
  3987. }
  3988. }
  3989. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3990. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3991. switch (adev->asic_type) {
  3992. case CHIP_TONGA:
  3993. case CHIP_POLARIS10:
  3994. amdgpu_ring_write(ring, 0x16000012);
  3995. amdgpu_ring_write(ring, 0x0000002A);
  3996. break;
  3997. case CHIP_POLARIS11:
  3998. case CHIP_POLARIS12:
  3999. amdgpu_ring_write(ring, 0x16000012);
  4000. amdgpu_ring_write(ring, 0x00000000);
  4001. break;
  4002. case CHIP_FIJI:
  4003. amdgpu_ring_write(ring, 0x3a00161a);
  4004. amdgpu_ring_write(ring, 0x0000002e);
  4005. break;
  4006. case CHIP_CARRIZO:
  4007. amdgpu_ring_write(ring, 0x00000002);
  4008. amdgpu_ring_write(ring, 0x00000000);
  4009. break;
  4010. case CHIP_TOPAZ:
  4011. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  4012. 0x00000000 : 0x00000002);
  4013. amdgpu_ring_write(ring, 0x00000000);
  4014. break;
  4015. case CHIP_STONEY:
  4016. amdgpu_ring_write(ring, 0x00000000);
  4017. amdgpu_ring_write(ring, 0x00000000);
  4018. break;
  4019. default:
  4020. BUG();
  4021. }
  4022. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4023. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  4024. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  4025. amdgpu_ring_write(ring, 0);
  4026. /* init the CE partitions */
  4027. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  4028. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  4029. amdgpu_ring_write(ring, 0x8000);
  4030. amdgpu_ring_write(ring, 0x8000);
  4031. amdgpu_ring_commit(ring);
  4032. return 0;
  4033. }
  4034. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  4035. {
  4036. struct amdgpu_ring *ring;
  4037. u32 tmp;
  4038. u32 rb_bufsz;
  4039. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  4040. int r;
  4041. /* Set the write pointer delay */
  4042. WREG32(mmCP_RB_WPTR_DELAY, 0);
  4043. /* set the RB to use vmid 0 */
  4044. WREG32(mmCP_RB_VMID, 0);
  4045. /* Set ring buffer size */
  4046. ring = &adev->gfx.gfx_ring[0];
  4047. rb_bufsz = order_base_2(ring->ring_size / 8);
  4048. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  4049. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  4050. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  4051. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  4052. #ifdef __BIG_ENDIAN
  4053. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  4054. #endif
  4055. WREG32(mmCP_RB0_CNTL, tmp);
  4056. /* Initialize the ring buffer's read and write pointers */
  4057. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  4058. ring->wptr = 0;
  4059. WREG32(mmCP_RB0_WPTR, ring->wptr);
  4060. /* set the wb address wether it's enabled or not */
  4061. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4062. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  4063. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  4064. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4065. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  4066. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  4067. mdelay(1);
  4068. WREG32(mmCP_RB0_CNTL, tmp);
  4069. rb_addr = ring->gpu_addr >> 8;
  4070. WREG32(mmCP_RB0_BASE, rb_addr);
  4071. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4072. /* no gfx doorbells on iceland */
  4073. if (adev->asic_type != CHIP_TOPAZ) {
  4074. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  4075. if (ring->use_doorbell) {
  4076. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4077. DOORBELL_OFFSET, ring->doorbell_index);
  4078. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4079. DOORBELL_HIT, 0);
  4080. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4081. DOORBELL_EN, 1);
  4082. } else {
  4083. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4084. DOORBELL_EN, 0);
  4085. }
  4086. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  4087. if (adev->asic_type == CHIP_TONGA) {
  4088. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  4089. DOORBELL_RANGE_LOWER,
  4090. AMDGPU_DOORBELL_GFX_RING0);
  4091. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  4092. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  4093. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  4094. }
  4095. }
  4096. /* start the ring */
  4097. gfx_v8_0_cp_gfx_start(adev);
  4098. ring->ready = true;
  4099. r = amdgpu_ring_test_ring(ring);
  4100. if (r)
  4101. ring->ready = false;
  4102. return r;
  4103. }
  4104. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4105. {
  4106. int i;
  4107. if (enable) {
  4108. WREG32(mmCP_MEC_CNTL, 0);
  4109. } else {
  4110. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4111. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4112. adev->gfx.compute_ring[i].ready = false;
  4113. }
  4114. udelay(50);
  4115. }
  4116. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4117. {
  4118. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4119. const __le32 *fw_data;
  4120. unsigned i, fw_size;
  4121. if (!adev->gfx.mec_fw)
  4122. return -EINVAL;
  4123. gfx_v8_0_cp_compute_enable(adev, false);
  4124. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4125. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4126. fw_data = (const __le32 *)
  4127. (adev->gfx.mec_fw->data +
  4128. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4129. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4130. /* MEC1 */
  4131. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4132. for (i = 0; i < fw_size; i++)
  4133. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4134. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4135. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4136. if (adev->gfx.mec2_fw) {
  4137. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4138. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4139. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4140. fw_data = (const __le32 *)
  4141. (adev->gfx.mec2_fw->data +
  4142. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4143. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4144. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4145. for (i = 0; i < fw_size; i++)
  4146. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4147. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4148. }
  4149. return 0;
  4150. }
  4151. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  4152. {
  4153. int i, r;
  4154. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4155. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4156. if (ring->mqd_obj) {
  4157. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4158. if (unlikely(r != 0))
  4159. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  4160. amdgpu_bo_unpin(ring->mqd_obj);
  4161. amdgpu_bo_unreserve(ring->mqd_obj);
  4162. amdgpu_bo_unref(&ring->mqd_obj);
  4163. ring->mqd_obj = NULL;
  4164. ring->mqd_ptr = NULL;
  4165. ring->mqd_gpu_addr = 0;
  4166. }
  4167. }
  4168. }
  4169. /* KIQ functions */
  4170. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4171. {
  4172. uint32_t tmp;
  4173. struct amdgpu_device *adev = ring->adev;
  4174. /* tell RLC which is KIQ queue */
  4175. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4176. tmp &= 0xffffff00;
  4177. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4178. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4179. tmp |= 0x80;
  4180. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4181. }
  4182. static void gfx_v8_0_kiq_enable(struct amdgpu_ring *ring)
  4183. {
  4184. amdgpu_ring_alloc(ring, 8);
  4185. /* set resources */
  4186. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4187. amdgpu_ring_write(ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4188. amdgpu_ring_write(ring, 0x000000FF); /* queue mask lo */
  4189. amdgpu_ring_write(ring, 0); /* queue mask hi */
  4190. amdgpu_ring_write(ring, 0); /* gws mask lo */
  4191. amdgpu_ring_write(ring, 0); /* gws mask hi */
  4192. amdgpu_ring_write(ring, 0); /* oac mask */
  4193. amdgpu_ring_write(ring, 0); /* gds heap base:0, gds heap size:0 */
  4194. amdgpu_ring_commit(ring);
  4195. udelay(50);
  4196. }
  4197. static void gfx_v8_0_map_queue_enable(struct amdgpu_ring *kiq_ring,
  4198. struct amdgpu_ring *ring)
  4199. {
  4200. struct amdgpu_device *adev = kiq_ring->adev;
  4201. uint64_t mqd_addr, wptr_addr;
  4202. mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4203. wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4204. amdgpu_ring_alloc(kiq_ring, 8);
  4205. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4206. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4207. amdgpu_ring_write(kiq_ring, 0x21010000);
  4208. amdgpu_ring_write(kiq_ring, (ring->doorbell_index << 2) |
  4209. (ring->queue << 26) |
  4210. (ring->pipe << 29) |
  4211. ((ring->me == 1 ? 0 : 1) << 31)); /* doorbell */
  4212. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4213. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4214. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4215. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4216. amdgpu_ring_commit(kiq_ring);
  4217. udelay(50);
  4218. }
  4219. static int gfx_v8_0_mqd_init(struct amdgpu_device *adev,
  4220. struct vi_mqd *mqd,
  4221. uint64_t mqd_gpu_addr,
  4222. uint64_t eop_gpu_addr,
  4223. struct amdgpu_ring *ring)
  4224. {
  4225. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4226. uint32_t tmp;
  4227. mqd->header = 0xC0310800;
  4228. mqd->compute_pipelinestat_enable = 0x00000001;
  4229. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4230. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4231. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4232. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4233. mqd->compute_misc_reserved = 0x00000003;
  4234. eop_base_addr = eop_gpu_addr >> 8;
  4235. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4236. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4237. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4238. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4239. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4240. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4241. mqd->cp_hqd_eop_control = tmp;
  4242. /* enable doorbell? */
  4243. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4244. if (ring->use_doorbell)
  4245. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4246. DOORBELL_EN, 1);
  4247. else
  4248. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4249. DOORBELL_EN, 0);
  4250. mqd->cp_hqd_pq_doorbell_control = tmp;
  4251. /* disable the queue if it's active */
  4252. mqd->cp_hqd_dequeue_request = 0;
  4253. mqd->cp_hqd_pq_rptr = 0;
  4254. mqd->cp_hqd_pq_wptr = 0;
  4255. /* set the pointer to the MQD */
  4256. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4257. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4258. /* set MQD vmid to 0 */
  4259. tmp = RREG32(mmCP_MQD_CONTROL);
  4260. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4261. mqd->cp_mqd_control = tmp;
  4262. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4263. hqd_gpu_addr = ring->gpu_addr >> 8;
  4264. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4265. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4266. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4267. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4268. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4269. (order_base_2(ring->ring_size / 4) - 1));
  4270. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4271. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4272. #ifdef __BIG_ENDIAN
  4273. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4274. #endif
  4275. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4276. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4277. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4278. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4279. mqd->cp_hqd_pq_control = tmp;
  4280. /* set the wb address whether it's enabled or not */
  4281. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4282. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4283. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4284. upper_32_bits(wb_gpu_addr) & 0xffff;
  4285. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4286. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4287. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4288. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4289. tmp = 0;
  4290. /* enable the doorbell if requested */
  4291. if (ring->use_doorbell) {
  4292. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4293. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4294. DOORBELL_OFFSET, ring->doorbell_index);
  4295. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4296. DOORBELL_EN, 1);
  4297. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4298. DOORBELL_SOURCE, 0);
  4299. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4300. DOORBELL_HIT, 0);
  4301. }
  4302. mqd->cp_hqd_pq_doorbell_control = tmp;
  4303. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4304. ring->wptr = 0;
  4305. mqd->cp_hqd_pq_wptr = ring->wptr;
  4306. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4307. /* set the vmid for the queue */
  4308. mqd->cp_hqd_vmid = 0;
  4309. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4310. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4311. mqd->cp_hqd_persistent_state = tmp;
  4312. /* activate the queue */
  4313. mqd->cp_hqd_active = 1;
  4314. return 0;
  4315. }
  4316. static int gfx_v8_0_kiq_init_register(struct amdgpu_device *adev,
  4317. struct vi_mqd *mqd,
  4318. struct amdgpu_ring *ring)
  4319. {
  4320. uint32_t tmp;
  4321. int j;
  4322. /* disable wptr polling */
  4323. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4324. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4325. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4326. WREG32(mmCP_HQD_EOP_BASE_ADDR, mqd->cp_hqd_eop_base_addr_lo);
  4327. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, mqd->cp_hqd_eop_base_addr_hi);
  4328. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4329. WREG32(mmCP_HQD_EOP_CONTROL, mqd->cp_hqd_eop_control);
  4330. /* enable doorbell? */
  4331. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, mqd->cp_hqd_pq_doorbell_control);
  4332. /* disable the queue if it's active */
  4333. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4334. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4335. for (j = 0; j < adev->usec_timeout; j++) {
  4336. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4337. break;
  4338. udelay(1);
  4339. }
  4340. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4341. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4342. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4343. }
  4344. /* set the pointer to the MQD */
  4345. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4346. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4347. /* set MQD vmid to 0 */
  4348. WREG32(mmCP_MQD_CONTROL, mqd->cp_mqd_control);
  4349. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4350. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4351. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4352. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4353. WREG32(mmCP_HQD_PQ_CONTROL, mqd->cp_hqd_pq_control);
  4354. /* set the wb address whether it's enabled or not */
  4355. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4356. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4357. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4358. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4359. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4360. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr_lo);
  4361. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI, mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4362. /* enable the doorbell if requested */
  4363. if (ring->use_doorbell) {
  4364. if ((adev->asic_type == CHIP_CARRIZO) ||
  4365. (adev->asic_type == CHIP_FIJI) ||
  4366. (adev->asic_type == CHIP_STONEY)) {
  4367. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4368. AMDGPU_DOORBELL_KIQ << 2);
  4369. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4370. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4371. }
  4372. }
  4373. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, mqd->cp_hqd_pq_doorbell_control);
  4374. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4375. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4376. /* set the vmid for the queue */
  4377. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4378. WREG32(mmCP_HQD_PERSISTENT_STATE, mqd->cp_hqd_persistent_state);
  4379. /* activate the queue */
  4380. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4381. if (ring->use_doorbell) {
  4382. tmp = RREG32(mmCP_PQ_STATUS);
  4383. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4384. WREG32(mmCP_PQ_STATUS, tmp);
  4385. }
  4386. return 0;
  4387. }
  4388. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring,
  4389. struct vi_mqd *mqd,
  4390. u64 mqd_gpu_addr)
  4391. {
  4392. struct amdgpu_device *adev = ring->adev;
  4393. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  4394. uint64_t eop_gpu_addr;
  4395. bool is_kiq = (ring->funcs->type == AMDGPU_RING_TYPE_KIQ);
  4396. if (is_kiq) {
  4397. eop_gpu_addr = kiq->eop_gpu_addr;
  4398. gfx_v8_0_kiq_setting(&kiq->ring);
  4399. } else
  4400. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr +
  4401. ring->queue * MEC_HPD_SIZE;
  4402. mutex_lock(&adev->srbm_mutex);
  4403. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4404. gfx_v8_0_mqd_init(adev, mqd, mqd_gpu_addr, eop_gpu_addr, ring);
  4405. if (is_kiq)
  4406. gfx_v8_0_kiq_init_register(adev, mqd, ring);
  4407. vi_srbm_select(adev, 0, 0, 0, 0);
  4408. mutex_unlock(&adev->srbm_mutex);
  4409. if (is_kiq)
  4410. gfx_v8_0_kiq_enable(ring);
  4411. else
  4412. gfx_v8_0_map_queue_enable(&kiq->ring, ring);
  4413. return 0;
  4414. }
  4415. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4416. {
  4417. struct amdgpu_ring *ring = NULL;
  4418. int r = 0, i;
  4419. gfx_v8_0_cp_compute_enable(adev, true);
  4420. ring = &adev->gfx.kiq.ring;
  4421. if (!amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr)) {
  4422. memset((void *)ring->mqd_ptr, 0, sizeof(struct vi_mqd));
  4423. r = gfx_v8_0_kiq_init_queue(ring, ring->mqd_ptr, ring->mqd_gpu_addr);
  4424. amdgpu_bo_kunmap(ring->mqd_obj);
  4425. if (r)
  4426. return r;
  4427. } else {
  4428. return r;
  4429. }
  4430. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4431. ring = &adev->gfx.compute_ring[i];
  4432. if (!amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr)) {
  4433. memset((void *)ring->mqd_ptr, 0, sizeof(struct vi_mqd));
  4434. r = gfx_v8_0_kiq_init_queue(ring, ring->mqd_ptr, ring->mqd_gpu_addr);
  4435. amdgpu_bo_kunmap(ring->mqd_obj);
  4436. if (r)
  4437. return r;
  4438. } else {
  4439. return r;
  4440. }
  4441. }
  4442. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4443. ring = &adev->gfx.compute_ring[i];
  4444. ring->ready = true;
  4445. r = amdgpu_ring_test_ring(ring);
  4446. if (r)
  4447. ring->ready = false;
  4448. }
  4449. ring = &adev->gfx.kiq.ring;
  4450. ring->ready = true;
  4451. r = amdgpu_ring_test_ring(ring);
  4452. if (r)
  4453. ring->ready = false;
  4454. return 0;
  4455. }
  4456. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  4457. {
  4458. int r, i, j;
  4459. u32 tmp;
  4460. bool use_doorbell = true;
  4461. u64 hqd_gpu_addr;
  4462. u64 mqd_gpu_addr;
  4463. u64 eop_gpu_addr;
  4464. u64 wb_gpu_addr;
  4465. u32 *buf;
  4466. struct vi_mqd *mqd;
  4467. /* init the queues. */
  4468. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4469. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4470. if (ring->mqd_obj == NULL) {
  4471. r = amdgpu_bo_create(adev,
  4472. sizeof(struct vi_mqd),
  4473. PAGE_SIZE, true,
  4474. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  4475. NULL, &ring->mqd_obj);
  4476. if (r) {
  4477. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  4478. return r;
  4479. }
  4480. }
  4481. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4482. if (unlikely(r != 0)) {
  4483. gfx_v8_0_cp_compute_fini(adev);
  4484. return r;
  4485. }
  4486. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  4487. &mqd_gpu_addr);
  4488. if (r) {
  4489. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  4490. gfx_v8_0_cp_compute_fini(adev);
  4491. return r;
  4492. }
  4493. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  4494. if (r) {
  4495. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  4496. gfx_v8_0_cp_compute_fini(adev);
  4497. return r;
  4498. }
  4499. /* init the mqd struct */
  4500. memset(buf, 0, sizeof(struct vi_mqd));
  4501. mqd = (struct vi_mqd *)buf;
  4502. mqd->header = 0xC0310800;
  4503. mqd->compute_pipelinestat_enable = 0x00000001;
  4504. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4505. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4506. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4507. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4508. mqd->compute_misc_reserved = 0x00000003;
  4509. mutex_lock(&adev->srbm_mutex);
  4510. vi_srbm_select(adev, ring->me,
  4511. ring->pipe,
  4512. ring->queue, 0);
  4513. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  4514. eop_gpu_addr >>= 8;
  4515. /* write the EOP addr */
  4516. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  4517. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  4518. /* set the VMID assigned */
  4519. WREG32(mmCP_HQD_VMID, 0);
  4520. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4521. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4522. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4523. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4524. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  4525. /* disable wptr polling */
  4526. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4527. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4528. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4529. mqd->cp_hqd_eop_base_addr_lo =
  4530. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  4531. mqd->cp_hqd_eop_base_addr_hi =
  4532. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  4533. /* enable doorbell? */
  4534. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4535. if (use_doorbell) {
  4536. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4537. } else {
  4538. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4539. }
  4540. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  4541. mqd->cp_hqd_pq_doorbell_control = tmp;
  4542. /* disable the queue if it's active */
  4543. mqd->cp_hqd_dequeue_request = 0;
  4544. mqd->cp_hqd_pq_rptr = 0;
  4545. mqd->cp_hqd_pq_wptr= 0;
  4546. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4547. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4548. for (j = 0; j < adev->usec_timeout; j++) {
  4549. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4550. break;
  4551. udelay(1);
  4552. }
  4553. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4554. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4555. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4556. }
  4557. /* set the pointer to the MQD */
  4558. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4559. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4560. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4561. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4562. /* set MQD vmid to 0 */
  4563. tmp = RREG32(mmCP_MQD_CONTROL);
  4564. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4565. WREG32(mmCP_MQD_CONTROL, tmp);
  4566. mqd->cp_mqd_control = tmp;
  4567. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4568. hqd_gpu_addr = ring->gpu_addr >> 8;
  4569. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4570. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4571. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4572. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4573. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4574. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4575. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4576. (order_base_2(ring->ring_size / 4) - 1));
  4577. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4578. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4579. #ifdef __BIG_ENDIAN
  4580. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4581. #endif
  4582. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4583. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4584. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4585. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4586. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  4587. mqd->cp_hqd_pq_control = tmp;
  4588. /* set the wb address wether it's enabled or not */
  4589. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4590. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4591. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4592. upper_32_bits(wb_gpu_addr) & 0xffff;
  4593. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4594. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4595. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4596. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4597. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4598. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4599. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4600. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4601. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr_lo);
  4602. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4603. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4604. /* enable the doorbell if requested */
  4605. if (use_doorbell) {
  4606. if ((adev->asic_type == CHIP_CARRIZO) ||
  4607. (adev->asic_type == CHIP_FIJI) ||
  4608. (adev->asic_type == CHIP_STONEY) ||
  4609. (adev->asic_type == CHIP_POLARIS11) ||
  4610. (adev->asic_type == CHIP_POLARIS10) ||
  4611. (adev->asic_type == CHIP_POLARIS12)) {
  4612. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4613. AMDGPU_DOORBELL_KIQ << 2);
  4614. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4615. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4616. }
  4617. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4618. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4619. DOORBELL_OFFSET, ring->doorbell_index);
  4620. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4621. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  4622. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  4623. mqd->cp_hqd_pq_doorbell_control = tmp;
  4624. } else {
  4625. mqd->cp_hqd_pq_doorbell_control = 0;
  4626. }
  4627. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  4628. mqd->cp_hqd_pq_doorbell_control);
  4629. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4630. ring->wptr = 0;
  4631. mqd->cp_hqd_pq_wptr = ring->wptr;
  4632. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4633. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4634. /* set the vmid for the queue */
  4635. mqd->cp_hqd_vmid = 0;
  4636. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4637. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4638. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4639. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  4640. mqd->cp_hqd_persistent_state = tmp;
  4641. if (adev->asic_type == CHIP_STONEY ||
  4642. adev->asic_type == CHIP_POLARIS11 ||
  4643. adev->asic_type == CHIP_POLARIS10 ||
  4644. adev->asic_type == CHIP_POLARIS12) {
  4645. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  4646. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  4647. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  4648. }
  4649. /* activate the queue */
  4650. mqd->cp_hqd_active = 1;
  4651. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4652. vi_srbm_select(adev, 0, 0, 0, 0);
  4653. mutex_unlock(&adev->srbm_mutex);
  4654. amdgpu_bo_kunmap(ring->mqd_obj);
  4655. amdgpu_bo_unreserve(ring->mqd_obj);
  4656. }
  4657. if (use_doorbell) {
  4658. tmp = RREG32(mmCP_PQ_STATUS);
  4659. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4660. WREG32(mmCP_PQ_STATUS, tmp);
  4661. }
  4662. gfx_v8_0_cp_compute_enable(adev, true);
  4663. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4664. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4665. ring->ready = true;
  4666. r = amdgpu_ring_test_ring(ring);
  4667. if (r)
  4668. ring->ready = false;
  4669. }
  4670. return 0;
  4671. }
  4672. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4673. {
  4674. int r;
  4675. if (!(adev->flags & AMD_IS_APU))
  4676. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4677. if (!adev->pp_enabled) {
  4678. if (!adev->firmware.smu_load) {
  4679. /* legacy firmware loading */
  4680. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4681. if (r)
  4682. return r;
  4683. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4684. if (r)
  4685. return r;
  4686. } else {
  4687. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4688. AMDGPU_UCODE_ID_CP_CE);
  4689. if (r)
  4690. return -EINVAL;
  4691. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4692. AMDGPU_UCODE_ID_CP_PFP);
  4693. if (r)
  4694. return -EINVAL;
  4695. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4696. AMDGPU_UCODE_ID_CP_ME);
  4697. if (r)
  4698. return -EINVAL;
  4699. if (adev->asic_type == CHIP_TOPAZ) {
  4700. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4701. if (r)
  4702. return r;
  4703. } else {
  4704. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4705. AMDGPU_UCODE_ID_CP_MEC1);
  4706. if (r)
  4707. return -EINVAL;
  4708. }
  4709. }
  4710. }
  4711. r = gfx_v8_0_cp_gfx_resume(adev);
  4712. if (r)
  4713. return r;
  4714. if (amdgpu_sriov_vf(adev))
  4715. r = gfx_v8_0_kiq_resume(adev);
  4716. else
  4717. r = gfx_v8_0_cp_compute_resume(adev);
  4718. if (r)
  4719. return r;
  4720. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4721. return 0;
  4722. }
  4723. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4724. {
  4725. gfx_v8_0_cp_gfx_enable(adev, enable);
  4726. gfx_v8_0_cp_compute_enable(adev, enable);
  4727. }
  4728. static int gfx_v8_0_hw_init(void *handle)
  4729. {
  4730. int r;
  4731. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4732. gfx_v8_0_init_golden_registers(adev);
  4733. gfx_v8_0_gpu_init(adev);
  4734. r = gfx_v8_0_rlc_resume(adev);
  4735. if (r)
  4736. return r;
  4737. r = gfx_v8_0_cp_resume(adev);
  4738. return r;
  4739. }
  4740. static int gfx_v8_0_hw_fini(void *handle)
  4741. {
  4742. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4743. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4744. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4745. if (amdgpu_sriov_vf(adev)) {
  4746. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4747. return 0;
  4748. }
  4749. gfx_v8_0_cp_enable(adev, false);
  4750. gfx_v8_0_rlc_stop(adev);
  4751. gfx_v8_0_cp_compute_fini(adev);
  4752. amdgpu_set_powergating_state(adev,
  4753. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4754. return 0;
  4755. }
  4756. static int gfx_v8_0_suspend(void *handle)
  4757. {
  4758. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4759. return gfx_v8_0_hw_fini(adev);
  4760. }
  4761. static int gfx_v8_0_resume(void *handle)
  4762. {
  4763. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4764. return gfx_v8_0_hw_init(adev);
  4765. }
  4766. static bool gfx_v8_0_is_idle(void *handle)
  4767. {
  4768. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4769. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4770. return false;
  4771. else
  4772. return true;
  4773. }
  4774. static int gfx_v8_0_wait_for_idle(void *handle)
  4775. {
  4776. unsigned i;
  4777. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4778. for (i = 0; i < adev->usec_timeout; i++) {
  4779. if (gfx_v8_0_is_idle(handle))
  4780. return 0;
  4781. udelay(1);
  4782. }
  4783. return -ETIMEDOUT;
  4784. }
  4785. static bool gfx_v8_0_check_soft_reset(void *handle)
  4786. {
  4787. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4788. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4789. u32 tmp;
  4790. /* GRBM_STATUS */
  4791. tmp = RREG32(mmGRBM_STATUS);
  4792. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4793. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4794. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4795. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4796. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4797. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4798. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4799. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4800. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4801. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4802. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4803. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4804. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4805. }
  4806. /* GRBM_STATUS2 */
  4807. tmp = RREG32(mmGRBM_STATUS2);
  4808. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4809. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4810. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4811. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4812. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4813. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4814. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4815. SOFT_RESET_CPF, 1);
  4816. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4817. SOFT_RESET_CPC, 1);
  4818. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4819. SOFT_RESET_CPG, 1);
  4820. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4821. SOFT_RESET_GRBM, 1);
  4822. }
  4823. /* SRBM_STATUS */
  4824. tmp = RREG32(mmSRBM_STATUS);
  4825. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4826. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4827. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4828. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4829. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4830. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4831. if (grbm_soft_reset || srbm_soft_reset) {
  4832. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4833. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4834. return true;
  4835. } else {
  4836. adev->gfx.grbm_soft_reset = 0;
  4837. adev->gfx.srbm_soft_reset = 0;
  4838. return false;
  4839. }
  4840. }
  4841. static void gfx_v8_0_inactive_hqd(struct amdgpu_device *adev,
  4842. struct amdgpu_ring *ring)
  4843. {
  4844. int i;
  4845. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4846. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4847. u32 tmp;
  4848. tmp = RREG32(mmCP_HQD_DEQUEUE_REQUEST);
  4849. tmp = REG_SET_FIELD(tmp, CP_HQD_DEQUEUE_REQUEST,
  4850. DEQUEUE_REQ, 2);
  4851. WREG32(mmCP_HQD_DEQUEUE_REQUEST, tmp);
  4852. for (i = 0; i < adev->usec_timeout; i++) {
  4853. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4854. break;
  4855. udelay(1);
  4856. }
  4857. }
  4858. }
  4859. static int gfx_v8_0_pre_soft_reset(void *handle)
  4860. {
  4861. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4862. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4863. if ((!adev->gfx.grbm_soft_reset) &&
  4864. (!adev->gfx.srbm_soft_reset))
  4865. return 0;
  4866. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4867. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4868. /* stop the rlc */
  4869. gfx_v8_0_rlc_stop(adev);
  4870. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4871. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4872. /* Disable GFX parsing/prefetching */
  4873. gfx_v8_0_cp_gfx_enable(adev, false);
  4874. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4875. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4876. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4877. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4878. int i;
  4879. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4880. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4881. gfx_v8_0_inactive_hqd(adev, ring);
  4882. }
  4883. /* Disable MEC parsing/prefetching */
  4884. gfx_v8_0_cp_compute_enable(adev, false);
  4885. }
  4886. return 0;
  4887. }
  4888. static int gfx_v8_0_soft_reset(void *handle)
  4889. {
  4890. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4891. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4892. u32 tmp;
  4893. if ((!adev->gfx.grbm_soft_reset) &&
  4894. (!adev->gfx.srbm_soft_reset))
  4895. return 0;
  4896. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4897. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4898. if (grbm_soft_reset || srbm_soft_reset) {
  4899. tmp = RREG32(mmGMCON_DEBUG);
  4900. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4901. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4902. WREG32(mmGMCON_DEBUG, tmp);
  4903. udelay(50);
  4904. }
  4905. if (grbm_soft_reset) {
  4906. tmp = RREG32(mmGRBM_SOFT_RESET);
  4907. tmp |= grbm_soft_reset;
  4908. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4909. WREG32(mmGRBM_SOFT_RESET, tmp);
  4910. tmp = RREG32(mmGRBM_SOFT_RESET);
  4911. udelay(50);
  4912. tmp &= ~grbm_soft_reset;
  4913. WREG32(mmGRBM_SOFT_RESET, tmp);
  4914. tmp = RREG32(mmGRBM_SOFT_RESET);
  4915. }
  4916. if (srbm_soft_reset) {
  4917. tmp = RREG32(mmSRBM_SOFT_RESET);
  4918. tmp |= srbm_soft_reset;
  4919. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4920. WREG32(mmSRBM_SOFT_RESET, tmp);
  4921. tmp = RREG32(mmSRBM_SOFT_RESET);
  4922. udelay(50);
  4923. tmp &= ~srbm_soft_reset;
  4924. WREG32(mmSRBM_SOFT_RESET, tmp);
  4925. tmp = RREG32(mmSRBM_SOFT_RESET);
  4926. }
  4927. if (grbm_soft_reset || srbm_soft_reset) {
  4928. tmp = RREG32(mmGMCON_DEBUG);
  4929. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4930. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4931. WREG32(mmGMCON_DEBUG, tmp);
  4932. }
  4933. /* Wait a little for things to settle down */
  4934. udelay(50);
  4935. return 0;
  4936. }
  4937. static void gfx_v8_0_init_hqd(struct amdgpu_device *adev,
  4938. struct amdgpu_ring *ring)
  4939. {
  4940. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4941. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4942. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4943. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4944. vi_srbm_select(adev, 0, 0, 0, 0);
  4945. }
  4946. static int gfx_v8_0_post_soft_reset(void *handle)
  4947. {
  4948. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4949. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4950. if ((!adev->gfx.grbm_soft_reset) &&
  4951. (!adev->gfx.srbm_soft_reset))
  4952. return 0;
  4953. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4954. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4955. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4956. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4957. gfx_v8_0_cp_gfx_resume(adev);
  4958. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4959. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4960. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4961. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4962. int i;
  4963. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4964. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4965. gfx_v8_0_init_hqd(adev, ring);
  4966. }
  4967. gfx_v8_0_cp_compute_resume(adev);
  4968. }
  4969. gfx_v8_0_rlc_start(adev);
  4970. return 0;
  4971. }
  4972. /**
  4973. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4974. *
  4975. * @adev: amdgpu_device pointer
  4976. *
  4977. * Fetches a GPU clock counter snapshot.
  4978. * Returns the 64 bit clock counter snapshot.
  4979. */
  4980. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4981. {
  4982. uint64_t clock;
  4983. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4984. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4985. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4986. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4987. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4988. return clock;
  4989. }
  4990. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4991. uint32_t vmid,
  4992. uint32_t gds_base, uint32_t gds_size,
  4993. uint32_t gws_base, uint32_t gws_size,
  4994. uint32_t oa_base, uint32_t oa_size)
  4995. {
  4996. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4997. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4998. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4999. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  5000. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  5001. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  5002. /* GDS Base */
  5003. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5004. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5005. WRITE_DATA_DST_SEL(0)));
  5006. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  5007. amdgpu_ring_write(ring, 0);
  5008. amdgpu_ring_write(ring, gds_base);
  5009. /* GDS Size */
  5010. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5011. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5012. WRITE_DATA_DST_SEL(0)));
  5013. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  5014. amdgpu_ring_write(ring, 0);
  5015. amdgpu_ring_write(ring, gds_size);
  5016. /* GWS */
  5017. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5018. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5019. WRITE_DATA_DST_SEL(0)));
  5020. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  5021. amdgpu_ring_write(ring, 0);
  5022. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  5023. /* OA */
  5024. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5025. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5026. WRITE_DATA_DST_SEL(0)));
  5027. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  5028. amdgpu_ring_write(ring, 0);
  5029. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  5030. }
  5031. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  5032. {
  5033. WREG32(mmSQ_IND_INDEX,
  5034. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  5035. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  5036. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  5037. (SQ_IND_INDEX__FORCE_READ_MASK));
  5038. return RREG32(mmSQ_IND_DATA);
  5039. }
  5040. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  5041. uint32_t wave, uint32_t thread,
  5042. uint32_t regno, uint32_t num, uint32_t *out)
  5043. {
  5044. WREG32(mmSQ_IND_INDEX,
  5045. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  5046. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  5047. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  5048. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  5049. (SQ_IND_INDEX__FORCE_READ_MASK) |
  5050. (SQ_IND_INDEX__AUTO_INCR_MASK));
  5051. while (num--)
  5052. *(out++) = RREG32(mmSQ_IND_DATA);
  5053. }
  5054. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  5055. {
  5056. /* type 0 wave data */
  5057. dst[(*no_fields)++] = 0;
  5058. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  5059. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  5060. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  5061. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  5062. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  5063. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  5064. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  5065. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  5066. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  5067. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  5068. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  5069. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  5070. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  5071. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  5072. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  5073. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  5074. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  5075. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  5076. }
  5077. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  5078. uint32_t wave, uint32_t start,
  5079. uint32_t size, uint32_t *dst)
  5080. {
  5081. wave_read_regs(
  5082. adev, simd, wave, 0,
  5083. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  5084. }
  5085. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  5086. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  5087. .select_se_sh = &gfx_v8_0_select_se_sh,
  5088. .read_wave_data = &gfx_v8_0_read_wave_data,
  5089. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  5090. };
  5091. static int gfx_v8_0_early_init(void *handle)
  5092. {
  5093. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5094. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  5095. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  5096. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  5097. gfx_v8_0_set_ring_funcs(adev);
  5098. gfx_v8_0_set_irq_funcs(adev);
  5099. gfx_v8_0_set_gds_init(adev);
  5100. gfx_v8_0_set_rlc_funcs(adev);
  5101. return 0;
  5102. }
  5103. static int gfx_v8_0_late_init(void *handle)
  5104. {
  5105. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5106. int r;
  5107. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  5108. if (r)
  5109. return r;
  5110. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  5111. if (r)
  5112. return r;
  5113. /* requires IBs so do in late init after IB pool is initialized */
  5114. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  5115. if (r)
  5116. return r;
  5117. amdgpu_set_powergating_state(adev,
  5118. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  5119. return 0;
  5120. }
  5121. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  5122. bool enable)
  5123. {
  5124. if ((adev->asic_type == CHIP_POLARIS11) ||
  5125. (adev->asic_type == CHIP_POLARIS12))
  5126. /* Send msg to SMU via Powerplay */
  5127. amdgpu_set_powergating_state(adev,
  5128. AMD_IP_BLOCK_TYPE_SMC,
  5129. enable ?
  5130. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  5131. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5132. }
  5133. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  5134. bool enable)
  5135. {
  5136. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5137. }
  5138. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  5139. bool enable)
  5140. {
  5141. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  5142. }
  5143. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  5144. bool enable)
  5145. {
  5146. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  5147. }
  5148. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  5149. bool enable)
  5150. {
  5151. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  5152. /* Read any GFX register to wake up GFX. */
  5153. if (!enable)
  5154. RREG32(mmDB_RENDER_CONTROL);
  5155. }
  5156. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  5157. bool enable)
  5158. {
  5159. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  5160. cz_enable_gfx_cg_power_gating(adev, true);
  5161. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  5162. cz_enable_gfx_pipeline_power_gating(adev, true);
  5163. } else {
  5164. cz_enable_gfx_cg_power_gating(adev, false);
  5165. cz_enable_gfx_pipeline_power_gating(adev, false);
  5166. }
  5167. }
  5168. static int gfx_v8_0_set_powergating_state(void *handle,
  5169. enum amd_powergating_state state)
  5170. {
  5171. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5172. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  5173. if (amdgpu_sriov_vf(adev))
  5174. return 0;
  5175. switch (adev->asic_type) {
  5176. case CHIP_CARRIZO:
  5177. case CHIP_STONEY:
  5178. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  5179. cz_enable_sck_slow_down_on_power_up(adev, true);
  5180. cz_enable_sck_slow_down_on_power_down(adev, true);
  5181. } else {
  5182. cz_enable_sck_slow_down_on_power_up(adev, false);
  5183. cz_enable_sck_slow_down_on_power_down(adev, false);
  5184. }
  5185. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  5186. cz_enable_cp_power_gating(adev, true);
  5187. else
  5188. cz_enable_cp_power_gating(adev, false);
  5189. cz_update_gfx_cg_power_gating(adev, enable);
  5190. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5191. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5192. else
  5193. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5194. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5195. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5196. else
  5197. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5198. break;
  5199. case CHIP_POLARIS11:
  5200. case CHIP_POLARIS12:
  5201. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5202. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5203. else
  5204. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5205. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5206. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5207. else
  5208. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5209. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5210. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5211. else
  5212. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5213. break;
  5214. default:
  5215. break;
  5216. }
  5217. return 0;
  5218. }
  5219. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  5220. {
  5221. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5222. int data;
  5223. if (amdgpu_sriov_vf(adev))
  5224. *flags = 0;
  5225. /* AMD_CG_SUPPORT_GFX_MGCG */
  5226. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5227. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  5228. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  5229. /* AMD_CG_SUPPORT_GFX_CGLG */
  5230. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5231. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  5232. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  5233. /* AMD_CG_SUPPORT_GFX_CGLS */
  5234. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  5235. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  5236. /* AMD_CG_SUPPORT_GFX_CGTS */
  5237. data = RREG32(mmCGTS_SM_CTRL_REG);
  5238. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  5239. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  5240. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  5241. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  5242. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  5243. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  5244. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5245. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  5246. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5247. /* AMD_CG_SUPPORT_GFX_CP_LS */
  5248. data = RREG32(mmCP_MEM_SLP_CNTL);
  5249. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5250. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5251. }
  5252. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5253. uint32_t reg_addr, uint32_t cmd)
  5254. {
  5255. uint32_t data;
  5256. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5257. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5258. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5259. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5260. if (adev->asic_type == CHIP_STONEY)
  5261. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5262. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5263. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5264. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5265. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5266. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5267. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5268. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5269. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5270. else
  5271. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5272. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5273. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5274. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5275. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5276. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5277. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5278. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5279. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5280. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5281. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5282. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5283. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5284. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5285. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5286. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5287. }
  5288. #define MSG_ENTER_RLC_SAFE_MODE 1
  5289. #define MSG_EXIT_RLC_SAFE_MODE 0
  5290. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5291. #define RLC_GPR_REG2__REQ__SHIFT 0
  5292. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5293. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5294. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5295. {
  5296. u32 data;
  5297. unsigned i;
  5298. data = RREG32(mmRLC_CNTL);
  5299. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5300. return;
  5301. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5302. data |= RLC_SAFE_MODE__CMD_MASK;
  5303. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5304. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5305. WREG32(mmRLC_SAFE_MODE, data);
  5306. for (i = 0; i < adev->usec_timeout; i++) {
  5307. if ((RREG32(mmRLC_GPM_STAT) &
  5308. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5309. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5310. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5311. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5312. break;
  5313. udelay(1);
  5314. }
  5315. for (i = 0; i < adev->usec_timeout; i++) {
  5316. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5317. break;
  5318. udelay(1);
  5319. }
  5320. adev->gfx.rlc.in_safe_mode = true;
  5321. }
  5322. }
  5323. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5324. {
  5325. u32 data = 0;
  5326. unsigned i;
  5327. data = RREG32(mmRLC_CNTL);
  5328. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5329. return;
  5330. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5331. if (adev->gfx.rlc.in_safe_mode) {
  5332. data |= RLC_SAFE_MODE__CMD_MASK;
  5333. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5334. WREG32(mmRLC_SAFE_MODE, data);
  5335. adev->gfx.rlc.in_safe_mode = false;
  5336. }
  5337. }
  5338. for (i = 0; i < adev->usec_timeout; i++) {
  5339. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5340. break;
  5341. udelay(1);
  5342. }
  5343. }
  5344. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5345. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5346. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5347. };
  5348. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5349. bool enable)
  5350. {
  5351. uint32_t temp, data;
  5352. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5353. /* It is disabled by HW by default */
  5354. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5355. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5356. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5357. /* 1 - RLC memory Light sleep */
  5358. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5359. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5360. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5361. }
  5362. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5363. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5364. if (adev->flags & AMD_IS_APU)
  5365. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5366. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5367. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5368. else
  5369. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5370. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5371. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5372. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5373. if (temp != data)
  5374. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5375. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5376. gfx_v8_0_wait_for_rlc_serdes(adev);
  5377. /* 5 - clear mgcg override */
  5378. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5379. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5380. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5381. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5382. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5383. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5384. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5385. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5386. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5387. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5388. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5389. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5390. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5391. if (temp != data)
  5392. WREG32(mmCGTS_SM_CTRL_REG, data);
  5393. }
  5394. udelay(50);
  5395. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5396. gfx_v8_0_wait_for_rlc_serdes(adev);
  5397. } else {
  5398. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5399. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5400. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5401. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5402. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5403. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5404. if (temp != data)
  5405. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5406. /* 2 - disable MGLS in RLC */
  5407. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5408. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5409. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5410. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5411. }
  5412. /* 3 - disable MGLS in CP */
  5413. data = RREG32(mmCP_MEM_SLP_CNTL);
  5414. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5415. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5416. WREG32(mmCP_MEM_SLP_CNTL, data);
  5417. }
  5418. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5419. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5420. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5421. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5422. if (temp != data)
  5423. WREG32(mmCGTS_SM_CTRL_REG, data);
  5424. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5425. gfx_v8_0_wait_for_rlc_serdes(adev);
  5426. /* 6 - set mgcg override */
  5427. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5428. udelay(50);
  5429. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5430. gfx_v8_0_wait_for_rlc_serdes(adev);
  5431. }
  5432. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5433. }
  5434. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5435. bool enable)
  5436. {
  5437. uint32_t temp, temp1, data, data1;
  5438. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5439. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5440. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5441. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5442. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5443. if (temp1 != data1)
  5444. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5445. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5446. gfx_v8_0_wait_for_rlc_serdes(adev);
  5447. /* 2 - clear cgcg override */
  5448. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5449. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5450. gfx_v8_0_wait_for_rlc_serdes(adev);
  5451. /* 3 - write cmd to set CGLS */
  5452. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5453. /* 4 - enable cgcg */
  5454. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5455. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5456. /* enable cgls*/
  5457. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5458. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5459. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5460. if (temp1 != data1)
  5461. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5462. } else {
  5463. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5464. }
  5465. if (temp != data)
  5466. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5467. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5468. * Cmp_busy/GFX_Idle interrupts
  5469. */
  5470. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5471. } else {
  5472. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5473. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5474. /* TEST CGCG */
  5475. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5476. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5477. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5478. if (temp1 != data1)
  5479. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5480. /* read gfx register to wake up cgcg */
  5481. RREG32(mmCB_CGTT_SCLK_CTRL);
  5482. RREG32(mmCB_CGTT_SCLK_CTRL);
  5483. RREG32(mmCB_CGTT_SCLK_CTRL);
  5484. RREG32(mmCB_CGTT_SCLK_CTRL);
  5485. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5486. gfx_v8_0_wait_for_rlc_serdes(adev);
  5487. /* write cmd to Set CGCG Overrride */
  5488. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5489. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5490. gfx_v8_0_wait_for_rlc_serdes(adev);
  5491. /* write cmd to Clear CGLS */
  5492. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5493. /* disable cgcg, cgls should be disabled too. */
  5494. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5495. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5496. if (temp != data)
  5497. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5498. }
  5499. gfx_v8_0_wait_for_rlc_serdes(adev);
  5500. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5501. }
  5502. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5503. bool enable)
  5504. {
  5505. if (enable) {
  5506. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5507. * === MGCG + MGLS + TS(CG/LS) ===
  5508. */
  5509. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5510. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5511. } else {
  5512. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5513. * === CGCG + CGLS ===
  5514. */
  5515. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5516. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5517. }
  5518. return 0;
  5519. }
  5520. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5521. enum amd_clockgating_state state)
  5522. {
  5523. uint32_t msg_id, pp_state = 0;
  5524. uint32_t pp_support_state = 0;
  5525. void *pp_handle = adev->powerplay.pp_handle;
  5526. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5527. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5528. pp_support_state = PP_STATE_SUPPORT_LS;
  5529. pp_state = PP_STATE_LS;
  5530. }
  5531. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5532. pp_support_state |= PP_STATE_SUPPORT_CG;
  5533. pp_state |= PP_STATE_CG;
  5534. }
  5535. if (state == AMD_CG_STATE_UNGATE)
  5536. pp_state = 0;
  5537. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5538. PP_BLOCK_GFX_CG,
  5539. pp_support_state,
  5540. pp_state);
  5541. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5542. }
  5543. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5544. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5545. pp_support_state = PP_STATE_SUPPORT_LS;
  5546. pp_state = PP_STATE_LS;
  5547. }
  5548. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5549. pp_support_state |= PP_STATE_SUPPORT_CG;
  5550. pp_state |= PP_STATE_CG;
  5551. }
  5552. if (state == AMD_CG_STATE_UNGATE)
  5553. pp_state = 0;
  5554. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5555. PP_BLOCK_GFX_MG,
  5556. pp_support_state,
  5557. pp_state);
  5558. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5559. }
  5560. return 0;
  5561. }
  5562. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5563. enum amd_clockgating_state state)
  5564. {
  5565. uint32_t msg_id, pp_state = 0;
  5566. uint32_t pp_support_state = 0;
  5567. void *pp_handle = adev->powerplay.pp_handle;
  5568. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5569. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5570. pp_support_state = PP_STATE_SUPPORT_LS;
  5571. pp_state = PP_STATE_LS;
  5572. }
  5573. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5574. pp_support_state |= PP_STATE_SUPPORT_CG;
  5575. pp_state |= PP_STATE_CG;
  5576. }
  5577. if (state == AMD_CG_STATE_UNGATE)
  5578. pp_state = 0;
  5579. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5580. PP_BLOCK_GFX_CG,
  5581. pp_support_state,
  5582. pp_state);
  5583. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5584. }
  5585. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5586. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5587. pp_support_state = PP_STATE_SUPPORT_LS;
  5588. pp_state = PP_STATE_LS;
  5589. }
  5590. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5591. pp_support_state |= PP_STATE_SUPPORT_CG;
  5592. pp_state |= PP_STATE_CG;
  5593. }
  5594. if (state == AMD_CG_STATE_UNGATE)
  5595. pp_state = 0;
  5596. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5597. PP_BLOCK_GFX_3D,
  5598. pp_support_state,
  5599. pp_state);
  5600. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5601. }
  5602. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5603. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5604. pp_support_state = PP_STATE_SUPPORT_LS;
  5605. pp_state = PP_STATE_LS;
  5606. }
  5607. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5608. pp_support_state |= PP_STATE_SUPPORT_CG;
  5609. pp_state |= PP_STATE_CG;
  5610. }
  5611. if (state == AMD_CG_STATE_UNGATE)
  5612. pp_state = 0;
  5613. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5614. PP_BLOCK_GFX_MG,
  5615. pp_support_state,
  5616. pp_state);
  5617. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5618. }
  5619. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5620. pp_support_state = PP_STATE_SUPPORT_LS;
  5621. if (state == AMD_CG_STATE_UNGATE)
  5622. pp_state = 0;
  5623. else
  5624. pp_state = PP_STATE_LS;
  5625. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5626. PP_BLOCK_GFX_RLC,
  5627. pp_support_state,
  5628. pp_state);
  5629. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5630. }
  5631. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5632. pp_support_state = PP_STATE_SUPPORT_LS;
  5633. if (state == AMD_CG_STATE_UNGATE)
  5634. pp_state = 0;
  5635. else
  5636. pp_state = PP_STATE_LS;
  5637. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5638. PP_BLOCK_GFX_CP,
  5639. pp_support_state,
  5640. pp_state);
  5641. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5642. }
  5643. return 0;
  5644. }
  5645. static int gfx_v8_0_set_clockgating_state(void *handle,
  5646. enum amd_clockgating_state state)
  5647. {
  5648. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5649. if (amdgpu_sriov_vf(adev))
  5650. return 0;
  5651. switch (adev->asic_type) {
  5652. case CHIP_FIJI:
  5653. case CHIP_CARRIZO:
  5654. case CHIP_STONEY:
  5655. gfx_v8_0_update_gfx_clock_gating(adev,
  5656. state == AMD_CG_STATE_GATE ? true : false);
  5657. break;
  5658. case CHIP_TONGA:
  5659. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5660. break;
  5661. case CHIP_POLARIS10:
  5662. case CHIP_POLARIS11:
  5663. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5664. break;
  5665. default:
  5666. break;
  5667. }
  5668. return 0;
  5669. }
  5670. static u32 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5671. {
  5672. return ring->adev->wb.wb[ring->rptr_offs];
  5673. }
  5674. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5675. {
  5676. struct amdgpu_device *adev = ring->adev;
  5677. if (ring->use_doorbell)
  5678. /* XXX check if swapping is necessary on BE */
  5679. return ring->adev->wb.wb[ring->wptr_offs];
  5680. else
  5681. return RREG32(mmCP_RB0_WPTR);
  5682. }
  5683. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5684. {
  5685. struct amdgpu_device *adev = ring->adev;
  5686. if (ring->use_doorbell) {
  5687. /* XXX check if swapping is necessary on BE */
  5688. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5689. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5690. } else {
  5691. WREG32(mmCP_RB0_WPTR, ring->wptr);
  5692. (void)RREG32(mmCP_RB0_WPTR);
  5693. }
  5694. }
  5695. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5696. {
  5697. u32 ref_and_mask, reg_mem_engine;
  5698. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5699. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5700. switch (ring->me) {
  5701. case 1:
  5702. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5703. break;
  5704. case 2:
  5705. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5706. break;
  5707. default:
  5708. return;
  5709. }
  5710. reg_mem_engine = 0;
  5711. } else {
  5712. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5713. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5714. }
  5715. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5716. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5717. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5718. reg_mem_engine));
  5719. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5720. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5721. amdgpu_ring_write(ring, ref_and_mask);
  5722. amdgpu_ring_write(ring, ref_and_mask);
  5723. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5724. }
  5725. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5726. {
  5727. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5728. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5729. EVENT_INDEX(4));
  5730. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5731. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5732. EVENT_INDEX(0));
  5733. }
  5734. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5735. {
  5736. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5737. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5738. WRITE_DATA_DST_SEL(0) |
  5739. WR_CONFIRM));
  5740. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5741. amdgpu_ring_write(ring, 0);
  5742. amdgpu_ring_write(ring, 1);
  5743. }
  5744. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5745. struct amdgpu_ib *ib,
  5746. unsigned vm_id, bool ctx_switch)
  5747. {
  5748. u32 header, control = 0;
  5749. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5750. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5751. else
  5752. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5753. control |= ib->length_dw | (vm_id << 24);
  5754. amdgpu_ring_write(ring, header);
  5755. amdgpu_ring_write(ring,
  5756. #ifdef __BIG_ENDIAN
  5757. (2 << 0) |
  5758. #endif
  5759. (ib->gpu_addr & 0xFFFFFFFC));
  5760. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5761. amdgpu_ring_write(ring, control);
  5762. }
  5763. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5764. struct amdgpu_ib *ib,
  5765. unsigned vm_id, bool ctx_switch)
  5766. {
  5767. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5768. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5769. amdgpu_ring_write(ring,
  5770. #ifdef __BIG_ENDIAN
  5771. (2 << 0) |
  5772. #endif
  5773. (ib->gpu_addr & 0xFFFFFFFC));
  5774. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5775. amdgpu_ring_write(ring, control);
  5776. }
  5777. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5778. u64 seq, unsigned flags)
  5779. {
  5780. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5781. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5782. /* EVENT_WRITE_EOP - flush caches, send int */
  5783. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5784. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5785. EOP_TC_ACTION_EN |
  5786. EOP_TC_WB_ACTION_EN |
  5787. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5788. EVENT_INDEX(5)));
  5789. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5790. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5791. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5792. amdgpu_ring_write(ring, lower_32_bits(seq));
  5793. amdgpu_ring_write(ring, upper_32_bits(seq));
  5794. }
  5795. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5796. {
  5797. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5798. uint32_t seq = ring->fence_drv.sync_seq;
  5799. uint64_t addr = ring->fence_drv.gpu_addr;
  5800. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5801. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5802. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5803. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5804. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5805. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5806. amdgpu_ring_write(ring, seq);
  5807. amdgpu_ring_write(ring, 0xffffffff);
  5808. amdgpu_ring_write(ring, 4); /* poll interval */
  5809. }
  5810. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5811. unsigned vm_id, uint64_t pd_addr)
  5812. {
  5813. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5814. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5815. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5816. WRITE_DATA_DST_SEL(0)) |
  5817. WR_CONFIRM);
  5818. if (vm_id < 8) {
  5819. amdgpu_ring_write(ring,
  5820. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5821. } else {
  5822. amdgpu_ring_write(ring,
  5823. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5824. }
  5825. amdgpu_ring_write(ring, 0);
  5826. amdgpu_ring_write(ring, pd_addr >> 12);
  5827. /* bits 0-15 are the VM contexts0-15 */
  5828. /* invalidate the cache */
  5829. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5830. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5831. WRITE_DATA_DST_SEL(0)));
  5832. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5833. amdgpu_ring_write(ring, 0);
  5834. amdgpu_ring_write(ring, 1 << vm_id);
  5835. /* wait for the invalidate to complete */
  5836. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5837. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5838. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5839. WAIT_REG_MEM_ENGINE(0))); /* me */
  5840. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5841. amdgpu_ring_write(ring, 0);
  5842. amdgpu_ring_write(ring, 0); /* ref */
  5843. amdgpu_ring_write(ring, 0); /* mask */
  5844. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5845. /* compute doesn't have PFP */
  5846. if (usepfp) {
  5847. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5848. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5849. amdgpu_ring_write(ring, 0x0);
  5850. /* GFX8 emits 128 dw nop to prevent CE access VM before vm_flush finish */
  5851. amdgpu_ring_insert_nop(ring, 128);
  5852. }
  5853. }
  5854. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5855. {
  5856. return ring->adev->wb.wb[ring->wptr_offs];
  5857. }
  5858. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5859. {
  5860. struct amdgpu_device *adev = ring->adev;
  5861. /* XXX check if swapping is necessary on BE */
  5862. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5863. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5864. }
  5865. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5866. u64 addr, u64 seq,
  5867. unsigned flags)
  5868. {
  5869. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5870. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5871. /* RELEASE_MEM - flush caches, send int */
  5872. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5873. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5874. EOP_TC_ACTION_EN |
  5875. EOP_TC_WB_ACTION_EN |
  5876. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5877. EVENT_INDEX(5)));
  5878. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5879. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5880. amdgpu_ring_write(ring, upper_32_bits(addr));
  5881. amdgpu_ring_write(ring, lower_32_bits(seq));
  5882. amdgpu_ring_write(ring, upper_32_bits(seq));
  5883. }
  5884. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5885. u64 seq, unsigned int flags)
  5886. {
  5887. /* we only allocate 32bit for each seq wb address */
  5888. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5889. /* write fence seq to the "addr" */
  5890. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5891. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5892. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5893. amdgpu_ring_write(ring, lower_32_bits(addr));
  5894. amdgpu_ring_write(ring, upper_32_bits(addr));
  5895. amdgpu_ring_write(ring, lower_32_bits(seq));
  5896. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5897. /* set register to trigger INT */
  5898. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5899. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5900. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5901. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5902. amdgpu_ring_write(ring, 0);
  5903. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5904. }
  5905. }
  5906. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5907. {
  5908. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5909. amdgpu_ring_write(ring, 0);
  5910. }
  5911. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5912. {
  5913. uint32_t dw2 = 0;
  5914. if (amdgpu_sriov_vf(ring->adev))
  5915. gfx_v8_0_ring_emit_ce_meta_init(ring,
  5916. (flags & AMDGPU_VM_DOMAIN) ? AMDGPU_CSA_VADDR : ring->adev->virt.csa_vmid0_addr);
  5917. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5918. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5919. gfx_v8_0_ring_emit_vgt_flush(ring);
  5920. /* set load_global_config & load_global_uconfig */
  5921. dw2 |= 0x8001;
  5922. /* set load_cs_sh_regs */
  5923. dw2 |= 0x01000000;
  5924. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5925. dw2 |= 0x10002;
  5926. /* set load_ce_ram if preamble presented */
  5927. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5928. dw2 |= 0x10000000;
  5929. } else {
  5930. /* still load_ce_ram if this is the first time preamble presented
  5931. * although there is no context switch happens.
  5932. */
  5933. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5934. dw2 |= 0x10000000;
  5935. }
  5936. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5937. amdgpu_ring_write(ring, dw2);
  5938. amdgpu_ring_write(ring, 0);
  5939. if (amdgpu_sriov_vf(ring->adev))
  5940. gfx_v8_0_ring_emit_de_meta_init(ring,
  5941. (flags & AMDGPU_VM_DOMAIN) ? AMDGPU_CSA_VADDR : ring->adev->virt.csa_vmid0_addr);
  5942. }
  5943. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5944. {
  5945. struct amdgpu_device *adev = ring->adev;
  5946. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5947. amdgpu_ring_write(ring, 0 | /* src: register*/
  5948. (5 << 8) | /* dst: memory */
  5949. (1 << 20)); /* write confirm */
  5950. amdgpu_ring_write(ring, reg);
  5951. amdgpu_ring_write(ring, 0);
  5952. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  5953. adev->virt.reg_val_offs * 4));
  5954. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  5955. adev->virt.reg_val_offs * 4));
  5956. }
  5957. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  5958. uint32_t val)
  5959. {
  5960. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5961. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  5962. amdgpu_ring_write(ring, reg);
  5963. amdgpu_ring_write(ring, 0);
  5964. amdgpu_ring_write(ring, val);
  5965. }
  5966. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5967. enum amdgpu_interrupt_state state)
  5968. {
  5969. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5970. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5971. }
  5972. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5973. int me, int pipe,
  5974. enum amdgpu_interrupt_state state)
  5975. {
  5976. /*
  5977. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  5978. * handles the setting of interrupts for this specific pipe. All other
  5979. * pipes' interrupts are set by amdkfd.
  5980. */
  5981. if (me == 1) {
  5982. switch (pipe) {
  5983. case 0:
  5984. break;
  5985. default:
  5986. DRM_DEBUG("invalid pipe %d\n", pipe);
  5987. return;
  5988. }
  5989. } else {
  5990. DRM_DEBUG("invalid me %d\n", me);
  5991. return;
  5992. }
  5993. WREG32_FIELD(CP_ME1_PIPE0_INT_CNTL, TIME_STAMP_INT_ENABLE,
  5994. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5995. }
  5996. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5997. struct amdgpu_irq_src *source,
  5998. unsigned type,
  5999. enum amdgpu_interrupt_state state)
  6000. {
  6001. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  6002. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6003. return 0;
  6004. }
  6005. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  6006. struct amdgpu_irq_src *source,
  6007. unsigned type,
  6008. enum amdgpu_interrupt_state state)
  6009. {
  6010. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  6011. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6012. return 0;
  6013. }
  6014. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  6015. struct amdgpu_irq_src *src,
  6016. unsigned type,
  6017. enum amdgpu_interrupt_state state)
  6018. {
  6019. switch (type) {
  6020. case AMDGPU_CP_IRQ_GFX_EOP:
  6021. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  6022. break;
  6023. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  6024. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  6025. break;
  6026. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  6027. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  6028. break;
  6029. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  6030. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  6031. break;
  6032. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  6033. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  6034. break;
  6035. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  6036. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  6037. break;
  6038. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  6039. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  6040. break;
  6041. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  6042. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  6043. break;
  6044. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  6045. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  6046. break;
  6047. default:
  6048. break;
  6049. }
  6050. return 0;
  6051. }
  6052. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  6053. struct amdgpu_irq_src *source,
  6054. struct amdgpu_iv_entry *entry)
  6055. {
  6056. int i;
  6057. u8 me_id, pipe_id, queue_id;
  6058. struct amdgpu_ring *ring;
  6059. DRM_DEBUG("IH: CP EOP\n");
  6060. me_id = (entry->ring_id & 0x0c) >> 2;
  6061. pipe_id = (entry->ring_id & 0x03) >> 0;
  6062. queue_id = (entry->ring_id & 0x70) >> 4;
  6063. switch (me_id) {
  6064. case 0:
  6065. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  6066. break;
  6067. case 1:
  6068. case 2:
  6069. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6070. ring = &adev->gfx.compute_ring[i];
  6071. /* Per-queue interrupt is supported for MEC starting from VI.
  6072. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  6073. */
  6074. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  6075. amdgpu_fence_process(ring);
  6076. }
  6077. break;
  6078. }
  6079. return 0;
  6080. }
  6081. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  6082. struct amdgpu_irq_src *source,
  6083. struct amdgpu_iv_entry *entry)
  6084. {
  6085. DRM_ERROR("Illegal register access in command stream\n");
  6086. schedule_work(&adev->reset_work);
  6087. return 0;
  6088. }
  6089. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  6090. struct amdgpu_irq_src *source,
  6091. struct amdgpu_iv_entry *entry)
  6092. {
  6093. DRM_ERROR("Illegal instruction in command stream\n");
  6094. schedule_work(&adev->reset_work);
  6095. return 0;
  6096. }
  6097. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  6098. struct amdgpu_irq_src *src,
  6099. unsigned int type,
  6100. enum amdgpu_interrupt_state state)
  6101. {
  6102. uint32_t tmp, target;
  6103. struct amdgpu_ring *ring = (struct amdgpu_ring *)src->data;
  6104. BUG_ON(!ring || (ring->funcs->type != AMDGPU_RING_TYPE_KIQ));
  6105. if (ring->me == 1)
  6106. target = mmCP_ME1_PIPE0_INT_CNTL;
  6107. else
  6108. target = mmCP_ME2_PIPE0_INT_CNTL;
  6109. target += ring->pipe;
  6110. switch (type) {
  6111. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  6112. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  6113. tmp = RREG32(mmCPC_INT_CNTL);
  6114. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  6115. GENERIC2_INT_ENABLE, 0);
  6116. WREG32(mmCPC_INT_CNTL, tmp);
  6117. tmp = RREG32(target);
  6118. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  6119. GENERIC2_INT_ENABLE, 0);
  6120. WREG32(target, tmp);
  6121. } else {
  6122. tmp = RREG32(mmCPC_INT_CNTL);
  6123. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  6124. GENERIC2_INT_ENABLE, 1);
  6125. WREG32(mmCPC_INT_CNTL, tmp);
  6126. tmp = RREG32(target);
  6127. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  6128. GENERIC2_INT_ENABLE, 1);
  6129. WREG32(target, tmp);
  6130. }
  6131. break;
  6132. default:
  6133. BUG(); /* kiq only support GENERIC2_INT now */
  6134. break;
  6135. }
  6136. return 0;
  6137. }
  6138. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  6139. struct amdgpu_irq_src *source,
  6140. struct amdgpu_iv_entry *entry)
  6141. {
  6142. u8 me_id, pipe_id, queue_id;
  6143. struct amdgpu_ring *ring = (struct amdgpu_ring *)source->data;
  6144. BUG_ON(!ring || (ring->funcs->type != AMDGPU_RING_TYPE_KIQ));
  6145. me_id = (entry->ring_id & 0x0c) >> 2;
  6146. pipe_id = (entry->ring_id & 0x03) >> 0;
  6147. queue_id = (entry->ring_id & 0x70) >> 4;
  6148. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  6149. me_id, pipe_id, queue_id);
  6150. amdgpu_fence_process(ring);
  6151. return 0;
  6152. }
  6153. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  6154. .name = "gfx_v8_0",
  6155. .early_init = gfx_v8_0_early_init,
  6156. .late_init = gfx_v8_0_late_init,
  6157. .sw_init = gfx_v8_0_sw_init,
  6158. .sw_fini = gfx_v8_0_sw_fini,
  6159. .hw_init = gfx_v8_0_hw_init,
  6160. .hw_fini = gfx_v8_0_hw_fini,
  6161. .suspend = gfx_v8_0_suspend,
  6162. .resume = gfx_v8_0_resume,
  6163. .is_idle = gfx_v8_0_is_idle,
  6164. .wait_for_idle = gfx_v8_0_wait_for_idle,
  6165. .check_soft_reset = gfx_v8_0_check_soft_reset,
  6166. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  6167. .soft_reset = gfx_v8_0_soft_reset,
  6168. .post_soft_reset = gfx_v8_0_post_soft_reset,
  6169. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  6170. .set_powergating_state = gfx_v8_0_set_powergating_state,
  6171. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  6172. };
  6173. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  6174. .type = AMDGPU_RING_TYPE_GFX,
  6175. .align_mask = 0xff,
  6176. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6177. .get_rptr = gfx_v8_0_ring_get_rptr,
  6178. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  6179. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  6180. .emit_frame_size =
  6181. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6182. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6183. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6184. 6 + 6 + 6 +/* gfx_v8_0_ring_emit_fence_gfx x3 for user fence, vm fence */
  6185. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6186. 128 + 19 + /* gfx_v8_0_ring_emit_vm_flush */
  6187. 2 + /* gfx_v8_ring_emit_sb */
  6188. 3 + 4 + 29, /* gfx_v8_ring_emit_cntxcntl including vgt flush/meta-data */
  6189. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  6190. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  6191. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  6192. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6193. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6194. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6195. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6196. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6197. .test_ring = gfx_v8_0_ring_test_ring,
  6198. .test_ib = gfx_v8_0_ring_test_ib,
  6199. .insert_nop = amdgpu_ring_insert_nop,
  6200. .pad_ib = amdgpu_ring_generic_pad_ib,
  6201. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6202. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6203. };
  6204. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6205. .type = AMDGPU_RING_TYPE_COMPUTE,
  6206. .align_mask = 0xff,
  6207. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6208. .get_rptr = gfx_v8_0_ring_get_rptr,
  6209. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6210. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6211. .emit_frame_size =
  6212. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6213. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6214. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6215. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6216. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6217. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6218. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6219. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6220. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6221. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6222. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6223. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6224. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6225. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6226. .test_ring = gfx_v8_0_ring_test_ring,
  6227. .test_ib = gfx_v8_0_ring_test_ib,
  6228. .insert_nop = amdgpu_ring_insert_nop,
  6229. .pad_ib = amdgpu_ring_generic_pad_ib,
  6230. };
  6231. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6232. .type = AMDGPU_RING_TYPE_KIQ,
  6233. .align_mask = 0xff,
  6234. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6235. .get_rptr = gfx_v8_0_ring_get_rptr,
  6236. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6237. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6238. .emit_frame_size =
  6239. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6240. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6241. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6242. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6243. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6244. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6245. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6246. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6247. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6248. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6249. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6250. .test_ring = gfx_v8_0_ring_test_ring,
  6251. .test_ib = gfx_v8_0_ring_test_ib,
  6252. .insert_nop = amdgpu_ring_insert_nop,
  6253. .pad_ib = amdgpu_ring_generic_pad_ib,
  6254. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6255. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6256. };
  6257. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6258. {
  6259. int i;
  6260. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6261. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6262. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6263. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6264. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6265. }
  6266. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6267. .set = gfx_v8_0_set_eop_interrupt_state,
  6268. .process = gfx_v8_0_eop_irq,
  6269. };
  6270. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6271. .set = gfx_v8_0_set_priv_reg_fault_state,
  6272. .process = gfx_v8_0_priv_reg_irq,
  6273. };
  6274. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6275. .set = gfx_v8_0_set_priv_inst_fault_state,
  6276. .process = gfx_v8_0_priv_inst_irq,
  6277. };
  6278. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6279. .set = gfx_v8_0_kiq_set_interrupt_state,
  6280. .process = gfx_v8_0_kiq_irq,
  6281. };
  6282. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6283. {
  6284. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6285. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6286. adev->gfx.priv_reg_irq.num_types = 1;
  6287. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6288. adev->gfx.priv_inst_irq.num_types = 1;
  6289. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6290. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6291. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6292. }
  6293. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6294. {
  6295. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6296. }
  6297. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6298. {
  6299. /* init asci gds info */
  6300. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6301. adev->gds.gws.total_size = 64;
  6302. adev->gds.oa.total_size = 16;
  6303. if (adev->gds.mem.total_size == 64 * 1024) {
  6304. adev->gds.mem.gfx_partition_size = 4096;
  6305. adev->gds.mem.cs_partition_size = 4096;
  6306. adev->gds.gws.gfx_partition_size = 4;
  6307. adev->gds.gws.cs_partition_size = 4;
  6308. adev->gds.oa.gfx_partition_size = 4;
  6309. adev->gds.oa.cs_partition_size = 1;
  6310. } else {
  6311. adev->gds.mem.gfx_partition_size = 1024;
  6312. adev->gds.mem.cs_partition_size = 1024;
  6313. adev->gds.gws.gfx_partition_size = 16;
  6314. adev->gds.gws.cs_partition_size = 16;
  6315. adev->gds.oa.gfx_partition_size = 4;
  6316. adev->gds.oa.cs_partition_size = 4;
  6317. }
  6318. }
  6319. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6320. u32 bitmap)
  6321. {
  6322. u32 data;
  6323. if (!bitmap)
  6324. return;
  6325. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6326. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6327. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6328. }
  6329. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6330. {
  6331. u32 data, mask;
  6332. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6333. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6334. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6335. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6336. }
  6337. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6338. {
  6339. int i, j, k, counter, active_cu_number = 0;
  6340. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6341. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6342. unsigned disable_masks[4 * 2];
  6343. memset(cu_info, 0, sizeof(*cu_info));
  6344. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6345. mutex_lock(&adev->grbm_idx_mutex);
  6346. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6347. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6348. mask = 1;
  6349. ao_bitmap = 0;
  6350. counter = 0;
  6351. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6352. if (i < 4 && j < 2)
  6353. gfx_v8_0_set_user_cu_inactive_bitmap(
  6354. adev, disable_masks[i * 2 + j]);
  6355. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6356. cu_info->bitmap[i][j] = bitmap;
  6357. for (k = 0; k < 16; k ++) {
  6358. if (bitmap & mask) {
  6359. if (counter < 2)
  6360. ao_bitmap |= mask;
  6361. counter ++;
  6362. }
  6363. mask <<= 1;
  6364. }
  6365. active_cu_number += counter;
  6366. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6367. }
  6368. }
  6369. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6370. mutex_unlock(&adev->grbm_idx_mutex);
  6371. cu_info->number = active_cu_number;
  6372. cu_info->ao_cu_mask = ao_cu_mask;
  6373. }
  6374. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6375. {
  6376. .type = AMD_IP_BLOCK_TYPE_GFX,
  6377. .major = 8,
  6378. .minor = 0,
  6379. .rev = 0,
  6380. .funcs = &gfx_v8_0_ip_funcs,
  6381. };
  6382. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6383. {
  6384. .type = AMD_IP_BLOCK_TYPE_GFX,
  6385. .major = 8,
  6386. .minor = 1,
  6387. .rev = 0,
  6388. .funcs = &gfx_v8_0_ip_funcs,
  6389. };
  6390. static void gfx_v8_0_ring_emit_ce_meta_init(struct amdgpu_ring *ring, uint64_t csa_addr)
  6391. {
  6392. uint64_t ce_payload_addr;
  6393. int cnt_ce;
  6394. static union {
  6395. struct amdgpu_ce_ib_state regular;
  6396. struct amdgpu_ce_ib_state_chained_ib chained;
  6397. } ce_payload = {};
  6398. if (ring->adev->virt.chained_ib_support) {
  6399. ce_payload_addr = csa_addr + offsetof(struct amdgpu_gfx_meta_data_chained_ib, ce_payload);
  6400. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6401. } else {
  6402. ce_payload_addr = csa_addr + offsetof(struct amdgpu_gfx_meta_data, ce_payload);
  6403. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6404. }
  6405. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6406. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6407. WRITE_DATA_DST_SEL(8) |
  6408. WR_CONFIRM) |
  6409. WRITE_DATA_CACHE_POLICY(0));
  6410. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6411. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6412. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6413. }
  6414. static void gfx_v8_0_ring_emit_de_meta_init(struct amdgpu_ring *ring, uint64_t csa_addr)
  6415. {
  6416. uint64_t de_payload_addr, gds_addr;
  6417. int cnt_de;
  6418. static union {
  6419. struct amdgpu_de_ib_state regular;
  6420. struct amdgpu_de_ib_state_chained_ib chained;
  6421. } de_payload = {};
  6422. gds_addr = csa_addr + 4096;
  6423. if (ring->adev->virt.chained_ib_support) {
  6424. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6425. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6426. de_payload_addr = csa_addr + offsetof(struct amdgpu_gfx_meta_data_chained_ib, de_payload);
  6427. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6428. } else {
  6429. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6430. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6431. de_payload_addr = csa_addr + offsetof(struct amdgpu_gfx_meta_data, de_payload);
  6432. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6433. }
  6434. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6435. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6436. WRITE_DATA_DST_SEL(8) |
  6437. WR_CONFIRM) |
  6438. WRITE_DATA_CACHE_POLICY(0));
  6439. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6440. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6441. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6442. }
  6443. /* create MQD for each compute queue */
  6444. static int gfx_v8_0_compute_mqd_soft_init(struct amdgpu_device *adev)
  6445. {
  6446. struct amdgpu_ring *ring = NULL;
  6447. int r, i;
  6448. /* create MQD for KIQ */
  6449. ring = &adev->gfx.kiq.ring;
  6450. if (!ring->mqd_obj) {
  6451. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  6452. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  6453. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  6454. if (r) {
  6455. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  6456. return r;
  6457. }
  6458. }
  6459. /* create MQD for each KCQ */
  6460. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6461. {
  6462. ring = &adev->gfx.compute_ring[i];
  6463. if (!ring->mqd_obj) {
  6464. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  6465. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  6466. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  6467. if (r) {
  6468. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  6469. return r;
  6470. }
  6471. }
  6472. }
  6473. return 0;
  6474. }
  6475. static void gfx_v8_0_compute_mqd_soft_fini(struct amdgpu_device *adev)
  6476. {
  6477. struct amdgpu_ring *ring = NULL;
  6478. int i;
  6479. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6480. ring = &adev->gfx.compute_ring[i];
  6481. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  6482. }
  6483. ring = &adev->gfx.kiq.ring;
  6484. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  6485. }