cxl.h 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922
  1. /*
  2. * Copyright 2014 IBM Corp.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. */
  9. #ifndef _CXL_H_
  10. #define _CXL_H_
  11. #include <linux/interrupt.h>
  12. #include <linux/semaphore.h>
  13. #include <linux/device.h>
  14. #include <linux/types.h>
  15. #include <linux/cdev.h>
  16. #include <linux/pid.h>
  17. #include <linux/io.h>
  18. #include <linux/pci.h>
  19. #include <linux/fs.h>
  20. #include <asm/cputable.h>
  21. #include <asm/mmu.h>
  22. #include <asm/reg.h>
  23. #include <misc/cxl-base.h>
  24. #include <misc/cxl.h>
  25. #include <uapi/misc/cxl.h>
  26. extern uint cxl_verbose;
  27. #define CXL_TIMEOUT 5
  28. /*
  29. * Bump version each time a user API change is made, whether it is
  30. * backwards compatible ot not.
  31. */
  32. #define CXL_API_VERSION 3
  33. #define CXL_API_VERSION_COMPATIBLE 1
  34. /*
  35. * Opaque types to avoid accidentally passing registers for the wrong MMIO
  36. *
  37. * At the end of the day, I'm not married to using typedef here, but it might
  38. * (and has!) help avoid bugs like mixing up CXL_PSL_CtxTime and
  39. * CXL_PSL_CtxTime_An, or calling cxl_p1n_write instead of cxl_p1_write.
  40. *
  41. * I'm quite happy if these are changed back to #defines before upstreaming, it
  42. * should be little more than a regexp search+replace operation in this file.
  43. */
  44. typedef struct {
  45. const int x;
  46. } cxl_p1_reg_t;
  47. typedef struct {
  48. const int x;
  49. } cxl_p1n_reg_t;
  50. typedef struct {
  51. const int x;
  52. } cxl_p2n_reg_t;
  53. #define cxl_reg_off(reg) \
  54. (reg.x)
  55. /* Memory maps. Ref CXL Appendix A */
  56. /* PSL Privilege 1 Memory Map */
  57. /* Configuration and Control area */
  58. static const cxl_p1_reg_t CXL_PSL_CtxTime = {0x0000};
  59. static const cxl_p1_reg_t CXL_PSL_ErrIVTE = {0x0008};
  60. static const cxl_p1_reg_t CXL_PSL_KEY1 = {0x0010};
  61. static const cxl_p1_reg_t CXL_PSL_KEY2 = {0x0018};
  62. static const cxl_p1_reg_t CXL_PSL_Control = {0x0020};
  63. /* Downloading */
  64. static const cxl_p1_reg_t CXL_PSL_DLCNTL = {0x0060};
  65. static const cxl_p1_reg_t CXL_PSL_DLADDR = {0x0068};
  66. /* PSL Lookaside Buffer Management Area */
  67. static const cxl_p1_reg_t CXL_PSL_LBISEL = {0x0080};
  68. static const cxl_p1_reg_t CXL_PSL_SLBIE = {0x0088};
  69. static const cxl_p1_reg_t CXL_PSL_SLBIA = {0x0090};
  70. static const cxl_p1_reg_t CXL_PSL_TLBIE = {0x00A0};
  71. static const cxl_p1_reg_t CXL_PSL_TLBIA = {0x00A8};
  72. static const cxl_p1_reg_t CXL_PSL_AFUSEL = {0x00B0};
  73. /* 0x00C0:7EFF Implementation dependent area */
  74. /* PSL registers */
  75. static const cxl_p1_reg_t CXL_PSL_FIR1 = {0x0100};
  76. static const cxl_p1_reg_t CXL_PSL_FIR2 = {0x0108};
  77. static const cxl_p1_reg_t CXL_PSL_Timebase = {0x0110};
  78. static const cxl_p1_reg_t CXL_PSL_VERSION = {0x0118};
  79. static const cxl_p1_reg_t CXL_PSL_RESLCKTO = {0x0128};
  80. static const cxl_p1_reg_t CXL_PSL_TB_CTLSTAT = {0x0140};
  81. static const cxl_p1_reg_t CXL_PSL_FIR_CNTL = {0x0148};
  82. static const cxl_p1_reg_t CXL_PSL_DSNDCTL = {0x0150};
  83. static const cxl_p1_reg_t CXL_PSL_SNWRALLOC = {0x0158};
  84. static const cxl_p1_reg_t CXL_PSL_TRACE = {0x0170};
  85. /* XSL registers (Mellanox CX4) */
  86. static const cxl_p1_reg_t CXL_XSL_Timebase = {0x0100};
  87. static const cxl_p1_reg_t CXL_XSL_TB_CTLSTAT = {0x0108};
  88. static const cxl_p1_reg_t CXL_XSL_FEC = {0x0158};
  89. static const cxl_p1_reg_t CXL_XSL_DSNCTL = {0x0168};
  90. /* 0x7F00:7FFF Reserved PCIe MSI-X Pending Bit Array area */
  91. /* 0x8000:FFFF Reserved PCIe MSI-X Table Area */
  92. /* PSL Slice Privilege 1 Memory Map */
  93. /* Configuration Area */
  94. static const cxl_p1n_reg_t CXL_PSL_SR_An = {0x00};
  95. static const cxl_p1n_reg_t CXL_PSL_LPID_An = {0x08};
  96. static const cxl_p1n_reg_t CXL_PSL_AMBAR_An = {0x10};
  97. static const cxl_p1n_reg_t CXL_PSL_SPOffset_An = {0x18};
  98. static const cxl_p1n_reg_t CXL_PSL_ID_An = {0x20};
  99. static const cxl_p1n_reg_t CXL_PSL_SERR_An = {0x28};
  100. /* Memory Management and Lookaside Buffer Management */
  101. static const cxl_p1n_reg_t CXL_PSL_SDR_An = {0x30};
  102. static const cxl_p1n_reg_t CXL_PSL_AMOR_An = {0x38};
  103. /* Pointer Area */
  104. static const cxl_p1n_reg_t CXL_HAURP_An = {0x80};
  105. static const cxl_p1n_reg_t CXL_PSL_SPAP_An = {0x88};
  106. static const cxl_p1n_reg_t CXL_PSL_LLCMD_An = {0x90};
  107. /* Control Area */
  108. static const cxl_p1n_reg_t CXL_PSL_SCNTL_An = {0xA0};
  109. static const cxl_p1n_reg_t CXL_PSL_CtxTime_An = {0xA8};
  110. static const cxl_p1n_reg_t CXL_PSL_IVTE_Offset_An = {0xB0};
  111. static const cxl_p1n_reg_t CXL_PSL_IVTE_Limit_An = {0xB8};
  112. /* 0xC0:FF Implementation Dependent Area */
  113. static const cxl_p1n_reg_t CXL_PSL_FIR_SLICE_An = {0xC0};
  114. static const cxl_p1n_reg_t CXL_AFU_DEBUG_An = {0xC8};
  115. static const cxl_p1n_reg_t CXL_PSL_APCALLOC_A = {0xD0};
  116. static const cxl_p1n_reg_t CXL_PSL_COALLOC_A = {0xD8};
  117. static const cxl_p1n_reg_t CXL_PSL_RXCTL_A = {0xE0};
  118. static const cxl_p1n_reg_t CXL_PSL_SLICE_TRACE = {0xE8};
  119. /* PSL Slice Privilege 2 Memory Map */
  120. /* Configuration and Control Area */
  121. static const cxl_p2n_reg_t CXL_PSL_PID_TID_An = {0x000};
  122. static const cxl_p2n_reg_t CXL_CSRP_An = {0x008};
  123. static const cxl_p2n_reg_t CXL_AURP0_An = {0x010};
  124. static const cxl_p2n_reg_t CXL_AURP1_An = {0x018};
  125. static const cxl_p2n_reg_t CXL_SSTP0_An = {0x020};
  126. static const cxl_p2n_reg_t CXL_SSTP1_An = {0x028};
  127. static const cxl_p2n_reg_t CXL_PSL_AMR_An = {0x030};
  128. /* Segment Lookaside Buffer Management */
  129. static const cxl_p2n_reg_t CXL_SLBIE_An = {0x040};
  130. static const cxl_p2n_reg_t CXL_SLBIA_An = {0x048};
  131. static const cxl_p2n_reg_t CXL_SLBI_Select_An = {0x050};
  132. /* Interrupt Registers */
  133. static const cxl_p2n_reg_t CXL_PSL_DSISR_An = {0x060};
  134. static const cxl_p2n_reg_t CXL_PSL_DAR_An = {0x068};
  135. static const cxl_p2n_reg_t CXL_PSL_DSR_An = {0x070};
  136. static const cxl_p2n_reg_t CXL_PSL_TFC_An = {0x078};
  137. static const cxl_p2n_reg_t CXL_PSL_PEHandle_An = {0x080};
  138. static const cxl_p2n_reg_t CXL_PSL_ErrStat_An = {0x088};
  139. /* AFU Registers */
  140. static const cxl_p2n_reg_t CXL_AFU_Cntl_An = {0x090};
  141. static const cxl_p2n_reg_t CXL_AFU_ERR_An = {0x098};
  142. /* Work Element Descriptor */
  143. static const cxl_p2n_reg_t CXL_PSL_WED_An = {0x0A0};
  144. /* 0x0C0:FFF Implementation Dependent Area */
  145. #define CXL_PSL_SPAP_Addr 0x0ffffffffffff000ULL
  146. #define CXL_PSL_SPAP_Size 0x0000000000000ff0ULL
  147. #define CXL_PSL_SPAP_Size_Shift 4
  148. #define CXL_PSL_SPAP_V 0x0000000000000001ULL
  149. /****** CXL_PSL_Control ****************************************************/
  150. #define CXL_PSL_Control_tb 0x0000000000000001ULL
  151. /****** CXL_PSL_DLCNTL *****************************************************/
  152. #define CXL_PSL_DLCNTL_D (0x1ull << (63-28))
  153. #define CXL_PSL_DLCNTL_C (0x1ull << (63-29))
  154. #define CXL_PSL_DLCNTL_E (0x1ull << (63-30))
  155. #define CXL_PSL_DLCNTL_S (0x1ull << (63-31))
  156. #define CXL_PSL_DLCNTL_CE (CXL_PSL_DLCNTL_C | CXL_PSL_DLCNTL_E)
  157. #define CXL_PSL_DLCNTL_DCES (CXL_PSL_DLCNTL_D | CXL_PSL_DLCNTL_CE | CXL_PSL_DLCNTL_S)
  158. /****** CXL_PSL_SR_An ******************************************************/
  159. #define CXL_PSL_SR_An_SF MSR_SF /* 64bit */
  160. #define CXL_PSL_SR_An_TA (1ull << (63-1)) /* Tags active, GA1: 0 */
  161. #define CXL_PSL_SR_An_HV MSR_HV /* Hypervisor, GA1: 0 */
  162. #define CXL_PSL_SR_An_PR MSR_PR /* Problem state, GA1: 1 */
  163. #define CXL_PSL_SR_An_ISL (1ull << (63-53)) /* Ignore Segment Large Page */
  164. #define CXL_PSL_SR_An_TC (1ull << (63-54)) /* Page Table secondary hash */
  165. #define CXL_PSL_SR_An_US (1ull << (63-56)) /* User state, GA1: X */
  166. #define CXL_PSL_SR_An_SC (1ull << (63-58)) /* Segment Table secondary hash */
  167. #define CXL_PSL_SR_An_R MSR_DR /* Relocate, GA1: 1 */
  168. #define CXL_PSL_SR_An_MP (1ull << (63-62)) /* Master Process */
  169. #define CXL_PSL_SR_An_LE (1ull << (63-63)) /* Little Endian */
  170. /****** CXL_PSL_ID_An ****************************************************/
  171. #define CXL_PSL_ID_An_F (1ull << (63-31))
  172. #define CXL_PSL_ID_An_L (1ull << (63-30))
  173. /****** CXL_PSL_SERR_An ****************************************************/
  174. #define CXL_PSL_SERR_An_afuto (1ull << (63-0))
  175. #define CXL_PSL_SERR_An_afudis (1ull << (63-1))
  176. #define CXL_PSL_SERR_An_afuov (1ull << (63-2))
  177. #define CXL_PSL_SERR_An_badsrc (1ull << (63-3))
  178. #define CXL_PSL_SERR_An_badctx (1ull << (63-4))
  179. #define CXL_PSL_SERR_An_llcmdis (1ull << (63-5))
  180. #define CXL_PSL_SERR_An_llcmdto (1ull << (63-6))
  181. #define CXL_PSL_SERR_An_afupar (1ull << (63-7))
  182. #define CXL_PSL_SERR_An_afudup (1ull << (63-8))
  183. #define CXL_PSL_SERR_An_AE (1ull << (63-30))
  184. /****** CXL_PSL_SCNTL_An ****************************************************/
  185. #define CXL_PSL_SCNTL_An_CR (0x1ull << (63-15))
  186. /* Programming Modes: */
  187. #define CXL_PSL_SCNTL_An_PM_MASK (0xffffull << (63-31))
  188. #define CXL_PSL_SCNTL_An_PM_Shared (0x0000ull << (63-31))
  189. #define CXL_PSL_SCNTL_An_PM_OS (0x0001ull << (63-31))
  190. #define CXL_PSL_SCNTL_An_PM_Process (0x0002ull << (63-31))
  191. #define CXL_PSL_SCNTL_An_PM_AFU (0x0004ull << (63-31))
  192. #define CXL_PSL_SCNTL_An_PM_AFU_PBT (0x0104ull << (63-31))
  193. /* Purge Status (ro) */
  194. #define CXL_PSL_SCNTL_An_Ps_MASK (0x3ull << (63-39))
  195. #define CXL_PSL_SCNTL_An_Ps_Pending (0x1ull << (63-39))
  196. #define CXL_PSL_SCNTL_An_Ps_Complete (0x3ull << (63-39))
  197. /* Purge */
  198. #define CXL_PSL_SCNTL_An_Pc (0x1ull << (63-48))
  199. /* Suspend Status (ro) */
  200. #define CXL_PSL_SCNTL_An_Ss_MASK (0x3ull << (63-55))
  201. #define CXL_PSL_SCNTL_An_Ss_Pending (0x1ull << (63-55))
  202. #define CXL_PSL_SCNTL_An_Ss_Complete (0x3ull << (63-55))
  203. /* Suspend Control */
  204. #define CXL_PSL_SCNTL_An_Sc (0x1ull << (63-63))
  205. /* AFU Slice Enable Status (ro) */
  206. #define CXL_AFU_Cntl_An_ES_MASK (0x7ull << (63-2))
  207. #define CXL_AFU_Cntl_An_ES_Disabled (0x0ull << (63-2))
  208. #define CXL_AFU_Cntl_An_ES_Enabled (0x4ull << (63-2))
  209. /* AFU Slice Enable */
  210. #define CXL_AFU_Cntl_An_E (0x1ull << (63-3))
  211. /* AFU Slice Reset status (ro) */
  212. #define CXL_AFU_Cntl_An_RS_MASK (0x3ull << (63-5))
  213. #define CXL_AFU_Cntl_An_RS_Pending (0x1ull << (63-5))
  214. #define CXL_AFU_Cntl_An_RS_Complete (0x2ull << (63-5))
  215. /* AFU Slice Reset */
  216. #define CXL_AFU_Cntl_An_RA (0x1ull << (63-7))
  217. /****** CXL_SSTP0/1_An ******************************************************/
  218. /* These top bits are for the segment that CONTAINS the segment table */
  219. #define CXL_SSTP0_An_B_SHIFT SLB_VSID_SSIZE_SHIFT
  220. #define CXL_SSTP0_An_KS (1ull << (63-2))
  221. #define CXL_SSTP0_An_KP (1ull << (63-3))
  222. #define CXL_SSTP0_An_N (1ull << (63-4))
  223. #define CXL_SSTP0_An_L (1ull << (63-5))
  224. #define CXL_SSTP0_An_C (1ull << (63-6))
  225. #define CXL_SSTP0_An_TA (1ull << (63-7))
  226. #define CXL_SSTP0_An_LP_SHIFT (63-9) /* 2 Bits */
  227. /* And finally, the virtual address & size of the segment table: */
  228. #define CXL_SSTP0_An_SegTableSize_SHIFT (63-31) /* 12 Bits */
  229. #define CXL_SSTP0_An_SegTableSize_MASK \
  230. (((1ull << 12) - 1) << CXL_SSTP0_An_SegTableSize_SHIFT)
  231. #define CXL_SSTP0_An_STVA_U_MASK ((1ull << (63-49))-1)
  232. #define CXL_SSTP1_An_STVA_L_MASK (~((1ull << (63-55))-1))
  233. #define CXL_SSTP1_An_V (1ull << (63-63))
  234. /****** CXL_PSL_SLBIE_[An] **************************************************/
  235. /* write: */
  236. #define CXL_SLBIE_C PPC_BIT(36) /* Class */
  237. #define CXL_SLBIE_SS PPC_BITMASK(37, 38) /* Segment Size */
  238. #define CXL_SLBIE_SS_SHIFT PPC_BITLSHIFT(38)
  239. #define CXL_SLBIE_TA PPC_BIT(38) /* Tags Active */
  240. /* read: */
  241. #define CXL_SLBIE_MAX PPC_BITMASK(24, 31)
  242. #define CXL_SLBIE_PENDING PPC_BITMASK(56, 63)
  243. /****** Common to all CXL_TLBIA/SLBIA_[An] **********************************/
  244. #define CXL_TLB_SLB_P (1ull) /* Pending (read) */
  245. /****** Common to all CXL_TLB/SLB_IA/IE_[An] registers **********************/
  246. #define CXL_TLB_SLB_IQ_ALL (0ull) /* Inv qualifier */
  247. #define CXL_TLB_SLB_IQ_LPID (1ull) /* Inv qualifier */
  248. #define CXL_TLB_SLB_IQ_LPIDPID (3ull) /* Inv qualifier */
  249. /****** CXL_PSL_AFUSEL ******************************************************/
  250. #define CXL_PSL_AFUSEL_A (1ull << (63-55)) /* Adapter wide invalidates affect all AFUs */
  251. /****** CXL_PSL_DSISR_An ****************************************************/
  252. #define CXL_PSL_DSISR_An_DS (1ull << (63-0)) /* Segment not found */
  253. #define CXL_PSL_DSISR_An_DM (1ull << (63-1)) /* PTE not found (See also: M) or protection fault */
  254. #define CXL_PSL_DSISR_An_ST (1ull << (63-2)) /* Segment Table PTE not found */
  255. #define CXL_PSL_DSISR_An_UR (1ull << (63-3)) /* AURP PTE not found */
  256. #define CXL_PSL_DSISR_TRANS (CXL_PSL_DSISR_An_DS | CXL_PSL_DSISR_An_DM | CXL_PSL_DSISR_An_ST | CXL_PSL_DSISR_An_UR)
  257. #define CXL_PSL_DSISR_An_PE (1ull << (63-4)) /* PSL Error (implementation specific) */
  258. #define CXL_PSL_DSISR_An_AE (1ull << (63-5)) /* AFU Error */
  259. #define CXL_PSL_DSISR_An_OC (1ull << (63-6)) /* OS Context Warning */
  260. #define CXL_PSL_DSISR_PENDING (CXL_PSL_DSISR_TRANS | CXL_PSL_DSISR_An_PE | CXL_PSL_DSISR_An_AE | CXL_PSL_DSISR_An_OC)
  261. /* NOTE: Bits 32:63 are undefined if DSISR[DS] = 1 */
  262. #define CXL_PSL_DSISR_An_M DSISR_NOHPTE /* PTE not found */
  263. #define CXL_PSL_DSISR_An_P DSISR_PROTFAULT /* Storage protection violation */
  264. #define CXL_PSL_DSISR_An_A (1ull << (63-37)) /* AFU lock access to write through or cache inhibited storage */
  265. #define CXL_PSL_DSISR_An_S DSISR_ISSTORE /* Access was afu_wr or afu_zero */
  266. #define CXL_PSL_DSISR_An_K DSISR_KEYFAULT /* Access not permitted by virtual page class key protection */
  267. /****** CXL_PSL_TFC_An ******************************************************/
  268. #define CXL_PSL_TFC_An_A (1ull << (63-28)) /* Acknowledge non-translation fault */
  269. #define CXL_PSL_TFC_An_C (1ull << (63-29)) /* Continue (abort transaction) */
  270. #define CXL_PSL_TFC_An_AE (1ull << (63-30)) /* Restart PSL with address error */
  271. #define CXL_PSL_TFC_An_R (1ull << (63-31)) /* Restart PSL transaction */
  272. /* cxl_process_element->software_status */
  273. #define CXL_PE_SOFTWARE_STATE_V (1ul << (31 - 0)) /* Valid */
  274. #define CXL_PE_SOFTWARE_STATE_C (1ul << (31 - 29)) /* Complete */
  275. #define CXL_PE_SOFTWARE_STATE_S (1ul << (31 - 30)) /* Suspend */
  276. #define CXL_PE_SOFTWARE_STATE_T (1ul << (31 - 31)) /* Terminate */
  277. /****** CXL_PSL_RXCTL_An (Implementation Specific) **************************
  278. * Controls AFU Hang Pulse, which sets the timeout for the AFU to respond to
  279. * the PSL for any response (except MMIO). Timeouts will occur between 1x to 2x
  280. * of the hang pulse frequency.
  281. */
  282. #define CXL_PSL_RXCTL_AFUHP_4S 0x7000000000000000ULL
  283. /* SPA->sw_command_status */
  284. #define CXL_SPA_SW_CMD_MASK 0xffff000000000000ULL
  285. #define CXL_SPA_SW_CMD_TERMINATE 0x0001000000000000ULL
  286. #define CXL_SPA_SW_CMD_REMOVE 0x0002000000000000ULL
  287. #define CXL_SPA_SW_CMD_SUSPEND 0x0003000000000000ULL
  288. #define CXL_SPA_SW_CMD_RESUME 0x0004000000000000ULL
  289. #define CXL_SPA_SW_CMD_ADD 0x0005000000000000ULL
  290. #define CXL_SPA_SW_CMD_UPDATE 0x0006000000000000ULL
  291. #define CXL_SPA_SW_STATE_MASK 0x0000ffff00000000ULL
  292. #define CXL_SPA_SW_STATE_TERMINATED 0x0000000100000000ULL
  293. #define CXL_SPA_SW_STATE_REMOVED 0x0000000200000000ULL
  294. #define CXL_SPA_SW_STATE_SUSPENDED 0x0000000300000000ULL
  295. #define CXL_SPA_SW_STATE_RESUMED 0x0000000400000000ULL
  296. #define CXL_SPA_SW_STATE_ADDED 0x0000000500000000ULL
  297. #define CXL_SPA_SW_STATE_UPDATED 0x0000000600000000ULL
  298. #define CXL_SPA_SW_PSL_ID_MASK 0x00000000ffff0000ULL
  299. #define CXL_SPA_SW_LINK_MASK 0x000000000000ffffULL
  300. #define CXL_MAX_SLICES 4
  301. #define MAX_AFU_MMIO_REGS 3
  302. #define CXL_MODE_TIME_SLICED 0x4
  303. #define CXL_SUPPORTED_MODES (CXL_MODE_DEDICATED | CXL_MODE_DIRECTED)
  304. #define CXL_DEV_MINORS 13 /* 1 control + 4 AFUs * 3 (dedicated/master/shared) */
  305. #define CXL_CARD_MINOR(adapter) (adapter->adapter_num * CXL_DEV_MINORS)
  306. #define CXL_DEVT_ADAPTER(dev) (MINOR(dev) / CXL_DEV_MINORS)
  307. enum cxl_context_status {
  308. CLOSED,
  309. OPENED,
  310. STARTED
  311. };
  312. enum prefault_modes {
  313. CXL_PREFAULT_NONE,
  314. CXL_PREFAULT_WED,
  315. CXL_PREFAULT_ALL,
  316. };
  317. enum cxl_attrs {
  318. CXL_ADAPTER_ATTRS,
  319. CXL_AFU_MASTER_ATTRS,
  320. CXL_AFU_ATTRS,
  321. };
  322. struct cxl_sste {
  323. __be64 esid_data;
  324. __be64 vsid_data;
  325. };
  326. #define to_cxl_adapter(d) container_of(d, struct cxl, dev)
  327. #define to_cxl_afu(d) container_of(d, struct cxl_afu, dev)
  328. struct cxl_afu_native {
  329. void __iomem *p1n_mmio;
  330. void __iomem *afu_desc_mmio;
  331. irq_hw_number_t psl_hwirq;
  332. unsigned int psl_virq;
  333. struct mutex spa_mutex;
  334. /*
  335. * Only the first part of the SPA is used for the process element
  336. * linked list. The only other part that software needs to worry about
  337. * is sw_command_status, which we store a separate pointer to.
  338. * Everything else in the SPA is only used by hardware
  339. */
  340. struct cxl_process_element *spa;
  341. __be64 *sw_command_status;
  342. unsigned int spa_size;
  343. int spa_order;
  344. int spa_max_procs;
  345. u64 pp_offset;
  346. };
  347. struct cxl_afu_guest {
  348. struct cxl_afu *parent;
  349. u64 handle;
  350. phys_addr_t p2n_phys;
  351. u64 p2n_size;
  352. int max_ints;
  353. bool handle_err;
  354. struct delayed_work work_err;
  355. int previous_state;
  356. };
  357. struct cxl_afu {
  358. struct cxl_afu_native *native;
  359. struct cxl_afu_guest *guest;
  360. irq_hw_number_t serr_hwirq;
  361. unsigned int serr_virq;
  362. char *psl_irq_name;
  363. char *err_irq_name;
  364. void __iomem *p2n_mmio;
  365. phys_addr_t psn_phys;
  366. u64 pp_size;
  367. struct cxl *adapter;
  368. struct device dev;
  369. struct cdev afu_cdev_s, afu_cdev_m, afu_cdev_d;
  370. struct device *chardev_s, *chardev_m, *chardev_d;
  371. struct idr contexts_idr;
  372. struct dentry *debugfs;
  373. struct mutex contexts_lock;
  374. spinlock_t afu_cntl_lock;
  375. /* AFU error buffer fields and bin attribute for sysfs */
  376. u64 eb_len, eb_offset;
  377. struct bin_attribute attr_eb;
  378. /* pointer to the vphb */
  379. struct pci_controller *phb;
  380. int pp_irqs;
  381. int irqs_max;
  382. int num_procs;
  383. int max_procs_virtualised;
  384. int slice;
  385. int modes_supported;
  386. int current_mode;
  387. int crs_num;
  388. u64 crs_len;
  389. u64 crs_offset;
  390. struct list_head crs;
  391. enum prefault_modes prefault_mode;
  392. bool psa;
  393. bool pp_psa;
  394. bool enabled;
  395. };
  396. struct cxl_irq_name {
  397. struct list_head list;
  398. char *name;
  399. };
  400. struct irq_avail {
  401. irq_hw_number_t offset;
  402. irq_hw_number_t range;
  403. unsigned long *bitmap;
  404. };
  405. /*
  406. * This is a cxl context. If the PSL is in dedicated mode, there will be one
  407. * of these per AFU. If in AFU directed there can be lots of these.
  408. */
  409. struct cxl_context {
  410. struct cxl_afu *afu;
  411. /* Problem state MMIO */
  412. phys_addr_t psn_phys;
  413. u64 psn_size;
  414. /* Used to unmap any mmaps when force detaching */
  415. struct address_space *mapping;
  416. struct mutex mapping_lock;
  417. struct page *ff_page;
  418. bool mmio_err_ff;
  419. bool kernelapi;
  420. spinlock_t sste_lock; /* Protects segment table entries */
  421. struct cxl_sste *sstp;
  422. u64 sstp0, sstp1;
  423. unsigned int sst_size, sst_lru;
  424. wait_queue_head_t wq;
  425. /* pid of the group leader associated with the pid */
  426. struct pid *glpid;
  427. /* use mm context associated with this pid for ds faults */
  428. struct pid *pid;
  429. spinlock_t lock; /* Protects pending_irq_mask, pending_fault and fault_addr */
  430. /* Only used in PR mode */
  431. u64 process_token;
  432. /* driver private data */
  433. void *priv;
  434. unsigned long *irq_bitmap; /* Accessed from IRQ context */
  435. struct cxl_irq_ranges irqs;
  436. struct list_head irq_names;
  437. u64 fault_addr;
  438. u64 fault_dsisr;
  439. u64 afu_err;
  440. /*
  441. * This status and it's lock pretects start and detach context
  442. * from racing. It also prevents detach from racing with
  443. * itself
  444. */
  445. enum cxl_context_status status;
  446. struct mutex status_mutex;
  447. /* XXX: Is it possible to need multiple work items at once? */
  448. struct work_struct fault_work;
  449. u64 dsisr;
  450. u64 dar;
  451. struct cxl_process_element *elem;
  452. /*
  453. * pe is the process element handle, assigned by this driver when the
  454. * context is initialized.
  455. *
  456. * external_pe is the PE shown outside of cxl.
  457. * On bare-metal, pe=external_pe, because we decide what the handle is.
  458. * In a guest, we only find out about the pe used by pHyp when the
  459. * context is attached, and that's the value we want to report outside
  460. * of cxl.
  461. */
  462. int pe;
  463. int external_pe;
  464. u32 irq_count;
  465. bool pe_inserted;
  466. bool master;
  467. bool kernel;
  468. bool real_mode;
  469. bool pending_irq;
  470. bool pending_fault;
  471. bool pending_afu_err;
  472. /* Used by AFU drivers for driver specific event delivery */
  473. struct cxl_afu_driver_ops *afu_driver_ops;
  474. atomic_t afu_driver_events;
  475. struct rcu_head rcu;
  476. };
  477. struct cxl_service_layer_ops {
  478. int (*adapter_regs_init)(struct cxl *adapter, struct pci_dev *dev);
  479. int (*afu_regs_init)(struct cxl_afu *afu);
  480. int (*register_serr_irq)(struct cxl_afu *afu);
  481. void (*release_serr_irq)(struct cxl_afu *afu);
  482. void (*debugfs_add_adapter_sl_regs)(struct cxl *adapter, struct dentry *dir);
  483. void (*debugfs_add_afu_sl_regs)(struct cxl_afu *afu, struct dentry *dir);
  484. void (*psl_irq_dump_registers)(struct cxl_context *ctx);
  485. void (*err_irq_dump_registers)(struct cxl *adapter);
  486. void (*debugfs_stop_trace)(struct cxl *adapter);
  487. void (*write_timebase_ctrl)(struct cxl *adapter);
  488. u64 (*timebase_read)(struct cxl *adapter);
  489. int capi_mode;
  490. bool needs_reset_before_disable;
  491. };
  492. struct cxl_native {
  493. u64 afu_desc_off;
  494. u64 afu_desc_size;
  495. void __iomem *p1_mmio;
  496. void __iomem *p2_mmio;
  497. irq_hw_number_t err_hwirq;
  498. unsigned int err_virq;
  499. u64 ps_off;
  500. const struct cxl_service_layer_ops *sl_ops;
  501. };
  502. struct cxl_guest {
  503. struct platform_device *pdev;
  504. int irq_nranges;
  505. struct cdev cdev;
  506. irq_hw_number_t irq_base_offset;
  507. struct irq_avail *irq_avail;
  508. spinlock_t irq_alloc_lock;
  509. u64 handle;
  510. char *status;
  511. u16 vendor;
  512. u16 device;
  513. u16 subsystem_vendor;
  514. u16 subsystem;
  515. };
  516. struct cxl {
  517. struct cxl_native *native;
  518. struct cxl_guest *guest;
  519. spinlock_t afu_list_lock;
  520. struct cxl_afu *afu[CXL_MAX_SLICES];
  521. struct device dev;
  522. struct dentry *trace;
  523. struct dentry *psl_err_chk;
  524. struct dentry *debugfs;
  525. char *irq_name;
  526. struct bin_attribute cxl_attr;
  527. int adapter_num;
  528. int user_irqs;
  529. u64 ps_size;
  530. u16 psl_rev;
  531. u16 base_image;
  532. u8 vsec_status;
  533. u8 caia_major;
  534. u8 caia_minor;
  535. u8 slices;
  536. bool user_image_loaded;
  537. bool perst_loads_image;
  538. bool perst_select_user;
  539. bool perst_same_image;
  540. bool psl_timebase_synced;
  541. };
  542. int cxl_pci_alloc_one_irq(struct cxl *adapter);
  543. void cxl_pci_release_one_irq(struct cxl *adapter, int hwirq);
  544. int cxl_pci_alloc_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter, unsigned int num);
  545. void cxl_pci_release_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter);
  546. int cxl_pci_setup_irq(struct cxl *adapter, unsigned int hwirq, unsigned int virq);
  547. int cxl_update_image_control(struct cxl *adapter);
  548. int cxl_pci_reset(struct cxl *adapter);
  549. void cxl_pci_release_afu(struct device *dev);
  550. ssize_t cxl_pci_read_adapter_vpd(struct cxl *adapter, void *buf, size_t len);
  551. /* common == phyp + powernv */
  552. struct cxl_process_element_common {
  553. __be32 tid;
  554. __be32 pid;
  555. __be64 csrp;
  556. __be64 aurp0;
  557. __be64 aurp1;
  558. __be64 sstp0;
  559. __be64 sstp1;
  560. __be64 amr;
  561. u8 reserved3[4];
  562. __be64 wed;
  563. } __packed;
  564. /* just powernv */
  565. struct cxl_process_element {
  566. __be64 sr;
  567. __be64 SPOffset;
  568. __be64 sdr;
  569. __be64 haurp;
  570. __be32 ctxtime;
  571. __be16 ivte_offsets[4];
  572. __be16 ivte_ranges[4];
  573. __be32 lpid;
  574. struct cxl_process_element_common common;
  575. __be32 software_state;
  576. } __packed;
  577. static inline bool cxl_adapter_link_ok(struct cxl *cxl, struct cxl_afu *afu)
  578. {
  579. struct pci_dev *pdev;
  580. if (cpu_has_feature(CPU_FTR_HVMODE)) {
  581. pdev = to_pci_dev(cxl->dev.parent);
  582. return !pci_channel_offline(pdev);
  583. }
  584. return true;
  585. }
  586. static inline void __iomem *_cxl_p1_addr(struct cxl *cxl, cxl_p1_reg_t reg)
  587. {
  588. WARN_ON(!cpu_has_feature(CPU_FTR_HVMODE));
  589. return cxl->native->p1_mmio + cxl_reg_off(reg);
  590. }
  591. static inline void cxl_p1_write(struct cxl *cxl, cxl_p1_reg_t reg, u64 val)
  592. {
  593. if (likely(cxl_adapter_link_ok(cxl, NULL)))
  594. out_be64(_cxl_p1_addr(cxl, reg), val);
  595. }
  596. static inline u64 cxl_p1_read(struct cxl *cxl, cxl_p1_reg_t reg)
  597. {
  598. if (likely(cxl_adapter_link_ok(cxl, NULL)))
  599. return in_be64(_cxl_p1_addr(cxl, reg));
  600. else
  601. return ~0ULL;
  602. }
  603. static inline void __iomem *_cxl_p1n_addr(struct cxl_afu *afu, cxl_p1n_reg_t reg)
  604. {
  605. WARN_ON(!cpu_has_feature(CPU_FTR_HVMODE));
  606. return afu->native->p1n_mmio + cxl_reg_off(reg);
  607. }
  608. static inline void cxl_p1n_write(struct cxl_afu *afu, cxl_p1n_reg_t reg, u64 val)
  609. {
  610. if (likely(cxl_adapter_link_ok(afu->adapter, afu)))
  611. out_be64(_cxl_p1n_addr(afu, reg), val);
  612. }
  613. static inline u64 cxl_p1n_read(struct cxl_afu *afu, cxl_p1n_reg_t reg)
  614. {
  615. if (likely(cxl_adapter_link_ok(afu->adapter, afu)))
  616. return in_be64(_cxl_p1n_addr(afu, reg));
  617. else
  618. return ~0ULL;
  619. }
  620. static inline void __iomem *_cxl_p2n_addr(struct cxl_afu *afu, cxl_p2n_reg_t reg)
  621. {
  622. return afu->p2n_mmio + cxl_reg_off(reg);
  623. }
  624. static inline void cxl_p2n_write(struct cxl_afu *afu, cxl_p2n_reg_t reg, u64 val)
  625. {
  626. if (likely(cxl_adapter_link_ok(afu->adapter, afu)))
  627. out_be64(_cxl_p2n_addr(afu, reg), val);
  628. }
  629. static inline u64 cxl_p2n_read(struct cxl_afu *afu, cxl_p2n_reg_t reg)
  630. {
  631. if (likely(cxl_adapter_link_ok(afu->adapter, afu)))
  632. return in_be64(_cxl_p2n_addr(afu, reg));
  633. else
  634. return ~0ULL;
  635. }
  636. ssize_t cxl_pci_afu_read_err_buffer(struct cxl_afu *afu, char *buf,
  637. loff_t off, size_t count);
  638. struct cxl_calls {
  639. void (*cxl_slbia)(struct mm_struct *mm);
  640. struct module *owner;
  641. };
  642. int register_cxl_calls(struct cxl_calls *calls);
  643. void unregister_cxl_calls(struct cxl_calls *calls);
  644. int cxl_update_properties(struct device_node *dn, struct property *new_prop);
  645. void cxl_remove_adapter_nr(struct cxl *adapter);
  646. int cxl_alloc_spa(struct cxl_afu *afu);
  647. void cxl_release_spa(struct cxl_afu *afu);
  648. dev_t cxl_get_dev(void);
  649. int cxl_file_init(void);
  650. void cxl_file_exit(void);
  651. int cxl_register_adapter(struct cxl *adapter);
  652. int cxl_register_afu(struct cxl_afu *afu);
  653. int cxl_chardev_d_afu_add(struct cxl_afu *afu);
  654. int cxl_chardev_m_afu_add(struct cxl_afu *afu);
  655. int cxl_chardev_s_afu_add(struct cxl_afu *afu);
  656. void cxl_chardev_afu_remove(struct cxl_afu *afu);
  657. void cxl_context_detach_all(struct cxl_afu *afu);
  658. void cxl_context_free(struct cxl_context *ctx);
  659. void cxl_context_detach(struct cxl_context *ctx);
  660. int cxl_sysfs_adapter_add(struct cxl *adapter);
  661. void cxl_sysfs_adapter_remove(struct cxl *adapter);
  662. int cxl_sysfs_afu_add(struct cxl_afu *afu);
  663. void cxl_sysfs_afu_remove(struct cxl_afu *afu);
  664. int cxl_sysfs_afu_m_add(struct cxl_afu *afu);
  665. void cxl_sysfs_afu_m_remove(struct cxl_afu *afu);
  666. struct cxl *cxl_alloc_adapter(void);
  667. struct cxl_afu *cxl_alloc_afu(struct cxl *adapter, int slice);
  668. int cxl_afu_select_best_mode(struct cxl_afu *afu);
  669. int cxl_native_register_psl_irq(struct cxl_afu *afu);
  670. void cxl_native_release_psl_irq(struct cxl_afu *afu);
  671. int cxl_native_register_psl_err_irq(struct cxl *adapter);
  672. void cxl_native_release_psl_err_irq(struct cxl *adapter);
  673. int cxl_native_register_serr_irq(struct cxl_afu *afu);
  674. void cxl_native_release_serr_irq(struct cxl_afu *afu);
  675. int afu_register_irqs(struct cxl_context *ctx, u32 count);
  676. void afu_release_irqs(struct cxl_context *ctx, void *cookie);
  677. void afu_irq_name_free(struct cxl_context *ctx);
  678. int cxl_debugfs_init(void);
  679. void cxl_debugfs_exit(void);
  680. int cxl_debugfs_adapter_add(struct cxl *adapter);
  681. void cxl_debugfs_adapter_remove(struct cxl *adapter);
  682. int cxl_debugfs_afu_add(struct cxl_afu *afu);
  683. void cxl_debugfs_afu_remove(struct cxl_afu *afu);
  684. void cxl_handle_fault(struct work_struct *work);
  685. void cxl_prefault(struct cxl_context *ctx, u64 wed);
  686. struct cxl *get_cxl_adapter(int num);
  687. int cxl_alloc_sst(struct cxl_context *ctx);
  688. void cxl_dump_debug_buffer(void *addr, size_t size);
  689. void init_cxl_native(void);
  690. struct cxl_context *cxl_context_alloc(void);
  691. int cxl_context_init(struct cxl_context *ctx, struct cxl_afu *afu, bool master,
  692. struct address_space *mapping);
  693. void cxl_context_free(struct cxl_context *ctx);
  694. int cxl_context_iomap(struct cxl_context *ctx, struct vm_area_struct *vma);
  695. unsigned int cxl_map_irq(struct cxl *adapter, irq_hw_number_t hwirq,
  696. irq_handler_t handler, void *cookie, const char *name);
  697. void cxl_unmap_irq(unsigned int virq, void *cookie);
  698. int __detach_context(struct cxl_context *ctx);
  699. /*
  700. * This must match the layout of the H_COLLECT_CA_INT_INFO retbuf defined
  701. * in PAPR.
  702. * A word about endianness: a pointer to this structure is passed when
  703. * calling the hcall. However, it is not a block of memory filled up by
  704. * the hypervisor. The return values are found in registers, and copied
  705. * one by one when returning from the hcall. See the end of the call to
  706. * plpar_hcall9() in hvCall.S
  707. * As a consequence:
  708. * - we don't need to do any endianness conversion
  709. * - the pid and tid are an exception. They are 32-bit values returned in
  710. * the same 64-bit register. So we do need to worry about byte ordering.
  711. */
  712. struct cxl_irq_info {
  713. u64 dsisr;
  714. u64 dar;
  715. u64 dsr;
  716. #ifndef CONFIG_CPU_LITTLE_ENDIAN
  717. u32 pid;
  718. u32 tid;
  719. #else
  720. u32 tid;
  721. u32 pid;
  722. #endif
  723. u64 afu_err;
  724. u64 errstat;
  725. u64 proc_handle;
  726. u64 padding[2]; /* to match the expected retbuf size for plpar_hcall9 */
  727. };
  728. void cxl_assign_psn_space(struct cxl_context *ctx);
  729. irqreturn_t cxl_irq(int irq, struct cxl_context *ctx, struct cxl_irq_info *irq_info);
  730. int cxl_register_one_irq(struct cxl *adapter, irq_handler_t handler,
  731. void *cookie, irq_hw_number_t *dest_hwirq,
  732. unsigned int *dest_virq, const char *name);
  733. int cxl_check_error(struct cxl_afu *afu);
  734. int cxl_afu_slbia(struct cxl_afu *afu);
  735. int cxl_tlb_slb_invalidate(struct cxl *adapter);
  736. int cxl_afu_disable(struct cxl_afu *afu);
  737. int cxl_psl_purge(struct cxl_afu *afu);
  738. void cxl_debugfs_add_adapter_psl_regs(struct cxl *adapter, struct dentry *dir);
  739. void cxl_debugfs_add_adapter_xsl_regs(struct cxl *adapter, struct dentry *dir);
  740. void cxl_debugfs_add_afu_psl_regs(struct cxl_afu *afu, struct dentry *dir);
  741. void cxl_native_psl_irq_dump_regs(struct cxl_context *ctx);
  742. void cxl_native_err_irq_dump_regs(struct cxl *adapter);
  743. void cxl_stop_trace(struct cxl *cxl);
  744. int cxl_pci_vphb_add(struct cxl_afu *afu);
  745. void cxl_pci_vphb_remove(struct cxl_afu *afu);
  746. extern struct pci_driver cxl_pci_driver;
  747. extern struct platform_driver cxl_of_driver;
  748. int afu_allocate_irqs(struct cxl_context *ctx, u32 count);
  749. int afu_open(struct inode *inode, struct file *file);
  750. int afu_release(struct inode *inode, struct file *file);
  751. long afu_ioctl(struct file *file, unsigned int cmd, unsigned long arg);
  752. int afu_mmap(struct file *file, struct vm_area_struct *vm);
  753. unsigned int afu_poll(struct file *file, struct poll_table_struct *poll);
  754. ssize_t afu_read(struct file *file, char __user *buf, size_t count, loff_t *off);
  755. extern const struct file_operations afu_fops;
  756. struct cxl *cxl_guest_init_adapter(struct device_node *np, struct platform_device *dev);
  757. void cxl_guest_remove_adapter(struct cxl *adapter);
  758. int cxl_of_read_adapter_handle(struct cxl *adapter, struct device_node *np);
  759. int cxl_of_read_adapter_properties(struct cxl *adapter, struct device_node *np);
  760. ssize_t cxl_guest_read_adapter_vpd(struct cxl *adapter, void *buf, size_t len);
  761. ssize_t cxl_guest_read_afu_vpd(struct cxl_afu *afu, void *buf, size_t len);
  762. int cxl_guest_init_afu(struct cxl *adapter, int slice, struct device_node *afu_np);
  763. void cxl_guest_remove_afu(struct cxl_afu *afu);
  764. int cxl_of_read_afu_handle(struct cxl_afu *afu, struct device_node *afu_np);
  765. int cxl_of_read_afu_properties(struct cxl_afu *afu, struct device_node *afu_np);
  766. int cxl_guest_add_chardev(struct cxl *adapter);
  767. void cxl_guest_remove_chardev(struct cxl *adapter);
  768. void cxl_guest_reload_module(struct cxl *adapter);
  769. int cxl_of_probe(struct platform_device *pdev);
  770. struct cxl_backend_ops {
  771. struct module *module;
  772. int (*adapter_reset)(struct cxl *adapter);
  773. int (*alloc_one_irq)(struct cxl *adapter);
  774. void (*release_one_irq)(struct cxl *adapter, int hwirq);
  775. int (*alloc_irq_ranges)(struct cxl_irq_ranges *irqs,
  776. struct cxl *adapter, unsigned int num);
  777. void (*release_irq_ranges)(struct cxl_irq_ranges *irqs,
  778. struct cxl *adapter);
  779. int (*setup_irq)(struct cxl *adapter, unsigned int hwirq,
  780. unsigned int virq);
  781. irqreturn_t (*handle_psl_slice_error)(struct cxl_context *ctx,
  782. u64 dsisr, u64 errstat);
  783. irqreturn_t (*psl_interrupt)(int irq, void *data);
  784. int (*ack_irq)(struct cxl_context *ctx, u64 tfc, u64 psl_reset_mask);
  785. void (*irq_wait)(struct cxl_context *ctx);
  786. int (*attach_process)(struct cxl_context *ctx, bool kernel,
  787. u64 wed, u64 amr);
  788. int (*detach_process)(struct cxl_context *ctx);
  789. void (*update_ivtes)(struct cxl_context *ctx);
  790. bool (*support_attributes)(const char *attr_name, enum cxl_attrs type);
  791. bool (*link_ok)(struct cxl *cxl, struct cxl_afu *afu);
  792. void (*release_afu)(struct device *dev);
  793. ssize_t (*afu_read_err_buffer)(struct cxl_afu *afu, char *buf,
  794. loff_t off, size_t count);
  795. int (*afu_check_and_enable)(struct cxl_afu *afu);
  796. int (*afu_activate_mode)(struct cxl_afu *afu, int mode);
  797. int (*afu_deactivate_mode)(struct cxl_afu *afu, int mode);
  798. int (*afu_reset)(struct cxl_afu *afu);
  799. int (*afu_cr_read8)(struct cxl_afu *afu, int cr_idx, u64 offset, u8 *val);
  800. int (*afu_cr_read16)(struct cxl_afu *afu, int cr_idx, u64 offset, u16 *val);
  801. int (*afu_cr_read32)(struct cxl_afu *afu, int cr_idx, u64 offset, u32 *val);
  802. int (*afu_cr_read64)(struct cxl_afu *afu, int cr_idx, u64 offset, u64 *val);
  803. int (*afu_cr_write8)(struct cxl_afu *afu, int cr_idx, u64 offset, u8 val);
  804. int (*afu_cr_write16)(struct cxl_afu *afu, int cr_idx, u64 offset, u16 val);
  805. int (*afu_cr_write32)(struct cxl_afu *afu, int cr_idx, u64 offset, u32 val);
  806. ssize_t (*read_adapter_vpd)(struct cxl *adapter, void *buf, size_t count);
  807. };
  808. extern const struct cxl_backend_ops cxl_native_ops;
  809. extern const struct cxl_backend_ops cxl_guest_ops;
  810. extern const struct cxl_backend_ops *cxl_ops;
  811. /* check if the given pci_dev is on the the cxl vphb bus */
  812. bool cxl_pci_is_vphb_device(struct pci_dev *dev);
  813. /* decode AFU error bits in the PSL register PSL_SERR_An */
  814. void cxl_afu_decode_psl_serr(struct cxl_afu *afu, u64 serr);
  815. #endif