gfx_v8_0.c 242 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "vi.h"
  29. #include "vi_structs.h"
  30. #include "vid.h"
  31. #include "amdgpu_ucode.h"
  32. #include "amdgpu_atombios.h"
  33. #include "atombios_i2c.h"
  34. #include "clearstate_vi.h"
  35. #include "gmc/gmc_8_2_d.h"
  36. #include "gmc/gmc_8_2_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_enum.h"
  43. #include "gca/gfx_8_0_sh_mask.h"
  44. #include "gca/gfx_8_0_enum.h"
  45. #include "dce/dce_10_0_d.h"
  46. #include "dce/dce_10_0_sh_mask.h"
  47. #include "smu/smu_7_1_3_d.h"
  48. #define GFX8_NUM_GFX_RINGS 1
  49. #define GFX8_MEC_HPD_SIZE 2048
  50. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  52. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  53. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  54. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  55. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  56. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  57. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  58. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  59. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  60. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  61. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  62. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  63. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  64. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  65. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  67. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  68. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  69. /* BPM SERDES CMD */
  70. #define SET_BPM_SERDES_CMD 1
  71. #define CLE_BPM_SERDES_CMD 0
  72. /* BPM Register Address*/
  73. enum {
  74. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  75. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  76. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  77. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  78. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  79. BPM_REG_FGCG_MAX
  80. };
  81. #define RLC_FormatDirectRegListLength 14
  82. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  87. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  92. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  98. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  103. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  109. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris10_ce_2.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris10_pfp_2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_me_2.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_mec_2.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_mec2_2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris11_ce_2.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris11_pfp_2.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris11_me_2.bin");
  127. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  128. MODULE_FIRMWARE("amdgpu/polaris11_mec_2.bin");
  129. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  130. MODULE_FIRMWARE("amdgpu/polaris11_mec2_2.bin");
  131. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  132. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  133. MODULE_FIRMWARE("amdgpu/polaris12_ce_2.bin");
  134. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  135. MODULE_FIRMWARE("amdgpu/polaris12_pfp_2.bin");
  136. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  137. MODULE_FIRMWARE("amdgpu/polaris12_me_2.bin");
  138. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  139. MODULE_FIRMWARE("amdgpu/polaris12_mec_2.bin");
  140. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  141. MODULE_FIRMWARE("amdgpu/polaris12_mec2_2.bin");
  142. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  143. MODULE_FIRMWARE("amdgpu/vegam_ce.bin");
  144. MODULE_FIRMWARE("amdgpu/vegam_pfp.bin");
  145. MODULE_FIRMWARE("amdgpu/vegam_me.bin");
  146. MODULE_FIRMWARE("amdgpu/vegam_mec.bin");
  147. MODULE_FIRMWARE("amdgpu/vegam_mec2.bin");
  148. MODULE_FIRMWARE("amdgpu/vegam_rlc.bin");
  149. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  150. {
  151. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  152. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  153. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  154. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  155. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  156. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  157. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  158. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  159. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  160. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  161. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  162. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  163. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  164. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  165. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  166. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  167. };
  168. static const u32 golden_settings_tonga_a11[] =
  169. {
  170. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  171. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  172. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  173. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  174. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  175. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  176. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  177. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  178. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  179. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  180. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  181. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  182. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  183. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  184. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  185. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  186. };
  187. static const u32 tonga_golden_common_all[] =
  188. {
  189. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  190. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  191. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  192. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  193. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  194. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  195. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  196. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  197. };
  198. static const u32 tonga_mgcg_cgcg_init[] =
  199. {
  200. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  201. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  202. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  203. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  204. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  205. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  206. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  207. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  208. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  209. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  210. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  211. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  212. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  213. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  214. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  215. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  216. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  217. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  218. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  219. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  220. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  221. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  222. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  223. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  224. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  225. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  226. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  227. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  228. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  229. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  230. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  231. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  232. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  233. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  234. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  235. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  236. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  237. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  238. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  239. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  240. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  241. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  242. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  243. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  244. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  245. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  246. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  247. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  248. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  249. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  250. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  251. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  252. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  253. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  254. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  255. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  256. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  257. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  258. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  259. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  260. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  261. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  262. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  263. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  264. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  265. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  266. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  267. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  268. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  269. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  270. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  271. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  272. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  273. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  274. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  275. };
  276. static const u32 golden_settings_polaris11_a11[] =
  277. {
  278. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  279. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  280. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  281. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  282. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  283. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  284. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  285. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  286. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  287. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  288. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  289. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  290. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  291. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  292. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  293. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  294. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  295. };
  296. static const u32 polaris11_golden_common_all[] =
  297. {
  298. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  299. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  300. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  301. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  302. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  303. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  304. };
  305. static const u32 golden_settings_polaris10_a11[] =
  306. {
  307. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  308. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  309. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  310. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  311. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  312. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  313. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  314. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  315. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  316. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  317. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  318. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  319. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  320. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  321. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  322. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  323. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  324. };
  325. static const u32 polaris10_golden_common_all[] =
  326. {
  327. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  328. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  329. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  330. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  331. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  332. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  333. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  334. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  335. };
  336. static const u32 fiji_golden_common_all[] =
  337. {
  338. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  339. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  340. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  341. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  342. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  343. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  344. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  345. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  346. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  347. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  348. };
  349. static const u32 golden_settings_fiji_a10[] =
  350. {
  351. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  352. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  353. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  354. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  355. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  356. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  357. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  358. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  359. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  360. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  361. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  362. };
  363. static const u32 fiji_mgcg_cgcg_init[] =
  364. {
  365. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  366. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  367. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  368. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  369. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  370. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  371. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  372. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  373. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  374. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  375. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  376. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  377. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  378. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  379. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  380. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  381. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  382. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  383. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  384. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  385. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  386. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  387. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  388. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  389. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  390. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  391. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  392. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  393. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  394. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  395. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  396. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  397. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  398. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  399. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  400. };
  401. static const u32 golden_settings_iceland_a11[] =
  402. {
  403. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  404. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  405. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  406. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  407. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  408. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  409. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  410. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  411. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  412. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  413. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  414. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  415. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  416. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  417. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  418. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  419. };
  420. static const u32 iceland_golden_common_all[] =
  421. {
  422. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  423. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  424. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  425. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  426. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  427. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  428. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  429. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  430. };
  431. static const u32 iceland_mgcg_cgcg_init[] =
  432. {
  433. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  434. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  435. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  436. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  437. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  438. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  439. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  440. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  441. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  442. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  443. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  444. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  445. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  446. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  447. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  448. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  449. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  450. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  451. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  452. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  453. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  454. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  455. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  456. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  457. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  458. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  459. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  460. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  461. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  462. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  463. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  464. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  465. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  466. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  467. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  468. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  469. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  470. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  471. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  472. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  473. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  474. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  475. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  476. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  477. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  478. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  479. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  480. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  481. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  482. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  483. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  484. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  485. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  486. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  487. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  488. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  489. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  490. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  491. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  492. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  493. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  494. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  495. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  496. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  497. };
  498. static const u32 cz_golden_settings_a11[] =
  499. {
  500. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  501. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  502. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  503. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  504. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  505. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  506. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  507. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  508. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  509. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  510. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  511. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  512. };
  513. static const u32 cz_golden_common_all[] =
  514. {
  515. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  516. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  517. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  518. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  519. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  520. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  521. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  522. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  523. };
  524. static const u32 cz_mgcg_cgcg_init[] =
  525. {
  526. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  527. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  528. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  529. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  530. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  531. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  532. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  533. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  534. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  535. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  536. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  537. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  538. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  539. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  540. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  541. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  542. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  543. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  544. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  545. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  546. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  547. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  548. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  549. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  550. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  551. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  552. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  553. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  554. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  555. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  556. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  557. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  558. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  559. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  560. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  561. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  562. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  563. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  564. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  565. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  566. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  567. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  568. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  569. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  570. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  571. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  572. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  573. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  574. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  575. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  576. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  577. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  578. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  579. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  580. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  581. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  582. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  583. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  584. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  585. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  586. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  587. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  588. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  589. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  590. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  591. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  592. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  593. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  594. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  595. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  596. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  597. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  598. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  599. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  600. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  601. };
  602. static const u32 stoney_golden_settings_a11[] =
  603. {
  604. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  605. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  606. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  607. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  608. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  609. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  610. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  611. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  612. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  613. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  614. };
  615. static const u32 stoney_golden_common_all[] =
  616. {
  617. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  618. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  619. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  620. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  621. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  622. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  623. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  624. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  625. };
  626. static const u32 stoney_mgcg_cgcg_init[] =
  627. {
  628. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  629. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  630. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  631. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  632. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  633. };
  634. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  635. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  636. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  637. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  638. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  639. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  640. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring);
  641. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  642. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  643. {
  644. switch (adev->asic_type) {
  645. case CHIP_TOPAZ:
  646. amdgpu_device_program_register_sequence(adev,
  647. iceland_mgcg_cgcg_init,
  648. ARRAY_SIZE(iceland_mgcg_cgcg_init));
  649. amdgpu_device_program_register_sequence(adev,
  650. golden_settings_iceland_a11,
  651. ARRAY_SIZE(golden_settings_iceland_a11));
  652. amdgpu_device_program_register_sequence(adev,
  653. iceland_golden_common_all,
  654. ARRAY_SIZE(iceland_golden_common_all));
  655. break;
  656. case CHIP_FIJI:
  657. amdgpu_device_program_register_sequence(adev,
  658. fiji_mgcg_cgcg_init,
  659. ARRAY_SIZE(fiji_mgcg_cgcg_init));
  660. amdgpu_device_program_register_sequence(adev,
  661. golden_settings_fiji_a10,
  662. ARRAY_SIZE(golden_settings_fiji_a10));
  663. amdgpu_device_program_register_sequence(adev,
  664. fiji_golden_common_all,
  665. ARRAY_SIZE(fiji_golden_common_all));
  666. break;
  667. case CHIP_TONGA:
  668. amdgpu_device_program_register_sequence(adev,
  669. tonga_mgcg_cgcg_init,
  670. ARRAY_SIZE(tonga_mgcg_cgcg_init));
  671. amdgpu_device_program_register_sequence(adev,
  672. golden_settings_tonga_a11,
  673. ARRAY_SIZE(golden_settings_tonga_a11));
  674. amdgpu_device_program_register_sequence(adev,
  675. tonga_golden_common_all,
  676. ARRAY_SIZE(tonga_golden_common_all));
  677. break;
  678. case CHIP_POLARIS11:
  679. case CHIP_POLARIS12:
  680. amdgpu_device_program_register_sequence(adev,
  681. golden_settings_polaris11_a11,
  682. ARRAY_SIZE(golden_settings_polaris11_a11));
  683. amdgpu_device_program_register_sequence(adev,
  684. polaris11_golden_common_all,
  685. ARRAY_SIZE(polaris11_golden_common_all));
  686. break;
  687. case CHIP_POLARIS10:
  688. amdgpu_device_program_register_sequence(adev,
  689. golden_settings_polaris10_a11,
  690. ARRAY_SIZE(golden_settings_polaris10_a11));
  691. amdgpu_device_program_register_sequence(adev,
  692. polaris10_golden_common_all,
  693. ARRAY_SIZE(polaris10_golden_common_all));
  694. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  695. if (adev->pdev->revision == 0xc7 &&
  696. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  697. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  698. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  699. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  700. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  701. }
  702. break;
  703. case CHIP_CARRIZO:
  704. amdgpu_device_program_register_sequence(adev,
  705. cz_mgcg_cgcg_init,
  706. ARRAY_SIZE(cz_mgcg_cgcg_init));
  707. amdgpu_device_program_register_sequence(adev,
  708. cz_golden_settings_a11,
  709. ARRAY_SIZE(cz_golden_settings_a11));
  710. amdgpu_device_program_register_sequence(adev,
  711. cz_golden_common_all,
  712. ARRAY_SIZE(cz_golden_common_all));
  713. break;
  714. case CHIP_STONEY:
  715. amdgpu_device_program_register_sequence(adev,
  716. stoney_mgcg_cgcg_init,
  717. ARRAY_SIZE(stoney_mgcg_cgcg_init));
  718. amdgpu_device_program_register_sequence(adev,
  719. stoney_golden_settings_a11,
  720. ARRAY_SIZE(stoney_golden_settings_a11));
  721. amdgpu_device_program_register_sequence(adev,
  722. stoney_golden_common_all,
  723. ARRAY_SIZE(stoney_golden_common_all));
  724. break;
  725. default:
  726. break;
  727. }
  728. }
  729. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  730. {
  731. adev->gfx.scratch.num_reg = 8;
  732. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  733. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  734. }
  735. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  736. {
  737. struct amdgpu_device *adev = ring->adev;
  738. uint32_t scratch;
  739. uint32_t tmp = 0;
  740. unsigned i;
  741. int r;
  742. r = amdgpu_gfx_scratch_get(adev, &scratch);
  743. if (r) {
  744. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  745. return r;
  746. }
  747. WREG32(scratch, 0xCAFEDEAD);
  748. r = amdgpu_ring_alloc(ring, 3);
  749. if (r) {
  750. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  751. ring->idx, r);
  752. amdgpu_gfx_scratch_free(adev, scratch);
  753. return r;
  754. }
  755. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  756. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  757. amdgpu_ring_write(ring, 0xDEADBEEF);
  758. amdgpu_ring_commit(ring);
  759. for (i = 0; i < adev->usec_timeout; i++) {
  760. tmp = RREG32(scratch);
  761. if (tmp == 0xDEADBEEF)
  762. break;
  763. DRM_UDELAY(1);
  764. }
  765. if (i < adev->usec_timeout) {
  766. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  767. ring->idx, i);
  768. } else {
  769. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  770. ring->idx, scratch, tmp);
  771. r = -EINVAL;
  772. }
  773. amdgpu_gfx_scratch_free(adev, scratch);
  774. return r;
  775. }
  776. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  777. {
  778. struct amdgpu_device *adev = ring->adev;
  779. struct amdgpu_ib ib;
  780. struct dma_fence *f = NULL;
  781. uint32_t scratch;
  782. uint32_t tmp = 0;
  783. long r;
  784. r = amdgpu_gfx_scratch_get(adev, &scratch);
  785. if (r) {
  786. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  787. return r;
  788. }
  789. WREG32(scratch, 0xCAFEDEAD);
  790. memset(&ib, 0, sizeof(ib));
  791. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  792. if (r) {
  793. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  794. goto err1;
  795. }
  796. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  797. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  798. ib.ptr[2] = 0xDEADBEEF;
  799. ib.length_dw = 3;
  800. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  801. if (r)
  802. goto err2;
  803. r = dma_fence_wait_timeout(f, false, timeout);
  804. if (r == 0) {
  805. DRM_ERROR("amdgpu: IB test timed out.\n");
  806. r = -ETIMEDOUT;
  807. goto err2;
  808. } else if (r < 0) {
  809. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  810. goto err2;
  811. }
  812. tmp = RREG32(scratch);
  813. if (tmp == 0xDEADBEEF) {
  814. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  815. r = 0;
  816. } else {
  817. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  818. scratch, tmp);
  819. r = -EINVAL;
  820. }
  821. err2:
  822. amdgpu_ib_free(adev, &ib, NULL);
  823. dma_fence_put(f);
  824. err1:
  825. amdgpu_gfx_scratch_free(adev, scratch);
  826. return r;
  827. }
  828. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev)
  829. {
  830. release_firmware(adev->gfx.pfp_fw);
  831. adev->gfx.pfp_fw = NULL;
  832. release_firmware(adev->gfx.me_fw);
  833. adev->gfx.me_fw = NULL;
  834. release_firmware(adev->gfx.ce_fw);
  835. adev->gfx.ce_fw = NULL;
  836. release_firmware(adev->gfx.rlc_fw);
  837. adev->gfx.rlc_fw = NULL;
  838. release_firmware(adev->gfx.mec_fw);
  839. adev->gfx.mec_fw = NULL;
  840. if ((adev->asic_type != CHIP_STONEY) &&
  841. (adev->asic_type != CHIP_TOPAZ))
  842. release_firmware(adev->gfx.mec2_fw);
  843. adev->gfx.mec2_fw = NULL;
  844. kfree(adev->gfx.rlc.register_list_format);
  845. }
  846. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  847. {
  848. const char *chip_name;
  849. char fw_name[30];
  850. int err;
  851. struct amdgpu_firmware_info *info = NULL;
  852. const struct common_firmware_header *header = NULL;
  853. const struct gfx_firmware_header_v1_0 *cp_hdr;
  854. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  855. unsigned int *tmp = NULL, i;
  856. DRM_DEBUG("\n");
  857. switch (adev->asic_type) {
  858. case CHIP_TOPAZ:
  859. chip_name = "topaz";
  860. break;
  861. case CHIP_TONGA:
  862. chip_name = "tonga";
  863. break;
  864. case CHIP_CARRIZO:
  865. chip_name = "carrizo";
  866. break;
  867. case CHIP_FIJI:
  868. chip_name = "fiji";
  869. break;
  870. case CHIP_STONEY:
  871. chip_name = "stoney";
  872. break;
  873. case CHIP_POLARIS10:
  874. chip_name = "polaris10";
  875. break;
  876. case CHIP_POLARIS11:
  877. chip_name = "polaris11";
  878. break;
  879. case CHIP_POLARIS12:
  880. chip_name = "polaris12";
  881. break;
  882. case CHIP_VEGAM:
  883. chip_name = "vegam";
  884. break;
  885. default:
  886. BUG();
  887. }
  888. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  889. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp_2.bin", chip_name);
  890. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  891. if (err == -ENOENT) {
  892. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  893. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  894. }
  895. } else {
  896. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  897. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  898. }
  899. if (err)
  900. goto out;
  901. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  902. if (err)
  903. goto out;
  904. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  905. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  906. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  907. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  908. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me_2.bin", chip_name);
  909. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  910. if (err == -ENOENT) {
  911. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  912. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  913. }
  914. } else {
  915. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  916. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  917. }
  918. if (err)
  919. goto out;
  920. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  921. if (err)
  922. goto out;
  923. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  924. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  925. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  926. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  927. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce_2.bin", chip_name);
  928. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  929. if (err == -ENOENT) {
  930. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  931. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  932. }
  933. } else {
  934. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  935. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  936. }
  937. if (err)
  938. goto out;
  939. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  940. if (err)
  941. goto out;
  942. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  943. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  944. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  945. /*
  946. * Support for MCBP/Virtualization in combination with chained IBs is
  947. * formal released on feature version #46
  948. */
  949. if (adev->gfx.ce_feature_version >= 46 &&
  950. adev->gfx.pfp_feature_version >= 46) {
  951. adev->virt.chained_ib_support = true;
  952. DRM_INFO("Chained IB support enabled!\n");
  953. } else
  954. adev->virt.chained_ib_support = false;
  955. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  956. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  957. if (err)
  958. goto out;
  959. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  960. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  961. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  962. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  963. adev->gfx.rlc.save_and_restore_offset =
  964. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  965. adev->gfx.rlc.clear_state_descriptor_offset =
  966. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  967. adev->gfx.rlc.avail_scratch_ram_locations =
  968. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  969. adev->gfx.rlc.reg_restore_list_size =
  970. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  971. adev->gfx.rlc.reg_list_format_start =
  972. le32_to_cpu(rlc_hdr->reg_list_format_start);
  973. adev->gfx.rlc.reg_list_format_separate_start =
  974. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  975. adev->gfx.rlc.starting_offsets_start =
  976. le32_to_cpu(rlc_hdr->starting_offsets_start);
  977. adev->gfx.rlc.reg_list_format_size_bytes =
  978. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  979. adev->gfx.rlc.reg_list_size_bytes =
  980. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  981. adev->gfx.rlc.register_list_format =
  982. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  983. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  984. if (!adev->gfx.rlc.register_list_format) {
  985. err = -ENOMEM;
  986. goto out;
  987. }
  988. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  989. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  990. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  991. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  992. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  993. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  994. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  995. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  996. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  997. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  998. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec_2.bin", chip_name);
  999. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  1000. if (err == -ENOENT) {
  1001. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  1002. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  1003. }
  1004. } else {
  1005. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  1006. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  1007. }
  1008. if (err)
  1009. goto out;
  1010. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  1011. if (err)
  1012. goto out;
  1013. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1014. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  1015. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  1016. if ((adev->asic_type != CHIP_STONEY) &&
  1017. (adev->asic_type != CHIP_TOPAZ)) {
  1018. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  1019. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2_2.bin", chip_name);
  1020. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1021. if (err == -ENOENT) {
  1022. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  1023. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1024. }
  1025. } else {
  1026. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  1027. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1028. }
  1029. if (!err) {
  1030. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  1031. if (err)
  1032. goto out;
  1033. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1034. adev->gfx.mec2_fw->data;
  1035. adev->gfx.mec2_fw_version =
  1036. le32_to_cpu(cp_hdr->header.ucode_version);
  1037. adev->gfx.mec2_feature_version =
  1038. le32_to_cpu(cp_hdr->ucode_feature_version);
  1039. } else {
  1040. err = 0;
  1041. adev->gfx.mec2_fw = NULL;
  1042. }
  1043. }
  1044. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  1045. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  1046. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  1047. info->fw = adev->gfx.pfp_fw;
  1048. header = (const struct common_firmware_header *)info->fw->data;
  1049. adev->firmware.fw_size +=
  1050. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1051. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  1052. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  1053. info->fw = adev->gfx.me_fw;
  1054. header = (const struct common_firmware_header *)info->fw->data;
  1055. adev->firmware.fw_size +=
  1056. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1057. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  1058. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  1059. info->fw = adev->gfx.ce_fw;
  1060. header = (const struct common_firmware_header *)info->fw->data;
  1061. adev->firmware.fw_size +=
  1062. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1063. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  1064. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  1065. info->fw = adev->gfx.rlc_fw;
  1066. header = (const struct common_firmware_header *)info->fw->data;
  1067. adev->firmware.fw_size +=
  1068. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1069. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  1070. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  1071. info->fw = adev->gfx.mec_fw;
  1072. header = (const struct common_firmware_header *)info->fw->data;
  1073. adev->firmware.fw_size +=
  1074. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1075. /* we need account JT in */
  1076. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1077. adev->firmware.fw_size +=
  1078. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1079. if (amdgpu_sriov_vf(adev)) {
  1080. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1081. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1082. info->fw = adev->gfx.mec_fw;
  1083. adev->firmware.fw_size +=
  1084. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1085. }
  1086. if (adev->gfx.mec2_fw) {
  1087. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1088. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1089. info->fw = adev->gfx.mec2_fw;
  1090. header = (const struct common_firmware_header *)info->fw->data;
  1091. adev->firmware.fw_size +=
  1092. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1093. }
  1094. }
  1095. out:
  1096. if (err) {
  1097. dev_err(adev->dev,
  1098. "gfx8: Failed to load firmware \"%s\"\n",
  1099. fw_name);
  1100. release_firmware(adev->gfx.pfp_fw);
  1101. adev->gfx.pfp_fw = NULL;
  1102. release_firmware(adev->gfx.me_fw);
  1103. adev->gfx.me_fw = NULL;
  1104. release_firmware(adev->gfx.ce_fw);
  1105. adev->gfx.ce_fw = NULL;
  1106. release_firmware(adev->gfx.rlc_fw);
  1107. adev->gfx.rlc_fw = NULL;
  1108. release_firmware(adev->gfx.mec_fw);
  1109. adev->gfx.mec_fw = NULL;
  1110. release_firmware(adev->gfx.mec2_fw);
  1111. adev->gfx.mec2_fw = NULL;
  1112. }
  1113. return err;
  1114. }
  1115. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1116. volatile u32 *buffer)
  1117. {
  1118. u32 count = 0, i;
  1119. const struct cs_section_def *sect = NULL;
  1120. const struct cs_extent_def *ext = NULL;
  1121. if (adev->gfx.rlc.cs_data == NULL)
  1122. return;
  1123. if (buffer == NULL)
  1124. return;
  1125. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1126. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1127. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1128. buffer[count++] = cpu_to_le32(0x80000000);
  1129. buffer[count++] = cpu_to_le32(0x80000000);
  1130. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1131. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1132. if (sect->id == SECT_CONTEXT) {
  1133. buffer[count++] =
  1134. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1135. buffer[count++] = cpu_to_le32(ext->reg_index -
  1136. PACKET3_SET_CONTEXT_REG_START);
  1137. for (i = 0; i < ext->reg_count; i++)
  1138. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1139. } else {
  1140. return;
  1141. }
  1142. }
  1143. }
  1144. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1145. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1146. PACKET3_SET_CONTEXT_REG_START);
  1147. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1148. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1149. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1150. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1151. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1152. buffer[count++] = cpu_to_le32(0);
  1153. }
  1154. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1155. {
  1156. const __le32 *fw_data;
  1157. volatile u32 *dst_ptr;
  1158. int me, i, max_me = 4;
  1159. u32 bo_offset = 0;
  1160. u32 table_offset, table_size;
  1161. if (adev->asic_type == CHIP_CARRIZO)
  1162. max_me = 5;
  1163. /* write the cp table buffer */
  1164. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1165. for (me = 0; me < max_me; me++) {
  1166. if (me == 0) {
  1167. const struct gfx_firmware_header_v1_0 *hdr =
  1168. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1169. fw_data = (const __le32 *)
  1170. (adev->gfx.ce_fw->data +
  1171. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1172. table_offset = le32_to_cpu(hdr->jt_offset);
  1173. table_size = le32_to_cpu(hdr->jt_size);
  1174. } else if (me == 1) {
  1175. const struct gfx_firmware_header_v1_0 *hdr =
  1176. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1177. fw_data = (const __le32 *)
  1178. (adev->gfx.pfp_fw->data +
  1179. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1180. table_offset = le32_to_cpu(hdr->jt_offset);
  1181. table_size = le32_to_cpu(hdr->jt_size);
  1182. } else if (me == 2) {
  1183. const struct gfx_firmware_header_v1_0 *hdr =
  1184. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1185. fw_data = (const __le32 *)
  1186. (adev->gfx.me_fw->data +
  1187. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1188. table_offset = le32_to_cpu(hdr->jt_offset);
  1189. table_size = le32_to_cpu(hdr->jt_size);
  1190. } else if (me == 3) {
  1191. const struct gfx_firmware_header_v1_0 *hdr =
  1192. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1193. fw_data = (const __le32 *)
  1194. (adev->gfx.mec_fw->data +
  1195. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1196. table_offset = le32_to_cpu(hdr->jt_offset);
  1197. table_size = le32_to_cpu(hdr->jt_size);
  1198. } else if (me == 4) {
  1199. const struct gfx_firmware_header_v1_0 *hdr =
  1200. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1201. fw_data = (const __le32 *)
  1202. (adev->gfx.mec2_fw->data +
  1203. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1204. table_offset = le32_to_cpu(hdr->jt_offset);
  1205. table_size = le32_to_cpu(hdr->jt_size);
  1206. }
  1207. for (i = 0; i < table_size; i ++) {
  1208. dst_ptr[bo_offset + i] =
  1209. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1210. }
  1211. bo_offset += table_size;
  1212. }
  1213. }
  1214. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1215. {
  1216. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj, NULL, NULL);
  1217. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj, NULL, NULL);
  1218. }
  1219. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1220. {
  1221. volatile u32 *dst_ptr;
  1222. u32 dws;
  1223. const struct cs_section_def *cs_data;
  1224. int r;
  1225. adev->gfx.rlc.cs_data = vi_cs_data;
  1226. cs_data = adev->gfx.rlc.cs_data;
  1227. if (cs_data) {
  1228. /* clear state block */
  1229. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1230. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  1231. AMDGPU_GEM_DOMAIN_VRAM,
  1232. &adev->gfx.rlc.clear_state_obj,
  1233. &adev->gfx.rlc.clear_state_gpu_addr,
  1234. (void **)&adev->gfx.rlc.cs_ptr);
  1235. if (r) {
  1236. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1237. gfx_v8_0_rlc_fini(adev);
  1238. return r;
  1239. }
  1240. /* set up the cs buffer */
  1241. dst_ptr = adev->gfx.rlc.cs_ptr;
  1242. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1243. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1244. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1245. }
  1246. if ((adev->asic_type == CHIP_CARRIZO) ||
  1247. (adev->asic_type == CHIP_STONEY)) {
  1248. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1249. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  1250. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1251. &adev->gfx.rlc.cp_table_obj,
  1252. &adev->gfx.rlc.cp_table_gpu_addr,
  1253. (void **)&adev->gfx.rlc.cp_table_ptr);
  1254. if (r) {
  1255. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1256. return r;
  1257. }
  1258. cz_init_cp_jump_table(adev);
  1259. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1260. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1261. }
  1262. return 0;
  1263. }
  1264. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1265. {
  1266. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  1267. }
  1268. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1269. {
  1270. int r;
  1271. u32 *hpd;
  1272. size_t mec_hpd_size;
  1273. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1274. /* take ownership of the relevant compute queues */
  1275. amdgpu_gfx_compute_queue_acquire(adev);
  1276. mec_hpd_size = adev->gfx.num_compute_rings * GFX8_MEC_HPD_SIZE;
  1277. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  1278. AMDGPU_GEM_DOMAIN_GTT,
  1279. &adev->gfx.mec.hpd_eop_obj,
  1280. &adev->gfx.mec.hpd_eop_gpu_addr,
  1281. (void **)&hpd);
  1282. if (r) {
  1283. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1284. return r;
  1285. }
  1286. memset(hpd, 0, mec_hpd_size);
  1287. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1288. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1289. return 0;
  1290. }
  1291. static const u32 vgpr_init_compute_shader[] =
  1292. {
  1293. 0x7e000209, 0x7e020208,
  1294. 0x7e040207, 0x7e060206,
  1295. 0x7e080205, 0x7e0a0204,
  1296. 0x7e0c0203, 0x7e0e0202,
  1297. 0x7e100201, 0x7e120200,
  1298. 0x7e140209, 0x7e160208,
  1299. 0x7e180207, 0x7e1a0206,
  1300. 0x7e1c0205, 0x7e1e0204,
  1301. 0x7e200203, 0x7e220202,
  1302. 0x7e240201, 0x7e260200,
  1303. 0x7e280209, 0x7e2a0208,
  1304. 0x7e2c0207, 0x7e2e0206,
  1305. 0x7e300205, 0x7e320204,
  1306. 0x7e340203, 0x7e360202,
  1307. 0x7e380201, 0x7e3a0200,
  1308. 0x7e3c0209, 0x7e3e0208,
  1309. 0x7e400207, 0x7e420206,
  1310. 0x7e440205, 0x7e460204,
  1311. 0x7e480203, 0x7e4a0202,
  1312. 0x7e4c0201, 0x7e4e0200,
  1313. 0x7e500209, 0x7e520208,
  1314. 0x7e540207, 0x7e560206,
  1315. 0x7e580205, 0x7e5a0204,
  1316. 0x7e5c0203, 0x7e5e0202,
  1317. 0x7e600201, 0x7e620200,
  1318. 0x7e640209, 0x7e660208,
  1319. 0x7e680207, 0x7e6a0206,
  1320. 0x7e6c0205, 0x7e6e0204,
  1321. 0x7e700203, 0x7e720202,
  1322. 0x7e740201, 0x7e760200,
  1323. 0x7e780209, 0x7e7a0208,
  1324. 0x7e7c0207, 0x7e7e0206,
  1325. 0xbf8a0000, 0xbf810000,
  1326. };
  1327. static const u32 sgpr_init_compute_shader[] =
  1328. {
  1329. 0xbe8a0100, 0xbe8c0102,
  1330. 0xbe8e0104, 0xbe900106,
  1331. 0xbe920108, 0xbe940100,
  1332. 0xbe960102, 0xbe980104,
  1333. 0xbe9a0106, 0xbe9c0108,
  1334. 0xbe9e0100, 0xbea00102,
  1335. 0xbea20104, 0xbea40106,
  1336. 0xbea60108, 0xbea80100,
  1337. 0xbeaa0102, 0xbeac0104,
  1338. 0xbeae0106, 0xbeb00108,
  1339. 0xbeb20100, 0xbeb40102,
  1340. 0xbeb60104, 0xbeb80106,
  1341. 0xbeba0108, 0xbebc0100,
  1342. 0xbebe0102, 0xbec00104,
  1343. 0xbec20106, 0xbec40108,
  1344. 0xbec60100, 0xbec80102,
  1345. 0xbee60004, 0xbee70005,
  1346. 0xbeea0006, 0xbeeb0007,
  1347. 0xbee80008, 0xbee90009,
  1348. 0xbefc0000, 0xbf8a0000,
  1349. 0xbf810000, 0x00000000,
  1350. };
  1351. static const u32 vgpr_init_regs[] =
  1352. {
  1353. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1354. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000, /* CU_GROUP_COUNT=1 */
  1355. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1356. mmCOMPUTE_NUM_THREAD_Y, 1,
  1357. mmCOMPUTE_NUM_THREAD_Z, 1,
  1358. mmCOMPUTE_PGM_RSRC1, 0x100004f, /* VGPRS=15 (64 logical VGPRs), SGPRS=1 (16 SGPRs), BULKY=1 */
  1359. mmCOMPUTE_PGM_RSRC2, 20,
  1360. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1361. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1362. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1363. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1364. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1365. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1366. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1367. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1368. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1369. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1370. };
  1371. static const u32 sgpr1_init_regs[] =
  1372. {
  1373. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1374. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000, /* CU_GROUP_COUNT=1 */
  1375. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1376. mmCOMPUTE_NUM_THREAD_Y, 1,
  1377. mmCOMPUTE_NUM_THREAD_Z, 1,
  1378. mmCOMPUTE_PGM_RSRC1, 0x240, /* SGPRS=9 (80 GPRS) */
  1379. mmCOMPUTE_PGM_RSRC2, 20,
  1380. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1381. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1382. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1383. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1384. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1385. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1386. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1387. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1388. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1389. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1390. };
  1391. static const u32 sgpr2_init_regs[] =
  1392. {
  1393. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1394. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1395. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1396. mmCOMPUTE_NUM_THREAD_Y, 1,
  1397. mmCOMPUTE_NUM_THREAD_Z, 1,
  1398. mmCOMPUTE_PGM_RSRC1, 0x240, /* SGPRS=9 (80 GPRS) */
  1399. mmCOMPUTE_PGM_RSRC2, 20,
  1400. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1401. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1402. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1403. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1404. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1405. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1406. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1407. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1408. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1409. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1410. };
  1411. static const u32 sec_ded_counter_registers[] =
  1412. {
  1413. mmCPC_EDC_ATC_CNT,
  1414. mmCPC_EDC_SCRATCH_CNT,
  1415. mmCPC_EDC_UCODE_CNT,
  1416. mmCPF_EDC_ATC_CNT,
  1417. mmCPF_EDC_ROQ_CNT,
  1418. mmCPF_EDC_TAG_CNT,
  1419. mmCPG_EDC_ATC_CNT,
  1420. mmCPG_EDC_DMA_CNT,
  1421. mmCPG_EDC_TAG_CNT,
  1422. mmDC_EDC_CSINVOC_CNT,
  1423. mmDC_EDC_RESTORE_CNT,
  1424. mmDC_EDC_STATE_CNT,
  1425. mmGDS_EDC_CNT,
  1426. mmGDS_EDC_GRBM_CNT,
  1427. mmGDS_EDC_OA_DED,
  1428. mmSPI_EDC_CNT,
  1429. mmSQC_ATC_EDC_GATCL1_CNT,
  1430. mmSQC_EDC_CNT,
  1431. mmSQ_EDC_DED_CNT,
  1432. mmSQ_EDC_INFO,
  1433. mmSQ_EDC_SEC_CNT,
  1434. mmTCC_EDC_CNT,
  1435. mmTCP_ATC_EDC_GATCL1_CNT,
  1436. mmTCP_EDC_CNT,
  1437. mmTD_EDC_CNT
  1438. };
  1439. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1440. {
  1441. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1442. struct amdgpu_ib ib;
  1443. struct dma_fence *f = NULL;
  1444. int r, i;
  1445. u32 tmp;
  1446. unsigned total_size, vgpr_offset, sgpr_offset;
  1447. u64 gpu_addr;
  1448. /* only supported on CZ */
  1449. if (adev->asic_type != CHIP_CARRIZO)
  1450. return 0;
  1451. /* bail if the compute ring is not ready */
  1452. if (!ring->ready)
  1453. return 0;
  1454. tmp = RREG32(mmGB_EDC_MODE);
  1455. WREG32(mmGB_EDC_MODE, 0);
  1456. total_size =
  1457. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1458. total_size +=
  1459. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1460. total_size +=
  1461. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1462. total_size = ALIGN(total_size, 256);
  1463. vgpr_offset = total_size;
  1464. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1465. sgpr_offset = total_size;
  1466. total_size += sizeof(sgpr_init_compute_shader);
  1467. /* allocate an indirect buffer to put the commands in */
  1468. memset(&ib, 0, sizeof(ib));
  1469. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1470. if (r) {
  1471. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1472. return r;
  1473. }
  1474. /* load the compute shaders */
  1475. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1476. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1477. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1478. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1479. /* init the ib length to 0 */
  1480. ib.length_dw = 0;
  1481. /* VGPR */
  1482. /* write the register state for the compute dispatch */
  1483. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1484. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1485. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1486. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1487. }
  1488. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1489. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1490. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1491. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1492. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1493. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1494. /* write dispatch packet */
  1495. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1496. ib.ptr[ib.length_dw++] = 8; /* x */
  1497. ib.ptr[ib.length_dw++] = 1; /* y */
  1498. ib.ptr[ib.length_dw++] = 1; /* z */
  1499. ib.ptr[ib.length_dw++] =
  1500. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1501. /* write CS partial flush packet */
  1502. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1503. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1504. /* SGPR1 */
  1505. /* write the register state for the compute dispatch */
  1506. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1507. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1508. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1509. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1510. }
  1511. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1512. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1513. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1514. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1515. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1516. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1517. /* write dispatch packet */
  1518. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1519. ib.ptr[ib.length_dw++] = 8; /* x */
  1520. ib.ptr[ib.length_dw++] = 1; /* y */
  1521. ib.ptr[ib.length_dw++] = 1; /* z */
  1522. ib.ptr[ib.length_dw++] =
  1523. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1524. /* write CS partial flush packet */
  1525. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1526. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1527. /* SGPR2 */
  1528. /* write the register state for the compute dispatch */
  1529. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1530. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1531. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1532. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1533. }
  1534. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1535. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1536. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1537. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1538. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1539. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1540. /* write dispatch packet */
  1541. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1542. ib.ptr[ib.length_dw++] = 8; /* x */
  1543. ib.ptr[ib.length_dw++] = 1; /* y */
  1544. ib.ptr[ib.length_dw++] = 1; /* z */
  1545. ib.ptr[ib.length_dw++] =
  1546. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1547. /* write CS partial flush packet */
  1548. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1549. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1550. /* shedule the ib on the ring */
  1551. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1552. if (r) {
  1553. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1554. goto fail;
  1555. }
  1556. /* wait for the GPU to finish processing the IB */
  1557. r = dma_fence_wait(f, false);
  1558. if (r) {
  1559. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1560. goto fail;
  1561. }
  1562. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1563. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1564. WREG32(mmGB_EDC_MODE, tmp);
  1565. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1566. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1567. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1568. /* read back registers to clear the counters */
  1569. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1570. RREG32(sec_ded_counter_registers[i]);
  1571. fail:
  1572. amdgpu_ib_free(adev, &ib, NULL);
  1573. dma_fence_put(f);
  1574. return r;
  1575. }
  1576. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1577. {
  1578. u32 gb_addr_config;
  1579. u32 mc_shared_chmap, mc_arb_ramcfg;
  1580. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1581. u32 tmp;
  1582. int ret;
  1583. switch (adev->asic_type) {
  1584. case CHIP_TOPAZ:
  1585. adev->gfx.config.max_shader_engines = 1;
  1586. adev->gfx.config.max_tile_pipes = 2;
  1587. adev->gfx.config.max_cu_per_sh = 6;
  1588. adev->gfx.config.max_sh_per_se = 1;
  1589. adev->gfx.config.max_backends_per_se = 2;
  1590. adev->gfx.config.max_texture_channel_caches = 2;
  1591. adev->gfx.config.max_gprs = 256;
  1592. adev->gfx.config.max_gs_threads = 32;
  1593. adev->gfx.config.max_hw_contexts = 8;
  1594. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1595. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1596. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1597. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1598. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1599. break;
  1600. case CHIP_FIJI:
  1601. adev->gfx.config.max_shader_engines = 4;
  1602. adev->gfx.config.max_tile_pipes = 16;
  1603. adev->gfx.config.max_cu_per_sh = 16;
  1604. adev->gfx.config.max_sh_per_se = 1;
  1605. adev->gfx.config.max_backends_per_se = 4;
  1606. adev->gfx.config.max_texture_channel_caches = 16;
  1607. adev->gfx.config.max_gprs = 256;
  1608. adev->gfx.config.max_gs_threads = 32;
  1609. adev->gfx.config.max_hw_contexts = 8;
  1610. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1611. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1612. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1613. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1614. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1615. break;
  1616. case CHIP_POLARIS11:
  1617. case CHIP_POLARIS12:
  1618. ret = amdgpu_atombios_get_gfx_info(adev);
  1619. if (ret)
  1620. return ret;
  1621. adev->gfx.config.max_gprs = 256;
  1622. adev->gfx.config.max_gs_threads = 32;
  1623. adev->gfx.config.max_hw_contexts = 8;
  1624. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1625. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1626. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1627. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1628. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1629. break;
  1630. case CHIP_POLARIS10:
  1631. ret = amdgpu_atombios_get_gfx_info(adev);
  1632. if (ret)
  1633. return ret;
  1634. adev->gfx.config.max_gprs = 256;
  1635. adev->gfx.config.max_gs_threads = 32;
  1636. adev->gfx.config.max_hw_contexts = 8;
  1637. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1638. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1639. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1640. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1641. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1642. break;
  1643. case CHIP_TONGA:
  1644. adev->gfx.config.max_shader_engines = 4;
  1645. adev->gfx.config.max_tile_pipes = 8;
  1646. adev->gfx.config.max_cu_per_sh = 8;
  1647. adev->gfx.config.max_sh_per_se = 1;
  1648. adev->gfx.config.max_backends_per_se = 2;
  1649. adev->gfx.config.max_texture_channel_caches = 8;
  1650. adev->gfx.config.max_gprs = 256;
  1651. adev->gfx.config.max_gs_threads = 32;
  1652. adev->gfx.config.max_hw_contexts = 8;
  1653. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1654. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1655. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1656. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1657. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1658. break;
  1659. case CHIP_CARRIZO:
  1660. adev->gfx.config.max_shader_engines = 1;
  1661. adev->gfx.config.max_tile_pipes = 2;
  1662. adev->gfx.config.max_sh_per_se = 1;
  1663. adev->gfx.config.max_backends_per_se = 2;
  1664. adev->gfx.config.max_cu_per_sh = 8;
  1665. adev->gfx.config.max_texture_channel_caches = 2;
  1666. adev->gfx.config.max_gprs = 256;
  1667. adev->gfx.config.max_gs_threads = 32;
  1668. adev->gfx.config.max_hw_contexts = 8;
  1669. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1670. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1671. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1672. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1673. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1674. break;
  1675. case CHIP_STONEY:
  1676. adev->gfx.config.max_shader_engines = 1;
  1677. adev->gfx.config.max_tile_pipes = 2;
  1678. adev->gfx.config.max_sh_per_se = 1;
  1679. adev->gfx.config.max_backends_per_se = 1;
  1680. adev->gfx.config.max_cu_per_sh = 3;
  1681. adev->gfx.config.max_texture_channel_caches = 2;
  1682. adev->gfx.config.max_gprs = 256;
  1683. adev->gfx.config.max_gs_threads = 16;
  1684. adev->gfx.config.max_hw_contexts = 8;
  1685. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1686. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1687. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1688. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1689. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1690. break;
  1691. default:
  1692. adev->gfx.config.max_shader_engines = 2;
  1693. adev->gfx.config.max_tile_pipes = 4;
  1694. adev->gfx.config.max_cu_per_sh = 2;
  1695. adev->gfx.config.max_sh_per_se = 1;
  1696. adev->gfx.config.max_backends_per_se = 2;
  1697. adev->gfx.config.max_texture_channel_caches = 4;
  1698. adev->gfx.config.max_gprs = 256;
  1699. adev->gfx.config.max_gs_threads = 32;
  1700. adev->gfx.config.max_hw_contexts = 8;
  1701. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1702. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1703. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1704. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1705. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1706. break;
  1707. }
  1708. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1709. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1710. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1711. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1712. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1713. if (adev->flags & AMD_IS_APU) {
  1714. /* Get memory bank mapping mode. */
  1715. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1716. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1717. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1718. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1719. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1720. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1721. /* Validate settings in case only one DIMM installed. */
  1722. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1723. dimm00_addr_map = 0;
  1724. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1725. dimm01_addr_map = 0;
  1726. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1727. dimm10_addr_map = 0;
  1728. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1729. dimm11_addr_map = 0;
  1730. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1731. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1732. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1733. adev->gfx.config.mem_row_size_in_kb = 2;
  1734. else
  1735. adev->gfx.config.mem_row_size_in_kb = 1;
  1736. } else {
  1737. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1738. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1739. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1740. adev->gfx.config.mem_row_size_in_kb = 4;
  1741. }
  1742. adev->gfx.config.shader_engine_tile_size = 32;
  1743. adev->gfx.config.num_gpus = 1;
  1744. adev->gfx.config.multi_gpu_tile_size = 64;
  1745. /* fix up row size */
  1746. switch (adev->gfx.config.mem_row_size_in_kb) {
  1747. case 1:
  1748. default:
  1749. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1750. break;
  1751. case 2:
  1752. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1753. break;
  1754. case 4:
  1755. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1756. break;
  1757. }
  1758. adev->gfx.config.gb_addr_config = gb_addr_config;
  1759. return 0;
  1760. }
  1761. static int gfx_v8_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1762. int mec, int pipe, int queue)
  1763. {
  1764. int r;
  1765. unsigned irq_type;
  1766. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1767. ring = &adev->gfx.compute_ring[ring_id];
  1768. /* mec0 is me1 */
  1769. ring->me = mec + 1;
  1770. ring->pipe = pipe;
  1771. ring->queue = queue;
  1772. ring->ring_obj = NULL;
  1773. ring->use_doorbell = true;
  1774. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  1775. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1776. + (ring_id * GFX8_MEC_HPD_SIZE);
  1777. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1778. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1779. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1780. + ring->pipe;
  1781. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1782. r = amdgpu_ring_init(adev, ring, 1024,
  1783. &adev->gfx.eop_irq, irq_type);
  1784. if (r)
  1785. return r;
  1786. return 0;
  1787. }
  1788. static int gfx_v8_0_sw_init(void *handle)
  1789. {
  1790. int i, j, k, r, ring_id;
  1791. struct amdgpu_ring *ring;
  1792. struct amdgpu_kiq *kiq;
  1793. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1794. switch (adev->asic_type) {
  1795. case CHIP_FIJI:
  1796. case CHIP_TONGA:
  1797. case CHIP_POLARIS11:
  1798. case CHIP_POLARIS12:
  1799. case CHIP_POLARIS10:
  1800. case CHIP_CARRIZO:
  1801. adev->gfx.mec.num_mec = 2;
  1802. break;
  1803. case CHIP_TOPAZ:
  1804. case CHIP_STONEY:
  1805. default:
  1806. adev->gfx.mec.num_mec = 1;
  1807. break;
  1808. }
  1809. adev->gfx.mec.num_pipe_per_mec = 4;
  1810. adev->gfx.mec.num_queue_per_pipe = 8;
  1811. /* KIQ event */
  1812. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 178, &adev->gfx.kiq.irq);
  1813. if (r)
  1814. return r;
  1815. /* EOP Event */
  1816. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  1817. if (r)
  1818. return r;
  1819. /* Privileged reg */
  1820. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  1821. &adev->gfx.priv_reg_irq);
  1822. if (r)
  1823. return r;
  1824. /* Privileged inst */
  1825. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  1826. &adev->gfx.priv_inst_irq);
  1827. if (r)
  1828. return r;
  1829. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1830. gfx_v8_0_scratch_init(adev);
  1831. r = gfx_v8_0_init_microcode(adev);
  1832. if (r) {
  1833. DRM_ERROR("Failed to load gfx firmware!\n");
  1834. return r;
  1835. }
  1836. r = gfx_v8_0_rlc_init(adev);
  1837. if (r) {
  1838. DRM_ERROR("Failed to init rlc BOs!\n");
  1839. return r;
  1840. }
  1841. r = gfx_v8_0_mec_init(adev);
  1842. if (r) {
  1843. DRM_ERROR("Failed to init MEC BOs!\n");
  1844. return r;
  1845. }
  1846. /* set up the gfx ring */
  1847. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1848. ring = &adev->gfx.gfx_ring[i];
  1849. ring->ring_obj = NULL;
  1850. sprintf(ring->name, "gfx");
  1851. /* no gfx doorbells on iceland */
  1852. if (adev->asic_type != CHIP_TOPAZ) {
  1853. ring->use_doorbell = true;
  1854. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1855. }
  1856. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1857. AMDGPU_CP_IRQ_GFX_EOP);
  1858. if (r)
  1859. return r;
  1860. }
  1861. /* set up the compute queues - allocate horizontally across pipes */
  1862. ring_id = 0;
  1863. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1864. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1865. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1866. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1867. continue;
  1868. r = gfx_v8_0_compute_ring_init(adev,
  1869. ring_id,
  1870. i, k, j);
  1871. if (r)
  1872. return r;
  1873. ring_id++;
  1874. }
  1875. }
  1876. }
  1877. r = amdgpu_gfx_kiq_init(adev, GFX8_MEC_HPD_SIZE);
  1878. if (r) {
  1879. DRM_ERROR("Failed to init KIQ BOs!\n");
  1880. return r;
  1881. }
  1882. kiq = &adev->gfx.kiq;
  1883. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1884. if (r)
  1885. return r;
  1886. /* create MQD for all compute queues as well as KIQ for SRIOV case */
  1887. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct vi_mqd_allocation));
  1888. if (r)
  1889. return r;
  1890. /* reserve GDS, GWS and OA resource for gfx */
  1891. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1892. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1893. &adev->gds.gds_gfx_bo, NULL, NULL);
  1894. if (r)
  1895. return r;
  1896. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1897. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1898. &adev->gds.gws_gfx_bo, NULL, NULL);
  1899. if (r)
  1900. return r;
  1901. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1902. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1903. &adev->gds.oa_gfx_bo, NULL, NULL);
  1904. if (r)
  1905. return r;
  1906. adev->gfx.ce_ram_size = 0x8000;
  1907. r = gfx_v8_0_gpu_early_init(adev);
  1908. if (r)
  1909. return r;
  1910. return 0;
  1911. }
  1912. static int gfx_v8_0_sw_fini(void *handle)
  1913. {
  1914. int i;
  1915. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1916. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1917. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1918. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1919. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1920. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1921. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1922. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1923. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1924. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1925. amdgpu_gfx_kiq_fini(adev);
  1926. gfx_v8_0_mec_fini(adev);
  1927. gfx_v8_0_rlc_fini(adev);
  1928. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1929. &adev->gfx.rlc.clear_state_gpu_addr,
  1930. (void **)&adev->gfx.rlc.cs_ptr);
  1931. if ((adev->asic_type == CHIP_CARRIZO) ||
  1932. (adev->asic_type == CHIP_STONEY)) {
  1933. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  1934. &adev->gfx.rlc.cp_table_gpu_addr,
  1935. (void **)&adev->gfx.rlc.cp_table_ptr);
  1936. }
  1937. gfx_v8_0_free_microcode(adev);
  1938. return 0;
  1939. }
  1940. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1941. {
  1942. uint32_t *modearray, *mod2array;
  1943. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1944. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1945. u32 reg_offset;
  1946. modearray = adev->gfx.config.tile_mode_array;
  1947. mod2array = adev->gfx.config.macrotile_mode_array;
  1948. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1949. modearray[reg_offset] = 0;
  1950. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1951. mod2array[reg_offset] = 0;
  1952. switch (adev->asic_type) {
  1953. case CHIP_TOPAZ:
  1954. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1955. PIPE_CONFIG(ADDR_SURF_P2) |
  1956. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1957. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1958. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1959. PIPE_CONFIG(ADDR_SURF_P2) |
  1960. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1961. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1962. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1963. PIPE_CONFIG(ADDR_SURF_P2) |
  1964. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1965. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1966. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1967. PIPE_CONFIG(ADDR_SURF_P2) |
  1968. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1969. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1970. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1971. PIPE_CONFIG(ADDR_SURF_P2) |
  1972. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1973. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1974. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1975. PIPE_CONFIG(ADDR_SURF_P2) |
  1976. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1977. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1978. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1979. PIPE_CONFIG(ADDR_SURF_P2) |
  1980. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1981. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1982. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1983. PIPE_CONFIG(ADDR_SURF_P2));
  1984. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1985. PIPE_CONFIG(ADDR_SURF_P2) |
  1986. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1987. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1988. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1989. PIPE_CONFIG(ADDR_SURF_P2) |
  1990. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1991. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1992. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1993. PIPE_CONFIG(ADDR_SURF_P2) |
  1994. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1995. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1996. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1997. PIPE_CONFIG(ADDR_SURF_P2) |
  1998. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1999. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2000. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2001. PIPE_CONFIG(ADDR_SURF_P2) |
  2002. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2003. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2004. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2005. PIPE_CONFIG(ADDR_SURF_P2) |
  2006. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2007. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2008. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2009. PIPE_CONFIG(ADDR_SURF_P2) |
  2010. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2011. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2012. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2013. PIPE_CONFIG(ADDR_SURF_P2) |
  2014. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2015. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2016. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2017. PIPE_CONFIG(ADDR_SURF_P2) |
  2018. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2019. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2020. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2021. PIPE_CONFIG(ADDR_SURF_P2) |
  2022. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2023. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2024. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2025. PIPE_CONFIG(ADDR_SURF_P2) |
  2026. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2027. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2028. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2029. PIPE_CONFIG(ADDR_SURF_P2) |
  2030. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2031. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2032. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2033. PIPE_CONFIG(ADDR_SURF_P2) |
  2034. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2035. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2036. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2037. PIPE_CONFIG(ADDR_SURF_P2) |
  2038. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2039. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2040. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2041. PIPE_CONFIG(ADDR_SURF_P2) |
  2042. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2043. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2044. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2045. PIPE_CONFIG(ADDR_SURF_P2) |
  2046. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2047. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2048. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2049. PIPE_CONFIG(ADDR_SURF_P2) |
  2050. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2051. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2052. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2053. PIPE_CONFIG(ADDR_SURF_P2) |
  2054. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2055. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2056. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2057. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2058. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2059. NUM_BANKS(ADDR_SURF_8_BANK));
  2060. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2061. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2062. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2063. NUM_BANKS(ADDR_SURF_8_BANK));
  2064. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2065. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2066. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2067. NUM_BANKS(ADDR_SURF_8_BANK));
  2068. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2069. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2070. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2071. NUM_BANKS(ADDR_SURF_8_BANK));
  2072. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2073. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2074. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2075. NUM_BANKS(ADDR_SURF_8_BANK));
  2076. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2077. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2078. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2079. NUM_BANKS(ADDR_SURF_8_BANK));
  2080. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2081. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2082. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2083. NUM_BANKS(ADDR_SURF_8_BANK));
  2084. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2085. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2086. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2087. NUM_BANKS(ADDR_SURF_16_BANK));
  2088. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2089. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2090. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2091. NUM_BANKS(ADDR_SURF_16_BANK));
  2092. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2093. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2094. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2095. NUM_BANKS(ADDR_SURF_16_BANK));
  2096. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2097. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2098. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2099. NUM_BANKS(ADDR_SURF_16_BANK));
  2100. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2101. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2102. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2103. NUM_BANKS(ADDR_SURF_16_BANK));
  2104. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2105. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2106. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2107. NUM_BANKS(ADDR_SURF_16_BANK));
  2108. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2109. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2110. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2111. NUM_BANKS(ADDR_SURF_8_BANK));
  2112. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2113. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2114. reg_offset != 23)
  2115. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2116. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2117. if (reg_offset != 7)
  2118. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2119. break;
  2120. case CHIP_FIJI:
  2121. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2122. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2123. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2124. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2125. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2126. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2127. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2128. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2129. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2130. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2131. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2132. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2133. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2134. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2135. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2136. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2137. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2138. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2139. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2140. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2141. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2142. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2143. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2144. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2145. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2146. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2147. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2148. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2149. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2150. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2151. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2152. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2153. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2154. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2155. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2156. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2157. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2158. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2159. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2160. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2161. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2162. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2163. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2164. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2165. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2166. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2167. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2168. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2169. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2170. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2171. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2172. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2173. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2174. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2175. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2176. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2177. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2178. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2179. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2180. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2181. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2182. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2183. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2184. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2185. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2186. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2187. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2188. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2189. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2190. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2191. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2192. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2193. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2194. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2195. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2196. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2197. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2198. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2199. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2200. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2201. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2202. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2203. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2204. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2205. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2206. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2207. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2208. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2209. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2210. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2211. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2212. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2213. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2214. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2215. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2216. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2217. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2218. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2219. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2220. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2221. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2222. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2223. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2224. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2225. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2226. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2227. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2228. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2229. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2230. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2231. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2232. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2233. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2234. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2235. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2236. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2237. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2238. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2239. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2240. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2241. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2242. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2243. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2244. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2245. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2246. NUM_BANKS(ADDR_SURF_8_BANK));
  2247. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2248. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2249. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2250. NUM_BANKS(ADDR_SURF_8_BANK));
  2251. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2252. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2253. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2254. NUM_BANKS(ADDR_SURF_8_BANK));
  2255. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2256. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2257. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2258. NUM_BANKS(ADDR_SURF_8_BANK));
  2259. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2260. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2261. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2262. NUM_BANKS(ADDR_SURF_8_BANK));
  2263. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2264. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2265. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2266. NUM_BANKS(ADDR_SURF_8_BANK));
  2267. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2268. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2269. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2270. NUM_BANKS(ADDR_SURF_8_BANK));
  2271. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2272. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2273. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2274. NUM_BANKS(ADDR_SURF_8_BANK));
  2275. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2276. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2277. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2278. NUM_BANKS(ADDR_SURF_8_BANK));
  2279. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2280. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2281. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2282. NUM_BANKS(ADDR_SURF_8_BANK));
  2283. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2284. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2285. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2286. NUM_BANKS(ADDR_SURF_8_BANK));
  2287. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2288. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2289. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2290. NUM_BANKS(ADDR_SURF_8_BANK));
  2291. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2292. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2293. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2294. NUM_BANKS(ADDR_SURF_8_BANK));
  2295. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2296. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2297. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2298. NUM_BANKS(ADDR_SURF_4_BANK));
  2299. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2300. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2301. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2302. if (reg_offset != 7)
  2303. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2304. break;
  2305. case CHIP_TONGA:
  2306. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2307. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2308. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2309. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2310. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2311. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2312. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2313. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2314. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2315. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2316. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2317. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2318. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2319. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2320. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2321. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2322. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2323. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2324. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2325. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2326. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2327. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2328. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2329. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2330. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2331. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2332. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2333. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2334. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2335. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2336. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2337. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2338. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2339. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2340. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2341. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2342. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2343. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2344. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2345. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2346. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2347. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2348. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2349. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2350. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2351. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2352. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2353. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2354. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2355. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2356. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2357. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2358. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2359. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2360. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2361. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2362. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2363. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2364. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2365. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2366. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2367. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2368. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2369. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2370. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2371. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2372. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2373. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2374. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2375. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2376. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2377. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2378. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2379. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2380. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2381. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2382. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2383. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2384. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2385. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2386. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2387. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2388. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2389. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2390. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2391. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2392. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2393. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2394. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2395. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2396. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2397. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2398. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2399. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2400. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2401. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2402. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2403. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2404. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2405. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2406. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2407. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2408. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2409. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2410. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2411. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2412. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2413. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2414. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2415. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2416. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2417. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2418. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2419. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2420. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2421. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2422. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2423. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2424. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2425. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2426. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2427. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2428. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2429. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2430. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2431. NUM_BANKS(ADDR_SURF_16_BANK));
  2432. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2433. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2434. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2435. NUM_BANKS(ADDR_SURF_16_BANK));
  2436. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2437. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2438. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2439. NUM_BANKS(ADDR_SURF_16_BANK));
  2440. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2441. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2442. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2443. NUM_BANKS(ADDR_SURF_16_BANK));
  2444. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2445. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2446. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2447. NUM_BANKS(ADDR_SURF_16_BANK));
  2448. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2449. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2450. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2451. NUM_BANKS(ADDR_SURF_16_BANK));
  2452. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2453. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2454. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2455. NUM_BANKS(ADDR_SURF_16_BANK));
  2456. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2457. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2458. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2459. NUM_BANKS(ADDR_SURF_16_BANK));
  2460. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2461. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2462. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2463. NUM_BANKS(ADDR_SURF_16_BANK));
  2464. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2465. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2466. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2467. NUM_BANKS(ADDR_SURF_16_BANK));
  2468. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2469. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2470. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2471. NUM_BANKS(ADDR_SURF_16_BANK));
  2472. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2473. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2474. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2475. NUM_BANKS(ADDR_SURF_8_BANK));
  2476. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2477. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2478. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2479. NUM_BANKS(ADDR_SURF_4_BANK));
  2480. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2481. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2482. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2483. NUM_BANKS(ADDR_SURF_4_BANK));
  2484. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2485. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2486. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2487. if (reg_offset != 7)
  2488. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2489. break;
  2490. case CHIP_POLARIS11:
  2491. case CHIP_POLARIS12:
  2492. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2493. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2494. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2495. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2496. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2497. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2498. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2499. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2500. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2501. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2502. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2503. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2504. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2505. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2506. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2507. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2508. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2509. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2510. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2511. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2512. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2513. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2514. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2515. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2516. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2517. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2518. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2519. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2520. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2521. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2522. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2523. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2524. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2525. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2526. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2527. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2528. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2529. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2530. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2531. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2532. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2533. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2534. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2535. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2536. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2537. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2538. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2539. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2540. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2541. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2542. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2543. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2544. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2545. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2546. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2547. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2548. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2549. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2550. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2551. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2552. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2553. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2554. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2555. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2556. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2557. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2558. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2559. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2560. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2561. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2562. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2563. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2564. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2565. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2566. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2567. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2568. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2569. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2570. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2571. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2572. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2573. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2574. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2575. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2576. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2577. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2578. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2579. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2580. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2581. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2582. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2583. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2584. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2585. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2586. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2587. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2588. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2589. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2590. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2591. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2592. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2593. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2594. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2595. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2596. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2597. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2598. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2599. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2600. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2601. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2602. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2603. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2604. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2605. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2606. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2607. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2608. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2609. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2610. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2611. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2612. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2613. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2614. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2615. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2616. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2617. NUM_BANKS(ADDR_SURF_16_BANK));
  2618. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2619. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2620. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2621. NUM_BANKS(ADDR_SURF_16_BANK));
  2622. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2623. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2624. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2625. NUM_BANKS(ADDR_SURF_16_BANK));
  2626. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2627. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2628. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2629. NUM_BANKS(ADDR_SURF_16_BANK));
  2630. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2631. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2632. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2633. NUM_BANKS(ADDR_SURF_16_BANK));
  2634. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2635. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2636. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2637. NUM_BANKS(ADDR_SURF_16_BANK));
  2638. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2639. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2640. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2641. NUM_BANKS(ADDR_SURF_16_BANK));
  2642. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2643. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2644. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2645. NUM_BANKS(ADDR_SURF_16_BANK));
  2646. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2647. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2648. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2649. NUM_BANKS(ADDR_SURF_16_BANK));
  2650. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2651. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2652. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2653. NUM_BANKS(ADDR_SURF_16_BANK));
  2654. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2655. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2656. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2657. NUM_BANKS(ADDR_SURF_16_BANK));
  2658. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2659. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2660. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2661. NUM_BANKS(ADDR_SURF_16_BANK));
  2662. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2663. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2664. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2665. NUM_BANKS(ADDR_SURF_8_BANK));
  2666. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2667. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2668. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2669. NUM_BANKS(ADDR_SURF_4_BANK));
  2670. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2671. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2672. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2673. if (reg_offset != 7)
  2674. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2675. break;
  2676. case CHIP_POLARIS10:
  2677. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2678. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2679. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2680. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2681. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2682. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2683. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2684. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2685. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2686. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2687. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2688. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2689. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2690. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2691. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2692. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2693. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2694. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2695. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2696. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2697. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2698. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2699. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2700. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2701. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2702. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2703. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2704. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2705. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2706. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2707. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2708. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2709. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2710. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2711. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2712. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2713. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2714. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2715. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2716. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2717. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2718. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2719. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2720. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2721. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2722. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2723. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2724. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2725. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2726. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2727. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2728. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2729. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2730. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2731. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2732. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2733. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2734. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2735. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2736. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2737. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2738. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2739. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2740. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2741. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2742. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2743. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2744. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2745. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2746. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2747. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2748. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2749. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2750. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2751. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2752. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2753. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2754. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2755. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2756. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2757. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2758. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2759. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2760. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2761. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2762. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2763. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2764. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2765. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2766. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2767. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2768. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2769. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2770. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2771. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2772. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2773. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2774. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2775. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2776. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2777. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2778. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2779. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2780. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2781. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2782. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2783. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2784. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2785. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2786. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2787. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2788. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2789. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2790. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2791. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2792. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2793. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2794. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2795. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2796. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2797. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2798. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2799. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2800. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2801. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2802. NUM_BANKS(ADDR_SURF_16_BANK));
  2803. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2804. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2805. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2806. NUM_BANKS(ADDR_SURF_16_BANK));
  2807. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2808. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2809. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2810. NUM_BANKS(ADDR_SURF_16_BANK));
  2811. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2812. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2813. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2814. NUM_BANKS(ADDR_SURF_16_BANK));
  2815. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2816. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2817. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2818. NUM_BANKS(ADDR_SURF_16_BANK));
  2819. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2820. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2821. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2822. NUM_BANKS(ADDR_SURF_16_BANK));
  2823. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2824. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2825. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2826. NUM_BANKS(ADDR_SURF_16_BANK));
  2827. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2828. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2829. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2830. NUM_BANKS(ADDR_SURF_16_BANK));
  2831. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2832. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2833. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2834. NUM_BANKS(ADDR_SURF_16_BANK));
  2835. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2836. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2837. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2838. NUM_BANKS(ADDR_SURF_16_BANK));
  2839. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2840. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2841. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2842. NUM_BANKS(ADDR_SURF_16_BANK));
  2843. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2844. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2845. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2846. NUM_BANKS(ADDR_SURF_8_BANK));
  2847. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2848. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2849. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2850. NUM_BANKS(ADDR_SURF_4_BANK));
  2851. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2852. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2853. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2854. NUM_BANKS(ADDR_SURF_4_BANK));
  2855. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2856. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2857. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2858. if (reg_offset != 7)
  2859. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2860. break;
  2861. case CHIP_STONEY:
  2862. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2863. PIPE_CONFIG(ADDR_SURF_P2) |
  2864. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2865. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2866. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2867. PIPE_CONFIG(ADDR_SURF_P2) |
  2868. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2869. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2870. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2871. PIPE_CONFIG(ADDR_SURF_P2) |
  2872. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2873. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2874. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2875. PIPE_CONFIG(ADDR_SURF_P2) |
  2876. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2877. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2878. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2879. PIPE_CONFIG(ADDR_SURF_P2) |
  2880. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2881. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2882. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2883. PIPE_CONFIG(ADDR_SURF_P2) |
  2884. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2885. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2886. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2887. PIPE_CONFIG(ADDR_SURF_P2) |
  2888. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2889. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2890. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2891. PIPE_CONFIG(ADDR_SURF_P2));
  2892. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2893. PIPE_CONFIG(ADDR_SURF_P2) |
  2894. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2895. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2896. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2897. PIPE_CONFIG(ADDR_SURF_P2) |
  2898. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2899. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2900. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2901. PIPE_CONFIG(ADDR_SURF_P2) |
  2902. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2903. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2904. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2905. PIPE_CONFIG(ADDR_SURF_P2) |
  2906. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2907. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2908. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2909. PIPE_CONFIG(ADDR_SURF_P2) |
  2910. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2911. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2912. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2913. PIPE_CONFIG(ADDR_SURF_P2) |
  2914. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2915. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2916. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2917. PIPE_CONFIG(ADDR_SURF_P2) |
  2918. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2919. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2920. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2921. PIPE_CONFIG(ADDR_SURF_P2) |
  2922. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2923. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2924. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2925. PIPE_CONFIG(ADDR_SURF_P2) |
  2926. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2927. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2928. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2929. PIPE_CONFIG(ADDR_SURF_P2) |
  2930. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2931. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2932. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2933. PIPE_CONFIG(ADDR_SURF_P2) |
  2934. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2935. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2936. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2937. PIPE_CONFIG(ADDR_SURF_P2) |
  2938. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2939. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2940. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2941. PIPE_CONFIG(ADDR_SURF_P2) |
  2942. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2943. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2944. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2945. PIPE_CONFIG(ADDR_SURF_P2) |
  2946. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2947. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2948. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2949. PIPE_CONFIG(ADDR_SURF_P2) |
  2950. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2951. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2952. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2953. PIPE_CONFIG(ADDR_SURF_P2) |
  2954. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2955. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2956. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2957. PIPE_CONFIG(ADDR_SURF_P2) |
  2958. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2959. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2960. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2961. PIPE_CONFIG(ADDR_SURF_P2) |
  2962. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2963. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2964. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2965. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2966. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2967. NUM_BANKS(ADDR_SURF_8_BANK));
  2968. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2969. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2970. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2971. NUM_BANKS(ADDR_SURF_8_BANK));
  2972. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2973. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2974. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2975. NUM_BANKS(ADDR_SURF_8_BANK));
  2976. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2977. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2978. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2979. NUM_BANKS(ADDR_SURF_8_BANK));
  2980. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2981. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2982. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2983. NUM_BANKS(ADDR_SURF_8_BANK));
  2984. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2985. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2986. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2987. NUM_BANKS(ADDR_SURF_8_BANK));
  2988. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2989. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2990. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2991. NUM_BANKS(ADDR_SURF_8_BANK));
  2992. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2993. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2994. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2995. NUM_BANKS(ADDR_SURF_16_BANK));
  2996. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2997. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2998. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2999. NUM_BANKS(ADDR_SURF_16_BANK));
  3000. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3001. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3002. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3003. NUM_BANKS(ADDR_SURF_16_BANK));
  3004. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3005. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3006. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3007. NUM_BANKS(ADDR_SURF_16_BANK));
  3008. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3009. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3010. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3011. NUM_BANKS(ADDR_SURF_16_BANK));
  3012. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3013. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3014. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3015. NUM_BANKS(ADDR_SURF_16_BANK));
  3016. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3017. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3018. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3019. NUM_BANKS(ADDR_SURF_8_BANK));
  3020. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3021. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3022. reg_offset != 23)
  3023. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3024. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3025. if (reg_offset != 7)
  3026. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3027. break;
  3028. default:
  3029. dev_warn(adev->dev,
  3030. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3031. adev->asic_type);
  3032. case CHIP_CARRIZO:
  3033. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3034. PIPE_CONFIG(ADDR_SURF_P2) |
  3035. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3036. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3037. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3038. PIPE_CONFIG(ADDR_SURF_P2) |
  3039. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3040. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3041. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3042. PIPE_CONFIG(ADDR_SURF_P2) |
  3043. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3044. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3045. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3046. PIPE_CONFIG(ADDR_SURF_P2) |
  3047. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3048. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3049. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3050. PIPE_CONFIG(ADDR_SURF_P2) |
  3051. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3052. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3053. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3054. PIPE_CONFIG(ADDR_SURF_P2) |
  3055. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3056. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3057. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3058. PIPE_CONFIG(ADDR_SURF_P2) |
  3059. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3060. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3061. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3062. PIPE_CONFIG(ADDR_SURF_P2));
  3063. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3064. PIPE_CONFIG(ADDR_SURF_P2) |
  3065. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3066. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3067. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3068. PIPE_CONFIG(ADDR_SURF_P2) |
  3069. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3070. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3071. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3072. PIPE_CONFIG(ADDR_SURF_P2) |
  3073. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3074. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3075. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3076. PIPE_CONFIG(ADDR_SURF_P2) |
  3077. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3078. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3079. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3080. PIPE_CONFIG(ADDR_SURF_P2) |
  3081. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3082. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3083. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3084. PIPE_CONFIG(ADDR_SURF_P2) |
  3085. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3086. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3087. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3088. PIPE_CONFIG(ADDR_SURF_P2) |
  3089. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3090. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3091. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3092. PIPE_CONFIG(ADDR_SURF_P2) |
  3093. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3094. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3095. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3096. PIPE_CONFIG(ADDR_SURF_P2) |
  3097. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3098. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3099. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3100. PIPE_CONFIG(ADDR_SURF_P2) |
  3101. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3102. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3103. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3104. PIPE_CONFIG(ADDR_SURF_P2) |
  3105. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3106. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3107. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3108. PIPE_CONFIG(ADDR_SURF_P2) |
  3109. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3110. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3111. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3112. PIPE_CONFIG(ADDR_SURF_P2) |
  3113. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3114. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3115. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3116. PIPE_CONFIG(ADDR_SURF_P2) |
  3117. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3118. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3119. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3120. PIPE_CONFIG(ADDR_SURF_P2) |
  3121. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3122. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3123. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3124. PIPE_CONFIG(ADDR_SURF_P2) |
  3125. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3126. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3127. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3128. PIPE_CONFIG(ADDR_SURF_P2) |
  3129. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3130. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3131. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3132. PIPE_CONFIG(ADDR_SURF_P2) |
  3133. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3134. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3135. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3136. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3137. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3138. NUM_BANKS(ADDR_SURF_8_BANK));
  3139. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3140. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3141. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3142. NUM_BANKS(ADDR_SURF_8_BANK));
  3143. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3144. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3145. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3146. NUM_BANKS(ADDR_SURF_8_BANK));
  3147. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3148. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3149. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3150. NUM_BANKS(ADDR_SURF_8_BANK));
  3151. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3152. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3153. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3154. NUM_BANKS(ADDR_SURF_8_BANK));
  3155. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3156. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3157. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3158. NUM_BANKS(ADDR_SURF_8_BANK));
  3159. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3160. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3161. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3162. NUM_BANKS(ADDR_SURF_8_BANK));
  3163. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3164. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3165. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3166. NUM_BANKS(ADDR_SURF_16_BANK));
  3167. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3168. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3169. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3170. NUM_BANKS(ADDR_SURF_16_BANK));
  3171. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3172. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3173. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3174. NUM_BANKS(ADDR_SURF_16_BANK));
  3175. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3176. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3177. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3178. NUM_BANKS(ADDR_SURF_16_BANK));
  3179. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3180. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3181. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3182. NUM_BANKS(ADDR_SURF_16_BANK));
  3183. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3184. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3185. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3186. NUM_BANKS(ADDR_SURF_16_BANK));
  3187. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3188. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3189. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3190. NUM_BANKS(ADDR_SURF_8_BANK));
  3191. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3192. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3193. reg_offset != 23)
  3194. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3195. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3196. if (reg_offset != 7)
  3197. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3198. break;
  3199. }
  3200. }
  3201. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3202. u32 se_num, u32 sh_num, u32 instance)
  3203. {
  3204. u32 data;
  3205. if (instance == 0xffffffff)
  3206. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3207. else
  3208. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3209. if (se_num == 0xffffffff)
  3210. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3211. else
  3212. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3213. if (sh_num == 0xffffffff)
  3214. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3215. else
  3216. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3217. WREG32(mmGRBM_GFX_INDEX, data);
  3218. }
  3219. static void gfx_v8_0_select_me_pipe_q(struct amdgpu_device *adev,
  3220. u32 me, u32 pipe, u32 q)
  3221. {
  3222. vi_srbm_select(adev, me, pipe, q, 0);
  3223. }
  3224. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3225. {
  3226. u32 data, mask;
  3227. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3228. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3229. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3230. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  3231. adev->gfx.config.max_sh_per_se);
  3232. return (~data) & mask;
  3233. }
  3234. static void
  3235. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3236. {
  3237. switch (adev->asic_type) {
  3238. case CHIP_FIJI:
  3239. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3240. RB_XSEL2(1) | PKR_MAP(2) |
  3241. PKR_XSEL(1) | PKR_YSEL(1) |
  3242. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3243. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3244. SE_PAIR_YSEL(2);
  3245. break;
  3246. case CHIP_TONGA:
  3247. case CHIP_POLARIS10:
  3248. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3249. SE_XSEL(1) | SE_YSEL(1);
  3250. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3251. SE_PAIR_YSEL(2);
  3252. break;
  3253. case CHIP_TOPAZ:
  3254. case CHIP_CARRIZO:
  3255. *rconf |= RB_MAP_PKR0(2);
  3256. *rconf1 |= 0x0;
  3257. break;
  3258. case CHIP_POLARIS11:
  3259. case CHIP_POLARIS12:
  3260. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3261. SE_XSEL(1) | SE_YSEL(1);
  3262. *rconf1 |= 0x0;
  3263. break;
  3264. case CHIP_STONEY:
  3265. *rconf |= 0x0;
  3266. *rconf1 |= 0x0;
  3267. break;
  3268. default:
  3269. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3270. break;
  3271. }
  3272. }
  3273. static void
  3274. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3275. u32 raster_config, u32 raster_config_1,
  3276. unsigned rb_mask, unsigned num_rb)
  3277. {
  3278. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3279. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3280. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3281. unsigned rb_per_se = num_rb / num_se;
  3282. unsigned se_mask[4];
  3283. unsigned se;
  3284. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3285. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3286. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3287. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3288. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3289. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3290. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3291. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3292. (!se_mask[2] && !se_mask[3]))) {
  3293. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3294. if (!se_mask[0] && !se_mask[1]) {
  3295. raster_config_1 |=
  3296. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3297. } else {
  3298. raster_config_1 |=
  3299. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3300. }
  3301. }
  3302. for (se = 0; se < num_se; se++) {
  3303. unsigned raster_config_se = raster_config;
  3304. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3305. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3306. int idx = (se / 2) * 2;
  3307. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3308. raster_config_se &= ~SE_MAP_MASK;
  3309. if (!se_mask[idx]) {
  3310. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3311. } else {
  3312. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3313. }
  3314. }
  3315. pkr0_mask &= rb_mask;
  3316. pkr1_mask &= rb_mask;
  3317. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3318. raster_config_se &= ~PKR_MAP_MASK;
  3319. if (!pkr0_mask) {
  3320. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3321. } else {
  3322. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3323. }
  3324. }
  3325. if (rb_per_se >= 2) {
  3326. unsigned rb0_mask = 1 << (se * rb_per_se);
  3327. unsigned rb1_mask = rb0_mask << 1;
  3328. rb0_mask &= rb_mask;
  3329. rb1_mask &= rb_mask;
  3330. if (!rb0_mask || !rb1_mask) {
  3331. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3332. if (!rb0_mask) {
  3333. raster_config_se |=
  3334. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3335. } else {
  3336. raster_config_se |=
  3337. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3338. }
  3339. }
  3340. if (rb_per_se > 2) {
  3341. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3342. rb1_mask = rb0_mask << 1;
  3343. rb0_mask &= rb_mask;
  3344. rb1_mask &= rb_mask;
  3345. if (!rb0_mask || !rb1_mask) {
  3346. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3347. if (!rb0_mask) {
  3348. raster_config_se |=
  3349. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3350. } else {
  3351. raster_config_se |=
  3352. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3353. }
  3354. }
  3355. }
  3356. }
  3357. /* GRBM_GFX_INDEX has a different offset on VI */
  3358. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3359. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3360. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3361. }
  3362. /* GRBM_GFX_INDEX has a different offset on VI */
  3363. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3364. }
  3365. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3366. {
  3367. int i, j;
  3368. u32 data;
  3369. u32 raster_config = 0, raster_config_1 = 0;
  3370. u32 active_rbs = 0;
  3371. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3372. adev->gfx.config.max_sh_per_se;
  3373. unsigned num_rb_pipes;
  3374. mutex_lock(&adev->grbm_idx_mutex);
  3375. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3376. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3377. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3378. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3379. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3380. rb_bitmap_width_per_sh);
  3381. }
  3382. }
  3383. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3384. adev->gfx.config.backend_enable_mask = active_rbs;
  3385. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3386. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3387. adev->gfx.config.max_shader_engines, 16);
  3388. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3389. if (!adev->gfx.config.backend_enable_mask ||
  3390. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3391. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3392. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3393. } else {
  3394. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3395. adev->gfx.config.backend_enable_mask,
  3396. num_rb_pipes);
  3397. }
  3398. /* cache the values for userspace */
  3399. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3400. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3401. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3402. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3403. RREG32(mmCC_RB_BACKEND_DISABLE);
  3404. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3405. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3406. adev->gfx.config.rb_config[i][j].raster_config =
  3407. RREG32(mmPA_SC_RASTER_CONFIG);
  3408. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3409. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3410. }
  3411. }
  3412. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3413. mutex_unlock(&adev->grbm_idx_mutex);
  3414. }
  3415. /**
  3416. * gfx_v8_0_init_compute_vmid - gart enable
  3417. *
  3418. * @adev: amdgpu_device pointer
  3419. *
  3420. * Initialize compute vmid sh_mem registers
  3421. *
  3422. */
  3423. #define DEFAULT_SH_MEM_BASES (0x6000)
  3424. #define FIRST_COMPUTE_VMID (8)
  3425. #define LAST_COMPUTE_VMID (16)
  3426. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3427. {
  3428. int i;
  3429. uint32_t sh_mem_config;
  3430. uint32_t sh_mem_bases;
  3431. /*
  3432. * Configure apertures:
  3433. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3434. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3435. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3436. */
  3437. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3438. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3439. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3440. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3441. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3442. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3443. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3444. mutex_lock(&adev->srbm_mutex);
  3445. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3446. vi_srbm_select(adev, 0, 0, 0, i);
  3447. /* CP and shaders */
  3448. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3449. WREG32(mmSH_MEM_APE1_BASE, 1);
  3450. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3451. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3452. }
  3453. vi_srbm_select(adev, 0, 0, 0, 0);
  3454. mutex_unlock(&adev->srbm_mutex);
  3455. }
  3456. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3457. {
  3458. switch (adev->asic_type) {
  3459. default:
  3460. adev->gfx.config.double_offchip_lds_buf = 1;
  3461. break;
  3462. case CHIP_CARRIZO:
  3463. case CHIP_STONEY:
  3464. adev->gfx.config.double_offchip_lds_buf = 0;
  3465. break;
  3466. }
  3467. }
  3468. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3469. {
  3470. u32 tmp, sh_static_mem_cfg;
  3471. int i;
  3472. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3473. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3474. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3475. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3476. gfx_v8_0_tiling_mode_table_init(adev);
  3477. gfx_v8_0_setup_rb(adev);
  3478. gfx_v8_0_get_cu_info(adev);
  3479. gfx_v8_0_config_init(adev);
  3480. /* XXX SH_MEM regs */
  3481. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3482. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3483. SWIZZLE_ENABLE, 1);
  3484. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3485. ELEMENT_SIZE, 1);
  3486. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3487. INDEX_STRIDE, 3);
  3488. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3489. mutex_lock(&adev->srbm_mutex);
  3490. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  3491. vi_srbm_select(adev, 0, 0, 0, i);
  3492. /* CP and shaders */
  3493. if (i == 0) {
  3494. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3495. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3496. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3497. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3498. WREG32(mmSH_MEM_CONFIG, tmp);
  3499. WREG32(mmSH_MEM_BASES, 0);
  3500. } else {
  3501. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3502. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3503. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3504. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3505. WREG32(mmSH_MEM_CONFIG, tmp);
  3506. tmp = adev->gmc.shared_aperture_start >> 48;
  3507. WREG32(mmSH_MEM_BASES, tmp);
  3508. }
  3509. WREG32(mmSH_MEM_APE1_BASE, 1);
  3510. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3511. }
  3512. vi_srbm_select(adev, 0, 0, 0, 0);
  3513. mutex_unlock(&adev->srbm_mutex);
  3514. gfx_v8_0_init_compute_vmid(adev);
  3515. mutex_lock(&adev->grbm_idx_mutex);
  3516. /*
  3517. * making sure that the following register writes will be broadcasted
  3518. * to all the shaders
  3519. */
  3520. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3521. WREG32(mmPA_SC_FIFO_SIZE,
  3522. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3523. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3524. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3525. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3526. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3527. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3528. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3529. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3530. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3531. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3532. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3533. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3534. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3535. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3536. mutex_unlock(&adev->grbm_idx_mutex);
  3537. }
  3538. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3539. {
  3540. u32 i, j, k;
  3541. u32 mask;
  3542. mutex_lock(&adev->grbm_idx_mutex);
  3543. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3544. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3545. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3546. for (k = 0; k < adev->usec_timeout; k++) {
  3547. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3548. break;
  3549. udelay(1);
  3550. }
  3551. if (k == adev->usec_timeout) {
  3552. gfx_v8_0_select_se_sh(adev, 0xffffffff,
  3553. 0xffffffff, 0xffffffff);
  3554. mutex_unlock(&adev->grbm_idx_mutex);
  3555. DRM_INFO("Timeout wait for RLC serdes %u,%u\n",
  3556. i, j);
  3557. return;
  3558. }
  3559. }
  3560. }
  3561. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3562. mutex_unlock(&adev->grbm_idx_mutex);
  3563. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3564. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3565. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3566. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3567. for (k = 0; k < adev->usec_timeout; k++) {
  3568. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3569. break;
  3570. udelay(1);
  3571. }
  3572. }
  3573. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3574. bool enable)
  3575. {
  3576. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3577. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3578. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3579. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3580. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3581. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3582. }
  3583. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3584. {
  3585. /* csib */
  3586. WREG32(mmRLC_CSIB_ADDR_HI,
  3587. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3588. WREG32(mmRLC_CSIB_ADDR_LO,
  3589. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3590. WREG32(mmRLC_CSIB_LENGTH,
  3591. adev->gfx.rlc.clear_state_size);
  3592. }
  3593. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3594. int ind_offset,
  3595. int list_size,
  3596. int *unique_indices,
  3597. int *indices_count,
  3598. int max_indices,
  3599. int *ind_start_offsets,
  3600. int *offset_count,
  3601. int max_offset)
  3602. {
  3603. int indices;
  3604. bool new_entry = true;
  3605. for (; ind_offset < list_size; ind_offset++) {
  3606. if (new_entry) {
  3607. new_entry = false;
  3608. ind_start_offsets[*offset_count] = ind_offset;
  3609. *offset_count = *offset_count + 1;
  3610. BUG_ON(*offset_count >= max_offset);
  3611. }
  3612. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3613. new_entry = true;
  3614. continue;
  3615. }
  3616. ind_offset += 2;
  3617. /* look for the matching indice */
  3618. for (indices = 0;
  3619. indices < *indices_count;
  3620. indices++) {
  3621. if (unique_indices[indices] ==
  3622. register_list_format[ind_offset])
  3623. break;
  3624. }
  3625. if (indices >= *indices_count) {
  3626. unique_indices[*indices_count] =
  3627. register_list_format[ind_offset];
  3628. indices = *indices_count;
  3629. *indices_count = *indices_count + 1;
  3630. BUG_ON(*indices_count >= max_indices);
  3631. }
  3632. register_list_format[ind_offset] = indices;
  3633. }
  3634. }
  3635. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3636. {
  3637. int i, temp, data;
  3638. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3639. int indices_count = 0;
  3640. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3641. int offset_count = 0;
  3642. int list_size;
  3643. unsigned int *register_list_format =
  3644. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3645. if (!register_list_format)
  3646. return -ENOMEM;
  3647. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3648. adev->gfx.rlc.reg_list_format_size_bytes);
  3649. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3650. RLC_FormatDirectRegListLength,
  3651. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3652. unique_indices,
  3653. &indices_count,
  3654. ARRAY_SIZE(unique_indices),
  3655. indirect_start_offsets,
  3656. &offset_count,
  3657. ARRAY_SIZE(indirect_start_offsets));
  3658. /* save and restore list */
  3659. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3660. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3661. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3662. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3663. /* indirect list */
  3664. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3665. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3666. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3667. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3668. list_size = list_size >> 1;
  3669. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3670. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3671. /* starting offsets starts */
  3672. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3673. adev->gfx.rlc.starting_offsets_start);
  3674. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  3675. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3676. indirect_start_offsets[i]);
  3677. /* unique indices */
  3678. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3679. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3680. for (i = 0; i < ARRAY_SIZE(unique_indices); i++) {
  3681. if (unique_indices[i] != 0) {
  3682. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3683. WREG32(data + i, unique_indices[i] >> 20);
  3684. }
  3685. }
  3686. kfree(register_list_format);
  3687. return 0;
  3688. }
  3689. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3690. {
  3691. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3692. }
  3693. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3694. {
  3695. uint32_t data;
  3696. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3697. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3698. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3699. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3700. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3701. WREG32(mmRLC_PG_DELAY, data);
  3702. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3703. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3704. }
  3705. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3706. bool enable)
  3707. {
  3708. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3709. }
  3710. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3711. bool enable)
  3712. {
  3713. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3714. }
  3715. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3716. {
  3717. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3718. }
  3719. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3720. {
  3721. if ((adev->asic_type == CHIP_CARRIZO) ||
  3722. (adev->asic_type == CHIP_STONEY)) {
  3723. gfx_v8_0_init_csb(adev);
  3724. gfx_v8_0_init_save_restore_list(adev);
  3725. gfx_v8_0_enable_save_restore_machine(adev);
  3726. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3727. gfx_v8_0_init_power_gating(adev);
  3728. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3729. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3730. (adev->asic_type == CHIP_POLARIS12)) {
  3731. gfx_v8_0_init_csb(adev);
  3732. gfx_v8_0_init_save_restore_list(adev);
  3733. gfx_v8_0_enable_save_restore_machine(adev);
  3734. gfx_v8_0_init_power_gating(adev);
  3735. }
  3736. }
  3737. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3738. {
  3739. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3740. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3741. gfx_v8_0_wait_for_rlc_serdes(adev);
  3742. }
  3743. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3744. {
  3745. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3746. udelay(50);
  3747. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3748. udelay(50);
  3749. }
  3750. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3751. {
  3752. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3753. /* carrizo do enable cp interrupt after cp inited */
  3754. if (!(adev->flags & AMD_IS_APU))
  3755. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3756. udelay(50);
  3757. }
  3758. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3759. {
  3760. const struct rlc_firmware_header_v2_0 *hdr;
  3761. const __le32 *fw_data;
  3762. unsigned i, fw_size;
  3763. if (!adev->gfx.rlc_fw)
  3764. return -EINVAL;
  3765. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3766. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3767. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3768. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3769. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3770. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3771. for (i = 0; i < fw_size; i++)
  3772. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3773. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3774. return 0;
  3775. }
  3776. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3777. {
  3778. int r;
  3779. u32 tmp;
  3780. gfx_v8_0_rlc_stop(adev);
  3781. /* disable CG */
  3782. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3783. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3784. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3785. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3786. if (adev->asic_type == CHIP_POLARIS11 ||
  3787. adev->asic_type == CHIP_POLARIS10 ||
  3788. adev->asic_type == CHIP_POLARIS12) {
  3789. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3790. tmp &= ~0x3;
  3791. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3792. }
  3793. /* disable PG */
  3794. WREG32(mmRLC_PG_CNTL, 0);
  3795. gfx_v8_0_rlc_reset(adev);
  3796. gfx_v8_0_init_pg(adev);
  3797. if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
  3798. /* legacy rlc firmware loading */
  3799. r = gfx_v8_0_rlc_load_microcode(adev);
  3800. if (r)
  3801. return r;
  3802. }
  3803. gfx_v8_0_rlc_start(adev);
  3804. return 0;
  3805. }
  3806. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3807. {
  3808. int i;
  3809. u32 tmp = RREG32(mmCP_ME_CNTL);
  3810. if (enable) {
  3811. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3812. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3813. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3814. } else {
  3815. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3816. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3817. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3818. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3819. adev->gfx.gfx_ring[i].ready = false;
  3820. }
  3821. WREG32(mmCP_ME_CNTL, tmp);
  3822. udelay(50);
  3823. }
  3824. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3825. {
  3826. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3827. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3828. const struct gfx_firmware_header_v1_0 *me_hdr;
  3829. const __le32 *fw_data;
  3830. unsigned i, fw_size;
  3831. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3832. return -EINVAL;
  3833. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3834. adev->gfx.pfp_fw->data;
  3835. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3836. adev->gfx.ce_fw->data;
  3837. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3838. adev->gfx.me_fw->data;
  3839. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3840. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3841. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3842. gfx_v8_0_cp_gfx_enable(adev, false);
  3843. /* PFP */
  3844. fw_data = (const __le32 *)
  3845. (adev->gfx.pfp_fw->data +
  3846. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3847. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3848. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3849. for (i = 0; i < fw_size; i++)
  3850. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3851. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3852. /* CE */
  3853. fw_data = (const __le32 *)
  3854. (adev->gfx.ce_fw->data +
  3855. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3856. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3857. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3858. for (i = 0; i < fw_size; i++)
  3859. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3860. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3861. /* ME */
  3862. fw_data = (const __le32 *)
  3863. (adev->gfx.me_fw->data +
  3864. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3865. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3866. WREG32(mmCP_ME_RAM_WADDR, 0);
  3867. for (i = 0; i < fw_size; i++)
  3868. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3869. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3870. return 0;
  3871. }
  3872. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3873. {
  3874. u32 count = 0;
  3875. const struct cs_section_def *sect = NULL;
  3876. const struct cs_extent_def *ext = NULL;
  3877. /* begin clear state */
  3878. count += 2;
  3879. /* context control state */
  3880. count += 3;
  3881. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3882. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3883. if (sect->id == SECT_CONTEXT)
  3884. count += 2 + ext->reg_count;
  3885. else
  3886. return 0;
  3887. }
  3888. }
  3889. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3890. count += 4;
  3891. /* end clear state */
  3892. count += 2;
  3893. /* clear state */
  3894. count += 2;
  3895. return count;
  3896. }
  3897. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3898. {
  3899. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3900. const struct cs_section_def *sect = NULL;
  3901. const struct cs_extent_def *ext = NULL;
  3902. int r, i;
  3903. /* init the CP */
  3904. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3905. WREG32(mmCP_ENDIAN_SWAP, 0);
  3906. WREG32(mmCP_DEVICE_ID, 1);
  3907. gfx_v8_0_cp_gfx_enable(adev, true);
  3908. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3909. if (r) {
  3910. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3911. return r;
  3912. }
  3913. /* clear state buffer */
  3914. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3915. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3916. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3917. amdgpu_ring_write(ring, 0x80000000);
  3918. amdgpu_ring_write(ring, 0x80000000);
  3919. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3920. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3921. if (sect->id == SECT_CONTEXT) {
  3922. amdgpu_ring_write(ring,
  3923. PACKET3(PACKET3_SET_CONTEXT_REG,
  3924. ext->reg_count));
  3925. amdgpu_ring_write(ring,
  3926. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3927. for (i = 0; i < ext->reg_count; i++)
  3928. amdgpu_ring_write(ring, ext->extent[i]);
  3929. }
  3930. }
  3931. }
  3932. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3933. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3934. amdgpu_ring_write(ring, adev->gfx.config.rb_config[0][0].raster_config);
  3935. amdgpu_ring_write(ring, adev->gfx.config.rb_config[0][0].raster_config_1);
  3936. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3937. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3938. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3939. amdgpu_ring_write(ring, 0);
  3940. /* init the CE partitions */
  3941. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3942. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3943. amdgpu_ring_write(ring, 0x8000);
  3944. amdgpu_ring_write(ring, 0x8000);
  3945. amdgpu_ring_commit(ring);
  3946. return 0;
  3947. }
  3948. static void gfx_v8_0_set_cpg_door_bell(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  3949. {
  3950. u32 tmp;
  3951. /* no gfx doorbells on iceland */
  3952. if (adev->asic_type == CHIP_TOPAZ)
  3953. return;
  3954. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3955. if (ring->use_doorbell) {
  3956. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3957. DOORBELL_OFFSET, ring->doorbell_index);
  3958. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3959. DOORBELL_HIT, 0);
  3960. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3961. DOORBELL_EN, 1);
  3962. } else {
  3963. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3964. }
  3965. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3966. if (adev->flags & AMD_IS_APU)
  3967. return;
  3968. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3969. DOORBELL_RANGE_LOWER,
  3970. AMDGPU_DOORBELL_GFX_RING0);
  3971. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3972. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3973. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3974. }
  3975. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3976. {
  3977. struct amdgpu_ring *ring;
  3978. u32 tmp;
  3979. u32 rb_bufsz;
  3980. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  3981. int r;
  3982. /* Set the write pointer delay */
  3983. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3984. /* set the RB to use vmid 0 */
  3985. WREG32(mmCP_RB_VMID, 0);
  3986. /* Set ring buffer size */
  3987. ring = &adev->gfx.gfx_ring[0];
  3988. rb_bufsz = order_base_2(ring->ring_size / 8);
  3989. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3990. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3991. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3992. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3993. #ifdef __BIG_ENDIAN
  3994. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3995. #endif
  3996. WREG32(mmCP_RB0_CNTL, tmp);
  3997. /* Initialize the ring buffer's read and write pointers */
  3998. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3999. ring->wptr = 0;
  4000. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  4001. /* set the wb address wether it's enabled or not */
  4002. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4003. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  4004. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  4005. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4006. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  4007. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  4008. mdelay(1);
  4009. WREG32(mmCP_RB0_CNTL, tmp);
  4010. rb_addr = ring->gpu_addr >> 8;
  4011. WREG32(mmCP_RB0_BASE, rb_addr);
  4012. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4013. gfx_v8_0_set_cpg_door_bell(adev, ring);
  4014. /* start the ring */
  4015. amdgpu_ring_clear_ring(ring);
  4016. gfx_v8_0_cp_gfx_start(adev);
  4017. ring->ready = true;
  4018. r = amdgpu_ring_test_ring(ring);
  4019. if (r)
  4020. ring->ready = false;
  4021. return r;
  4022. }
  4023. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4024. {
  4025. int i;
  4026. if (enable) {
  4027. WREG32(mmCP_MEC_CNTL, 0);
  4028. } else {
  4029. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4030. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4031. adev->gfx.compute_ring[i].ready = false;
  4032. adev->gfx.kiq.ring.ready = false;
  4033. }
  4034. udelay(50);
  4035. }
  4036. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4037. {
  4038. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4039. const __le32 *fw_data;
  4040. unsigned i, fw_size;
  4041. if (!adev->gfx.mec_fw)
  4042. return -EINVAL;
  4043. gfx_v8_0_cp_compute_enable(adev, false);
  4044. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4045. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4046. fw_data = (const __le32 *)
  4047. (adev->gfx.mec_fw->data +
  4048. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4049. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4050. /* MEC1 */
  4051. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4052. for (i = 0; i < fw_size; i++)
  4053. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4054. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4055. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4056. if (adev->gfx.mec2_fw) {
  4057. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4058. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4059. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4060. fw_data = (const __le32 *)
  4061. (adev->gfx.mec2_fw->data +
  4062. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4063. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4064. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4065. for (i = 0; i < fw_size; i++)
  4066. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4067. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4068. }
  4069. return 0;
  4070. }
  4071. /* KIQ functions */
  4072. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4073. {
  4074. uint32_t tmp;
  4075. struct amdgpu_device *adev = ring->adev;
  4076. /* tell RLC which is KIQ queue */
  4077. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4078. tmp &= 0xffffff00;
  4079. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4080. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4081. tmp |= 0x80;
  4082. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4083. }
  4084. static int gfx_v8_0_kiq_kcq_enable(struct amdgpu_device *adev)
  4085. {
  4086. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4087. uint32_t scratch, tmp = 0;
  4088. uint64_t queue_mask = 0;
  4089. int r, i;
  4090. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  4091. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  4092. continue;
  4093. /* This situation may be hit in the future if a new HW
  4094. * generation exposes more than 64 queues. If so, the
  4095. * definition of queue_mask needs updating */
  4096. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  4097. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  4098. break;
  4099. }
  4100. queue_mask |= (1ull << i);
  4101. }
  4102. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4103. if (r) {
  4104. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4105. return r;
  4106. }
  4107. WREG32(scratch, 0xCAFEDEAD);
  4108. r = amdgpu_ring_alloc(kiq_ring, (8 * adev->gfx.num_compute_rings) + 11);
  4109. if (r) {
  4110. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4111. amdgpu_gfx_scratch_free(adev, scratch);
  4112. return r;
  4113. }
  4114. /* set resources */
  4115. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4116. amdgpu_ring_write(kiq_ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4117. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  4118. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  4119. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  4120. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  4121. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  4122. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  4123. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4124. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4125. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4126. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4127. /* map queues */
  4128. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4129. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4130. amdgpu_ring_write(kiq_ring,
  4131. PACKET3_MAP_QUEUES_NUM_QUEUES(1));
  4132. amdgpu_ring_write(kiq_ring,
  4133. PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index) |
  4134. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  4135. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  4136. PACKET3_MAP_QUEUES_ME(ring->me == 1 ? 0 : 1)); /* doorbell */
  4137. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4138. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4139. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4140. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4141. }
  4142. /* write to scratch for completion */
  4143. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4144. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4145. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4146. amdgpu_ring_commit(kiq_ring);
  4147. for (i = 0; i < adev->usec_timeout; i++) {
  4148. tmp = RREG32(scratch);
  4149. if (tmp == 0xDEADBEEF)
  4150. break;
  4151. DRM_UDELAY(1);
  4152. }
  4153. if (i >= adev->usec_timeout) {
  4154. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  4155. scratch, tmp);
  4156. r = -EINVAL;
  4157. }
  4158. amdgpu_gfx_scratch_free(adev, scratch);
  4159. return r;
  4160. }
  4161. static int gfx_v8_0_deactivate_hqd(struct amdgpu_device *adev, u32 req)
  4162. {
  4163. int i, r = 0;
  4164. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4165. WREG32_FIELD(CP_HQD_DEQUEUE_REQUEST, DEQUEUE_REQ, req);
  4166. for (i = 0; i < adev->usec_timeout; i++) {
  4167. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4168. break;
  4169. udelay(1);
  4170. }
  4171. if (i == adev->usec_timeout)
  4172. r = -ETIMEDOUT;
  4173. }
  4174. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4175. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4176. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4177. return r;
  4178. }
  4179. static int gfx_v8_0_mqd_init(struct amdgpu_ring *ring)
  4180. {
  4181. struct amdgpu_device *adev = ring->adev;
  4182. struct vi_mqd *mqd = ring->mqd_ptr;
  4183. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4184. uint32_t tmp;
  4185. mqd->header = 0xC0310800;
  4186. mqd->compute_pipelinestat_enable = 0x00000001;
  4187. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4188. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4189. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4190. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4191. mqd->compute_misc_reserved = 0x00000003;
  4192. mqd->dynamic_cu_mask_addr_lo = lower_32_bits(ring->mqd_gpu_addr
  4193. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4194. mqd->dynamic_cu_mask_addr_hi = upper_32_bits(ring->mqd_gpu_addr
  4195. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4196. eop_base_addr = ring->eop_gpu_addr >> 8;
  4197. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4198. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4199. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4200. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4201. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4202. (order_base_2(GFX8_MEC_HPD_SIZE / 4) - 1));
  4203. mqd->cp_hqd_eop_control = tmp;
  4204. /* enable doorbell? */
  4205. tmp = REG_SET_FIELD(RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL),
  4206. CP_HQD_PQ_DOORBELL_CONTROL,
  4207. DOORBELL_EN,
  4208. ring->use_doorbell ? 1 : 0);
  4209. mqd->cp_hqd_pq_doorbell_control = tmp;
  4210. /* set the pointer to the MQD */
  4211. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  4212. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  4213. /* set MQD vmid to 0 */
  4214. tmp = RREG32(mmCP_MQD_CONTROL);
  4215. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4216. mqd->cp_mqd_control = tmp;
  4217. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4218. hqd_gpu_addr = ring->gpu_addr >> 8;
  4219. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4220. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4221. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4222. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4223. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4224. (order_base_2(ring->ring_size / 4) - 1));
  4225. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4226. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4227. #ifdef __BIG_ENDIAN
  4228. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4229. #endif
  4230. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4231. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4232. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4233. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4234. mqd->cp_hqd_pq_control = tmp;
  4235. /* set the wb address whether it's enabled or not */
  4236. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4237. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4238. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4239. upper_32_bits(wb_gpu_addr) & 0xffff;
  4240. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4241. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4242. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4243. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4244. tmp = 0;
  4245. /* enable the doorbell if requested */
  4246. if (ring->use_doorbell) {
  4247. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4248. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4249. DOORBELL_OFFSET, ring->doorbell_index);
  4250. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4251. DOORBELL_EN, 1);
  4252. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4253. DOORBELL_SOURCE, 0);
  4254. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4255. DOORBELL_HIT, 0);
  4256. }
  4257. mqd->cp_hqd_pq_doorbell_control = tmp;
  4258. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4259. ring->wptr = 0;
  4260. mqd->cp_hqd_pq_wptr = ring->wptr;
  4261. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4262. /* set the vmid for the queue */
  4263. mqd->cp_hqd_vmid = 0;
  4264. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4265. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4266. mqd->cp_hqd_persistent_state = tmp;
  4267. /* set MTYPE */
  4268. tmp = RREG32(mmCP_HQD_IB_CONTROL);
  4269. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  4270. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MTYPE, 3);
  4271. mqd->cp_hqd_ib_control = tmp;
  4272. tmp = RREG32(mmCP_HQD_IQ_TIMER);
  4273. tmp = REG_SET_FIELD(tmp, CP_HQD_IQ_TIMER, MTYPE, 3);
  4274. mqd->cp_hqd_iq_timer = tmp;
  4275. tmp = RREG32(mmCP_HQD_CTX_SAVE_CONTROL);
  4276. tmp = REG_SET_FIELD(tmp, CP_HQD_CTX_SAVE_CONTROL, MTYPE, 3);
  4277. mqd->cp_hqd_ctx_save_control = tmp;
  4278. /* defaults */
  4279. mqd->cp_hqd_eop_rptr = RREG32(mmCP_HQD_EOP_RPTR);
  4280. mqd->cp_hqd_eop_wptr = RREG32(mmCP_HQD_EOP_WPTR);
  4281. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  4282. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  4283. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  4284. mqd->cp_hqd_ctx_save_base_addr_lo = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO);
  4285. mqd->cp_hqd_ctx_save_base_addr_hi = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI);
  4286. mqd->cp_hqd_cntl_stack_offset = RREG32(mmCP_HQD_CNTL_STACK_OFFSET);
  4287. mqd->cp_hqd_cntl_stack_size = RREG32(mmCP_HQD_CNTL_STACK_SIZE);
  4288. mqd->cp_hqd_wg_state_offset = RREG32(mmCP_HQD_WG_STATE_OFFSET);
  4289. mqd->cp_hqd_ctx_save_size = RREG32(mmCP_HQD_CTX_SAVE_SIZE);
  4290. mqd->cp_hqd_eop_done_events = RREG32(mmCP_HQD_EOP_EVENTS);
  4291. mqd->cp_hqd_error = RREG32(mmCP_HQD_ERROR);
  4292. mqd->cp_hqd_eop_wptr_mem = RREG32(mmCP_HQD_EOP_WPTR_MEM);
  4293. mqd->cp_hqd_eop_dones = RREG32(mmCP_HQD_EOP_DONES);
  4294. /* activate the queue */
  4295. mqd->cp_hqd_active = 1;
  4296. return 0;
  4297. }
  4298. int gfx_v8_0_mqd_commit(struct amdgpu_device *adev,
  4299. struct vi_mqd *mqd)
  4300. {
  4301. uint32_t mqd_reg;
  4302. uint32_t *mqd_data;
  4303. /* HQD registers extend from mmCP_MQD_BASE_ADDR to mmCP_HQD_ERROR */
  4304. mqd_data = &mqd->cp_mqd_base_addr_lo;
  4305. /* disable wptr polling */
  4306. WREG32_FIELD(CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4307. /* program all HQD registers */
  4308. for (mqd_reg = mmCP_HQD_VMID; mqd_reg <= mmCP_HQD_EOP_CONTROL; mqd_reg++)
  4309. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4310. /* Tonga errata: EOP RPTR/WPTR should be left unmodified.
  4311. * This is safe since EOP RPTR==WPTR for any inactive HQD
  4312. * on ASICs that do not support context-save.
  4313. * EOP writes/reads can start anywhere in the ring.
  4314. */
  4315. if (adev->asic_type != CHIP_TONGA) {
  4316. WREG32(mmCP_HQD_EOP_RPTR, mqd->cp_hqd_eop_rptr);
  4317. WREG32(mmCP_HQD_EOP_WPTR, mqd->cp_hqd_eop_wptr);
  4318. WREG32(mmCP_HQD_EOP_WPTR_MEM, mqd->cp_hqd_eop_wptr_mem);
  4319. }
  4320. for (mqd_reg = mmCP_HQD_EOP_EVENTS; mqd_reg <= mmCP_HQD_ERROR; mqd_reg++)
  4321. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4322. /* activate the HQD */
  4323. for (mqd_reg = mmCP_MQD_BASE_ADDR; mqd_reg <= mmCP_HQD_ACTIVE; mqd_reg++)
  4324. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4325. return 0;
  4326. }
  4327. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring)
  4328. {
  4329. struct amdgpu_device *adev = ring->adev;
  4330. struct vi_mqd *mqd = ring->mqd_ptr;
  4331. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4332. gfx_v8_0_kiq_setting(ring);
  4333. if (adev->in_gpu_reset) { /* for GPU_RESET case */
  4334. /* reset MQD to a clean status */
  4335. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4336. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4337. /* reset ring buffer */
  4338. ring->wptr = 0;
  4339. amdgpu_ring_clear_ring(ring);
  4340. mutex_lock(&adev->srbm_mutex);
  4341. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4342. gfx_v8_0_mqd_commit(adev, mqd);
  4343. vi_srbm_select(adev, 0, 0, 0, 0);
  4344. mutex_unlock(&adev->srbm_mutex);
  4345. } else {
  4346. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4347. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4348. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4349. mutex_lock(&adev->srbm_mutex);
  4350. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4351. gfx_v8_0_mqd_init(ring);
  4352. gfx_v8_0_mqd_commit(adev, mqd);
  4353. vi_srbm_select(adev, 0, 0, 0, 0);
  4354. mutex_unlock(&adev->srbm_mutex);
  4355. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4356. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4357. }
  4358. return 0;
  4359. }
  4360. static int gfx_v8_0_kcq_init_queue(struct amdgpu_ring *ring)
  4361. {
  4362. struct amdgpu_device *adev = ring->adev;
  4363. struct vi_mqd *mqd = ring->mqd_ptr;
  4364. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  4365. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  4366. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4367. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4368. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4369. mutex_lock(&adev->srbm_mutex);
  4370. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4371. gfx_v8_0_mqd_init(ring);
  4372. vi_srbm_select(adev, 0, 0, 0, 0);
  4373. mutex_unlock(&adev->srbm_mutex);
  4374. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4375. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4376. } else if (adev->in_gpu_reset) { /* for GPU_RESET case */
  4377. /* reset MQD to a clean status */
  4378. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4379. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4380. /* reset ring buffer */
  4381. ring->wptr = 0;
  4382. amdgpu_ring_clear_ring(ring);
  4383. } else {
  4384. amdgpu_ring_clear_ring(ring);
  4385. }
  4386. return 0;
  4387. }
  4388. static void gfx_v8_0_set_mec_doorbell_range(struct amdgpu_device *adev)
  4389. {
  4390. if (adev->asic_type > CHIP_TONGA) {
  4391. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, AMDGPU_DOORBELL_KIQ << 2);
  4392. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, AMDGPU_DOORBELL_MEC_RING7 << 2);
  4393. }
  4394. /* enable doorbells */
  4395. WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4396. }
  4397. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4398. {
  4399. struct amdgpu_ring *ring = NULL;
  4400. int r = 0, i;
  4401. gfx_v8_0_cp_compute_enable(adev, true);
  4402. ring = &adev->gfx.kiq.ring;
  4403. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4404. if (unlikely(r != 0))
  4405. goto done;
  4406. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4407. if (!r) {
  4408. r = gfx_v8_0_kiq_init_queue(ring);
  4409. amdgpu_bo_kunmap(ring->mqd_obj);
  4410. ring->mqd_ptr = NULL;
  4411. }
  4412. amdgpu_bo_unreserve(ring->mqd_obj);
  4413. if (r)
  4414. goto done;
  4415. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4416. ring = &adev->gfx.compute_ring[i];
  4417. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4418. if (unlikely(r != 0))
  4419. goto done;
  4420. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4421. if (!r) {
  4422. r = gfx_v8_0_kcq_init_queue(ring);
  4423. amdgpu_bo_kunmap(ring->mqd_obj);
  4424. ring->mqd_ptr = NULL;
  4425. }
  4426. amdgpu_bo_unreserve(ring->mqd_obj);
  4427. if (r)
  4428. goto done;
  4429. }
  4430. gfx_v8_0_set_mec_doorbell_range(adev);
  4431. r = gfx_v8_0_kiq_kcq_enable(adev);
  4432. if (r)
  4433. goto done;
  4434. /* Test KIQ */
  4435. ring = &adev->gfx.kiq.ring;
  4436. ring->ready = true;
  4437. r = amdgpu_ring_test_ring(ring);
  4438. if (r) {
  4439. ring->ready = false;
  4440. goto done;
  4441. }
  4442. /* Test KCQs */
  4443. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4444. ring = &adev->gfx.compute_ring[i];
  4445. ring->ready = true;
  4446. r = amdgpu_ring_test_ring(ring);
  4447. if (r)
  4448. ring->ready = false;
  4449. }
  4450. done:
  4451. return r;
  4452. }
  4453. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4454. {
  4455. int r;
  4456. if (!(adev->flags & AMD_IS_APU))
  4457. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4458. if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
  4459. /* legacy firmware loading */
  4460. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4461. if (r)
  4462. return r;
  4463. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4464. if (r)
  4465. return r;
  4466. }
  4467. r = gfx_v8_0_cp_gfx_resume(adev);
  4468. if (r)
  4469. return r;
  4470. r = gfx_v8_0_kiq_resume(adev);
  4471. if (r)
  4472. return r;
  4473. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4474. return 0;
  4475. }
  4476. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4477. {
  4478. gfx_v8_0_cp_gfx_enable(adev, enable);
  4479. gfx_v8_0_cp_compute_enable(adev, enable);
  4480. }
  4481. static int gfx_v8_0_hw_init(void *handle)
  4482. {
  4483. int r;
  4484. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4485. gfx_v8_0_init_golden_registers(adev);
  4486. gfx_v8_0_gpu_init(adev);
  4487. r = gfx_v8_0_rlc_resume(adev);
  4488. if (r)
  4489. return r;
  4490. r = gfx_v8_0_cp_resume(adev);
  4491. return r;
  4492. }
  4493. static int gfx_v8_0_kcq_disable(struct amdgpu_ring *kiq_ring,struct amdgpu_ring *ring)
  4494. {
  4495. struct amdgpu_device *adev = kiq_ring->adev;
  4496. uint32_t scratch, tmp = 0;
  4497. int r, i;
  4498. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4499. if (r) {
  4500. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4501. return r;
  4502. }
  4503. WREG32(scratch, 0xCAFEDEAD);
  4504. r = amdgpu_ring_alloc(kiq_ring, 10);
  4505. if (r) {
  4506. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4507. amdgpu_gfx_scratch_free(adev, scratch);
  4508. return r;
  4509. }
  4510. /* unmap queues */
  4511. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  4512. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  4513. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  4514. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  4515. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  4516. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  4517. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  4518. amdgpu_ring_write(kiq_ring, 0);
  4519. amdgpu_ring_write(kiq_ring, 0);
  4520. amdgpu_ring_write(kiq_ring, 0);
  4521. /* write to scratch for completion */
  4522. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4523. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4524. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4525. amdgpu_ring_commit(kiq_ring);
  4526. for (i = 0; i < adev->usec_timeout; i++) {
  4527. tmp = RREG32(scratch);
  4528. if (tmp == 0xDEADBEEF)
  4529. break;
  4530. DRM_UDELAY(1);
  4531. }
  4532. if (i >= adev->usec_timeout) {
  4533. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n", scratch, tmp);
  4534. r = -EINVAL;
  4535. }
  4536. amdgpu_gfx_scratch_free(adev, scratch);
  4537. return r;
  4538. }
  4539. static int gfx_v8_0_hw_fini(void *handle)
  4540. {
  4541. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4542. int i;
  4543. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4544. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4545. /* disable KCQ to avoid CPC touch memory not valid anymore */
  4546. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4547. gfx_v8_0_kcq_disable(&adev->gfx.kiq.ring, &adev->gfx.compute_ring[i]);
  4548. if (amdgpu_sriov_vf(adev)) {
  4549. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4550. return 0;
  4551. }
  4552. gfx_v8_0_cp_enable(adev, false);
  4553. gfx_v8_0_rlc_stop(adev);
  4554. amdgpu_device_ip_set_powergating_state(adev,
  4555. AMD_IP_BLOCK_TYPE_GFX,
  4556. AMD_PG_STATE_UNGATE);
  4557. return 0;
  4558. }
  4559. static int gfx_v8_0_suspend(void *handle)
  4560. {
  4561. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4562. adev->gfx.in_suspend = true;
  4563. return gfx_v8_0_hw_fini(adev);
  4564. }
  4565. static int gfx_v8_0_resume(void *handle)
  4566. {
  4567. int r;
  4568. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4569. r = gfx_v8_0_hw_init(adev);
  4570. adev->gfx.in_suspend = false;
  4571. return r;
  4572. }
  4573. static bool gfx_v8_0_is_idle(void *handle)
  4574. {
  4575. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4576. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4577. return false;
  4578. else
  4579. return true;
  4580. }
  4581. static int gfx_v8_0_wait_for_idle(void *handle)
  4582. {
  4583. unsigned i;
  4584. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4585. for (i = 0; i < adev->usec_timeout; i++) {
  4586. if (gfx_v8_0_is_idle(handle))
  4587. return 0;
  4588. udelay(1);
  4589. }
  4590. return -ETIMEDOUT;
  4591. }
  4592. static bool gfx_v8_0_check_soft_reset(void *handle)
  4593. {
  4594. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4595. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4596. u32 tmp;
  4597. /* GRBM_STATUS */
  4598. tmp = RREG32(mmGRBM_STATUS);
  4599. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4600. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4601. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4602. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4603. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4604. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4605. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4606. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4607. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4608. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4609. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4610. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4611. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4612. }
  4613. /* GRBM_STATUS2 */
  4614. tmp = RREG32(mmGRBM_STATUS2);
  4615. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4616. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4617. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4618. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4619. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4620. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4621. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4622. SOFT_RESET_CPF, 1);
  4623. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4624. SOFT_RESET_CPC, 1);
  4625. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4626. SOFT_RESET_CPG, 1);
  4627. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4628. SOFT_RESET_GRBM, 1);
  4629. }
  4630. /* SRBM_STATUS */
  4631. tmp = RREG32(mmSRBM_STATUS);
  4632. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4633. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4634. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4635. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4636. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4637. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4638. if (grbm_soft_reset || srbm_soft_reset) {
  4639. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4640. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4641. return true;
  4642. } else {
  4643. adev->gfx.grbm_soft_reset = 0;
  4644. adev->gfx.srbm_soft_reset = 0;
  4645. return false;
  4646. }
  4647. }
  4648. static int gfx_v8_0_pre_soft_reset(void *handle)
  4649. {
  4650. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4651. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4652. if ((!adev->gfx.grbm_soft_reset) &&
  4653. (!adev->gfx.srbm_soft_reset))
  4654. return 0;
  4655. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4656. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4657. /* stop the rlc */
  4658. gfx_v8_0_rlc_stop(adev);
  4659. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4660. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4661. /* Disable GFX parsing/prefetching */
  4662. gfx_v8_0_cp_gfx_enable(adev, false);
  4663. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4664. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4665. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4666. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4667. int i;
  4668. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4669. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4670. mutex_lock(&adev->srbm_mutex);
  4671. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4672. gfx_v8_0_deactivate_hqd(adev, 2);
  4673. vi_srbm_select(adev, 0, 0, 0, 0);
  4674. mutex_unlock(&adev->srbm_mutex);
  4675. }
  4676. /* Disable MEC parsing/prefetching */
  4677. gfx_v8_0_cp_compute_enable(adev, false);
  4678. }
  4679. return 0;
  4680. }
  4681. static int gfx_v8_0_soft_reset(void *handle)
  4682. {
  4683. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4684. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4685. u32 tmp;
  4686. if ((!adev->gfx.grbm_soft_reset) &&
  4687. (!adev->gfx.srbm_soft_reset))
  4688. return 0;
  4689. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4690. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4691. if (grbm_soft_reset || srbm_soft_reset) {
  4692. tmp = RREG32(mmGMCON_DEBUG);
  4693. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4694. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4695. WREG32(mmGMCON_DEBUG, tmp);
  4696. udelay(50);
  4697. }
  4698. if (grbm_soft_reset) {
  4699. tmp = RREG32(mmGRBM_SOFT_RESET);
  4700. tmp |= grbm_soft_reset;
  4701. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4702. WREG32(mmGRBM_SOFT_RESET, tmp);
  4703. tmp = RREG32(mmGRBM_SOFT_RESET);
  4704. udelay(50);
  4705. tmp &= ~grbm_soft_reset;
  4706. WREG32(mmGRBM_SOFT_RESET, tmp);
  4707. tmp = RREG32(mmGRBM_SOFT_RESET);
  4708. }
  4709. if (srbm_soft_reset) {
  4710. tmp = RREG32(mmSRBM_SOFT_RESET);
  4711. tmp |= srbm_soft_reset;
  4712. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4713. WREG32(mmSRBM_SOFT_RESET, tmp);
  4714. tmp = RREG32(mmSRBM_SOFT_RESET);
  4715. udelay(50);
  4716. tmp &= ~srbm_soft_reset;
  4717. WREG32(mmSRBM_SOFT_RESET, tmp);
  4718. tmp = RREG32(mmSRBM_SOFT_RESET);
  4719. }
  4720. if (grbm_soft_reset || srbm_soft_reset) {
  4721. tmp = RREG32(mmGMCON_DEBUG);
  4722. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4723. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4724. WREG32(mmGMCON_DEBUG, tmp);
  4725. }
  4726. /* Wait a little for things to settle down */
  4727. udelay(50);
  4728. return 0;
  4729. }
  4730. static int gfx_v8_0_post_soft_reset(void *handle)
  4731. {
  4732. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4733. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4734. if ((!adev->gfx.grbm_soft_reset) &&
  4735. (!adev->gfx.srbm_soft_reset))
  4736. return 0;
  4737. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4738. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4739. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4740. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4741. gfx_v8_0_cp_gfx_resume(adev);
  4742. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4743. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4744. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4745. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4746. int i;
  4747. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4748. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4749. mutex_lock(&adev->srbm_mutex);
  4750. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4751. gfx_v8_0_deactivate_hqd(adev, 2);
  4752. vi_srbm_select(adev, 0, 0, 0, 0);
  4753. mutex_unlock(&adev->srbm_mutex);
  4754. }
  4755. gfx_v8_0_kiq_resume(adev);
  4756. }
  4757. gfx_v8_0_rlc_start(adev);
  4758. return 0;
  4759. }
  4760. /**
  4761. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4762. *
  4763. * @adev: amdgpu_device pointer
  4764. *
  4765. * Fetches a GPU clock counter snapshot.
  4766. * Returns the 64 bit clock counter snapshot.
  4767. */
  4768. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4769. {
  4770. uint64_t clock;
  4771. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4772. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4773. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4774. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4775. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4776. return clock;
  4777. }
  4778. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4779. uint32_t vmid,
  4780. uint32_t gds_base, uint32_t gds_size,
  4781. uint32_t gws_base, uint32_t gws_size,
  4782. uint32_t oa_base, uint32_t oa_size)
  4783. {
  4784. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4785. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4786. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4787. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4788. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4789. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4790. /* GDS Base */
  4791. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4792. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4793. WRITE_DATA_DST_SEL(0)));
  4794. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4795. amdgpu_ring_write(ring, 0);
  4796. amdgpu_ring_write(ring, gds_base);
  4797. /* GDS Size */
  4798. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4799. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4800. WRITE_DATA_DST_SEL(0)));
  4801. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4802. amdgpu_ring_write(ring, 0);
  4803. amdgpu_ring_write(ring, gds_size);
  4804. /* GWS */
  4805. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4806. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4807. WRITE_DATA_DST_SEL(0)));
  4808. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4809. amdgpu_ring_write(ring, 0);
  4810. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4811. /* OA */
  4812. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4813. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4814. WRITE_DATA_DST_SEL(0)));
  4815. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4816. amdgpu_ring_write(ring, 0);
  4817. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4818. }
  4819. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4820. {
  4821. WREG32(mmSQ_IND_INDEX,
  4822. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4823. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4824. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4825. (SQ_IND_INDEX__FORCE_READ_MASK));
  4826. return RREG32(mmSQ_IND_DATA);
  4827. }
  4828. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  4829. uint32_t wave, uint32_t thread,
  4830. uint32_t regno, uint32_t num, uint32_t *out)
  4831. {
  4832. WREG32(mmSQ_IND_INDEX,
  4833. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4834. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4835. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  4836. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  4837. (SQ_IND_INDEX__FORCE_READ_MASK) |
  4838. (SQ_IND_INDEX__AUTO_INCR_MASK));
  4839. while (num--)
  4840. *(out++) = RREG32(mmSQ_IND_DATA);
  4841. }
  4842. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  4843. {
  4844. /* type 0 wave data */
  4845. dst[(*no_fields)++] = 0;
  4846. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  4847. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  4848. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  4849. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  4850. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  4851. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  4852. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  4853. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  4854. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  4855. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  4856. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  4857. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  4858. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  4859. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  4860. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  4861. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  4862. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  4863. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  4864. }
  4865. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  4866. uint32_t wave, uint32_t start,
  4867. uint32_t size, uint32_t *dst)
  4868. {
  4869. wave_read_regs(
  4870. adev, simd, wave, 0,
  4871. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  4872. }
  4873. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4874. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4875. .select_se_sh = &gfx_v8_0_select_se_sh,
  4876. .read_wave_data = &gfx_v8_0_read_wave_data,
  4877. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  4878. .select_me_pipe_q = &gfx_v8_0_select_me_pipe_q
  4879. };
  4880. static int gfx_v8_0_early_init(void *handle)
  4881. {
  4882. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4883. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4884. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  4885. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4886. gfx_v8_0_set_ring_funcs(adev);
  4887. gfx_v8_0_set_irq_funcs(adev);
  4888. gfx_v8_0_set_gds_init(adev);
  4889. gfx_v8_0_set_rlc_funcs(adev);
  4890. return 0;
  4891. }
  4892. static int gfx_v8_0_late_init(void *handle)
  4893. {
  4894. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4895. int r;
  4896. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4897. if (r)
  4898. return r;
  4899. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4900. if (r)
  4901. return r;
  4902. /* requires IBs so do in late init after IB pool is initialized */
  4903. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4904. if (r)
  4905. return r;
  4906. amdgpu_device_ip_set_powergating_state(adev,
  4907. AMD_IP_BLOCK_TYPE_GFX,
  4908. AMD_PG_STATE_GATE);
  4909. return 0;
  4910. }
  4911. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4912. bool enable)
  4913. {
  4914. if ((adev->asic_type == CHIP_POLARIS11) ||
  4915. (adev->asic_type == CHIP_POLARIS12))
  4916. /* Send msg to SMU via Powerplay */
  4917. amdgpu_device_ip_set_powergating_state(adev,
  4918. AMD_IP_BLOCK_TYPE_SMC,
  4919. enable ?
  4920. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4921. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4922. }
  4923. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4924. bool enable)
  4925. {
  4926. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4927. }
  4928. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4929. bool enable)
  4930. {
  4931. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4932. }
  4933. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4934. bool enable)
  4935. {
  4936. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4937. }
  4938. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4939. bool enable)
  4940. {
  4941. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  4942. /* Read any GFX register to wake up GFX. */
  4943. if (!enable)
  4944. RREG32(mmDB_RENDER_CONTROL);
  4945. }
  4946. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4947. bool enable)
  4948. {
  4949. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4950. cz_enable_gfx_cg_power_gating(adev, true);
  4951. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4952. cz_enable_gfx_pipeline_power_gating(adev, true);
  4953. } else {
  4954. cz_enable_gfx_cg_power_gating(adev, false);
  4955. cz_enable_gfx_pipeline_power_gating(adev, false);
  4956. }
  4957. }
  4958. static int gfx_v8_0_set_powergating_state(void *handle,
  4959. enum amd_powergating_state state)
  4960. {
  4961. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4962. bool enable = (state == AMD_PG_STATE_GATE);
  4963. if (amdgpu_sriov_vf(adev))
  4964. return 0;
  4965. switch (adev->asic_type) {
  4966. case CHIP_CARRIZO:
  4967. case CHIP_STONEY:
  4968. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  4969. cz_enable_sck_slow_down_on_power_up(adev, true);
  4970. cz_enable_sck_slow_down_on_power_down(adev, true);
  4971. } else {
  4972. cz_enable_sck_slow_down_on_power_up(adev, false);
  4973. cz_enable_sck_slow_down_on_power_down(adev, false);
  4974. }
  4975. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  4976. cz_enable_cp_power_gating(adev, true);
  4977. else
  4978. cz_enable_cp_power_gating(adev, false);
  4979. cz_update_gfx_cg_power_gating(adev, enable);
  4980. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4981. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4982. else
  4983. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4984. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4985. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4986. else
  4987. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4988. break;
  4989. case CHIP_POLARIS11:
  4990. case CHIP_POLARIS12:
  4991. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4992. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4993. else
  4994. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4995. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4996. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4997. else
  4998. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4999. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5000. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5001. else
  5002. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5003. break;
  5004. default:
  5005. break;
  5006. }
  5007. return 0;
  5008. }
  5009. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  5010. {
  5011. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5012. int data;
  5013. if (amdgpu_sriov_vf(adev))
  5014. *flags = 0;
  5015. /* AMD_CG_SUPPORT_GFX_MGCG */
  5016. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5017. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  5018. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  5019. /* AMD_CG_SUPPORT_GFX_CGLG */
  5020. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5021. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  5022. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  5023. /* AMD_CG_SUPPORT_GFX_CGLS */
  5024. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  5025. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  5026. /* AMD_CG_SUPPORT_GFX_CGTS */
  5027. data = RREG32(mmCGTS_SM_CTRL_REG);
  5028. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  5029. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  5030. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  5031. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  5032. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  5033. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  5034. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5035. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  5036. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5037. /* AMD_CG_SUPPORT_GFX_CP_LS */
  5038. data = RREG32(mmCP_MEM_SLP_CNTL);
  5039. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5040. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5041. }
  5042. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5043. uint32_t reg_addr, uint32_t cmd)
  5044. {
  5045. uint32_t data;
  5046. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5047. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5048. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5049. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5050. if (adev->asic_type == CHIP_STONEY)
  5051. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5052. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5053. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5054. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5055. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5056. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5057. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5058. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5059. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5060. else
  5061. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5062. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5063. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5064. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5065. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5066. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5067. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5068. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5069. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5070. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5071. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5072. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5073. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5074. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5075. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5076. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5077. }
  5078. #define MSG_ENTER_RLC_SAFE_MODE 1
  5079. #define MSG_EXIT_RLC_SAFE_MODE 0
  5080. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5081. #define RLC_GPR_REG2__REQ__SHIFT 0
  5082. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5083. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5084. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5085. {
  5086. u32 data;
  5087. unsigned i;
  5088. data = RREG32(mmRLC_CNTL);
  5089. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5090. return;
  5091. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5092. data |= RLC_SAFE_MODE__CMD_MASK;
  5093. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5094. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5095. WREG32(mmRLC_SAFE_MODE, data);
  5096. for (i = 0; i < adev->usec_timeout; i++) {
  5097. if ((RREG32(mmRLC_GPM_STAT) &
  5098. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5099. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5100. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5101. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5102. break;
  5103. udelay(1);
  5104. }
  5105. for (i = 0; i < adev->usec_timeout; i++) {
  5106. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5107. break;
  5108. udelay(1);
  5109. }
  5110. adev->gfx.rlc.in_safe_mode = true;
  5111. }
  5112. }
  5113. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5114. {
  5115. u32 data = 0;
  5116. unsigned i;
  5117. data = RREG32(mmRLC_CNTL);
  5118. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5119. return;
  5120. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5121. if (adev->gfx.rlc.in_safe_mode) {
  5122. data |= RLC_SAFE_MODE__CMD_MASK;
  5123. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5124. WREG32(mmRLC_SAFE_MODE, data);
  5125. adev->gfx.rlc.in_safe_mode = false;
  5126. }
  5127. }
  5128. for (i = 0; i < adev->usec_timeout; i++) {
  5129. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5130. break;
  5131. udelay(1);
  5132. }
  5133. }
  5134. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5135. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5136. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5137. };
  5138. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5139. bool enable)
  5140. {
  5141. uint32_t temp, data;
  5142. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5143. /* It is disabled by HW by default */
  5144. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5145. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5146. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5147. /* 1 - RLC memory Light sleep */
  5148. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5149. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5150. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5151. }
  5152. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5153. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5154. if (adev->flags & AMD_IS_APU)
  5155. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5156. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5157. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5158. else
  5159. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5160. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5161. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5162. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5163. if (temp != data)
  5164. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5165. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5166. gfx_v8_0_wait_for_rlc_serdes(adev);
  5167. /* 5 - clear mgcg override */
  5168. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5169. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5170. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5171. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5172. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5173. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5174. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5175. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5176. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5177. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5178. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5179. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5180. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5181. if (temp != data)
  5182. WREG32(mmCGTS_SM_CTRL_REG, data);
  5183. }
  5184. udelay(50);
  5185. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5186. gfx_v8_0_wait_for_rlc_serdes(adev);
  5187. } else {
  5188. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5189. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5190. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5191. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5192. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5193. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5194. if (temp != data)
  5195. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5196. /* 2 - disable MGLS in RLC */
  5197. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5198. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5199. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5200. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5201. }
  5202. /* 3 - disable MGLS in CP */
  5203. data = RREG32(mmCP_MEM_SLP_CNTL);
  5204. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5205. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5206. WREG32(mmCP_MEM_SLP_CNTL, data);
  5207. }
  5208. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5209. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5210. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5211. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5212. if (temp != data)
  5213. WREG32(mmCGTS_SM_CTRL_REG, data);
  5214. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5215. gfx_v8_0_wait_for_rlc_serdes(adev);
  5216. /* 6 - set mgcg override */
  5217. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5218. udelay(50);
  5219. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5220. gfx_v8_0_wait_for_rlc_serdes(adev);
  5221. }
  5222. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5223. }
  5224. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5225. bool enable)
  5226. {
  5227. uint32_t temp, temp1, data, data1;
  5228. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5229. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5230. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5231. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5232. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5233. if (temp1 != data1)
  5234. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5235. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5236. gfx_v8_0_wait_for_rlc_serdes(adev);
  5237. /* 2 - clear cgcg override */
  5238. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5239. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5240. gfx_v8_0_wait_for_rlc_serdes(adev);
  5241. /* 3 - write cmd to set CGLS */
  5242. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5243. /* 4 - enable cgcg */
  5244. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5245. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5246. /* enable cgls*/
  5247. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5248. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5249. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5250. if (temp1 != data1)
  5251. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5252. } else {
  5253. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5254. }
  5255. if (temp != data)
  5256. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5257. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5258. * Cmp_busy/GFX_Idle interrupts
  5259. */
  5260. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5261. } else {
  5262. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5263. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5264. /* TEST CGCG */
  5265. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5266. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5267. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5268. if (temp1 != data1)
  5269. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5270. /* read gfx register to wake up cgcg */
  5271. RREG32(mmCB_CGTT_SCLK_CTRL);
  5272. RREG32(mmCB_CGTT_SCLK_CTRL);
  5273. RREG32(mmCB_CGTT_SCLK_CTRL);
  5274. RREG32(mmCB_CGTT_SCLK_CTRL);
  5275. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5276. gfx_v8_0_wait_for_rlc_serdes(adev);
  5277. /* write cmd to Set CGCG Overrride */
  5278. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5279. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5280. gfx_v8_0_wait_for_rlc_serdes(adev);
  5281. /* write cmd to Clear CGLS */
  5282. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5283. /* disable cgcg, cgls should be disabled too. */
  5284. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5285. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5286. if (temp != data)
  5287. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5288. /* enable interrupts again for PG */
  5289. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5290. }
  5291. gfx_v8_0_wait_for_rlc_serdes(adev);
  5292. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5293. }
  5294. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5295. bool enable)
  5296. {
  5297. if (enable) {
  5298. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5299. * === MGCG + MGLS + TS(CG/LS) ===
  5300. */
  5301. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5302. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5303. } else {
  5304. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5305. * === CGCG + CGLS ===
  5306. */
  5307. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5308. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5309. }
  5310. return 0;
  5311. }
  5312. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5313. enum amd_clockgating_state state)
  5314. {
  5315. uint32_t msg_id, pp_state = 0;
  5316. uint32_t pp_support_state = 0;
  5317. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5318. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5319. pp_support_state = PP_STATE_SUPPORT_LS;
  5320. pp_state = PP_STATE_LS;
  5321. }
  5322. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5323. pp_support_state |= PP_STATE_SUPPORT_CG;
  5324. pp_state |= PP_STATE_CG;
  5325. }
  5326. if (state == AMD_CG_STATE_UNGATE)
  5327. pp_state = 0;
  5328. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5329. PP_BLOCK_GFX_CG,
  5330. pp_support_state,
  5331. pp_state);
  5332. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5333. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5334. }
  5335. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5336. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5337. pp_support_state = PP_STATE_SUPPORT_LS;
  5338. pp_state = PP_STATE_LS;
  5339. }
  5340. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5341. pp_support_state |= PP_STATE_SUPPORT_CG;
  5342. pp_state |= PP_STATE_CG;
  5343. }
  5344. if (state == AMD_CG_STATE_UNGATE)
  5345. pp_state = 0;
  5346. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5347. PP_BLOCK_GFX_MG,
  5348. pp_support_state,
  5349. pp_state);
  5350. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5351. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5352. }
  5353. return 0;
  5354. }
  5355. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5356. enum amd_clockgating_state state)
  5357. {
  5358. uint32_t msg_id, pp_state = 0;
  5359. uint32_t pp_support_state = 0;
  5360. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5361. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5362. pp_support_state = PP_STATE_SUPPORT_LS;
  5363. pp_state = PP_STATE_LS;
  5364. }
  5365. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5366. pp_support_state |= PP_STATE_SUPPORT_CG;
  5367. pp_state |= PP_STATE_CG;
  5368. }
  5369. if (state == AMD_CG_STATE_UNGATE)
  5370. pp_state = 0;
  5371. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5372. PP_BLOCK_GFX_CG,
  5373. pp_support_state,
  5374. pp_state);
  5375. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5376. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5377. }
  5378. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5379. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5380. pp_support_state = PP_STATE_SUPPORT_LS;
  5381. pp_state = PP_STATE_LS;
  5382. }
  5383. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5384. pp_support_state |= PP_STATE_SUPPORT_CG;
  5385. pp_state |= PP_STATE_CG;
  5386. }
  5387. if (state == AMD_CG_STATE_UNGATE)
  5388. pp_state = 0;
  5389. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5390. PP_BLOCK_GFX_3D,
  5391. pp_support_state,
  5392. pp_state);
  5393. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5394. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5395. }
  5396. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5397. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5398. pp_support_state = PP_STATE_SUPPORT_LS;
  5399. pp_state = PP_STATE_LS;
  5400. }
  5401. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5402. pp_support_state |= PP_STATE_SUPPORT_CG;
  5403. pp_state |= PP_STATE_CG;
  5404. }
  5405. if (state == AMD_CG_STATE_UNGATE)
  5406. pp_state = 0;
  5407. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5408. PP_BLOCK_GFX_MG,
  5409. pp_support_state,
  5410. pp_state);
  5411. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5412. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5413. }
  5414. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5415. pp_support_state = PP_STATE_SUPPORT_LS;
  5416. if (state == AMD_CG_STATE_UNGATE)
  5417. pp_state = 0;
  5418. else
  5419. pp_state = PP_STATE_LS;
  5420. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5421. PP_BLOCK_GFX_RLC,
  5422. pp_support_state,
  5423. pp_state);
  5424. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5425. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5426. }
  5427. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5428. pp_support_state = PP_STATE_SUPPORT_LS;
  5429. if (state == AMD_CG_STATE_UNGATE)
  5430. pp_state = 0;
  5431. else
  5432. pp_state = PP_STATE_LS;
  5433. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5434. PP_BLOCK_GFX_CP,
  5435. pp_support_state,
  5436. pp_state);
  5437. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5438. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5439. }
  5440. return 0;
  5441. }
  5442. static int gfx_v8_0_set_clockgating_state(void *handle,
  5443. enum amd_clockgating_state state)
  5444. {
  5445. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5446. if (amdgpu_sriov_vf(adev))
  5447. return 0;
  5448. switch (adev->asic_type) {
  5449. case CHIP_FIJI:
  5450. case CHIP_CARRIZO:
  5451. case CHIP_STONEY:
  5452. gfx_v8_0_update_gfx_clock_gating(adev,
  5453. state == AMD_CG_STATE_GATE);
  5454. break;
  5455. case CHIP_TONGA:
  5456. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5457. break;
  5458. case CHIP_POLARIS10:
  5459. case CHIP_POLARIS11:
  5460. case CHIP_POLARIS12:
  5461. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5462. break;
  5463. default:
  5464. break;
  5465. }
  5466. return 0;
  5467. }
  5468. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5469. {
  5470. return ring->adev->wb.wb[ring->rptr_offs];
  5471. }
  5472. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5473. {
  5474. struct amdgpu_device *adev = ring->adev;
  5475. if (ring->use_doorbell)
  5476. /* XXX check if swapping is necessary on BE */
  5477. return ring->adev->wb.wb[ring->wptr_offs];
  5478. else
  5479. return RREG32(mmCP_RB0_WPTR);
  5480. }
  5481. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5482. {
  5483. struct amdgpu_device *adev = ring->adev;
  5484. if (ring->use_doorbell) {
  5485. /* XXX check if swapping is necessary on BE */
  5486. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5487. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5488. } else {
  5489. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5490. (void)RREG32(mmCP_RB0_WPTR);
  5491. }
  5492. }
  5493. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5494. {
  5495. u32 ref_and_mask, reg_mem_engine;
  5496. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5497. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5498. switch (ring->me) {
  5499. case 1:
  5500. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5501. break;
  5502. case 2:
  5503. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5504. break;
  5505. default:
  5506. return;
  5507. }
  5508. reg_mem_engine = 0;
  5509. } else {
  5510. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5511. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5512. }
  5513. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5514. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5515. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5516. reg_mem_engine));
  5517. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5518. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5519. amdgpu_ring_write(ring, ref_and_mask);
  5520. amdgpu_ring_write(ring, ref_and_mask);
  5521. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5522. }
  5523. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5524. {
  5525. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5526. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5527. EVENT_INDEX(4));
  5528. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5529. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5530. EVENT_INDEX(0));
  5531. }
  5532. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5533. struct amdgpu_ib *ib,
  5534. unsigned vmid, bool ctx_switch)
  5535. {
  5536. u32 header, control = 0;
  5537. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5538. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5539. else
  5540. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5541. control |= ib->length_dw | (vmid << 24);
  5542. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  5543. control |= INDIRECT_BUFFER_PRE_ENB(1);
  5544. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  5545. gfx_v8_0_ring_emit_de_meta(ring);
  5546. }
  5547. amdgpu_ring_write(ring, header);
  5548. amdgpu_ring_write(ring,
  5549. #ifdef __BIG_ENDIAN
  5550. (2 << 0) |
  5551. #endif
  5552. (ib->gpu_addr & 0xFFFFFFFC));
  5553. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5554. amdgpu_ring_write(ring, control);
  5555. }
  5556. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5557. struct amdgpu_ib *ib,
  5558. unsigned vmid, bool ctx_switch)
  5559. {
  5560. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vmid << 24);
  5561. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5562. amdgpu_ring_write(ring,
  5563. #ifdef __BIG_ENDIAN
  5564. (2 << 0) |
  5565. #endif
  5566. (ib->gpu_addr & 0xFFFFFFFC));
  5567. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5568. amdgpu_ring_write(ring, control);
  5569. }
  5570. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5571. u64 seq, unsigned flags)
  5572. {
  5573. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5574. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5575. /* EVENT_WRITE_EOP - flush caches, send int */
  5576. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5577. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5578. EOP_TC_ACTION_EN |
  5579. EOP_TC_WB_ACTION_EN |
  5580. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5581. EVENT_INDEX(5)));
  5582. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5583. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5584. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5585. amdgpu_ring_write(ring, lower_32_bits(seq));
  5586. amdgpu_ring_write(ring, upper_32_bits(seq));
  5587. }
  5588. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5589. {
  5590. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5591. uint32_t seq = ring->fence_drv.sync_seq;
  5592. uint64_t addr = ring->fence_drv.gpu_addr;
  5593. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5594. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5595. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5596. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5597. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5598. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5599. amdgpu_ring_write(ring, seq);
  5600. amdgpu_ring_write(ring, 0xffffffff);
  5601. amdgpu_ring_write(ring, 4); /* poll interval */
  5602. }
  5603. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5604. unsigned vmid, uint64_t pd_addr)
  5605. {
  5606. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5607. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  5608. /* wait for the invalidate to complete */
  5609. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5610. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5611. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5612. WAIT_REG_MEM_ENGINE(0))); /* me */
  5613. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5614. amdgpu_ring_write(ring, 0);
  5615. amdgpu_ring_write(ring, 0); /* ref */
  5616. amdgpu_ring_write(ring, 0); /* mask */
  5617. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5618. /* compute doesn't have PFP */
  5619. if (usepfp) {
  5620. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5621. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5622. amdgpu_ring_write(ring, 0x0);
  5623. }
  5624. }
  5625. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5626. {
  5627. return ring->adev->wb.wb[ring->wptr_offs];
  5628. }
  5629. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5630. {
  5631. struct amdgpu_device *adev = ring->adev;
  5632. /* XXX check if swapping is necessary on BE */
  5633. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5634. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5635. }
  5636. static void gfx_v8_0_ring_set_pipe_percent(struct amdgpu_ring *ring,
  5637. bool acquire)
  5638. {
  5639. struct amdgpu_device *adev = ring->adev;
  5640. int pipe_num, tmp, reg;
  5641. int pipe_percent = acquire ? SPI_WCL_PIPE_PERCENT_GFX__VALUE_MASK : 0x1;
  5642. pipe_num = ring->me * adev->gfx.mec.num_pipe_per_mec + ring->pipe;
  5643. /* first me only has 2 entries, GFX and HP3D */
  5644. if (ring->me > 0)
  5645. pipe_num -= 2;
  5646. reg = mmSPI_WCL_PIPE_PERCENT_GFX + pipe_num;
  5647. tmp = RREG32(reg);
  5648. tmp = REG_SET_FIELD(tmp, SPI_WCL_PIPE_PERCENT_GFX, VALUE, pipe_percent);
  5649. WREG32(reg, tmp);
  5650. }
  5651. static void gfx_v8_0_pipe_reserve_resources(struct amdgpu_device *adev,
  5652. struct amdgpu_ring *ring,
  5653. bool acquire)
  5654. {
  5655. int i, pipe;
  5656. bool reserve;
  5657. struct amdgpu_ring *iring;
  5658. mutex_lock(&adev->gfx.pipe_reserve_mutex);
  5659. pipe = amdgpu_gfx_queue_to_bit(adev, ring->me, ring->pipe, 0);
  5660. if (acquire)
  5661. set_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5662. else
  5663. clear_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5664. if (!bitmap_weight(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES)) {
  5665. /* Clear all reservations - everyone reacquires all resources */
  5666. for (i = 0; i < adev->gfx.num_gfx_rings; ++i)
  5667. gfx_v8_0_ring_set_pipe_percent(&adev->gfx.gfx_ring[i],
  5668. true);
  5669. for (i = 0; i < adev->gfx.num_compute_rings; ++i)
  5670. gfx_v8_0_ring_set_pipe_percent(&adev->gfx.compute_ring[i],
  5671. true);
  5672. } else {
  5673. /* Lower all pipes without a current reservation */
  5674. for (i = 0; i < adev->gfx.num_gfx_rings; ++i) {
  5675. iring = &adev->gfx.gfx_ring[i];
  5676. pipe = amdgpu_gfx_queue_to_bit(adev,
  5677. iring->me,
  5678. iring->pipe,
  5679. 0);
  5680. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5681. gfx_v8_0_ring_set_pipe_percent(iring, reserve);
  5682. }
  5683. for (i = 0; i < adev->gfx.num_compute_rings; ++i) {
  5684. iring = &adev->gfx.compute_ring[i];
  5685. pipe = amdgpu_gfx_queue_to_bit(adev,
  5686. iring->me,
  5687. iring->pipe,
  5688. 0);
  5689. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5690. gfx_v8_0_ring_set_pipe_percent(iring, reserve);
  5691. }
  5692. }
  5693. mutex_unlock(&adev->gfx.pipe_reserve_mutex);
  5694. }
  5695. static void gfx_v8_0_hqd_set_priority(struct amdgpu_device *adev,
  5696. struct amdgpu_ring *ring,
  5697. bool acquire)
  5698. {
  5699. uint32_t pipe_priority = acquire ? 0x2 : 0x0;
  5700. uint32_t queue_priority = acquire ? 0xf : 0x0;
  5701. mutex_lock(&adev->srbm_mutex);
  5702. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  5703. WREG32(mmCP_HQD_PIPE_PRIORITY, pipe_priority);
  5704. WREG32(mmCP_HQD_QUEUE_PRIORITY, queue_priority);
  5705. vi_srbm_select(adev, 0, 0, 0, 0);
  5706. mutex_unlock(&adev->srbm_mutex);
  5707. }
  5708. static void gfx_v8_0_ring_set_priority_compute(struct amdgpu_ring *ring,
  5709. enum drm_sched_priority priority)
  5710. {
  5711. struct amdgpu_device *adev = ring->adev;
  5712. bool acquire = priority == DRM_SCHED_PRIORITY_HIGH_HW;
  5713. if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
  5714. return;
  5715. gfx_v8_0_hqd_set_priority(adev, ring, acquire);
  5716. gfx_v8_0_pipe_reserve_resources(adev, ring, acquire);
  5717. }
  5718. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5719. u64 addr, u64 seq,
  5720. unsigned flags)
  5721. {
  5722. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5723. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5724. /* RELEASE_MEM - flush caches, send int */
  5725. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5726. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5727. EOP_TC_ACTION_EN |
  5728. EOP_TC_WB_ACTION_EN |
  5729. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5730. EVENT_INDEX(5)));
  5731. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5732. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5733. amdgpu_ring_write(ring, upper_32_bits(addr));
  5734. amdgpu_ring_write(ring, lower_32_bits(seq));
  5735. amdgpu_ring_write(ring, upper_32_bits(seq));
  5736. }
  5737. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5738. u64 seq, unsigned int flags)
  5739. {
  5740. /* we only allocate 32bit for each seq wb address */
  5741. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5742. /* write fence seq to the "addr" */
  5743. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5744. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5745. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5746. amdgpu_ring_write(ring, lower_32_bits(addr));
  5747. amdgpu_ring_write(ring, upper_32_bits(addr));
  5748. amdgpu_ring_write(ring, lower_32_bits(seq));
  5749. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5750. /* set register to trigger INT */
  5751. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5752. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5753. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5754. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5755. amdgpu_ring_write(ring, 0);
  5756. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5757. }
  5758. }
  5759. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5760. {
  5761. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5762. amdgpu_ring_write(ring, 0);
  5763. }
  5764. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5765. {
  5766. uint32_t dw2 = 0;
  5767. if (amdgpu_sriov_vf(ring->adev))
  5768. gfx_v8_0_ring_emit_ce_meta(ring);
  5769. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5770. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5771. gfx_v8_0_ring_emit_vgt_flush(ring);
  5772. /* set load_global_config & load_global_uconfig */
  5773. dw2 |= 0x8001;
  5774. /* set load_cs_sh_regs */
  5775. dw2 |= 0x01000000;
  5776. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5777. dw2 |= 0x10002;
  5778. /* set load_ce_ram if preamble presented */
  5779. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5780. dw2 |= 0x10000000;
  5781. } else {
  5782. /* still load_ce_ram if this is the first time preamble presented
  5783. * although there is no context switch happens.
  5784. */
  5785. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5786. dw2 |= 0x10000000;
  5787. }
  5788. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5789. amdgpu_ring_write(ring, dw2);
  5790. amdgpu_ring_write(ring, 0);
  5791. }
  5792. static unsigned gfx_v8_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  5793. {
  5794. unsigned ret;
  5795. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  5796. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  5797. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  5798. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  5799. ret = ring->wptr & ring->buf_mask;
  5800. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  5801. return ret;
  5802. }
  5803. static void gfx_v8_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  5804. {
  5805. unsigned cur;
  5806. BUG_ON(offset > ring->buf_mask);
  5807. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  5808. cur = (ring->wptr & ring->buf_mask) - 1;
  5809. if (likely(cur > offset))
  5810. ring->ring[offset] = cur - offset;
  5811. else
  5812. ring->ring[offset] = (ring->ring_size >> 2) - offset + cur;
  5813. }
  5814. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5815. {
  5816. struct amdgpu_device *adev = ring->adev;
  5817. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5818. amdgpu_ring_write(ring, 0 | /* src: register*/
  5819. (5 << 8) | /* dst: memory */
  5820. (1 << 20)); /* write confirm */
  5821. amdgpu_ring_write(ring, reg);
  5822. amdgpu_ring_write(ring, 0);
  5823. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  5824. adev->virt.reg_val_offs * 4));
  5825. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  5826. adev->virt.reg_val_offs * 4));
  5827. }
  5828. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  5829. uint32_t val)
  5830. {
  5831. uint32_t cmd;
  5832. switch (ring->funcs->type) {
  5833. case AMDGPU_RING_TYPE_GFX:
  5834. cmd = WRITE_DATA_ENGINE_SEL(1) | WR_CONFIRM;
  5835. break;
  5836. case AMDGPU_RING_TYPE_KIQ:
  5837. cmd = 1 << 16; /* no inc addr */
  5838. break;
  5839. default:
  5840. cmd = WR_CONFIRM;
  5841. break;
  5842. }
  5843. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5844. amdgpu_ring_write(ring, cmd);
  5845. amdgpu_ring_write(ring, reg);
  5846. amdgpu_ring_write(ring, 0);
  5847. amdgpu_ring_write(ring, val);
  5848. }
  5849. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5850. enum amdgpu_interrupt_state state)
  5851. {
  5852. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5853. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5854. }
  5855. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5856. int me, int pipe,
  5857. enum amdgpu_interrupt_state state)
  5858. {
  5859. u32 mec_int_cntl, mec_int_cntl_reg;
  5860. /*
  5861. * amdgpu controls only the first MEC. That's why this function only
  5862. * handles the setting of interrupts for this specific MEC. All other
  5863. * pipes' interrupts are set by amdkfd.
  5864. */
  5865. if (me == 1) {
  5866. switch (pipe) {
  5867. case 0:
  5868. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  5869. break;
  5870. case 1:
  5871. mec_int_cntl_reg = mmCP_ME1_PIPE1_INT_CNTL;
  5872. break;
  5873. case 2:
  5874. mec_int_cntl_reg = mmCP_ME1_PIPE2_INT_CNTL;
  5875. break;
  5876. case 3:
  5877. mec_int_cntl_reg = mmCP_ME1_PIPE3_INT_CNTL;
  5878. break;
  5879. default:
  5880. DRM_DEBUG("invalid pipe %d\n", pipe);
  5881. return;
  5882. }
  5883. } else {
  5884. DRM_DEBUG("invalid me %d\n", me);
  5885. return;
  5886. }
  5887. switch (state) {
  5888. case AMDGPU_IRQ_STATE_DISABLE:
  5889. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5890. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5891. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5892. break;
  5893. case AMDGPU_IRQ_STATE_ENABLE:
  5894. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5895. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5896. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5897. break;
  5898. default:
  5899. break;
  5900. }
  5901. }
  5902. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5903. struct amdgpu_irq_src *source,
  5904. unsigned type,
  5905. enum amdgpu_interrupt_state state)
  5906. {
  5907. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5908. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5909. return 0;
  5910. }
  5911. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5912. struct amdgpu_irq_src *source,
  5913. unsigned type,
  5914. enum amdgpu_interrupt_state state)
  5915. {
  5916. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5917. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5918. return 0;
  5919. }
  5920. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5921. struct amdgpu_irq_src *src,
  5922. unsigned type,
  5923. enum amdgpu_interrupt_state state)
  5924. {
  5925. switch (type) {
  5926. case AMDGPU_CP_IRQ_GFX_EOP:
  5927. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5928. break;
  5929. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5930. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5931. break;
  5932. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5933. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5934. break;
  5935. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5936. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5937. break;
  5938. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5939. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5940. break;
  5941. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5942. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5943. break;
  5944. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5945. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5946. break;
  5947. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5948. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5949. break;
  5950. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5951. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5952. break;
  5953. default:
  5954. break;
  5955. }
  5956. return 0;
  5957. }
  5958. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5959. struct amdgpu_irq_src *source,
  5960. struct amdgpu_iv_entry *entry)
  5961. {
  5962. int i;
  5963. u8 me_id, pipe_id, queue_id;
  5964. struct amdgpu_ring *ring;
  5965. DRM_DEBUG("IH: CP EOP\n");
  5966. me_id = (entry->ring_id & 0x0c) >> 2;
  5967. pipe_id = (entry->ring_id & 0x03) >> 0;
  5968. queue_id = (entry->ring_id & 0x70) >> 4;
  5969. switch (me_id) {
  5970. case 0:
  5971. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5972. break;
  5973. case 1:
  5974. case 2:
  5975. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5976. ring = &adev->gfx.compute_ring[i];
  5977. /* Per-queue interrupt is supported for MEC starting from VI.
  5978. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5979. */
  5980. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5981. amdgpu_fence_process(ring);
  5982. }
  5983. break;
  5984. }
  5985. return 0;
  5986. }
  5987. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5988. struct amdgpu_irq_src *source,
  5989. struct amdgpu_iv_entry *entry)
  5990. {
  5991. DRM_ERROR("Illegal register access in command stream\n");
  5992. schedule_work(&adev->reset_work);
  5993. return 0;
  5994. }
  5995. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5996. struct amdgpu_irq_src *source,
  5997. struct amdgpu_iv_entry *entry)
  5998. {
  5999. DRM_ERROR("Illegal instruction in command stream\n");
  6000. schedule_work(&adev->reset_work);
  6001. return 0;
  6002. }
  6003. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  6004. struct amdgpu_irq_src *src,
  6005. unsigned int type,
  6006. enum amdgpu_interrupt_state state)
  6007. {
  6008. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6009. switch (type) {
  6010. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  6011. WREG32_FIELD(CPC_INT_CNTL, GENERIC2_INT_ENABLE,
  6012. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6013. if (ring->me == 1)
  6014. WREG32_FIELD_OFFSET(CP_ME1_PIPE0_INT_CNTL,
  6015. ring->pipe,
  6016. GENERIC2_INT_ENABLE,
  6017. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6018. else
  6019. WREG32_FIELD_OFFSET(CP_ME2_PIPE0_INT_CNTL,
  6020. ring->pipe,
  6021. GENERIC2_INT_ENABLE,
  6022. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6023. break;
  6024. default:
  6025. BUG(); /* kiq only support GENERIC2_INT now */
  6026. break;
  6027. }
  6028. return 0;
  6029. }
  6030. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  6031. struct amdgpu_irq_src *source,
  6032. struct amdgpu_iv_entry *entry)
  6033. {
  6034. u8 me_id, pipe_id, queue_id;
  6035. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6036. me_id = (entry->ring_id & 0x0c) >> 2;
  6037. pipe_id = (entry->ring_id & 0x03) >> 0;
  6038. queue_id = (entry->ring_id & 0x70) >> 4;
  6039. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  6040. me_id, pipe_id, queue_id);
  6041. amdgpu_fence_process(ring);
  6042. return 0;
  6043. }
  6044. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  6045. .name = "gfx_v8_0",
  6046. .early_init = gfx_v8_0_early_init,
  6047. .late_init = gfx_v8_0_late_init,
  6048. .sw_init = gfx_v8_0_sw_init,
  6049. .sw_fini = gfx_v8_0_sw_fini,
  6050. .hw_init = gfx_v8_0_hw_init,
  6051. .hw_fini = gfx_v8_0_hw_fini,
  6052. .suspend = gfx_v8_0_suspend,
  6053. .resume = gfx_v8_0_resume,
  6054. .is_idle = gfx_v8_0_is_idle,
  6055. .wait_for_idle = gfx_v8_0_wait_for_idle,
  6056. .check_soft_reset = gfx_v8_0_check_soft_reset,
  6057. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  6058. .soft_reset = gfx_v8_0_soft_reset,
  6059. .post_soft_reset = gfx_v8_0_post_soft_reset,
  6060. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  6061. .set_powergating_state = gfx_v8_0_set_powergating_state,
  6062. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  6063. };
  6064. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  6065. .type = AMDGPU_RING_TYPE_GFX,
  6066. .align_mask = 0xff,
  6067. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6068. .support_64bit_ptrs = false,
  6069. .get_rptr = gfx_v8_0_ring_get_rptr,
  6070. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  6071. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  6072. .emit_frame_size = /* maximum 215dw if count 16 IBs in */
  6073. 5 + /* COND_EXEC */
  6074. 7 + /* PIPELINE_SYNC */
  6075. VI_FLUSH_GPU_TLB_NUM_WREG * 5 + 9 + /* VM_FLUSH */
  6076. 8 + /* FENCE for VM_FLUSH */
  6077. 20 + /* GDS switch */
  6078. 4 + /* double SWITCH_BUFFER,
  6079. the first COND_EXEC jump to the place just
  6080. prior to this double SWITCH_BUFFER */
  6081. 5 + /* COND_EXEC */
  6082. 7 + /* HDP_flush */
  6083. 4 + /* VGT_flush */
  6084. 14 + /* CE_META */
  6085. 31 + /* DE_META */
  6086. 3 + /* CNTX_CTRL */
  6087. 5 + /* HDP_INVL */
  6088. 8 + 8 + /* FENCE x2 */
  6089. 2, /* SWITCH_BUFFER */
  6090. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  6091. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  6092. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  6093. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6094. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6095. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6096. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6097. .test_ring = gfx_v8_0_ring_test_ring,
  6098. .test_ib = gfx_v8_0_ring_test_ib,
  6099. .insert_nop = amdgpu_ring_insert_nop,
  6100. .pad_ib = amdgpu_ring_generic_pad_ib,
  6101. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6102. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6103. .init_cond_exec = gfx_v8_0_ring_emit_init_cond_exec,
  6104. .patch_cond_exec = gfx_v8_0_ring_emit_patch_cond_exec,
  6105. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6106. };
  6107. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6108. .type = AMDGPU_RING_TYPE_COMPUTE,
  6109. .align_mask = 0xff,
  6110. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6111. .support_64bit_ptrs = false,
  6112. .get_rptr = gfx_v8_0_ring_get_rptr,
  6113. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6114. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6115. .emit_frame_size =
  6116. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6117. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6118. 5 + /* hdp_invalidate */
  6119. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6120. VI_FLUSH_GPU_TLB_NUM_WREG * 5 + 7 + /* gfx_v8_0_ring_emit_vm_flush */
  6121. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6122. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6123. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6124. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6125. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6126. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6127. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6128. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6129. .test_ring = gfx_v8_0_ring_test_ring,
  6130. .test_ib = gfx_v8_0_ring_test_ib,
  6131. .insert_nop = amdgpu_ring_insert_nop,
  6132. .pad_ib = amdgpu_ring_generic_pad_ib,
  6133. .set_priority = gfx_v8_0_ring_set_priority_compute,
  6134. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6135. };
  6136. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6137. .type = AMDGPU_RING_TYPE_KIQ,
  6138. .align_mask = 0xff,
  6139. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6140. .support_64bit_ptrs = false,
  6141. .get_rptr = gfx_v8_0_ring_get_rptr,
  6142. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6143. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6144. .emit_frame_size =
  6145. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6146. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6147. 5 + /* hdp_invalidate */
  6148. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6149. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6150. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6151. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6152. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6153. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6154. .test_ring = gfx_v8_0_ring_test_ring,
  6155. .test_ib = gfx_v8_0_ring_test_ib,
  6156. .insert_nop = amdgpu_ring_insert_nop,
  6157. .pad_ib = amdgpu_ring_generic_pad_ib,
  6158. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6159. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6160. };
  6161. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6162. {
  6163. int i;
  6164. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6165. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6166. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6167. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6168. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6169. }
  6170. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6171. .set = gfx_v8_0_set_eop_interrupt_state,
  6172. .process = gfx_v8_0_eop_irq,
  6173. };
  6174. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6175. .set = gfx_v8_0_set_priv_reg_fault_state,
  6176. .process = gfx_v8_0_priv_reg_irq,
  6177. };
  6178. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6179. .set = gfx_v8_0_set_priv_inst_fault_state,
  6180. .process = gfx_v8_0_priv_inst_irq,
  6181. };
  6182. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6183. .set = gfx_v8_0_kiq_set_interrupt_state,
  6184. .process = gfx_v8_0_kiq_irq,
  6185. };
  6186. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6187. {
  6188. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6189. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6190. adev->gfx.priv_reg_irq.num_types = 1;
  6191. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6192. adev->gfx.priv_inst_irq.num_types = 1;
  6193. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6194. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6195. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6196. }
  6197. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6198. {
  6199. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6200. }
  6201. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6202. {
  6203. /* init asci gds info */
  6204. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6205. adev->gds.gws.total_size = 64;
  6206. adev->gds.oa.total_size = 16;
  6207. if (adev->gds.mem.total_size == 64 * 1024) {
  6208. adev->gds.mem.gfx_partition_size = 4096;
  6209. adev->gds.mem.cs_partition_size = 4096;
  6210. adev->gds.gws.gfx_partition_size = 4;
  6211. adev->gds.gws.cs_partition_size = 4;
  6212. adev->gds.oa.gfx_partition_size = 4;
  6213. adev->gds.oa.cs_partition_size = 1;
  6214. } else {
  6215. adev->gds.mem.gfx_partition_size = 1024;
  6216. adev->gds.mem.cs_partition_size = 1024;
  6217. adev->gds.gws.gfx_partition_size = 16;
  6218. adev->gds.gws.cs_partition_size = 16;
  6219. adev->gds.oa.gfx_partition_size = 4;
  6220. adev->gds.oa.cs_partition_size = 4;
  6221. }
  6222. }
  6223. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6224. u32 bitmap)
  6225. {
  6226. u32 data;
  6227. if (!bitmap)
  6228. return;
  6229. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6230. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6231. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6232. }
  6233. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6234. {
  6235. u32 data, mask;
  6236. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6237. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6238. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6239. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6240. }
  6241. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6242. {
  6243. int i, j, k, counter, active_cu_number = 0;
  6244. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6245. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6246. unsigned disable_masks[4 * 2];
  6247. u32 ao_cu_num;
  6248. memset(cu_info, 0, sizeof(*cu_info));
  6249. if (adev->flags & AMD_IS_APU)
  6250. ao_cu_num = 2;
  6251. else
  6252. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  6253. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6254. mutex_lock(&adev->grbm_idx_mutex);
  6255. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6256. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6257. mask = 1;
  6258. ao_bitmap = 0;
  6259. counter = 0;
  6260. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6261. if (i < 4 && j < 2)
  6262. gfx_v8_0_set_user_cu_inactive_bitmap(
  6263. adev, disable_masks[i * 2 + j]);
  6264. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6265. cu_info->bitmap[i][j] = bitmap;
  6266. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  6267. if (bitmap & mask) {
  6268. if (counter < ao_cu_num)
  6269. ao_bitmap |= mask;
  6270. counter ++;
  6271. }
  6272. mask <<= 1;
  6273. }
  6274. active_cu_number += counter;
  6275. if (i < 2 && j < 2)
  6276. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6277. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  6278. }
  6279. }
  6280. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6281. mutex_unlock(&adev->grbm_idx_mutex);
  6282. cu_info->number = active_cu_number;
  6283. cu_info->ao_cu_mask = ao_cu_mask;
  6284. cu_info->simd_per_cu = NUM_SIMD_PER_CU;
  6285. cu_info->max_waves_per_simd = 10;
  6286. cu_info->max_scratch_slots_per_cu = 32;
  6287. cu_info->wave_front_size = 64;
  6288. cu_info->lds_size = 64;
  6289. }
  6290. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6291. {
  6292. .type = AMD_IP_BLOCK_TYPE_GFX,
  6293. .major = 8,
  6294. .minor = 0,
  6295. .rev = 0,
  6296. .funcs = &gfx_v8_0_ip_funcs,
  6297. };
  6298. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6299. {
  6300. .type = AMD_IP_BLOCK_TYPE_GFX,
  6301. .major = 8,
  6302. .minor = 1,
  6303. .rev = 0,
  6304. .funcs = &gfx_v8_0_ip_funcs,
  6305. };
  6306. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  6307. {
  6308. uint64_t ce_payload_addr;
  6309. int cnt_ce;
  6310. union {
  6311. struct vi_ce_ib_state regular;
  6312. struct vi_ce_ib_state_chained_ib chained;
  6313. } ce_payload = {};
  6314. if (ring->adev->virt.chained_ib_support) {
  6315. ce_payload_addr = amdgpu_csa_vaddr(ring->adev) +
  6316. offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6317. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6318. } else {
  6319. ce_payload_addr = amdgpu_csa_vaddr(ring->adev) +
  6320. offsetof(struct vi_gfx_meta_data, ce_payload);
  6321. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6322. }
  6323. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6324. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6325. WRITE_DATA_DST_SEL(8) |
  6326. WR_CONFIRM) |
  6327. WRITE_DATA_CACHE_POLICY(0));
  6328. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6329. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6330. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6331. }
  6332. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  6333. {
  6334. uint64_t de_payload_addr, gds_addr, csa_addr;
  6335. int cnt_de;
  6336. union {
  6337. struct vi_de_ib_state regular;
  6338. struct vi_de_ib_state_chained_ib chained;
  6339. } de_payload = {};
  6340. csa_addr = amdgpu_csa_vaddr(ring->adev);
  6341. gds_addr = csa_addr + 4096;
  6342. if (ring->adev->virt.chained_ib_support) {
  6343. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6344. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6345. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6346. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6347. } else {
  6348. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6349. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6350. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6351. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6352. }
  6353. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6354. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6355. WRITE_DATA_DST_SEL(8) |
  6356. WR_CONFIRM) |
  6357. WRITE_DATA_CACHE_POLICY(0));
  6358. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6359. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6360. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6361. }