rtsx_pci_sdmmc.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427
  1. /* Realtek PCI-Express SD/MMC Card Interface driver
  2. *
  3. * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2, or (at your option) any
  8. * later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * Author:
  19. * Wei WANG <wei_wang@realsil.com.cn>
  20. */
  21. #include <linux/module.h>
  22. #include <linux/slab.h>
  23. #include <linux/highmem.h>
  24. #include <linux/delay.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/workqueue.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mmc/mmc.h>
  29. #include <linux/mmc/sd.h>
  30. #include <linux/mmc/card.h>
  31. #include <linux/mfd/rtsx_pci.h>
  32. #include <asm/unaligned.h>
  33. struct realtek_pci_sdmmc {
  34. struct platform_device *pdev;
  35. struct rtsx_pcr *pcr;
  36. struct mmc_host *mmc;
  37. struct mmc_request *mrq;
  38. struct workqueue_struct *workq;
  39. #define SDMMC_WORKQ_NAME "rtsx_pci_sdmmc_workq"
  40. struct work_struct work;
  41. struct mutex host_mutex;
  42. u8 ssc_depth;
  43. unsigned int clock;
  44. bool vpclk;
  45. bool double_clk;
  46. bool eject;
  47. bool initial_mode;
  48. int power_state;
  49. #define SDMMC_POWER_ON 1
  50. #define SDMMC_POWER_OFF 0
  51. unsigned int sg_count;
  52. s32 cookie;
  53. unsigned int cookie_sg_count;
  54. bool using_cookie;
  55. };
  56. static inline struct device *sdmmc_dev(struct realtek_pci_sdmmc *host)
  57. {
  58. return &(host->pdev->dev);
  59. }
  60. static inline void sd_clear_error(struct realtek_pci_sdmmc *host)
  61. {
  62. rtsx_pci_write_register(host->pcr, CARD_STOP,
  63. SD_STOP | SD_CLR_ERR, SD_STOP | SD_CLR_ERR);
  64. }
  65. #ifdef DEBUG
  66. static void sd_print_debug_regs(struct realtek_pci_sdmmc *host)
  67. {
  68. struct rtsx_pcr *pcr = host->pcr;
  69. u16 i;
  70. u8 *ptr;
  71. /* Print SD host internal registers */
  72. rtsx_pci_init_cmd(pcr);
  73. for (i = 0xFDA0; i <= 0xFDAE; i++)
  74. rtsx_pci_add_cmd(pcr, READ_REG_CMD, i, 0, 0);
  75. for (i = 0xFD52; i <= 0xFD69; i++)
  76. rtsx_pci_add_cmd(pcr, READ_REG_CMD, i, 0, 0);
  77. rtsx_pci_send_cmd(pcr, 100);
  78. ptr = rtsx_pci_get_cmd_data(pcr);
  79. for (i = 0xFDA0; i <= 0xFDAE; i++)
  80. dev_dbg(sdmmc_dev(host), "0x%04X: 0x%02x\n", i, *(ptr++));
  81. for (i = 0xFD52; i <= 0xFD69; i++)
  82. dev_dbg(sdmmc_dev(host), "0x%04X: 0x%02x\n", i, *(ptr++));
  83. }
  84. #else
  85. #define sd_print_debug_regs(host)
  86. #endif /* DEBUG */
  87. /*
  88. * sd_pre_dma_transfer - do dma_map_sg() or using cookie
  89. *
  90. * @pre: if called in pre_req()
  91. * return:
  92. * 0 - do dma_map_sg()
  93. * 1 - using cookie
  94. */
  95. static int sd_pre_dma_transfer(struct realtek_pci_sdmmc *host,
  96. struct mmc_data *data, bool pre)
  97. {
  98. struct rtsx_pcr *pcr = host->pcr;
  99. int read = data->flags & MMC_DATA_READ;
  100. int count = 0;
  101. int using_cookie = 0;
  102. if (!pre && data->host_cookie && data->host_cookie != host->cookie) {
  103. dev_err(sdmmc_dev(host),
  104. "error: data->host_cookie = %d, host->cookie = %d\n",
  105. data->host_cookie, host->cookie);
  106. data->host_cookie = 0;
  107. }
  108. if (pre || data->host_cookie != host->cookie) {
  109. count = rtsx_pci_dma_map_sg(pcr, data->sg, data->sg_len, read);
  110. } else {
  111. count = host->cookie_sg_count;
  112. using_cookie = 1;
  113. }
  114. if (pre) {
  115. host->cookie_sg_count = count;
  116. if (++host->cookie < 0)
  117. host->cookie = 1;
  118. data->host_cookie = host->cookie;
  119. } else {
  120. host->sg_count = count;
  121. }
  122. return using_cookie;
  123. }
  124. static void sdmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
  125. bool is_first_req)
  126. {
  127. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  128. struct mmc_data *data = mrq->data;
  129. if (data->host_cookie) {
  130. dev_err(sdmmc_dev(host),
  131. "error: reset data->host_cookie = %d\n",
  132. data->host_cookie);
  133. data->host_cookie = 0;
  134. }
  135. sd_pre_dma_transfer(host, data, true);
  136. dev_dbg(sdmmc_dev(host), "pre dma sg: %d\n", host->cookie_sg_count);
  137. }
  138. static void sdmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  139. int err)
  140. {
  141. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  142. struct rtsx_pcr *pcr = host->pcr;
  143. struct mmc_data *data = mrq->data;
  144. int read = data->flags & MMC_DATA_READ;
  145. rtsx_pci_dma_unmap_sg(pcr, data->sg, data->sg_len, read);
  146. data->host_cookie = 0;
  147. }
  148. static int sd_read_data(struct realtek_pci_sdmmc *host, u8 *cmd, u16 byte_cnt,
  149. u8 *buf, int buf_len, int timeout)
  150. {
  151. struct rtsx_pcr *pcr = host->pcr;
  152. int err, i;
  153. u8 trans_mode;
  154. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD%d\n", __func__, cmd[0] - 0x40);
  155. if (!buf)
  156. buf_len = 0;
  157. if ((cmd[0] & 0x3F) == MMC_SEND_TUNING_BLOCK)
  158. trans_mode = SD_TM_AUTO_TUNING;
  159. else
  160. trans_mode = SD_TM_NORMAL_READ;
  161. rtsx_pci_init_cmd(pcr);
  162. for (i = 0; i < 5; i++)
  163. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0 + i, 0xFF, cmd[i]);
  164. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, (u8)byte_cnt);
  165. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H,
  166. 0xFF, (u8)(byte_cnt >> 8));
  167. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, 1);
  168. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, 0);
  169. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  170. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  171. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  172. if (trans_mode != SD_TM_AUTO_TUNING)
  173. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  174. CARD_DATA_SOURCE, 0x01, PINGPONG_BUFFER);
  175. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  176. 0xFF, trans_mode | SD_TRANSFER_START);
  177. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  178. SD_TRANSFER_END, SD_TRANSFER_END);
  179. err = rtsx_pci_send_cmd(pcr, timeout);
  180. if (err < 0) {
  181. sd_print_debug_regs(host);
  182. dev_dbg(sdmmc_dev(host),
  183. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  184. return err;
  185. }
  186. if (buf && buf_len) {
  187. err = rtsx_pci_read_ppbuf(pcr, buf, buf_len);
  188. if (err < 0) {
  189. dev_dbg(sdmmc_dev(host),
  190. "rtsx_pci_read_ppbuf fail (err = %d)\n", err);
  191. return err;
  192. }
  193. }
  194. return 0;
  195. }
  196. static int sd_write_data(struct realtek_pci_sdmmc *host, u8 *cmd, u16 byte_cnt,
  197. u8 *buf, int buf_len, int timeout)
  198. {
  199. struct rtsx_pcr *pcr = host->pcr;
  200. int err, i;
  201. u8 trans_mode;
  202. if (!buf)
  203. buf_len = 0;
  204. if (buf && buf_len) {
  205. err = rtsx_pci_write_ppbuf(pcr, buf, buf_len);
  206. if (err < 0) {
  207. dev_dbg(sdmmc_dev(host),
  208. "rtsx_pci_write_ppbuf fail (err = %d)\n", err);
  209. return err;
  210. }
  211. }
  212. trans_mode = cmd ? SD_TM_AUTO_WRITE_2 : SD_TM_AUTO_WRITE_3;
  213. rtsx_pci_init_cmd(pcr);
  214. if (cmd) {
  215. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d\n", __func__,
  216. cmd[0] - 0x40);
  217. for (i = 0; i < 5; i++)
  218. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  219. SD_CMD0 + i, 0xFF, cmd[i]);
  220. }
  221. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, (u8)byte_cnt);
  222. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H,
  223. 0xFF, (u8)(byte_cnt >> 8));
  224. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, 1);
  225. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, 0);
  226. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  227. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  228. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  229. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  230. trans_mode | SD_TRANSFER_START);
  231. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  232. SD_TRANSFER_END, SD_TRANSFER_END);
  233. err = rtsx_pci_send_cmd(pcr, timeout);
  234. if (err < 0) {
  235. sd_print_debug_regs(host);
  236. dev_dbg(sdmmc_dev(host),
  237. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  238. return err;
  239. }
  240. return 0;
  241. }
  242. static void sd_send_cmd_get_rsp(struct realtek_pci_sdmmc *host,
  243. struct mmc_command *cmd)
  244. {
  245. struct rtsx_pcr *pcr = host->pcr;
  246. u8 cmd_idx = (u8)cmd->opcode;
  247. u32 arg = cmd->arg;
  248. int err = 0;
  249. int timeout = 100;
  250. int i;
  251. u8 *ptr;
  252. int stat_idx = 0;
  253. u8 rsp_type;
  254. int rsp_len = 5;
  255. bool clock_toggled = false;
  256. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  257. __func__, cmd_idx, arg);
  258. /* Response type:
  259. * R0
  260. * R1, R5, R6, R7
  261. * R1b
  262. * R2
  263. * R3, R4
  264. */
  265. switch (mmc_resp_type(cmd)) {
  266. case MMC_RSP_NONE:
  267. rsp_type = SD_RSP_TYPE_R0;
  268. rsp_len = 0;
  269. break;
  270. case MMC_RSP_R1:
  271. rsp_type = SD_RSP_TYPE_R1;
  272. break;
  273. case MMC_RSP_R1 & ~MMC_RSP_CRC:
  274. rsp_type = SD_RSP_TYPE_R1 | SD_NO_CHECK_CRC7;
  275. break;
  276. case MMC_RSP_R1B:
  277. rsp_type = SD_RSP_TYPE_R1b;
  278. break;
  279. case MMC_RSP_R2:
  280. rsp_type = SD_RSP_TYPE_R2;
  281. rsp_len = 16;
  282. break;
  283. case MMC_RSP_R3:
  284. rsp_type = SD_RSP_TYPE_R3;
  285. break;
  286. default:
  287. dev_dbg(sdmmc_dev(host), "cmd->flag is not valid\n");
  288. err = -EINVAL;
  289. goto out;
  290. }
  291. if (rsp_type == SD_RSP_TYPE_R1b)
  292. timeout = 3000;
  293. if (cmd->opcode == SD_SWITCH_VOLTAGE) {
  294. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  295. 0xFF, SD_CLK_TOGGLE_EN);
  296. if (err < 0)
  297. goto out;
  298. clock_toggled = true;
  299. }
  300. rtsx_pci_init_cmd(pcr);
  301. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0, 0xFF, 0x40 | cmd_idx);
  302. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD1, 0xFF, (u8)(arg >> 24));
  303. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD2, 0xFF, (u8)(arg >> 16));
  304. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD3, 0xFF, (u8)(arg >> 8));
  305. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD4, 0xFF, (u8)arg);
  306. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, rsp_type);
  307. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  308. 0x01, PINGPONG_BUFFER);
  309. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  310. 0xFF, SD_TM_CMD_RSP | SD_TRANSFER_START);
  311. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  312. SD_TRANSFER_END | SD_STAT_IDLE,
  313. SD_TRANSFER_END | SD_STAT_IDLE);
  314. if (rsp_type == SD_RSP_TYPE_R2) {
  315. /* Read data from ping-pong buffer */
  316. for (i = PPBUF_BASE2; i < PPBUF_BASE2 + 16; i++)
  317. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  318. stat_idx = 16;
  319. } else if (rsp_type != SD_RSP_TYPE_R0) {
  320. /* Read data from SD_CMDx registers */
  321. for (i = SD_CMD0; i <= SD_CMD4; i++)
  322. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  323. stat_idx = 5;
  324. }
  325. rtsx_pci_add_cmd(pcr, READ_REG_CMD, SD_STAT1, 0, 0);
  326. err = rtsx_pci_send_cmd(pcr, timeout);
  327. if (err < 0) {
  328. sd_print_debug_regs(host);
  329. sd_clear_error(host);
  330. dev_dbg(sdmmc_dev(host),
  331. "rtsx_pci_send_cmd error (err = %d)\n", err);
  332. goto out;
  333. }
  334. if (rsp_type == SD_RSP_TYPE_R0) {
  335. err = 0;
  336. goto out;
  337. }
  338. /* Eliminate returned value of CHECK_REG_CMD */
  339. ptr = rtsx_pci_get_cmd_data(pcr) + 1;
  340. /* Check (Start,Transmission) bit of Response */
  341. if ((ptr[0] & 0xC0) != 0) {
  342. err = -EILSEQ;
  343. dev_dbg(sdmmc_dev(host), "Invalid response bit\n");
  344. goto out;
  345. }
  346. /* Check CRC7 */
  347. if (!(rsp_type & SD_NO_CHECK_CRC7)) {
  348. if (ptr[stat_idx] & SD_CRC7_ERR) {
  349. err = -EILSEQ;
  350. dev_dbg(sdmmc_dev(host), "CRC7 error\n");
  351. goto out;
  352. }
  353. }
  354. if (rsp_type == SD_RSP_TYPE_R2) {
  355. for (i = 0; i < 4; i++) {
  356. cmd->resp[i] = get_unaligned_be32(ptr + 1 + i * 4);
  357. dev_dbg(sdmmc_dev(host), "cmd->resp[%d] = 0x%08x\n",
  358. i, cmd->resp[i]);
  359. }
  360. } else {
  361. cmd->resp[0] = get_unaligned_be32(ptr + 1);
  362. dev_dbg(sdmmc_dev(host), "cmd->resp[0] = 0x%08x\n",
  363. cmd->resp[0]);
  364. }
  365. out:
  366. cmd->error = err;
  367. if (err && clock_toggled)
  368. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  369. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  370. }
  371. static int sd_rw_multi(struct realtek_pci_sdmmc *host, struct mmc_request *mrq)
  372. {
  373. struct rtsx_pcr *pcr = host->pcr;
  374. struct mmc_host *mmc = host->mmc;
  375. struct mmc_card *card = mmc->card;
  376. struct mmc_data *data = mrq->data;
  377. int uhs = mmc_card_uhs(card);
  378. int read = (data->flags & MMC_DATA_READ) ? 1 : 0;
  379. u8 cfg2, trans_mode;
  380. int err;
  381. size_t data_len = data->blksz * data->blocks;
  382. if (read) {
  383. cfg2 = SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  384. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_0;
  385. trans_mode = SD_TM_AUTO_READ_3;
  386. } else {
  387. cfg2 = SD_NO_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  388. SD_NO_WAIT_BUSY_END | SD_NO_CHECK_CRC7 | SD_RSP_LEN_0;
  389. trans_mode = SD_TM_AUTO_WRITE_3;
  390. }
  391. if (!uhs)
  392. cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
  393. rtsx_pci_init_cmd(pcr);
  394. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, 0x00);
  395. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H, 0xFF, 0x02);
  396. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L,
  397. 0xFF, (u8)data->blocks);
  398. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H,
  399. 0xFF, (u8)(data->blocks >> 8));
  400. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  401. DMA_DONE_INT, DMA_DONE_INT);
  402. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
  403. 0xFF, (u8)(data_len >> 24));
  404. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
  405. 0xFF, (u8)(data_len >> 16));
  406. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
  407. 0xFF, (u8)(data_len >> 8));
  408. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
  409. if (read) {
  410. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  411. 0x03 | DMA_PACK_SIZE_MASK,
  412. DMA_DIR_FROM_CARD | DMA_EN | DMA_512);
  413. } else {
  414. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  415. 0x03 | DMA_PACK_SIZE_MASK,
  416. DMA_DIR_TO_CARD | DMA_EN | DMA_512);
  417. }
  418. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  419. 0x01, RING_BUFFER);
  420. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2);
  421. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  422. trans_mode | SD_TRANSFER_START);
  423. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  424. SD_TRANSFER_END, SD_TRANSFER_END);
  425. rtsx_pci_send_cmd_no_wait(pcr);
  426. err = rtsx_pci_dma_transfer(pcr, data->sg, host->sg_count, read, 10000);
  427. if (err < 0) {
  428. sd_clear_error(host);
  429. return err;
  430. }
  431. return 0;
  432. }
  433. static inline void sd_enable_initial_mode(struct realtek_pci_sdmmc *host)
  434. {
  435. rtsx_pci_write_register(host->pcr, SD_CFG1,
  436. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_128);
  437. }
  438. static inline void sd_disable_initial_mode(struct realtek_pci_sdmmc *host)
  439. {
  440. rtsx_pci_write_register(host->pcr, SD_CFG1,
  441. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_0);
  442. }
  443. static void sd_normal_rw(struct realtek_pci_sdmmc *host,
  444. struct mmc_request *mrq)
  445. {
  446. struct mmc_command *cmd = mrq->cmd;
  447. struct mmc_data *data = mrq->data;
  448. u8 _cmd[5], *buf;
  449. _cmd[0] = 0x40 | (u8)cmd->opcode;
  450. put_unaligned_be32(cmd->arg, (u32 *)(&_cmd[1]));
  451. buf = kzalloc(data->blksz, GFP_NOIO);
  452. if (!buf) {
  453. cmd->error = -ENOMEM;
  454. return;
  455. }
  456. if (data->flags & MMC_DATA_READ) {
  457. if (host->initial_mode)
  458. sd_disable_initial_mode(host);
  459. cmd->error = sd_read_data(host, _cmd, (u16)data->blksz, buf,
  460. data->blksz, 200);
  461. if (host->initial_mode)
  462. sd_enable_initial_mode(host);
  463. sg_copy_from_buffer(data->sg, data->sg_len, buf, data->blksz);
  464. } else {
  465. sg_copy_to_buffer(data->sg, data->sg_len, buf, data->blksz);
  466. cmd->error = sd_write_data(host, _cmd, (u16)data->blksz, buf,
  467. data->blksz, 200);
  468. }
  469. kfree(buf);
  470. }
  471. static int sd_change_phase(struct realtek_pci_sdmmc *host,
  472. u8 sample_point, bool rx)
  473. {
  474. struct rtsx_pcr *pcr = host->pcr;
  475. int err;
  476. dev_dbg(sdmmc_dev(host), "%s(%s): sample_point = %d\n",
  477. __func__, rx ? "RX" : "TX", sample_point);
  478. rtsx_pci_init_cmd(pcr);
  479. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, CHANGE_CLK);
  480. if (rx)
  481. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  482. SD_VPRX_CTL, 0x1F, sample_point);
  483. else
  484. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  485. SD_VPTX_CTL, 0x1F, sample_point);
  486. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL, PHASE_NOT_RESET, 0);
  487. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
  488. PHASE_NOT_RESET, PHASE_NOT_RESET);
  489. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, 0);
  490. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1, SD_ASYNC_FIFO_NOT_RST, 0);
  491. err = rtsx_pci_send_cmd(pcr, 100);
  492. if (err < 0)
  493. return err;
  494. return 0;
  495. }
  496. static inline u32 test_phase_bit(u32 phase_map, unsigned int bit)
  497. {
  498. bit %= RTSX_PHASE_MAX;
  499. return phase_map & (1 << bit);
  500. }
  501. static int sd_get_phase_len(u32 phase_map, unsigned int start_bit)
  502. {
  503. int i;
  504. for (i = 0; i < RTSX_PHASE_MAX; i++) {
  505. if (test_phase_bit(phase_map, start_bit + i) == 0)
  506. return i;
  507. }
  508. return RTSX_PHASE_MAX;
  509. }
  510. static u8 sd_search_final_phase(struct realtek_pci_sdmmc *host, u32 phase_map)
  511. {
  512. int start = 0, len = 0;
  513. int start_final = 0, len_final = 0;
  514. u8 final_phase = 0xFF;
  515. if (phase_map == 0) {
  516. dev_err(sdmmc_dev(host), "phase error: [map:%x]\n", phase_map);
  517. return final_phase;
  518. }
  519. while (start < RTSX_PHASE_MAX) {
  520. len = sd_get_phase_len(phase_map, start);
  521. if (len_final < len) {
  522. start_final = start;
  523. len_final = len;
  524. }
  525. start += len ? len : 1;
  526. }
  527. final_phase = (start_final + len_final / 2) % RTSX_PHASE_MAX;
  528. dev_dbg(sdmmc_dev(host), "phase: [map:%x] [maxlen:%d] [final:%d]\n",
  529. phase_map, len_final, final_phase);
  530. return final_phase;
  531. }
  532. static void sd_wait_data_idle(struct realtek_pci_sdmmc *host)
  533. {
  534. int err, i;
  535. u8 val = 0;
  536. for (i = 0; i < 100; i++) {
  537. err = rtsx_pci_read_register(host->pcr, SD_DATA_STATE, &val);
  538. if (val & SD_DATA_IDLE)
  539. return;
  540. udelay(100);
  541. }
  542. }
  543. static int sd_tuning_rx_cmd(struct realtek_pci_sdmmc *host,
  544. u8 opcode, u8 sample_point)
  545. {
  546. int err;
  547. u8 cmd[5] = {0};
  548. err = sd_change_phase(host, sample_point, true);
  549. if (err < 0)
  550. return err;
  551. cmd[0] = 0x40 | opcode;
  552. err = sd_read_data(host, cmd, 0x40, NULL, 0, 100);
  553. if (err < 0) {
  554. /* Wait till SD DATA IDLE */
  555. sd_wait_data_idle(host);
  556. sd_clear_error(host);
  557. return err;
  558. }
  559. return 0;
  560. }
  561. static int sd_tuning_phase(struct realtek_pci_sdmmc *host,
  562. u8 opcode, u32 *phase_map)
  563. {
  564. int err, i;
  565. u32 raw_phase_map = 0;
  566. for (i = 0; i < RTSX_PHASE_MAX; i++) {
  567. err = sd_tuning_rx_cmd(host, opcode, (u8)i);
  568. if (err == 0)
  569. raw_phase_map |= 1 << i;
  570. }
  571. if (phase_map)
  572. *phase_map = raw_phase_map;
  573. return 0;
  574. }
  575. static int sd_tuning_rx(struct realtek_pci_sdmmc *host, u8 opcode)
  576. {
  577. int err, i;
  578. u32 raw_phase_map[RX_TUNING_CNT] = {0}, phase_map;
  579. u8 final_phase;
  580. for (i = 0; i < RX_TUNING_CNT; i++) {
  581. err = sd_tuning_phase(host, opcode, &(raw_phase_map[i]));
  582. if (err < 0)
  583. return err;
  584. if (raw_phase_map[i] == 0)
  585. break;
  586. }
  587. phase_map = 0xFFFFFFFF;
  588. for (i = 0; i < RX_TUNING_CNT; i++) {
  589. dev_dbg(sdmmc_dev(host), "RX raw_phase_map[%d] = 0x%08x\n",
  590. i, raw_phase_map[i]);
  591. phase_map &= raw_phase_map[i];
  592. }
  593. dev_dbg(sdmmc_dev(host), "RX phase_map = 0x%08x\n", phase_map);
  594. if (phase_map) {
  595. final_phase = sd_search_final_phase(host, phase_map);
  596. if (final_phase == 0xFF)
  597. return -EINVAL;
  598. err = sd_change_phase(host, final_phase, true);
  599. if (err < 0)
  600. return err;
  601. } else {
  602. return -EINVAL;
  603. }
  604. return 0;
  605. }
  606. static inline int sd_rw_cmd(struct mmc_command *cmd)
  607. {
  608. return mmc_op_multi(cmd->opcode) ||
  609. (cmd->opcode == MMC_READ_SINGLE_BLOCK) ||
  610. (cmd->opcode == MMC_WRITE_BLOCK);
  611. }
  612. static void sd_request(struct work_struct *work)
  613. {
  614. struct realtek_pci_sdmmc *host = container_of(work,
  615. struct realtek_pci_sdmmc, work);
  616. struct rtsx_pcr *pcr = host->pcr;
  617. struct mmc_host *mmc = host->mmc;
  618. struct mmc_request *mrq = host->mrq;
  619. struct mmc_command *cmd = mrq->cmd;
  620. struct mmc_data *data = mrq->data;
  621. unsigned int data_size = 0;
  622. int err;
  623. if (host->eject) {
  624. cmd->error = -ENOMEDIUM;
  625. goto finish;
  626. }
  627. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  628. if (err) {
  629. cmd->error = err;
  630. goto finish;
  631. }
  632. mutex_lock(&pcr->pcr_mutex);
  633. rtsx_pci_start_run(pcr);
  634. rtsx_pci_switch_clock(pcr, host->clock, host->ssc_depth,
  635. host->initial_mode, host->double_clk, host->vpclk);
  636. rtsx_pci_write_register(pcr, CARD_SELECT, 0x07, SD_MOD_SEL);
  637. rtsx_pci_write_register(pcr, CARD_SHARE_MODE,
  638. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  639. mutex_lock(&host->host_mutex);
  640. host->mrq = mrq;
  641. mutex_unlock(&host->host_mutex);
  642. if (mrq->data)
  643. data_size = data->blocks * data->blksz;
  644. if (!data_size || sd_rw_cmd(cmd)) {
  645. sd_send_cmd_get_rsp(host, cmd);
  646. if (!cmd->error && data_size) {
  647. sd_rw_multi(host, mrq);
  648. if (!host->using_cookie)
  649. sdmmc_post_req(host->mmc, host->mrq, 0);
  650. if (mmc_op_multi(cmd->opcode) && mrq->stop)
  651. sd_send_cmd_get_rsp(host, mrq->stop);
  652. }
  653. } else {
  654. sd_normal_rw(host, mrq);
  655. }
  656. if (mrq->data) {
  657. if (cmd->error || data->error)
  658. data->bytes_xfered = 0;
  659. else
  660. data->bytes_xfered = data->blocks * data->blksz;
  661. }
  662. mutex_unlock(&pcr->pcr_mutex);
  663. finish:
  664. if (cmd->error)
  665. dev_dbg(sdmmc_dev(host), "cmd->error = %d\n", cmd->error);
  666. mutex_lock(&host->host_mutex);
  667. host->mrq = NULL;
  668. mutex_unlock(&host->host_mutex);
  669. mmc_request_done(mmc, mrq);
  670. }
  671. static void sdmmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  672. {
  673. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  674. struct mmc_data *data = mrq->data;
  675. mutex_lock(&host->host_mutex);
  676. host->mrq = mrq;
  677. mutex_unlock(&host->host_mutex);
  678. if (sd_rw_cmd(mrq->cmd))
  679. host->using_cookie = sd_pre_dma_transfer(host, data, false);
  680. queue_work(host->workq, &host->work);
  681. }
  682. static int sd_set_bus_width(struct realtek_pci_sdmmc *host,
  683. unsigned char bus_width)
  684. {
  685. int err = 0;
  686. u8 width[] = {
  687. [MMC_BUS_WIDTH_1] = SD_BUS_WIDTH_1BIT,
  688. [MMC_BUS_WIDTH_4] = SD_BUS_WIDTH_4BIT,
  689. [MMC_BUS_WIDTH_8] = SD_BUS_WIDTH_8BIT,
  690. };
  691. if (bus_width <= MMC_BUS_WIDTH_8)
  692. err = rtsx_pci_write_register(host->pcr, SD_CFG1,
  693. 0x03, width[bus_width]);
  694. return err;
  695. }
  696. static int sd_power_on(struct realtek_pci_sdmmc *host)
  697. {
  698. struct rtsx_pcr *pcr = host->pcr;
  699. int err;
  700. if (host->power_state == SDMMC_POWER_ON)
  701. return 0;
  702. rtsx_pci_init_cmd(pcr);
  703. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SELECT, 0x07, SD_MOD_SEL);
  704. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SHARE_MODE,
  705. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  706. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN,
  707. SD_CLK_EN, SD_CLK_EN);
  708. err = rtsx_pci_send_cmd(pcr, 100);
  709. if (err < 0)
  710. return err;
  711. err = rtsx_pci_card_pull_ctl_enable(pcr, RTSX_SD_CARD);
  712. if (err < 0)
  713. return err;
  714. err = rtsx_pci_card_power_on(pcr, RTSX_SD_CARD);
  715. if (err < 0)
  716. return err;
  717. err = rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, SD_OUTPUT_EN);
  718. if (err < 0)
  719. return err;
  720. host->power_state = SDMMC_POWER_ON;
  721. return 0;
  722. }
  723. static int sd_power_off(struct realtek_pci_sdmmc *host)
  724. {
  725. struct rtsx_pcr *pcr = host->pcr;
  726. int err;
  727. host->power_state = SDMMC_POWER_OFF;
  728. rtsx_pci_init_cmd(pcr);
  729. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN, SD_CLK_EN, 0);
  730. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_OE, SD_OUTPUT_EN, 0);
  731. err = rtsx_pci_send_cmd(pcr, 100);
  732. if (err < 0)
  733. return err;
  734. err = rtsx_pci_card_power_off(pcr, RTSX_SD_CARD);
  735. if (err < 0)
  736. return err;
  737. return rtsx_pci_card_pull_ctl_disable(pcr, RTSX_SD_CARD);
  738. }
  739. static int sd_set_power_mode(struct realtek_pci_sdmmc *host,
  740. unsigned char power_mode)
  741. {
  742. int err;
  743. if (power_mode == MMC_POWER_OFF)
  744. err = sd_power_off(host);
  745. else
  746. err = sd_power_on(host);
  747. return err;
  748. }
  749. static int sd_set_timing(struct realtek_pci_sdmmc *host, unsigned char timing)
  750. {
  751. struct rtsx_pcr *pcr = host->pcr;
  752. int err = 0;
  753. rtsx_pci_init_cmd(pcr);
  754. switch (timing) {
  755. case MMC_TIMING_UHS_SDR104:
  756. case MMC_TIMING_UHS_SDR50:
  757. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  758. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  759. SD_30_MODE | SD_ASYNC_FIFO_NOT_RST);
  760. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  761. CLK_LOW_FREQ, CLK_LOW_FREQ);
  762. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  763. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  764. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  765. break;
  766. case MMC_TIMING_MMC_DDR52:
  767. case MMC_TIMING_UHS_DDR50:
  768. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  769. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  770. SD_DDR_MODE | SD_ASYNC_FIFO_NOT_RST);
  771. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  772. CLK_LOW_FREQ, CLK_LOW_FREQ);
  773. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  774. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  775. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  776. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  777. DDR_VAR_TX_CMD_DAT, DDR_VAR_TX_CMD_DAT);
  778. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  779. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD,
  780. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD);
  781. break;
  782. case MMC_TIMING_MMC_HS:
  783. case MMC_TIMING_SD_HS:
  784. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  785. 0x0C, SD_20_MODE);
  786. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  787. CLK_LOW_FREQ, CLK_LOW_FREQ);
  788. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  789. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  790. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  791. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  792. SD20_TX_SEL_MASK, SD20_TX_14_AHEAD);
  793. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  794. SD20_RX_SEL_MASK, SD20_RX_14_DELAY);
  795. break;
  796. default:
  797. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  798. SD_CFG1, 0x0C, SD_20_MODE);
  799. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  800. CLK_LOW_FREQ, CLK_LOW_FREQ);
  801. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  802. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  803. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  804. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  805. SD_PUSH_POINT_CTL, 0xFF, 0);
  806. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  807. SD20_RX_SEL_MASK, SD20_RX_POS_EDGE);
  808. break;
  809. }
  810. err = rtsx_pci_send_cmd(pcr, 100);
  811. return err;
  812. }
  813. static void sdmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  814. {
  815. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  816. struct rtsx_pcr *pcr = host->pcr;
  817. if (host->eject)
  818. return;
  819. if (rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD))
  820. return;
  821. mutex_lock(&pcr->pcr_mutex);
  822. rtsx_pci_start_run(pcr);
  823. sd_set_bus_width(host, ios->bus_width);
  824. sd_set_power_mode(host, ios->power_mode);
  825. sd_set_timing(host, ios->timing);
  826. host->vpclk = false;
  827. host->double_clk = true;
  828. switch (ios->timing) {
  829. case MMC_TIMING_UHS_SDR104:
  830. case MMC_TIMING_UHS_SDR50:
  831. host->ssc_depth = RTSX_SSC_DEPTH_2M;
  832. host->vpclk = true;
  833. host->double_clk = false;
  834. break;
  835. case MMC_TIMING_MMC_DDR52:
  836. case MMC_TIMING_UHS_DDR50:
  837. case MMC_TIMING_UHS_SDR25:
  838. host->ssc_depth = RTSX_SSC_DEPTH_1M;
  839. break;
  840. default:
  841. host->ssc_depth = RTSX_SSC_DEPTH_500K;
  842. break;
  843. }
  844. host->initial_mode = (ios->clock <= 1000000) ? true : false;
  845. host->clock = ios->clock;
  846. rtsx_pci_switch_clock(pcr, ios->clock, host->ssc_depth,
  847. host->initial_mode, host->double_clk, host->vpclk);
  848. mutex_unlock(&pcr->pcr_mutex);
  849. }
  850. static int sdmmc_get_ro(struct mmc_host *mmc)
  851. {
  852. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  853. struct rtsx_pcr *pcr = host->pcr;
  854. int ro = 0;
  855. u32 val;
  856. if (host->eject)
  857. return -ENOMEDIUM;
  858. mutex_lock(&pcr->pcr_mutex);
  859. rtsx_pci_start_run(pcr);
  860. /* Check SD mechanical write-protect switch */
  861. val = rtsx_pci_readl(pcr, RTSX_BIPR);
  862. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  863. if (val & SD_WRITE_PROTECT)
  864. ro = 1;
  865. mutex_unlock(&pcr->pcr_mutex);
  866. return ro;
  867. }
  868. static int sdmmc_get_cd(struct mmc_host *mmc)
  869. {
  870. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  871. struct rtsx_pcr *pcr = host->pcr;
  872. int cd = 0;
  873. u32 val;
  874. if (host->eject)
  875. return -ENOMEDIUM;
  876. mutex_lock(&pcr->pcr_mutex);
  877. rtsx_pci_start_run(pcr);
  878. /* Check SD card detect */
  879. val = rtsx_pci_card_exist(pcr);
  880. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  881. if (val & SD_EXIST)
  882. cd = 1;
  883. mutex_unlock(&pcr->pcr_mutex);
  884. return cd;
  885. }
  886. static int sd_wait_voltage_stable_1(struct realtek_pci_sdmmc *host)
  887. {
  888. struct rtsx_pcr *pcr = host->pcr;
  889. int err;
  890. u8 stat;
  891. /* Reference to Signal Voltage Switch Sequence in SD spec.
  892. * Wait for a period of time so that the card can drive SD_CMD and
  893. * SD_DAT[3:0] to low after sending back CMD11 response.
  894. */
  895. mdelay(1);
  896. /* SD_CMD, SD_DAT[3:0] should be driven to low by card;
  897. * If either one of SD_CMD,SD_DAT[3:0] is not low,
  898. * abort the voltage switch sequence;
  899. */
  900. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  901. if (err < 0)
  902. return err;
  903. if (stat & (SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  904. SD_DAT1_STATUS | SD_DAT0_STATUS))
  905. return -EINVAL;
  906. /* Stop toggle SD clock */
  907. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  908. 0xFF, SD_CLK_FORCE_STOP);
  909. if (err < 0)
  910. return err;
  911. return 0;
  912. }
  913. static int sd_wait_voltage_stable_2(struct realtek_pci_sdmmc *host)
  914. {
  915. struct rtsx_pcr *pcr = host->pcr;
  916. int err;
  917. u8 stat, mask, val;
  918. /* Wait 1.8V output of voltage regulator in card stable */
  919. msleep(50);
  920. /* Toggle SD clock again */
  921. err = rtsx_pci_write_register(pcr, SD_BUS_STAT, 0xFF, SD_CLK_TOGGLE_EN);
  922. if (err < 0)
  923. return err;
  924. /* Wait for a period of time so that the card can drive
  925. * SD_DAT[3:0] to high at 1.8V
  926. */
  927. msleep(20);
  928. /* SD_CMD, SD_DAT[3:0] should be pulled high by host */
  929. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  930. if (err < 0)
  931. return err;
  932. mask = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  933. SD_DAT1_STATUS | SD_DAT0_STATUS;
  934. val = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  935. SD_DAT1_STATUS | SD_DAT0_STATUS;
  936. if ((stat & mask) != val) {
  937. dev_dbg(sdmmc_dev(host),
  938. "%s: SD_BUS_STAT = 0x%x\n", __func__, stat);
  939. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  940. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  941. rtsx_pci_write_register(pcr, CARD_CLK_EN, 0xFF, 0);
  942. return -EINVAL;
  943. }
  944. return 0;
  945. }
  946. static int sdmmc_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
  947. {
  948. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  949. struct rtsx_pcr *pcr = host->pcr;
  950. int err = 0;
  951. u8 voltage;
  952. dev_dbg(sdmmc_dev(host), "%s: signal_voltage = %d\n",
  953. __func__, ios->signal_voltage);
  954. if (host->eject)
  955. return -ENOMEDIUM;
  956. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  957. if (err)
  958. return err;
  959. mutex_lock(&pcr->pcr_mutex);
  960. rtsx_pci_start_run(pcr);
  961. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
  962. voltage = OUTPUT_3V3;
  963. else
  964. voltage = OUTPUT_1V8;
  965. if (voltage == OUTPUT_1V8) {
  966. err = sd_wait_voltage_stable_1(host);
  967. if (err < 0)
  968. goto out;
  969. }
  970. err = rtsx_pci_switch_output_voltage(pcr, voltage);
  971. if (err < 0)
  972. goto out;
  973. if (voltage == OUTPUT_1V8) {
  974. err = sd_wait_voltage_stable_2(host);
  975. if (err < 0)
  976. goto out;
  977. }
  978. out:
  979. /* Stop toggle SD clock in idle */
  980. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  981. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  982. mutex_unlock(&pcr->pcr_mutex);
  983. return err;
  984. }
  985. static int sdmmc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  986. {
  987. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  988. struct rtsx_pcr *pcr = host->pcr;
  989. int err = 0;
  990. if (host->eject)
  991. return -ENOMEDIUM;
  992. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  993. if (err)
  994. return err;
  995. mutex_lock(&pcr->pcr_mutex);
  996. rtsx_pci_start_run(pcr);
  997. /* Set initial TX phase */
  998. switch (mmc->ios.timing) {
  999. case MMC_TIMING_UHS_SDR104:
  1000. err = sd_change_phase(host, SDR104_TX_PHASE(pcr), false);
  1001. break;
  1002. case MMC_TIMING_UHS_SDR50:
  1003. err = sd_change_phase(host, SDR50_TX_PHASE(pcr), false);
  1004. break;
  1005. case MMC_TIMING_UHS_DDR50:
  1006. err = sd_change_phase(host, DDR50_TX_PHASE(pcr), false);
  1007. break;
  1008. default:
  1009. err = 0;
  1010. }
  1011. if (err)
  1012. goto out;
  1013. /* Tuning RX phase */
  1014. if ((mmc->ios.timing == MMC_TIMING_UHS_SDR104) ||
  1015. (mmc->ios.timing == MMC_TIMING_UHS_SDR50))
  1016. err = sd_tuning_rx(host, opcode);
  1017. else if (mmc->ios.timing == MMC_TIMING_UHS_DDR50)
  1018. err = sd_change_phase(host, DDR50_RX_PHASE(pcr), true);
  1019. out:
  1020. mutex_unlock(&pcr->pcr_mutex);
  1021. return err;
  1022. }
  1023. static const struct mmc_host_ops realtek_pci_sdmmc_ops = {
  1024. .pre_req = sdmmc_pre_req,
  1025. .post_req = sdmmc_post_req,
  1026. .request = sdmmc_request,
  1027. .set_ios = sdmmc_set_ios,
  1028. .get_ro = sdmmc_get_ro,
  1029. .get_cd = sdmmc_get_cd,
  1030. .start_signal_voltage_switch = sdmmc_switch_voltage,
  1031. .execute_tuning = sdmmc_execute_tuning,
  1032. };
  1033. static void init_extra_caps(struct realtek_pci_sdmmc *host)
  1034. {
  1035. struct mmc_host *mmc = host->mmc;
  1036. struct rtsx_pcr *pcr = host->pcr;
  1037. dev_dbg(sdmmc_dev(host), "pcr->extra_caps = 0x%x\n", pcr->extra_caps);
  1038. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR50)
  1039. mmc->caps |= MMC_CAP_UHS_SDR50;
  1040. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR104)
  1041. mmc->caps |= MMC_CAP_UHS_SDR104;
  1042. if (pcr->extra_caps & EXTRA_CAPS_SD_DDR50)
  1043. mmc->caps |= MMC_CAP_UHS_DDR50;
  1044. if (pcr->extra_caps & EXTRA_CAPS_MMC_HSDDR)
  1045. mmc->caps |= MMC_CAP_1_8V_DDR;
  1046. if (pcr->extra_caps & EXTRA_CAPS_MMC_8BIT)
  1047. mmc->caps |= MMC_CAP_8_BIT_DATA;
  1048. }
  1049. static void realtek_init_host(struct realtek_pci_sdmmc *host)
  1050. {
  1051. struct mmc_host *mmc = host->mmc;
  1052. mmc->f_min = 250000;
  1053. mmc->f_max = 208000000;
  1054. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  1055. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SD_HIGHSPEED |
  1056. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_BUS_WIDTH_TEST |
  1057. MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
  1058. mmc->max_current_330 = 400;
  1059. mmc->max_current_180 = 800;
  1060. mmc->ops = &realtek_pci_sdmmc_ops;
  1061. init_extra_caps(host);
  1062. mmc->max_segs = 256;
  1063. mmc->max_seg_size = 65536;
  1064. mmc->max_blk_size = 512;
  1065. mmc->max_blk_count = 65535;
  1066. mmc->max_req_size = 524288;
  1067. }
  1068. static void rtsx_pci_sdmmc_card_event(struct platform_device *pdev)
  1069. {
  1070. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1071. mmc_detect_change(host->mmc, 0);
  1072. }
  1073. static int rtsx_pci_sdmmc_drv_probe(struct platform_device *pdev)
  1074. {
  1075. struct mmc_host *mmc;
  1076. struct realtek_pci_sdmmc *host;
  1077. struct rtsx_pcr *pcr;
  1078. struct pcr_handle *handle = pdev->dev.platform_data;
  1079. if (!handle)
  1080. return -ENXIO;
  1081. pcr = handle->pcr;
  1082. if (!pcr)
  1083. return -ENXIO;
  1084. dev_dbg(&(pdev->dev), ": Realtek PCI-E SDMMC controller found\n");
  1085. mmc = mmc_alloc_host(sizeof(*host), &pdev->dev);
  1086. if (!mmc)
  1087. return -ENOMEM;
  1088. host = mmc_priv(mmc);
  1089. host->workq = create_singlethread_workqueue(SDMMC_WORKQ_NAME);
  1090. if (!host->workq) {
  1091. mmc_free_host(mmc);
  1092. return -ENOMEM;
  1093. }
  1094. host->pcr = pcr;
  1095. host->mmc = mmc;
  1096. host->pdev = pdev;
  1097. host->power_state = SDMMC_POWER_OFF;
  1098. INIT_WORK(&host->work, sd_request);
  1099. platform_set_drvdata(pdev, host);
  1100. pcr->slots[RTSX_SD_CARD].p_dev = pdev;
  1101. pcr->slots[RTSX_SD_CARD].card_event = rtsx_pci_sdmmc_card_event;
  1102. mutex_init(&host->host_mutex);
  1103. realtek_init_host(host);
  1104. mmc_add_host(mmc);
  1105. return 0;
  1106. }
  1107. static int rtsx_pci_sdmmc_drv_remove(struct platform_device *pdev)
  1108. {
  1109. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1110. struct rtsx_pcr *pcr;
  1111. struct mmc_host *mmc;
  1112. if (!host)
  1113. return 0;
  1114. pcr = host->pcr;
  1115. pcr->slots[RTSX_SD_CARD].p_dev = NULL;
  1116. pcr->slots[RTSX_SD_CARD].card_event = NULL;
  1117. mmc = host->mmc;
  1118. cancel_work_sync(&host->work);
  1119. mutex_lock(&host->host_mutex);
  1120. if (host->mrq) {
  1121. dev_dbg(&(pdev->dev),
  1122. "%s: Controller removed during transfer\n",
  1123. mmc_hostname(mmc));
  1124. rtsx_pci_complete_unfinished_transfer(pcr);
  1125. host->mrq->cmd->error = -ENOMEDIUM;
  1126. if (host->mrq->stop)
  1127. host->mrq->stop->error = -ENOMEDIUM;
  1128. mmc_request_done(mmc, host->mrq);
  1129. }
  1130. mutex_unlock(&host->host_mutex);
  1131. mmc_remove_host(mmc);
  1132. host->eject = true;
  1133. flush_workqueue(host->workq);
  1134. destroy_workqueue(host->workq);
  1135. host->workq = NULL;
  1136. mmc_free_host(mmc);
  1137. dev_dbg(&(pdev->dev),
  1138. ": Realtek PCI-E SDMMC controller has been removed\n");
  1139. return 0;
  1140. }
  1141. static struct platform_device_id rtsx_pci_sdmmc_ids[] = {
  1142. {
  1143. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1144. }, {
  1145. /* sentinel */
  1146. }
  1147. };
  1148. MODULE_DEVICE_TABLE(platform, rtsx_pci_sdmmc_ids);
  1149. static struct platform_driver rtsx_pci_sdmmc_driver = {
  1150. .probe = rtsx_pci_sdmmc_drv_probe,
  1151. .remove = rtsx_pci_sdmmc_drv_remove,
  1152. .id_table = rtsx_pci_sdmmc_ids,
  1153. .driver = {
  1154. .owner = THIS_MODULE,
  1155. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1156. },
  1157. };
  1158. module_platform_driver(rtsx_pci_sdmmc_driver);
  1159. MODULE_LICENSE("GPL");
  1160. MODULE_AUTHOR("Wei WANG <wei_wang@realsil.com.cn>");
  1161. MODULE_DESCRIPTION("Realtek PCI-E SD/MMC Card Host Driver");