amdgpu.h 61 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/rbtree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/dma-fence.h>
  37. #include <drm/ttm/ttm_bo_api.h>
  38. #include <drm/ttm/ttm_bo_driver.h>
  39. #include <drm/ttm/ttm_placement.h>
  40. #include <drm/ttm/ttm_module.h>
  41. #include <drm/ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include <drm/gpu_scheduler.h>
  46. #include <kgd_kfd_interface.h>
  47. #include "dm_pp_interface.h"
  48. #include "kgd_pp_interface.h"
  49. #include "amd_shared.h"
  50. #include "amdgpu_mode.h"
  51. #include "amdgpu_ih.h"
  52. #include "amdgpu_irq.h"
  53. #include "amdgpu_ucode.h"
  54. #include "amdgpu_ttm.h"
  55. #include "amdgpu_psp.h"
  56. #include "amdgpu_gds.h"
  57. #include "amdgpu_sync.h"
  58. #include "amdgpu_ring.h"
  59. #include "amdgpu_vm.h"
  60. #include "amdgpu_dpm.h"
  61. #include "amdgpu_acp.h"
  62. #include "amdgpu_uvd.h"
  63. #include "amdgpu_vce.h"
  64. #include "amdgpu_vcn.h"
  65. #include "amdgpu_mn.h"
  66. #include "amdgpu_gmc.h"
  67. #include "amdgpu_dm.h"
  68. #include "amdgpu_virt.h"
  69. #include "amdgpu_gart.h"
  70. #include "amdgpu_debugfs.h"
  71. /*
  72. * Modules parameters.
  73. */
  74. extern int amdgpu_modeset;
  75. extern int amdgpu_vram_limit;
  76. extern int amdgpu_vis_vram_limit;
  77. extern int amdgpu_gart_size;
  78. extern int amdgpu_gtt_size;
  79. extern int amdgpu_moverate;
  80. extern int amdgpu_benchmarking;
  81. extern int amdgpu_testing;
  82. extern int amdgpu_audio;
  83. extern int amdgpu_disp_priority;
  84. extern int amdgpu_hw_i2c;
  85. extern int amdgpu_pcie_gen2;
  86. extern int amdgpu_msi;
  87. extern int amdgpu_lockup_timeout;
  88. extern int amdgpu_dpm;
  89. extern int amdgpu_fw_load_type;
  90. extern int amdgpu_aspm;
  91. extern int amdgpu_runtime_pm;
  92. extern uint amdgpu_ip_block_mask;
  93. extern int amdgpu_bapm;
  94. extern int amdgpu_deep_color;
  95. extern int amdgpu_vm_size;
  96. extern int amdgpu_vm_block_size;
  97. extern int amdgpu_vm_fragment_size;
  98. extern int amdgpu_vm_fault_stop;
  99. extern int amdgpu_vm_debug;
  100. extern int amdgpu_vm_update_mode;
  101. extern int amdgpu_dc;
  102. extern int amdgpu_dc_log;
  103. extern int amdgpu_sched_jobs;
  104. extern int amdgpu_sched_hw_submission;
  105. extern int amdgpu_no_evict;
  106. extern int amdgpu_direct_gma_size;
  107. extern uint amdgpu_pcie_gen_cap;
  108. extern uint amdgpu_pcie_lane_cap;
  109. extern uint amdgpu_cg_mask;
  110. extern uint amdgpu_pg_mask;
  111. extern uint amdgpu_sdma_phase_quantum;
  112. extern char *amdgpu_disable_cu;
  113. extern char *amdgpu_virtual_display;
  114. extern uint amdgpu_pp_feature_mask;
  115. extern int amdgpu_vram_page_split;
  116. extern int amdgpu_ngg;
  117. extern int amdgpu_prim_buf_per_se;
  118. extern int amdgpu_pos_buf_per_se;
  119. extern int amdgpu_cntl_sb_buf_per_se;
  120. extern int amdgpu_param_buf_per_se;
  121. extern int amdgpu_job_hang_limit;
  122. extern int amdgpu_lbpw;
  123. extern int amdgpu_compute_multipipe;
  124. extern int amdgpu_gpu_recovery;
  125. extern int amdgpu_emu_mode;
  126. extern uint amdgpu_smu_memory_pool_size;
  127. #ifdef CONFIG_DRM_AMDGPU_SI
  128. extern int amdgpu_si_support;
  129. #endif
  130. #ifdef CONFIG_DRM_AMDGPU_CIK
  131. extern int amdgpu_cik_support;
  132. #endif
  133. #define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
  134. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  135. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  136. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  137. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  138. #define AMDGPU_IB_POOL_SIZE 16
  139. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  140. #define AMDGPUFB_CONN_LIMIT 4
  141. #define AMDGPU_BIOS_NUM_SCRATCH 16
  142. /* max number of IP instances */
  143. #define AMDGPU_MAX_SDMA_INSTANCES 2
  144. /* hard reset data */
  145. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  146. /* reset flags */
  147. #define AMDGPU_RESET_GFX (1 << 0)
  148. #define AMDGPU_RESET_COMPUTE (1 << 1)
  149. #define AMDGPU_RESET_DMA (1 << 2)
  150. #define AMDGPU_RESET_CP (1 << 3)
  151. #define AMDGPU_RESET_GRBM (1 << 4)
  152. #define AMDGPU_RESET_DMA1 (1 << 5)
  153. #define AMDGPU_RESET_RLC (1 << 6)
  154. #define AMDGPU_RESET_SEM (1 << 7)
  155. #define AMDGPU_RESET_IH (1 << 8)
  156. #define AMDGPU_RESET_VMC (1 << 9)
  157. #define AMDGPU_RESET_MC (1 << 10)
  158. #define AMDGPU_RESET_DISPLAY (1 << 11)
  159. #define AMDGPU_RESET_UVD (1 << 12)
  160. #define AMDGPU_RESET_VCE (1 << 13)
  161. #define AMDGPU_RESET_VCE1 (1 << 14)
  162. /* GFX current status */
  163. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  164. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  165. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  166. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  167. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  168. /* max cursor sizes (in pixels) */
  169. #define CIK_CURSOR_WIDTH 128
  170. #define CIK_CURSOR_HEIGHT 128
  171. struct amdgpu_device;
  172. struct amdgpu_ib;
  173. struct amdgpu_cs_parser;
  174. struct amdgpu_job;
  175. struct amdgpu_irq_src;
  176. struct amdgpu_fpriv;
  177. struct amdgpu_bo_va_mapping;
  178. enum amdgpu_cp_irq {
  179. AMDGPU_CP_IRQ_GFX_EOP = 0,
  180. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  181. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  182. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  183. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  184. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  185. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  186. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  187. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  188. AMDGPU_CP_IRQ_LAST
  189. };
  190. enum amdgpu_sdma_irq {
  191. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  192. AMDGPU_SDMA_IRQ_TRAP1,
  193. AMDGPU_SDMA_IRQ_LAST
  194. };
  195. enum amdgpu_thermal_irq {
  196. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  197. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  198. AMDGPU_THERMAL_IRQ_LAST
  199. };
  200. enum amdgpu_kiq_irq {
  201. AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
  202. AMDGPU_CP_KIQ_IRQ_LAST
  203. };
  204. int amdgpu_device_ip_set_clockgating_state(void *dev,
  205. enum amd_ip_block_type block_type,
  206. enum amd_clockgating_state state);
  207. int amdgpu_device_ip_set_powergating_state(void *dev,
  208. enum amd_ip_block_type block_type,
  209. enum amd_powergating_state state);
  210. void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
  211. u32 *flags);
  212. int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
  213. enum amd_ip_block_type block_type);
  214. bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
  215. enum amd_ip_block_type block_type);
  216. #define AMDGPU_MAX_IP_NUM 16
  217. struct amdgpu_ip_block_status {
  218. bool valid;
  219. bool sw;
  220. bool hw;
  221. bool late_initialized;
  222. bool hang;
  223. };
  224. struct amdgpu_ip_block_version {
  225. const enum amd_ip_block_type type;
  226. const u32 major;
  227. const u32 minor;
  228. const u32 rev;
  229. const struct amd_ip_funcs *funcs;
  230. };
  231. struct amdgpu_ip_block {
  232. struct amdgpu_ip_block_status status;
  233. const struct amdgpu_ip_block_version *version;
  234. };
  235. int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
  236. enum amd_ip_block_type type,
  237. u32 major, u32 minor);
  238. struct amdgpu_ip_block *
  239. amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
  240. enum amd_ip_block_type type);
  241. int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
  242. const struct amdgpu_ip_block_version *ip_block_version);
  243. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  244. struct amdgpu_buffer_funcs {
  245. /* maximum bytes in a single operation */
  246. uint32_t copy_max_bytes;
  247. /* number of dw to reserve per operation */
  248. unsigned copy_num_dw;
  249. /* used for buffer migration */
  250. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  251. /* src addr in bytes */
  252. uint64_t src_offset,
  253. /* dst addr in bytes */
  254. uint64_t dst_offset,
  255. /* number of byte to transfer */
  256. uint32_t byte_count);
  257. /* maximum bytes in a single operation */
  258. uint32_t fill_max_bytes;
  259. /* number of dw to reserve per operation */
  260. unsigned fill_num_dw;
  261. /* used for buffer clearing */
  262. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  263. /* value to write to memory */
  264. uint32_t src_data,
  265. /* dst addr in bytes */
  266. uint64_t dst_offset,
  267. /* number of byte to fill */
  268. uint32_t byte_count);
  269. };
  270. /* provided by hw blocks that can write ptes, e.g., sdma */
  271. struct amdgpu_vm_pte_funcs {
  272. /* number of dw to reserve per operation */
  273. unsigned copy_pte_num_dw;
  274. /* copy pte entries from GART */
  275. void (*copy_pte)(struct amdgpu_ib *ib,
  276. uint64_t pe, uint64_t src,
  277. unsigned count);
  278. /* write pte one entry at a time with addr mapping */
  279. void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
  280. uint64_t value, unsigned count,
  281. uint32_t incr);
  282. /* for linear pte/pde updates without addr mapping */
  283. void (*set_pte_pde)(struct amdgpu_ib *ib,
  284. uint64_t pe,
  285. uint64_t addr, unsigned count,
  286. uint32_t incr, uint64_t flags);
  287. };
  288. /* provided by the ih block */
  289. struct amdgpu_ih_funcs {
  290. /* ring read/write ptr handling, called from interrupt context */
  291. u32 (*get_wptr)(struct amdgpu_device *adev);
  292. bool (*prescreen_iv)(struct amdgpu_device *adev);
  293. void (*decode_iv)(struct amdgpu_device *adev,
  294. struct amdgpu_iv_entry *entry);
  295. void (*set_rptr)(struct amdgpu_device *adev);
  296. };
  297. /*
  298. * BIOS.
  299. */
  300. bool amdgpu_get_bios(struct amdgpu_device *adev);
  301. bool amdgpu_read_bios(struct amdgpu_device *adev);
  302. /*
  303. * Clocks
  304. */
  305. #define AMDGPU_MAX_PPLL 3
  306. struct amdgpu_clock {
  307. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  308. struct amdgpu_pll spll;
  309. struct amdgpu_pll mpll;
  310. /* 10 Khz units */
  311. uint32_t default_mclk;
  312. uint32_t default_sclk;
  313. uint32_t default_dispclk;
  314. uint32_t current_dispclk;
  315. uint32_t dp_extclk;
  316. uint32_t max_pixel_clock;
  317. };
  318. /*
  319. * GEM.
  320. */
  321. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  322. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  323. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  324. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  325. struct drm_file *file_priv);
  326. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  327. struct drm_file *file_priv);
  328. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  329. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  330. struct drm_gem_object *
  331. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  332. struct dma_buf_attachment *attach,
  333. struct sg_table *sg);
  334. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  335. struct drm_gem_object *gobj,
  336. int flags);
  337. struct drm_gem_object *amdgpu_gem_prime_import(struct drm_device *dev,
  338. struct dma_buf *dma_buf);
  339. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  340. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  341. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  342. int amdgpu_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
  343. /* sub-allocation manager, it has to be protected by another lock.
  344. * By conception this is an helper for other part of the driver
  345. * like the indirect buffer or semaphore, which both have their
  346. * locking.
  347. *
  348. * Principe is simple, we keep a list of sub allocation in offset
  349. * order (first entry has offset == 0, last entry has the highest
  350. * offset).
  351. *
  352. * When allocating new object we first check if there is room at
  353. * the end total_size - (last_object_offset + last_object_size) >=
  354. * alloc_size. If so we allocate new object there.
  355. *
  356. * When there is not enough room at the end, we start waiting for
  357. * each sub object until we reach object_offset+object_size >=
  358. * alloc_size, this object then become the sub object we return.
  359. *
  360. * Alignment can't be bigger than page size.
  361. *
  362. * Hole are not considered for allocation to keep things simple.
  363. * Assumption is that there won't be hole (all object on same
  364. * alignment).
  365. */
  366. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  367. struct amdgpu_sa_manager {
  368. wait_queue_head_t wq;
  369. struct amdgpu_bo *bo;
  370. struct list_head *hole;
  371. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  372. struct list_head olist;
  373. unsigned size;
  374. uint64_t gpu_addr;
  375. void *cpu_ptr;
  376. uint32_t domain;
  377. uint32_t align;
  378. };
  379. /* sub-allocation buffer */
  380. struct amdgpu_sa_bo {
  381. struct list_head olist;
  382. struct list_head flist;
  383. struct amdgpu_sa_manager *manager;
  384. unsigned soffset;
  385. unsigned eoffset;
  386. struct dma_fence *fence;
  387. };
  388. /*
  389. * GEM objects.
  390. */
  391. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  392. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  393. int alignment, u32 initial_domain,
  394. u64 flags, enum ttm_bo_type type,
  395. struct reservation_object *resv,
  396. struct drm_gem_object **obj);
  397. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  398. struct drm_device *dev,
  399. struct drm_mode_create_dumb *args);
  400. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  401. struct drm_device *dev,
  402. uint32_t handle, uint64_t *offset_p);
  403. int amdgpu_fence_slab_init(void);
  404. void amdgpu_fence_slab_fini(void);
  405. /*
  406. * GPU doorbell structures, functions & helpers
  407. */
  408. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  409. {
  410. AMDGPU_DOORBELL_KIQ = 0x000,
  411. AMDGPU_DOORBELL_HIQ = 0x001,
  412. AMDGPU_DOORBELL_DIQ = 0x002,
  413. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  414. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  415. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  416. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  417. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  418. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  419. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  420. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  421. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  422. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  423. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  424. AMDGPU_DOORBELL_IH = 0x1E8,
  425. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  426. AMDGPU_DOORBELL_INVALID = 0xFFFF
  427. } AMDGPU_DOORBELL_ASSIGNMENT;
  428. struct amdgpu_doorbell {
  429. /* doorbell mmio */
  430. resource_size_t base;
  431. resource_size_t size;
  432. u32 __iomem *ptr;
  433. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  434. };
  435. /*
  436. * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
  437. */
  438. typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
  439. {
  440. /*
  441. * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
  442. * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
  443. * Compute related doorbells are allocated from 0x00 to 0x8a
  444. */
  445. /* kernel scheduling */
  446. AMDGPU_DOORBELL64_KIQ = 0x00,
  447. /* HSA interface queue and debug queue */
  448. AMDGPU_DOORBELL64_HIQ = 0x01,
  449. AMDGPU_DOORBELL64_DIQ = 0x02,
  450. /* Compute engines */
  451. AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
  452. AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
  453. AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
  454. AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
  455. AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
  456. AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
  457. AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
  458. AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
  459. /* User queue doorbell range (128 doorbells) */
  460. AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
  461. AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
  462. /* Graphics engine */
  463. AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
  464. /*
  465. * Other graphics doorbells can be allocated here: from 0x8c to 0xef
  466. * Graphics voltage island aperture 1
  467. * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
  468. */
  469. /* sDMA engines */
  470. AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
  471. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
  472. AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
  473. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
  474. /* Interrupt handler */
  475. AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
  476. AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
  477. AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
  478. /* VCN engine use 32 bits doorbell */
  479. AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
  480. AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
  481. AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
  482. AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
  483. /* overlap the doorbell assignment with VCN as they are mutually exclusive
  484. * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
  485. */
  486. AMDGPU_DOORBELL64_UVD_RING0_1 = 0xF8,
  487. AMDGPU_DOORBELL64_UVD_RING2_3 = 0xF9,
  488. AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFA,
  489. AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFB,
  490. AMDGPU_DOORBELL64_VCE_RING0_1 = 0xFC,
  491. AMDGPU_DOORBELL64_VCE_RING2_3 = 0xFD,
  492. AMDGPU_DOORBELL64_VCE_RING4_5 = 0xFE,
  493. AMDGPU_DOORBELL64_VCE_RING6_7 = 0xFF,
  494. AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
  495. AMDGPU_DOORBELL64_INVALID = 0xFFFF
  496. } AMDGPU_DOORBELL64_ASSIGNMENT;
  497. /*
  498. * IRQS.
  499. */
  500. struct amdgpu_flip_work {
  501. struct delayed_work flip_work;
  502. struct work_struct unpin_work;
  503. struct amdgpu_device *adev;
  504. int crtc_id;
  505. u32 target_vblank;
  506. uint64_t base;
  507. struct drm_pending_vblank_event *event;
  508. struct amdgpu_bo *old_abo;
  509. struct dma_fence *excl;
  510. unsigned shared_count;
  511. struct dma_fence **shared;
  512. struct dma_fence_cb cb;
  513. bool async;
  514. };
  515. /*
  516. * CP & rings.
  517. */
  518. struct amdgpu_ib {
  519. struct amdgpu_sa_bo *sa_bo;
  520. uint32_t length_dw;
  521. uint64_t gpu_addr;
  522. uint32_t *ptr;
  523. uint32_t flags;
  524. };
  525. extern const struct drm_sched_backend_ops amdgpu_sched_ops;
  526. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  527. struct amdgpu_job **job, struct amdgpu_vm *vm);
  528. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  529. struct amdgpu_job **job);
  530. void amdgpu_job_free_resources(struct amdgpu_job *job);
  531. void amdgpu_job_free(struct amdgpu_job *job);
  532. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  533. struct drm_sched_entity *entity, void *owner,
  534. struct dma_fence **f);
  535. /*
  536. * Queue manager
  537. */
  538. struct amdgpu_queue_mapper {
  539. int hw_ip;
  540. struct mutex lock;
  541. /* protected by lock */
  542. struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS];
  543. };
  544. struct amdgpu_queue_mgr {
  545. struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM];
  546. };
  547. int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
  548. struct amdgpu_queue_mgr *mgr);
  549. int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
  550. struct amdgpu_queue_mgr *mgr);
  551. int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
  552. struct amdgpu_queue_mgr *mgr,
  553. u32 hw_ip, u32 instance, u32 ring,
  554. struct amdgpu_ring **out_ring);
  555. /*
  556. * context related structures
  557. */
  558. struct amdgpu_ctx_ring {
  559. uint64_t sequence;
  560. struct dma_fence **fences;
  561. struct drm_sched_entity entity;
  562. };
  563. struct amdgpu_ctx {
  564. struct kref refcount;
  565. struct amdgpu_device *adev;
  566. struct amdgpu_queue_mgr queue_mgr;
  567. unsigned reset_counter;
  568. unsigned reset_counter_query;
  569. uint32_t vram_lost_counter;
  570. spinlock_t ring_lock;
  571. struct dma_fence **fences;
  572. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  573. bool preamble_presented;
  574. enum drm_sched_priority init_priority;
  575. enum drm_sched_priority override_priority;
  576. struct mutex lock;
  577. atomic_t guilty;
  578. };
  579. struct amdgpu_ctx_mgr {
  580. struct amdgpu_device *adev;
  581. struct mutex lock;
  582. /* protected by lock */
  583. struct idr ctx_handles;
  584. };
  585. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  586. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  587. int amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  588. struct dma_fence *fence, uint64_t *seq);
  589. struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  590. struct amdgpu_ring *ring, uint64_t seq);
  591. void amdgpu_ctx_priority_override(struct amdgpu_ctx *ctx,
  592. enum drm_sched_priority priority);
  593. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  594. struct drm_file *filp);
  595. int amdgpu_ctx_wait_prev_fence(struct amdgpu_ctx *ctx, unsigned ring_id);
  596. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  597. void amdgpu_ctx_mgr_entity_cleanup(struct amdgpu_ctx_mgr *mgr);
  598. void amdgpu_ctx_mgr_entity_fini(struct amdgpu_ctx_mgr *mgr);
  599. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  600. /*
  601. * file private structure
  602. */
  603. struct amdgpu_fpriv {
  604. struct amdgpu_vm vm;
  605. struct amdgpu_bo_va *prt_va;
  606. struct amdgpu_bo_va *csa_va;
  607. struct mutex bo_list_lock;
  608. struct idr bo_list_handles;
  609. struct amdgpu_ctx_mgr ctx_mgr;
  610. };
  611. /*
  612. * residency list
  613. */
  614. struct amdgpu_bo_list_entry {
  615. struct amdgpu_bo *robj;
  616. struct ttm_validate_buffer tv;
  617. struct amdgpu_bo_va *bo_va;
  618. uint32_t priority;
  619. struct page **user_pages;
  620. int user_invalidated;
  621. };
  622. struct amdgpu_bo_list {
  623. struct mutex lock;
  624. struct rcu_head rhead;
  625. struct kref refcount;
  626. struct amdgpu_bo *gds_obj;
  627. struct amdgpu_bo *gws_obj;
  628. struct amdgpu_bo *oa_obj;
  629. unsigned first_userptr;
  630. unsigned num_entries;
  631. struct amdgpu_bo_list_entry *array;
  632. };
  633. struct amdgpu_bo_list *
  634. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  635. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  636. struct list_head *validated);
  637. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  638. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  639. /*
  640. * GFX stuff
  641. */
  642. #include "clearstate_defs.h"
  643. struct amdgpu_rlc_funcs {
  644. void (*enter_safe_mode)(struct amdgpu_device *adev);
  645. void (*exit_safe_mode)(struct amdgpu_device *adev);
  646. };
  647. struct amdgpu_rlc {
  648. /* for power gating */
  649. struct amdgpu_bo *save_restore_obj;
  650. uint64_t save_restore_gpu_addr;
  651. volatile uint32_t *sr_ptr;
  652. const u32 *reg_list;
  653. u32 reg_list_size;
  654. /* for clear state */
  655. struct amdgpu_bo *clear_state_obj;
  656. uint64_t clear_state_gpu_addr;
  657. volatile uint32_t *cs_ptr;
  658. const struct cs_section_def *cs_data;
  659. u32 clear_state_size;
  660. /* for cp tables */
  661. struct amdgpu_bo *cp_table_obj;
  662. uint64_t cp_table_gpu_addr;
  663. volatile uint32_t *cp_table_ptr;
  664. u32 cp_table_size;
  665. /* safe mode for updating CG/PG state */
  666. bool in_safe_mode;
  667. const struct amdgpu_rlc_funcs *funcs;
  668. /* for firmware data */
  669. u32 save_and_restore_offset;
  670. u32 clear_state_descriptor_offset;
  671. u32 avail_scratch_ram_locations;
  672. u32 reg_restore_list_size;
  673. u32 reg_list_format_start;
  674. u32 reg_list_format_separate_start;
  675. u32 starting_offsets_start;
  676. u32 reg_list_format_size_bytes;
  677. u32 reg_list_size_bytes;
  678. u32 reg_list_format_direct_reg_list_length;
  679. u32 save_restore_list_cntl_size_bytes;
  680. u32 save_restore_list_gpm_size_bytes;
  681. u32 save_restore_list_srm_size_bytes;
  682. u32 *register_list_format;
  683. u32 *register_restore;
  684. u8 *save_restore_list_cntl;
  685. u8 *save_restore_list_gpm;
  686. u8 *save_restore_list_srm;
  687. bool is_rlc_v2_1;
  688. };
  689. #define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
  690. struct amdgpu_mec {
  691. struct amdgpu_bo *hpd_eop_obj;
  692. u64 hpd_eop_gpu_addr;
  693. struct amdgpu_bo *mec_fw_obj;
  694. u64 mec_fw_gpu_addr;
  695. u32 num_mec;
  696. u32 num_pipe_per_mec;
  697. u32 num_queue_per_pipe;
  698. void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
  699. /* These are the resources for which amdgpu takes ownership */
  700. DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  701. };
  702. struct amdgpu_kiq {
  703. u64 eop_gpu_addr;
  704. struct amdgpu_bo *eop_obj;
  705. spinlock_t ring_lock;
  706. struct amdgpu_ring ring;
  707. struct amdgpu_irq_src irq;
  708. };
  709. /*
  710. * GPU scratch registers structures, functions & helpers
  711. */
  712. struct amdgpu_scratch {
  713. unsigned num_reg;
  714. uint32_t reg_base;
  715. uint32_t free_mask;
  716. };
  717. /*
  718. * GFX configurations
  719. */
  720. #define AMDGPU_GFX_MAX_SE 4
  721. #define AMDGPU_GFX_MAX_SH_PER_SE 2
  722. struct amdgpu_rb_config {
  723. uint32_t rb_backend_disable;
  724. uint32_t user_rb_backend_disable;
  725. uint32_t raster_config;
  726. uint32_t raster_config_1;
  727. };
  728. struct gb_addr_config {
  729. uint16_t pipe_interleave_size;
  730. uint8_t num_pipes;
  731. uint8_t max_compress_frags;
  732. uint8_t num_banks;
  733. uint8_t num_se;
  734. uint8_t num_rb_per_se;
  735. };
  736. struct amdgpu_gfx_config {
  737. unsigned max_shader_engines;
  738. unsigned max_tile_pipes;
  739. unsigned max_cu_per_sh;
  740. unsigned max_sh_per_se;
  741. unsigned max_backends_per_se;
  742. unsigned max_texture_channel_caches;
  743. unsigned max_gprs;
  744. unsigned max_gs_threads;
  745. unsigned max_hw_contexts;
  746. unsigned sc_prim_fifo_size_frontend;
  747. unsigned sc_prim_fifo_size_backend;
  748. unsigned sc_hiz_tile_fifo_size;
  749. unsigned sc_earlyz_tile_fifo_size;
  750. unsigned num_tile_pipes;
  751. unsigned backend_enable_mask;
  752. unsigned mem_max_burst_length_bytes;
  753. unsigned mem_row_size_in_kb;
  754. unsigned shader_engine_tile_size;
  755. unsigned num_gpus;
  756. unsigned multi_gpu_tile_size;
  757. unsigned mc_arb_ramcfg;
  758. unsigned gb_addr_config;
  759. unsigned num_rbs;
  760. unsigned gs_vgt_table_depth;
  761. unsigned gs_prim_buffer_depth;
  762. uint32_t tile_mode_array[32];
  763. uint32_t macrotile_mode_array[16];
  764. struct gb_addr_config gb_addr_config_fields;
  765. struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
  766. /* gfx configure feature */
  767. uint32_t double_offchip_lds_buf;
  768. /* cached value of DB_DEBUG2 */
  769. uint32_t db_debug2;
  770. };
  771. struct amdgpu_cu_info {
  772. uint32_t simd_per_cu;
  773. uint32_t max_waves_per_simd;
  774. uint32_t wave_front_size;
  775. uint32_t max_scratch_slots_per_cu;
  776. uint32_t lds_size;
  777. /* total active CU number */
  778. uint32_t number;
  779. uint32_t ao_cu_mask;
  780. uint32_t ao_cu_bitmap[4][4];
  781. uint32_t bitmap[4][4];
  782. };
  783. struct amdgpu_gfx_funcs {
  784. /* get the gpu clock counter */
  785. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  786. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  787. void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
  788. void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
  789. void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
  790. void (*select_me_pipe_q)(struct amdgpu_device *adev, u32 me, u32 pipe, u32 queue);
  791. };
  792. struct amdgpu_ngg_buf {
  793. struct amdgpu_bo *bo;
  794. uint64_t gpu_addr;
  795. uint32_t size;
  796. uint32_t bo_size;
  797. };
  798. enum {
  799. NGG_PRIM = 0,
  800. NGG_POS,
  801. NGG_CNTL,
  802. NGG_PARAM,
  803. NGG_BUF_MAX
  804. };
  805. struct amdgpu_ngg {
  806. struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
  807. uint32_t gds_reserve_addr;
  808. uint32_t gds_reserve_size;
  809. bool init;
  810. };
  811. struct amdgpu_gfx {
  812. struct mutex gpu_clock_mutex;
  813. struct amdgpu_gfx_config config;
  814. struct amdgpu_rlc rlc;
  815. struct amdgpu_mec mec;
  816. struct amdgpu_kiq kiq;
  817. struct amdgpu_scratch scratch;
  818. const struct firmware *me_fw; /* ME firmware */
  819. uint32_t me_fw_version;
  820. const struct firmware *pfp_fw; /* PFP firmware */
  821. uint32_t pfp_fw_version;
  822. const struct firmware *ce_fw; /* CE firmware */
  823. uint32_t ce_fw_version;
  824. const struct firmware *rlc_fw; /* RLC firmware */
  825. uint32_t rlc_fw_version;
  826. const struct firmware *mec_fw; /* MEC firmware */
  827. uint32_t mec_fw_version;
  828. const struct firmware *mec2_fw; /* MEC2 firmware */
  829. uint32_t mec2_fw_version;
  830. uint32_t me_feature_version;
  831. uint32_t ce_feature_version;
  832. uint32_t pfp_feature_version;
  833. uint32_t rlc_feature_version;
  834. uint32_t rlc_srlc_fw_version;
  835. uint32_t rlc_srlc_feature_version;
  836. uint32_t rlc_srlg_fw_version;
  837. uint32_t rlc_srlg_feature_version;
  838. uint32_t rlc_srls_fw_version;
  839. uint32_t rlc_srls_feature_version;
  840. uint32_t mec_feature_version;
  841. uint32_t mec2_feature_version;
  842. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  843. unsigned num_gfx_rings;
  844. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  845. unsigned num_compute_rings;
  846. struct amdgpu_irq_src eop_irq;
  847. struct amdgpu_irq_src priv_reg_irq;
  848. struct amdgpu_irq_src priv_inst_irq;
  849. /* gfx status */
  850. uint32_t gfx_current_status;
  851. /* ce ram size*/
  852. unsigned ce_ram_size;
  853. struct amdgpu_cu_info cu_info;
  854. const struct amdgpu_gfx_funcs *funcs;
  855. /* reset mask */
  856. uint32_t grbm_soft_reset;
  857. uint32_t srbm_soft_reset;
  858. /* s3/s4 mask */
  859. bool in_suspend;
  860. /* NGG */
  861. struct amdgpu_ngg ngg;
  862. /* pipe reservation */
  863. struct mutex pipe_reserve_mutex;
  864. DECLARE_BITMAP (pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  865. };
  866. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  867. unsigned size, struct amdgpu_ib *ib);
  868. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  869. struct dma_fence *f);
  870. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  871. struct amdgpu_ib *ibs, struct amdgpu_job *job,
  872. struct dma_fence **f);
  873. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  874. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  875. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  876. /*
  877. * CS.
  878. */
  879. struct amdgpu_cs_chunk {
  880. uint32_t chunk_id;
  881. uint32_t length_dw;
  882. void *kdata;
  883. };
  884. struct amdgpu_cs_parser {
  885. struct amdgpu_device *adev;
  886. struct drm_file *filp;
  887. struct amdgpu_ctx *ctx;
  888. /* chunks */
  889. unsigned nchunks;
  890. struct amdgpu_cs_chunk *chunks;
  891. /* scheduler job object */
  892. struct amdgpu_job *job;
  893. /* buffer objects */
  894. struct ww_acquire_ctx ticket;
  895. struct amdgpu_bo_list *bo_list;
  896. struct amdgpu_mn *mn;
  897. struct amdgpu_bo_list_entry vm_pd;
  898. struct list_head validated;
  899. struct dma_fence *fence;
  900. uint64_t bytes_moved_threshold;
  901. uint64_t bytes_moved_vis_threshold;
  902. uint64_t bytes_moved;
  903. uint64_t bytes_moved_vis;
  904. struct amdgpu_bo_list_entry *evictable;
  905. /* user fence */
  906. struct amdgpu_bo_list_entry uf_entry;
  907. unsigned num_post_dep_syncobjs;
  908. struct drm_syncobj **post_dep_syncobjs;
  909. };
  910. #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
  911. #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
  912. #define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
  913. struct amdgpu_job {
  914. struct drm_sched_job base;
  915. struct amdgpu_device *adev;
  916. struct amdgpu_vm *vm;
  917. struct amdgpu_ring *ring;
  918. struct amdgpu_sync sync;
  919. struct amdgpu_sync sched_sync;
  920. struct amdgpu_ib *ibs;
  921. struct dma_fence *fence; /* the hw fence */
  922. uint32_t preamble_status;
  923. uint32_t num_ibs;
  924. void *owner;
  925. uint64_t fence_ctx; /* the fence_context this job uses */
  926. bool vm_needs_flush;
  927. uint64_t vm_pd_addr;
  928. unsigned vmid;
  929. unsigned pasid;
  930. uint32_t gds_base, gds_size;
  931. uint32_t gws_base, gws_size;
  932. uint32_t oa_base, oa_size;
  933. uint32_t vram_lost_counter;
  934. /* user fence handling */
  935. uint64_t uf_addr;
  936. uint64_t uf_sequence;
  937. };
  938. #define to_amdgpu_job(sched_job) \
  939. container_of((sched_job), struct amdgpu_job, base)
  940. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  941. uint32_t ib_idx, int idx)
  942. {
  943. return p->job->ibs[ib_idx].ptr[idx];
  944. }
  945. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  946. uint32_t ib_idx, int idx,
  947. uint32_t value)
  948. {
  949. p->job->ibs[ib_idx].ptr[idx] = value;
  950. }
  951. /*
  952. * Writeback
  953. */
  954. #define AMDGPU_MAX_WB 128 /* Reserve at most 128 WB slots for amdgpu-owned rings. */
  955. struct amdgpu_wb {
  956. struct amdgpu_bo *wb_obj;
  957. volatile uint32_t *wb;
  958. uint64_t gpu_addr;
  959. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  960. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  961. };
  962. int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb);
  963. void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb);
  964. /*
  965. * SDMA
  966. */
  967. struct amdgpu_sdma_instance {
  968. /* SDMA firmware */
  969. const struct firmware *fw;
  970. uint32_t fw_version;
  971. uint32_t feature_version;
  972. struct amdgpu_ring ring;
  973. bool burst_nop;
  974. };
  975. struct amdgpu_sdma {
  976. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  977. #ifdef CONFIG_DRM_AMDGPU_SI
  978. //SI DMA has a difference trap irq number for the second engine
  979. struct amdgpu_irq_src trap_irq_1;
  980. #endif
  981. struct amdgpu_irq_src trap_irq;
  982. struct amdgpu_irq_src illegal_inst_irq;
  983. int num_instances;
  984. uint32_t srbm_soft_reset;
  985. };
  986. /*
  987. * Firmware
  988. */
  989. enum amdgpu_firmware_load_type {
  990. AMDGPU_FW_LOAD_DIRECT = 0,
  991. AMDGPU_FW_LOAD_SMU,
  992. AMDGPU_FW_LOAD_PSP,
  993. };
  994. struct amdgpu_firmware {
  995. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  996. enum amdgpu_firmware_load_type load_type;
  997. struct amdgpu_bo *fw_buf;
  998. unsigned int fw_size;
  999. unsigned int max_ucodes;
  1000. /* firmwares are loaded by psp instead of smu from vega10 */
  1001. const struct amdgpu_psp_funcs *funcs;
  1002. struct amdgpu_bo *rbuf;
  1003. struct mutex mutex;
  1004. /* gpu info firmware data pointer */
  1005. const struct firmware *gpu_info_fw;
  1006. void *fw_buf_ptr;
  1007. uint64_t fw_buf_mc;
  1008. };
  1009. /*
  1010. * Benchmarking
  1011. */
  1012. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1013. /*
  1014. * Testing
  1015. */
  1016. void amdgpu_test_moves(struct amdgpu_device *adev);
  1017. /*
  1018. * amdgpu smumgr functions
  1019. */
  1020. struct amdgpu_smumgr_funcs {
  1021. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1022. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1023. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1024. };
  1025. /*
  1026. * amdgpu smumgr
  1027. */
  1028. struct amdgpu_smumgr {
  1029. struct amdgpu_bo *toc_buf;
  1030. struct amdgpu_bo *smu_buf;
  1031. /* asic priv smu data */
  1032. void *priv;
  1033. spinlock_t smu_lock;
  1034. /* smumgr functions */
  1035. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1036. /* ucode loading complete flag */
  1037. uint32_t fw_flags;
  1038. };
  1039. /*
  1040. * ASIC specific register table accessible by UMD
  1041. */
  1042. struct amdgpu_allowed_register_entry {
  1043. uint32_t reg_offset;
  1044. bool grbm_indexed;
  1045. };
  1046. /*
  1047. * ASIC specific functions.
  1048. */
  1049. struct amdgpu_asic_funcs {
  1050. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1051. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1052. u8 *bios, u32 length_bytes);
  1053. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1054. u32 sh_num, u32 reg_offset, u32 *value);
  1055. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1056. int (*reset)(struct amdgpu_device *adev);
  1057. /* get the reference clock */
  1058. u32 (*get_xclk)(struct amdgpu_device *adev);
  1059. /* MM block clocks */
  1060. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1061. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1062. /* static power management */
  1063. int (*get_pcie_lanes)(struct amdgpu_device *adev);
  1064. void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
  1065. /* get config memsize register */
  1066. u32 (*get_config_memsize)(struct amdgpu_device *adev);
  1067. /* flush hdp write queue */
  1068. void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
  1069. /* invalidate hdp read cache */
  1070. void (*invalidate_hdp)(struct amdgpu_device *adev,
  1071. struct amdgpu_ring *ring);
  1072. /* check if the asic needs a full reset of if soft reset will work */
  1073. bool (*need_full_reset)(struct amdgpu_device *adev);
  1074. };
  1075. /*
  1076. * IOCTL.
  1077. */
  1078. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1079. struct drm_file *filp);
  1080. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1081. struct drm_file *filp);
  1082. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1083. struct drm_file *filp);
  1084. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1085. struct drm_file *filp);
  1086. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1087. struct drm_file *filp);
  1088. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1089. struct drm_file *filp);
  1090. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1091. struct drm_file *filp);
  1092. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1093. struct drm_file *filp);
  1094. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1095. int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
  1096. struct drm_file *filp);
  1097. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1098. int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
  1099. struct drm_file *filp);
  1100. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1101. struct drm_file *filp);
  1102. /* VRAM scratch page for HDP bug, default vram page */
  1103. struct amdgpu_vram_scratch {
  1104. struct amdgpu_bo *robj;
  1105. volatile uint32_t *ptr;
  1106. u64 gpu_addr;
  1107. };
  1108. /*
  1109. * ACPI
  1110. */
  1111. struct amdgpu_atif_notification_cfg {
  1112. bool enabled;
  1113. int command_code;
  1114. };
  1115. struct amdgpu_atif_notifications {
  1116. bool display_switch;
  1117. bool expansion_mode_change;
  1118. bool thermal_state;
  1119. bool forced_power_state;
  1120. bool system_power_state;
  1121. bool display_conf_change;
  1122. bool px_gfx_switch;
  1123. bool brightness_change;
  1124. bool dgpu_display_event;
  1125. };
  1126. struct amdgpu_atif_functions {
  1127. bool system_params;
  1128. bool sbios_requests;
  1129. bool select_active_disp;
  1130. bool lid_state;
  1131. bool get_tv_standard;
  1132. bool set_tv_standard;
  1133. bool get_panel_expansion_mode;
  1134. bool set_panel_expansion_mode;
  1135. bool temperature_change;
  1136. bool graphics_device_types;
  1137. };
  1138. struct amdgpu_atif {
  1139. struct amdgpu_atif_notifications notifications;
  1140. struct amdgpu_atif_functions functions;
  1141. struct amdgpu_atif_notification_cfg notification_cfg;
  1142. struct amdgpu_encoder *encoder_for_bl;
  1143. };
  1144. struct amdgpu_atcs_functions {
  1145. bool get_ext_state;
  1146. bool pcie_perf_req;
  1147. bool pcie_dev_rdy;
  1148. bool pcie_bus_width;
  1149. };
  1150. struct amdgpu_atcs {
  1151. struct amdgpu_atcs_functions functions;
  1152. };
  1153. /*
  1154. * Firmware VRAM reservation
  1155. */
  1156. struct amdgpu_fw_vram_usage {
  1157. u64 start_offset;
  1158. u64 size;
  1159. struct amdgpu_bo *reserved_bo;
  1160. void *va;
  1161. };
  1162. /*
  1163. * CGS
  1164. */
  1165. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1166. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1167. /*
  1168. * Core structure, functions and helpers.
  1169. */
  1170. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1171. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1172. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1173. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1174. /*
  1175. * amdgpu nbio functions
  1176. *
  1177. */
  1178. struct nbio_hdp_flush_reg {
  1179. u32 ref_and_mask_cp0;
  1180. u32 ref_and_mask_cp1;
  1181. u32 ref_and_mask_cp2;
  1182. u32 ref_and_mask_cp3;
  1183. u32 ref_and_mask_cp4;
  1184. u32 ref_and_mask_cp5;
  1185. u32 ref_and_mask_cp6;
  1186. u32 ref_and_mask_cp7;
  1187. u32 ref_and_mask_cp8;
  1188. u32 ref_and_mask_cp9;
  1189. u32 ref_and_mask_sdma0;
  1190. u32 ref_and_mask_sdma1;
  1191. };
  1192. struct amdgpu_nbio_funcs {
  1193. const struct nbio_hdp_flush_reg *hdp_flush_reg;
  1194. u32 (*get_hdp_flush_req_offset)(struct amdgpu_device *adev);
  1195. u32 (*get_hdp_flush_done_offset)(struct amdgpu_device *adev);
  1196. u32 (*get_pcie_index_offset)(struct amdgpu_device *adev);
  1197. u32 (*get_pcie_data_offset)(struct amdgpu_device *adev);
  1198. u32 (*get_rev_id)(struct amdgpu_device *adev);
  1199. void (*mc_access_enable)(struct amdgpu_device *adev, bool enable);
  1200. void (*hdp_flush)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
  1201. u32 (*get_memsize)(struct amdgpu_device *adev);
  1202. void (*sdma_doorbell_range)(struct amdgpu_device *adev, int instance,
  1203. bool use_doorbell, int doorbell_index);
  1204. void (*enable_doorbell_aperture)(struct amdgpu_device *adev,
  1205. bool enable);
  1206. void (*enable_doorbell_selfring_aperture)(struct amdgpu_device *adev,
  1207. bool enable);
  1208. void (*ih_doorbell_range)(struct amdgpu_device *adev,
  1209. bool use_doorbell, int doorbell_index);
  1210. void (*update_medium_grain_clock_gating)(struct amdgpu_device *adev,
  1211. bool enable);
  1212. void (*update_medium_grain_light_sleep)(struct amdgpu_device *adev,
  1213. bool enable);
  1214. void (*get_clockgating_state)(struct amdgpu_device *adev,
  1215. u32 *flags);
  1216. void (*ih_control)(struct amdgpu_device *adev);
  1217. void (*init_registers)(struct amdgpu_device *adev);
  1218. void (*detect_hw_virt)(struct amdgpu_device *adev);
  1219. };
  1220. struct amdgpu_df_funcs {
  1221. void (*init)(struct amdgpu_device *adev);
  1222. void (*enable_broadcast_mode)(struct amdgpu_device *adev,
  1223. bool enable);
  1224. u32 (*get_fb_channel_number)(struct amdgpu_device *adev);
  1225. u32 (*get_hbm_channel_number)(struct amdgpu_device *adev);
  1226. void (*update_medium_grain_clock_gating)(struct amdgpu_device *adev,
  1227. bool enable);
  1228. void (*get_clockgating_state)(struct amdgpu_device *adev,
  1229. u32 *flags);
  1230. };
  1231. /* Define the HW IP blocks will be used in driver , add more if necessary */
  1232. enum amd_hw_ip_block_type {
  1233. GC_HWIP = 1,
  1234. HDP_HWIP,
  1235. SDMA0_HWIP,
  1236. SDMA1_HWIP,
  1237. MMHUB_HWIP,
  1238. ATHUB_HWIP,
  1239. NBIO_HWIP,
  1240. MP0_HWIP,
  1241. MP1_HWIP,
  1242. UVD_HWIP,
  1243. VCN_HWIP = UVD_HWIP,
  1244. VCE_HWIP,
  1245. DF_HWIP,
  1246. DCE_HWIP,
  1247. OSSSYS_HWIP,
  1248. SMUIO_HWIP,
  1249. PWR_HWIP,
  1250. NBIF_HWIP,
  1251. THM_HWIP,
  1252. MAX_HWIP
  1253. };
  1254. #define HWIP_MAX_INSTANCE 6
  1255. struct amd_powerplay {
  1256. void *pp_handle;
  1257. const struct amd_pm_funcs *pp_funcs;
  1258. };
  1259. #define AMDGPU_RESET_MAGIC_NUM 64
  1260. struct amdgpu_device {
  1261. struct device *dev;
  1262. struct drm_device *ddev;
  1263. struct pci_dev *pdev;
  1264. #ifdef CONFIG_DRM_AMD_ACP
  1265. struct amdgpu_acp acp;
  1266. #endif
  1267. /* ASIC */
  1268. enum amd_asic_type asic_type;
  1269. uint32_t family;
  1270. uint32_t rev_id;
  1271. uint32_t external_rev_id;
  1272. unsigned long flags;
  1273. int usec_timeout;
  1274. const struct amdgpu_asic_funcs *asic_funcs;
  1275. bool shutdown;
  1276. bool need_dma32;
  1277. bool need_swiotlb;
  1278. bool accel_working;
  1279. struct work_struct reset_work;
  1280. struct notifier_block acpi_nb;
  1281. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1282. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1283. unsigned debugfs_count;
  1284. #if defined(CONFIG_DEBUG_FS)
  1285. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1286. #endif
  1287. struct amdgpu_atif atif;
  1288. struct amdgpu_atcs atcs;
  1289. struct mutex srbm_mutex;
  1290. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1291. struct mutex grbm_idx_mutex;
  1292. struct dev_pm_domain vga_pm_domain;
  1293. bool have_disp_power_ref;
  1294. /* BIOS */
  1295. bool is_atom_fw;
  1296. uint8_t *bios;
  1297. uint32_t bios_size;
  1298. struct amdgpu_bo *stolen_vga_memory;
  1299. uint32_t bios_scratch_reg_offset;
  1300. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1301. /* Register/doorbell mmio */
  1302. resource_size_t rmmio_base;
  1303. resource_size_t rmmio_size;
  1304. void __iomem *rmmio;
  1305. /* protects concurrent MM_INDEX/DATA based register access */
  1306. spinlock_t mmio_idx_lock;
  1307. /* protects concurrent SMC based register access */
  1308. spinlock_t smc_idx_lock;
  1309. amdgpu_rreg_t smc_rreg;
  1310. amdgpu_wreg_t smc_wreg;
  1311. /* protects concurrent PCIE register access */
  1312. spinlock_t pcie_idx_lock;
  1313. amdgpu_rreg_t pcie_rreg;
  1314. amdgpu_wreg_t pcie_wreg;
  1315. amdgpu_rreg_t pciep_rreg;
  1316. amdgpu_wreg_t pciep_wreg;
  1317. /* protects concurrent UVD register access */
  1318. spinlock_t uvd_ctx_idx_lock;
  1319. amdgpu_rreg_t uvd_ctx_rreg;
  1320. amdgpu_wreg_t uvd_ctx_wreg;
  1321. /* protects concurrent DIDT register access */
  1322. spinlock_t didt_idx_lock;
  1323. amdgpu_rreg_t didt_rreg;
  1324. amdgpu_wreg_t didt_wreg;
  1325. /* protects concurrent gc_cac register access */
  1326. spinlock_t gc_cac_idx_lock;
  1327. amdgpu_rreg_t gc_cac_rreg;
  1328. amdgpu_wreg_t gc_cac_wreg;
  1329. /* protects concurrent se_cac register access */
  1330. spinlock_t se_cac_idx_lock;
  1331. amdgpu_rreg_t se_cac_rreg;
  1332. amdgpu_wreg_t se_cac_wreg;
  1333. /* protects concurrent ENDPOINT (audio) register access */
  1334. spinlock_t audio_endpt_idx_lock;
  1335. amdgpu_block_rreg_t audio_endpt_rreg;
  1336. amdgpu_block_wreg_t audio_endpt_wreg;
  1337. void __iomem *rio_mem;
  1338. resource_size_t rio_mem_size;
  1339. struct amdgpu_doorbell doorbell;
  1340. /* clock/pll info */
  1341. struct amdgpu_clock clock;
  1342. /* MC */
  1343. struct amdgpu_gmc gmc;
  1344. struct amdgpu_gart gart;
  1345. dma_addr_t dummy_page_addr;
  1346. struct amdgpu_vm_manager vm_manager;
  1347. struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
  1348. /* memory management */
  1349. struct amdgpu_mman mman;
  1350. struct amdgpu_vram_scratch vram_scratch;
  1351. struct amdgpu_wb wb;
  1352. atomic64_t num_bytes_moved;
  1353. atomic64_t num_evictions;
  1354. atomic64_t num_vram_cpu_page_faults;
  1355. atomic_t gpu_reset_counter;
  1356. atomic_t vram_lost_counter;
  1357. /* data for buffer migration throttling */
  1358. struct {
  1359. spinlock_t lock;
  1360. s64 last_update_us;
  1361. s64 accum_us; /* accumulated microseconds */
  1362. s64 accum_us_vis; /* for visible VRAM */
  1363. u32 log2_max_MBps;
  1364. } mm_stats;
  1365. /* display */
  1366. bool enable_virtual_display;
  1367. struct amdgpu_mode_info mode_info;
  1368. /* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
  1369. struct work_struct hotplug_work;
  1370. struct amdgpu_irq_src crtc_irq;
  1371. struct amdgpu_irq_src pageflip_irq;
  1372. struct amdgpu_irq_src hpd_irq;
  1373. /* rings */
  1374. u64 fence_context;
  1375. unsigned num_rings;
  1376. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1377. bool ib_pool_ready;
  1378. struct amdgpu_sa_manager ring_tmp_bo;
  1379. /* interrupts */
  1380. struct amdgpu_irq irq;
  1381. /* powerplay */
  1382. struct amd_powerplay powerplay;
  1383. bool pp_force_state_enabled;
  1384. /* dpm */
  1385. struct amdgpu_pm pm;
  1386. u32 cg_flags;
  1387. u32 pg_flags;
  1388. /* amdgpu smumgr */
  1389. struct amdgpu_smumgr smu;
  1390. /* gfx */
  1391. struct amdgpu_gfx gfx;
  1392. /* sdma */
  1393. struct amdgpu_sdma sdma;
  1394. /* uvd */
  1395. struct amdgpu_uvd uvd;
  1396. /* vce */
  1397. struct amdgpu_vce vce;
  1398. /* vcn */
  1399. struct amdgpu_vcn vcn;
  1400. /* firmwares */
  1401. struct amdgpu_firmware firmware;
  1402. /* PSP */
  1403. struct psp_context psp;
  1404. /* GDS */
  1405. struct amdgpu_gds gds;
  1406. /* display related functionality */
  1407. struct amdgpu_display_manager dm;
  1408. struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
  1409. int num_ip_blocks;
  1410. struct mutex mn_lock;
  1411. DECLARE_HASHTABLE(mn_hash, 7);
  1412. /* tracking pinned memory */
  1413. u64 vram_pin_size;
  1414. u64 invisible_pin_size;
  1415. u64 gart_pin_size;
  1416. /* amdkfd interface */
  1417. struct kfd_dev *kfd;
  1418. /* soc15 register offset based on ip, instance and segment */
  1419. uint32_t *reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];
  1420. const struct amdgpu_nbio_funcs *nbio_funcs;
  1421. const struct amdgpu_df_funcs *df_funcs;
  1422. /* delayed work_func for deferring clockgating during resume */
  1423. struct delayed_work late_init_work;
  1424. struct amdgpu_virt virt;
  1425. /* firmware VRAM reservation */
  1426. struct amdgpu_fw_vram_usage fw_vram_usage;
  1427. /* link all shadow bo */
  1428. struct list_head shadow_list;
  1429. struct mutex shadow_list_lock;
  1430. /* keep an lru list of rings by HW IP */
  1431. struct list_head ring_lru_list;
  1432. spinlock_t ring_lru_list_lock;
  1433. /* record hw reset is performed */
  1434. bool has_hw_reset;
  1435. u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
  1436. /* record last mm index being written through WREG32*/
  1437. unsigned long last_mm_index;
  1438. bool in_gpu_reset;
  1439. struct mutex lock_reset;
  1440. };
  1441. static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
  1442. {
  1443. return container_of(bdev, struct amdgpu_device, mman.bdev);
  1444. }
  1445. int amdgpu_device_init(struct amdgpu_device *adev,
  1446. struct drm_device *ddev,
  1447. struct pci_dev *pdev,
  1448. uint32_t flags);
  1449. void amdgpu_device_fini(struct amdgpu_device *adev);
  1450. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1451. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1452. uint32_t acc_flags);
  1453. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1454. uint32_t acc_flags);
  1455. void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value);
  1456. uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset);
  1457. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1458. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1459. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1460. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1461. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
  1462. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
  1463. bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
  1464. bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);
  1465. int emu_soc_asic_init(struct amdgpu_device *adev);
  1466. /*
  1467. * Registers read & write functions.
  1468. */
  1469. #define AMDGPU_REGS_IDX (1<<0)
  1470. #define AMDGPU_REGS_NO_KIQ (1<<1)
  1471. #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
  1472. #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
  1473. #define RREG8(reg) amdgpu_mm_rreg8(adev, (reg))
  1474. #define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v))
  1475. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
  1476. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
  1477. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
  1478. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
  1479. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
  1480. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1481. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1482. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1483. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1484. #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
  1485. #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
  1486. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1487. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1488. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1489. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1490. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1491. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1492. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1493. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1494. #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
  1495. #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
  1496. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1497. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1498. #define WREG32_P(reg, val, mask) \
  1499. do { \
  1500. uint32_t tmp_ = RREG32(reg); \
  1501. tmp_ &= (mask); \
  1502. tmp_ |= ((val) & ~(mask)); \
  1503. WREG32(reg, tmp_); \
  1504. } while (0)
  1505. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1506. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1507. #define WREG32_PLL_P(reg, val, mask) \
  1508. do { \
  1509. uint32_t tmp_ = RREG32_PLL(reg); \
  1510. tmp_ &= (mask); \
  1511. tmp_ |= ((val) & ~(mask)); \
  1512. WREG32_PLL(reg, tmp_); \
  1513. } while (0)
  1514. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1515. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1516. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1517. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1518. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1519. #define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
  1520. #define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
  1521. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1522. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1523. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1524. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1525. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1526. #define REG_GET_FIELD(value, reg, field) \
  1527. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1528. #define WREG32_FIELD(reg, field, val) \
  1529. WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1530. #define WREG32_FIELD_OFFSET(reg, offset, field, val) \
  1531. WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1532. /*
  1533. * BIOS helpers.
  1534. */
  1535. #define RBIOS8(i) (adev->bios[i])
  1536. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1537. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1538. static inline struct amdgpu_sdma_instance *
  1539. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1540. {
  1541. struct amdgpu_device *adev = ring->adev;
  1542. int i;
  1543. for (i = 0; i < adev->sdma.num_instances; i++)
  1544. if (&adev->sdma.instance[i].ring == ring)
  1545. break;
  1546. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1547. return &adev->sdma.instance[i];
  1548. else
  1549. return NULL;
  1550. }
  1551. /*
  1552. * ASICs macro.
  1553. */
  1554. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1555. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1556. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1557. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1558. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1559. #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
  1560. #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
  1561. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1562. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1563. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1564. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1565. #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
  1566. #define amdgpu_asic_flush_hdp(adev, r) (adev)->asic_funcs->flush_hdp((adev), (r))
  1567. #define amdgpu_asic_invalidate_hdp(adev, r) (adev)->asic_funcs->invalidate_hdp((adev), (r))
  1568. #define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev))
  1569. #define amdgpu_gmc_flush_gpu_tlb(adev, vmid) (adev)->gmc.gmc_funcs->flush_gpu_tlb((adev), (vmid))
  1570. #define amdgpu_gmc_emit_flush_gpu_tlb(r, vmid, addr) (r)->adev->gmc.gmc_funcs->emit_flush_gpu_tlb((r), (vmid), (addr))
  1571. #define amdgpu_gmc_emit_pasid_mapping(r, vmid, pasid) (r)->adev->gmc.gmc_funcs->emit_pasid_mapping((r), (vmid), (pasid))
  1572. #define amdgpu_gmc_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gmc.gmc_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1573. #define amdgpu_gmc_get_vm_pde(adev, level, dst, flags) (adev)->gmc.gmc_funcs->get_vm_pde((adev), (level), (dst), (flags))
  1574. #define amdgpu_gmc_get_pte_flags(adev, flags) (adev)->gmc.gmc_funcs->get_vm_pte_flags((adev),(flags))
  1575. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1576. #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
  1577. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1578. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1579. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1580. #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
  1581. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1582. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1583. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1584. #define amdgpu_ring_emit_ib(r, ib, vmid, c) (r)->funcs->emit_ib((r), (ib), (vmid), (c))
  1585. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1586. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1587. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1588. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1589. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1590. #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
  1591. #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
  1592. #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
  1593. #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
  1594. #define amdgpu_ring_emit_reg_wait(r, d, v, m) (r)->funcs->emit_reg_wait((r), (d), (v), (m))
  1595. #define amdgpu_ring_emit_reg_write_reg_wait(r, d0, d1, v, m) (r)->funcs->emit_reg_write_reg_wait((r), (d0), (d1), (v), (m))
  1596. #define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
  1597. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1598. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1599. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1600. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1601. #define amdgpu_ih_prescreen_iv(adev) (adev)->irq.ih_funcs->prescreen_iv((adev))
  1602. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1603. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1604. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1605. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1606. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1607. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1608. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1609. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1610. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1611. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  1612. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1613. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1614. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1615. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  1616. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  1617. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  1618. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  1619. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1620. #define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
  1621. #define amdgpu_gfx_select_me_pipe_q(adev, me, pipe, q) (adev)->gfx.funcs->select_me_pipe_q((adev), (me), (pipe), (q))
  1622. /* Common functions */
  1623. int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
  1624. struct amdgpu_job* job, bool force);
  1625. void amdgpu_device_pci_config_reset(struct amdgpu_device *adev);
  1626. bool amdgpu_device_need_post(struct amdgpu_device *adev);
  1627. void amdgpu_display_update_priority(struct amdgpu_device *adev);
  1628. void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
  1629. u64 num_vis_bytes);
  1630. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
  1631. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  1632. void amdgpu_device_vram_location(struct amdgpu_device *adev,
  1633. struct amdgpu_gmc *mc, u64 base);
  1634. void amdgpu_device_gart_location(struct amdgpu_device *adev,
  1635. struct amdgpu_gmc *mc);
  1636. int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
  1637. void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
  1638. const u32 *registers,
  1639. const u32 array_size);
  1640. bool amdgpu_device_is_px(struct drm_device *dev);
  1641. /* atpx handler */
  1642. #if defined(CONFIG_VGA_SWITCHEROO)
  1643. void amdgpu_register_atpx_handler(void);
  1644. void amdgpu_unregister_atpx_handler(void);
  1645. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  1646. bool amdgpu_is_atpx_hybrid(void);
  1647. bool amdgpu_atpx_dgpu_req_power_for_displays(void);
  1648. bool amdgpu_has_atpx(void);
  1649. #else
  1650. static inline void amdgpu_register_atpx_handler(void) {}
  1651. static inline void amdgpu_unregister_atpx_handler(void) {}
  1652. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  1653. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  1654. static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
  1655. static inline bool amdgpu_has_atpx(void) { return false; }
  1656. #endif
  1657. /*
  1658. * KMS
  1659. */
  1660. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  1661. extern const int amdgpu_max_kms_ioctl;
  1662. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  1663. void amdgpu_driver_unload_kms(struct drm_device *dev);
  1664. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  1665. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  1666. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  1667. struct drm_file *file_priv);
  1668. int amdgpu_device_ip_suspend(struct amdgpu_device *adev);
  1669. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
  1670. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
  1671. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  1672. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1673. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1674. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  1675. unsigned long arg);
  1676. /*
  1677. * functions used by amdgpu_encoder.c
  1678. */
  1679. struct amdgpu_afmt_acr {
  1680. u32 clock;
  1681. int n_32khz;
  1682. int cts_32khz;
  1683. int n_44_1khz;
  1684. int cts_44_1khz;
  1685. int n_48khz;
  1686. int cts_48khz;
  1687. };
  1688. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  1689. /* amdgpu_acpi.c */
  1690. #if defined(CONFIG_ACPI)
  1691. int amdgpu_acpi_init(struct amdgpu_device *adev);
  1692. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  1693. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  1694. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  1695. u8 perf_req, bool advertise);
  1696. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  1697. #else
  1698. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  1699. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  1700. #endif
  1701. int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  1702. uint64_t addr, struct amdgpu_bo **bo,
  1703. struct amdgpu_bo_va_mapping **mapping);
  1704. #if defined(CONFIG_DRM_AMD_DC)
  1705. int amdgpu_dm_display_resume(struct amdgpu_device *adev );
  1706. #else
  1707. static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
  1708. #endif
  1709. #include "amdgpu_object.h"
  1710. #endif