bcm_sf2.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626
  1. /*
  2. * Broadcom Starfighter 2 DSA switch driver
  3. *
  4. * Copyright (C) 2014, Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/list.h>
  12. #include <linux/module.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/of.h>
  17. #include <linux/phy.h>
  18. #include <linux/phy_fixed.h>
  19. #include <linux/mii.h>
  20. #include <linux/of.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_address.h>
  23. #include <net/dsa.h>
  24. #include "bcm_sf2.h"
  25. #include "bcm_sf2_regs.h"
  26. /* String, offset, and register size in bytes if different from 4 bytes */
  27. static const struct bcm_sf2_hw_stats bcm_sf2_mib[] = {
  28. { "TxOctets", 0x000, 8 },
  29. { "TxDropPkts", 0x020 },
  30. { "TxQPKTQ0", 0x030 },
  31. { "TxBroadcastPkts", 0x040 },
  32. { "TxMulticastPkts", 0x050 },
  33. { "TxUnicastPKts", 0x060 },
  34. { "TxCollisions", 0x070 },
  35. { "TxSingleCollision", 0x080 },
  36. { "TxMultipleCollision", 0x090 },
  37. { "TxDeferredCollision", 0x0a0 },
  38. { "TxLateCollision", 0x0b0 },
  39. { "TxExcessiveCollision", 0x0c0 },
  40. { "TxFrameInDisc", 0x0d0 },
  41. { "TxPausePkts", 0x0e0 },
  42. { "TxQPKTQ1", 0x0f0 },
  43. { "TxQPKTQ2", 0x100 },
  44. { "TxQPKTQ3", 0x110 },
  45. { "TxQPKTQ4", 0x120 },
  46. { "TxQPKTQ5", 0x130 },
  47. { "RxOctets", 0x140, 8 },
  48. { "RxUndersizePkts", 0x160 },
  49. { "RxPausePkts", 0x170 },
  50. { "RxPkts64Octets", 0x180 },
  51. { "RxPkts65to127Octets", 0x190 },
  52. { "RxPkts128to255Octets", 0x1a0 },
  53. { "RxPkts256to511Octets", 0x1b0 },
  54. { "RxPkts512to1023Octets", 0x1c0 },
  55. { "RxPkts1024toMaxPktsOctets", 0x1d0 },
  56. { "RxOversizePkts", 0x1e0 },
  57. { "RxJabbers", 0x1f0 },
  58. { "RxAlignmentErrors", 0x200 },
  59. { "RxFCSErrors", 0x210 },
  60. { "RxGoodOctets", 0x220, 8 },
  61. { "RxDropPkts", 0x240 },
  62. { "RxUnicastPkts", 0x250 },
  63. { "RxMulticastPkts", 0x260 },
  64. { "RxBroadcastPkts", 0x270 },
  65. { "RxSAChanges", 0x280 },
  66. { "RxFragments", 0x290 },
  67. { "RxJumboPkt", 0x2a0 },
  68. { "RxSymblErr", 0x2b0 },
  69. { "InRangeErrCount", 0x2c0 },
  70. { "OutRangeErrCount", 0x2d0 },
  71. { "EEELpiEvent", 0x2e0 },
  72. { "EEELpiDuration", 0x2f0 },
  73. { "RxDiscard", 0x300, 8 },
  74. { "TxQPKTQ6", 0x320 },
  75. { "TxQPKTQ7", 0x330 },
  76. { "TxPkts64Octets", 0x340 },
  77. { "TxPkts65to127Octets", 0x350 },
  78. { "TxPkts128to255Octets", 0x360 },
  79. { "TxPkts256to511Ocets", 0x370 },
  80. { "TxPkts512to1023Ocets", 0x380 },
  81. { "TxPkts1024toMaxPktOcets", 0x390 },
  82. };
  83. #define BCM_SF2_STATS_SIZE ARRAY_SIZE(bcm_sf2_mib)
  84. static void bcm_sf2_sw_get_strings(struct dsa_switch *ds,
  85. int port, uint8_t *data)
  86. {
  87. unsigned int i;
  88. for (i = 0; i < BCM_SF2_STATS_SIZE; i++)
  89. memcpy(data + i * ETH_GSTRING_LEN,
  90. bcm_sf2_mib[i].string, ETH_GSTRING_LEN);
  91. }
  92. static void bcm_sf2_sw_get_ethtool_stats(struct dsa_switch *ds,
  93. int port, uint64_t *data)
  94. {
  95. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  96. const struct bcm_sf2_hw_stats *s;
  97. unsigned int i;
  98. u64 val = 0;
  99. u32 offset;
  100. mutex_lock(&priv->stats_mutex);
  101. /* Now fetch the per-port counters */
  102. for (i = 0; i < BCM_SF2_STATS_SIZE; i++) {
  103. s = &bcm_sf2_mib[i];
  104. /* Do a latched 64-bit read if needed */
  105. offset = s->reg + CORE_P_MIB_OFFSET(port);
  106. if (s->sizeof_stat == 8)
  107. val = core_readq(priv, offset);
  108. else
  109. val = core_readl(priv, offset);
  110. data[i] = (u64)val;
  111. }
  112. mutex_unlock(&priv->stats_mutex);
  113. }
  114. static int bcm_sf2_sw_get_sset_count(struct dsa_switch *ds)
  115. {
  116. return BCM_SF2_STATS_SIZE;
  117. }
  118. static char *bcm_sf2_sw_probe(struct mii_bus *bus, int sw_addr)
  119. {
  120. return "Broadcom Starfighter 2";
  121. }
  122. static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
  123. {
  124. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  125. unsigned int i;
  126. u32 reg, val;
  127. /* Enable the port memories */
  128. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  129. reg &= ~P_TXQ_PSM_VDD(port);
  130. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  131. /* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
  132. reg = core_readl(priv, CORE_IMP_CTL);
  133. reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
  134. reg &= ~(RX_DIS | TX_DIS);
  135. core_writel(priv, reg, CORE_IMP_CTL);
  136. /* Enable forwarding */
  137. core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
  138. /* Enable IMP port in dumb mode */
  139. reg = core_readl(priv, CORE_SWITCH_CTRL);
  140. reg |= MII_DUMB_FWDG_EN;
  141. core_writel(priv, reg, CORE_SWITCH_CTRL);
  142. /* Resolve which bit controls the Broadcom tag */
  143. switch (port) {
  144. case 8:
  145. val = BRCM_HDR_EN_P8;
  146. break;
  147. case 7:
  148. val = BRCM_HDR_EN_P7;
  149. break;
  150. case 5:
  151. val = BRCM_HDR_EN_P5;
  152. break;
  153. default:
  154. val = 0;
  155. break;
  156. }
  157. /* Enable Broadcom tags for IMP port */
  158. reg = core_readl(priv, CORE_BRCM_HDR_CTRL);
  159. reg |= val;
  160. core_writel(priv, reg, CORE_BRCM_HDR_CTRL);
  161. /* Enable reception Broadcom tag for CPU TX (switch RX) to
  162. * allow us to tag outgoing frames
  163. */
  164. reg = core_readl(priv, CORE_BRCM_HDR_RX_DIS);
  165. reg &= ~(1 << port);
  166. core_writel(priv, reg, CORE_BRCM_HDR_RX_DIS);
  167. /* Enable transmission of Broadcom tags from the switch (CPU RX) to
  168. * allow delivering frames to the per-port net_devices
  169. */
  170. reg = core_readl(priv, CORE_BRCM_HDR_TX_DIS);
  171. reg &= ~(1 << port);
  172. core_writel(priv, reg, CORE_BRCM_HDR_TX_DIS);
  173. /* Force link status for IMP port */
  174. reg = core_readl(priv, CORE_STS_OVERRIDE_IMP);
  175. reg |= (MII_SW_OR | LINK_STS);
  176. core_writel(priv, reg, CORE_STS_OVERRIDE_IMP);
  177. /* Enable the IMP Port to be in the same VLAN as the other ports
  178. * on a per-port basis such that we only have Port i and IMP in
  179. * the same VLAN.
  180. */
  181. for (i = 0; i < priv->hw_params.num_ports; i++) {
  182. if (!((1 << i) & ds->phys_port_mask))
  183. continue;
  184. reg = core_readl(priv, CORE_PORT_VLAN_CTL_PORT(i));
  185. reg |= (1 << port);
  186. core_writel(priv, reg, CORE_PORT_VLAN_CTL_PORT(i));
  187. }
  188. }
  189. static void bcm_sf2_port_setup(struct dsa_switch *ds, int port)
  190. {
  191. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  192. u32 reg;
  193. /* Clear the memory power down */
  194. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  195. reg &= ~P_TXQ_PSM_VDD(port);
  196. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  197. /* Clear the Rx and Tx disable bits and set to no spanning tree */
  198. core_writel(priv, 0, CORE_G_PCTL_PORT(port));
  199. /* Enable port 7 interrupts to get notified */
  200. if (port == 7)
  201. intrl2_1_mask_clear(priv, P_IRQ_MASK(P7_IRQ_OFF));
  202. /* Set this port, and only this one to be in the default VLAN */
  203. reg = core_readl(priv, CORE_PORT_VLAN_CTL_PORT(port));
  204. reg &= ~PORT_VLAN_CTRL_MASK;
  205. reg |= (1 << port);
  206. core_writel(priv, reg, CORE_PORT_VLAN_CTL_PORT(port));
  207. }
  208. static void bcm_sf2_port_disable(struct dsa_switch *ds, int port)
  209. {
  210. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  211. u32 off, reg;
  212. if (dsa_is_cpu_port(ds, port))
  213. off = CORE_IMP_CTL;
  214. else
  215. off = CORE_G_PCTL_PORT(port);
  216. reg = core_readl(priv, off);
  217. reg |= RX_DIS | TX_DIS;
  218. core_writel(priv, reg, off);
  219. /* Power down the port memory */
  220. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  221. reg |= P_TXQ_PSM_VDD(port);
  222. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  223. }
  224. static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
  225. {
  226. struct bcm_sf2_priv *priv = dev_id;
  227. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  228. ~priv->irq0_mask;
  229. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  230. return IRQ_HANDLED;
  231. }
  232. static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
  233. {
  234. struct bcm_sf2_priv *priv = dev_id;
  235. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  236. ~priv->irq1_mask;
  237. intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  238. if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF))
  239. priv->port_sts[7].link = 1;
  240. if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF))
  241. priv->port_sts[7].link = 0;
  242. return IRQ_HANDLED;
  243. }
  244. static int bcm_sf2_sw_setup(struct dsa_switch *ds)
  245. {
  246. const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
  247. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  248. struct device_node *dn;
  249. void __iomem **base;
  250. unsigned int port;
  251. unsigned int i;
  252. u32 reg, rev;
  253. int ret;
  254. spin_lock_init(&priv->indir_lock);
  255. mutex_init(&priv->stats_mutex);
  256. /* All the interesting properties are at the parent device_node
  257. * level
  258. */
  259. dn = ds->pd->of_node->parent;
  260. priv->irq0 = irq_of_parse_and_map(dn, 0);
  261. priv->irq1 = irq_of_parse_and_map(dn, 1);
  262. base = &priv->core;
  263. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  264. *base = of_iomap(dn, i);
  265. if (*base == NULL) {
  266. pr_err("unable to find register: %s\n", reg_names[i]);
  267. return -ENODEV;
  268. }
  269. base++;
  270. }
  271. /* Disable all interrupts and request them */
  272. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  273. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  274. intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  275. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  276. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  277. intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  278. ret = request_irq(priv->irq0, bcm_sf2_switch_0_isr, 0,
  279. "switch_0", priv);
  280. if (ret < 0) {
  281. pr_err("failed to request switch_0 IRQ\n");
  282. goto out_unmap;
  283. }
  284. ret = request_irq(priv->irq1, bcm_sf2_switch_1_isr, 0,
  285. "switch_1", priv);
  286. if (ret < 0) {
  287. pr_err("failed to request switch_1 IRQ\n");
  288. goto out_free_irq0;
  289. }
  290. /* Reset the MIB counters */
  291. reg = core_readl(priv, CORE_GMNCFGCFG);
  292. reg |= RST_MIB_CNT;
  293. core_writel(priv, reg, CORE_GMNCFGCFG);
  294. reg &= ~RST_MIB_CNT;
  295. core_writel(priv, reg, CORE_GMNCFGCFG);
  296. /* Get the maximum number of ports for this switch */
  297. priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
  298. if (priv->hw_params.num_ports > DSA_MAX_PORTS)
  299. priv->hw_params.num_ports = DSA_MAX_PORTS;
  300. /* Assume a single GPHY setup if we can't read that property */
  301. if (of_property_read_u32(dn, "brcm,num-gphy",
  302. &priv->hw_params.num_gphy))
  303. priv->hw_params.num_gphy = 1;
  304. /* Enable all valid ports and disable those unused */
  305. for (port = 0; port < priv->hw_params.num_ports; port++) {
  306. /* IMP port receives special treatment */
  307. if ((1 << port) & ds->phys_port_mask)
  308. bcm_sf2_port_setup(ds, port);
  309. else if (dsa_is_cpu_port(ds, port))
  310. bcm_sf2_imp_setup(ds, port);
  311. else
  312. bcm_sf2_port_disable(ds, port);
  313. }
  314. /* Include the pseudo-PHY address and the broadcast PHY address to
  315. * divert reads towards our workaround
  316. */
  317. ds->phys_mii_mask |= ((1 << 30) | (1 << 0));
  318. rev = reg_readl(priv, REG_SWITCH_REVISION);
  319. priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
  320. SWITCH_TOP_REV_MASK;
  321. priv->hw_params.core_rev = (rev & SF2_REV_MASK);
  322. pr_info("Starfighter 2 top: %x.%02x, core: %x.%02x base: 0x%p, IRQs: %d, %d\n",
  323. priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
  324. priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
  325. priv->core, priv->irq0, priv->irq1);
  326. return 0;
  327. out_free_irq0:
  328. free_irq(priv->irq0, priv);
  329. out_unmap:
  330. base = &priv->core;
  331. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  332. iounmap(*base);
  333. base++;
  334. }
  335. return ret;
  336. }
  337. static int bcm_sf2_sw_set_addr(struct dsa_switch *ds, u8 *addr)
  338. {
  339. return 0;
  340. }
  341. static int bcm_sf2_sw_indir_rw(struct dsa_switch *ds, int op, int addr,
  342. int regnum, u16 val)
  343. {
  344. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  345. int ret = 0;
  346. u32 reg;
  347. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  348. reg |= MDIO_MASTER_SEL;
  349. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  350. /* Page << 8 | offset */
  351. reg = 0x70;
  352. reg <<= 2;
  353. core_writel(priv, addr, reg);
  354. /* Page << 8 | offset */
  355. reg = 0x80 << 8 | regnum << 1;
  356. reg <<= 2;
  357. if (op)
  358. ret = core_readl(priv, reg);
  359. else
  360. core_writel(priv, val, reg);
  361. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  362. reg &= ~MDIO_MASTER_SEL;
  363. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  364. return ret & 0xffff;
  365. }
  366. static int bcm_sf2_sw_phy_read(struct dsa_switch *ds, int addr, int regnum)
  367. {
  368. /* Intercept reads from the MDIO broadcast address or Broadcom
  369. * pseudo-PHY address
  370. */
  371. switch (addr) {
  372. case 0:
  373. case 30:
  374. return bcm_sf2_sw_indir_rw(ds, 1, addr, regnum, 0);
  375. default:
  376. return 0xffff;
  377. }
  378. }
  379. static int bcm_sf2_sw_phy_write(struct dsa_switch *ds, int addr, int regnum,
  380. u16 val)
  381. {
  382. /* Intercept writes to the MDIO broadcast address or Broadcom
  383. * pseudo-PHY address
  384. */
  385. switch (addr) {
  386. case 0:
  387. case 30:
  388. bcm_sf2_sw_indir_rw(ds, 0, addr, regnum, val);
  389. break;
  390. }
  391. return 0;
  392. }
  393. static void bcm_sf2_sw_adjust_link(struct dsa_switch *ds, int port,
  394. struct phy_device *phydev)
  395. {
  396. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  397. u32 id_mode_dis = 0, port_mode;
  398. const char *str = NULL;
  399. u32 reg;
  400. switch (phydev->interface) {
  401. case PHY_INTERFACE_MODE_RGMII:
  402. str = "RGMII (no delay)";
  403. id_mode_dis = 1;
  404. case PHY_INTERFACE_MODE_RGMII_TXID:
  405. if (!str)
  406. str = "RGMII (TX delay)";
  407. port_mode = EXT_GPHY;
  408. break;
  409. case PHY_INTERFACE_MODE_MII:
  410. str = "MII";
  411. port_mode = EXT_EPHY;
  412. break;
  413. case PHY_INTERFACE_MODE_REVMII:
  414. str = "Reverse MII";
  415. port_mode = EXT_REVMII;
  416. break;
  417. default:
  418. goto force_link;
  419. }
  420. /* Clear id_mode_dis bit, and the existing port mode, but
  421. * make sure we enable the RGMII block for data to pass
  422. */
  423. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  424. reg &= ~ID_MODE_DIS;
  425. reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
  426. reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
  427. reg |= port_mode | RGMII_MODE_EN;
  428. if (id_mode_dis)
  429. reg |= ID_MODE_DIS;
  430. if (phydev->pause) {
  431. if (phydev->asym_pause)
  432. reg |= TX_PAUSE_EN;
  433. reg |= RX_PAUSE_EN;
  434. }
  435. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  436. pr_info("Port %d configured for %s\n", port, str);
  437. force_link:
  438. /* Force link settings detected from the PHY */
  439. reg = SW_OVERRIDE;
  440. switch (phydev->speed) {
  441. case SPEED_1000:
  442. reg |= SPDSTS_1000 << SPEED_SHIFT;
  443. break;
  444. case SPEED_100:
  445. reg |= SPDSTS_100 << SPEED_SHIFT;
  446. break;
  447. }
  448. if (phydev->link)
  449. reg |= LINK_STS;
  450. if (phydev->duplex == DUPLEX_FULL)
  451. reg |= DUPLX_MODE;
  452. core_writel(priv, reg, CORE_STS_OVERRIDE_GMIIP_PORT(port));
  453. }
  454. static void bcm_sf2_sw_fixed_link_update(struct dsa_switch *ds, int port,
  455. struct fixed_phy_status *status)
  456. {
  457. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  458. u32 link, duplex, pause, speed;
  459. u32 reg;
  460. link = core_readl(priv, CORE_LNKSTS);
  461. duplex = core_readl(priv, CORE_DUPSTS);
  462. pause = core_readl(priv, CORE_PAUSESTS);
  463. speed = core_readl(priv, CORE_SPDSTS);
  464. speed >>= (port * SPDSTS_SHIFT);
  465. speed &= SPDSTS_MASK;
  466. status->link = 0;
  467. /* Port 7 is special as we do not get link status from CORE_LNKSTS,
  468. * which means that we need to force the link at the port override
  469. * level to get the data to flow. We do use what the interrupt handler
  470. * did determine before.
  471. */
  472. if (port == 7) {
  473. status->link = priv->port_sts[port].link;
  474. reg = core_readl(priv, CORE_STS_OVERRIDE_GMIIP_PORT(7));
  475. reg |= SW_OVERRIDE;
  476. if (status->link)
  477. reg |= LINK_STS;
  478. else
  479. reg &= ~LINK_STS;
  480. core_writel(priv, reg, CORE_STS_OVERRIDE_GMIIP_PORT(7));
  481. status->duplex = 1;
  482. } else {
  483. status->link = !!(link & (1 << port));
  484. status->duplex = !!(duplex & (1 << port));
  485. }
  486. switch (speed) {
  487. case SPDSTS_10:
  488. status->speed = SPEED_10;
  489. break;
  490. case SPDSTS_100:
  491. status->speed = SPEED_100;
  492. break;
  493. case SPDSTS_1000:
  494. status->speed = SPEED_1000;
  495. break;
  496. }
  497. if ((pause & (1 << port)) &&
  498. (pause & (1 << (port + PAUSESTS_TX_PAUSE_SHIFT)))) {
  499. status->asym_pause = 1;
  500. status->pause = 1;
  501. }
  502. if (pause & (1 << port))
  503. status->pause = 1;
  504. }
  505. static struct dsa_switch_driver bcm_sf2_switch_driver = {
  506. .tag_protocol = DSA_TAG_PROTO_BRCM,
  507. .priv_size = sizeof(struct bcm_sf2_priv),
  508. .probe = bcm_sf2_sw_probe,
  509. .setup = bcm_sf2_sw_setup,
  510. .set_addr = bcm_sf2_sw_set_addr,
  511. .phy_read = bcm_sf2_sw_phy_read,
  512. .phy_write = bcm_sf2_sw_phy_write,
  513. .get_strings = bcm_sf2_sw_get_strings,
  514. .get_ethtool_stats = bcm_sf2_sw_get_ethtool_stats,
  515. .get_sset_count = bcm_sf2_sw_get_sset_count,
  516. .adjust_link = bcm_sf2_sw_adjust_link,
  517. .fixed_link_update = bcm_sf2_sw_fixed_link_update,
  518. };
  519. static int __init bcm_sf2_init(void)
  520. {
  521. register_switch_driver(&bcm_sf2_switch_driver);
  522. return 0;
  523. }
  524. module_init(bcm_sf2_init);
  525. static void __exit bcm_sf2_exit(void)
  526. {
  527. unregister_switch_driver(&bcm_sf2_switch_driver);
  528. }
  529. module_exit(bcm_sf2_exit);
  530. MODULE_AUTHOR("Broadcom Corporation");
  531. MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
  532. MODULE_LICENSE("GPL");
  533. MODULE_ALIAS("platform:brcm-sf2");