flexcan.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350
  1. /*
  2. * flexcan.c - FLEXCAN CAN controller driver
  3. *
  4. * Copyright (c) 2005-2006 Varma Electronics Oy
  5. * Copyright (c) 2009 Sascha Hauer, Pengutronix
  6. * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
  7. *
  8. * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
  9. *
  10. * LICENCE:
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation version 2.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. */
  21. #include <linux/netdevice.h>
  22. #include <linux/can.h>
  23. #include <linux/can/dev.h>
  24. #include <linux/can/error.h>
  25. #include <linux/can/led.h>
  26. #include <linux/clk.h>
  27. #include <linux/delay.h>
  28. #include <linux/if_arp.h>
  29. #include <linux/if_ether.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/io.h>
  32. #include <linux/kernel.h>
  33. #include <linux/list.h>
  34. #include <linux/module.h>
  35. #include <linux/of.h>
  36. #include <linux/of_device.h>
  37. #include <linux/platform_device.h>
  38. #include <linux/regulator/consumer.h>
  39. #define DRV_NAME "flexcan"
  40. /* 8 for RX fifo and 2 error handling */
  41. #define FLEXCAN_NAPI_WEIGHT (8 + 2)
  42. /* FLEXCAN module configuration register (CANMCR) bits */
  43. #define FLEXCAN_MCR_MDIS BIT(31)
  44. #define FLEXCAN_MCR_FRZ BIT(30)
  45. #define FLEXCAN_MCR_FEN BIT(29)
  46. #define FLEXCAN_MCR_HALT BIT(28)
  47. #define FLEXCAN_MCR_NOT_RDY BIT(27)
  48. #define FLEXCAN_MCR_WAK_MSK BIT(26)
  49. #define FLEXCAN_MCR_SOFTRST BIT(25)
  50. #define FLEXCAN_MCR_FRZ_ACK BIT(24)
  51. #define FLEXCAN_MCR_SUPV BIT(23)
  52. #define FLEXCAN_MCR_SLF_WAK BIT(22)
  53. #define FLEXCAN_MCR_WRN_EN BIT(21)
  54. #define FLEXCAN_MCR_LPM_ACK BIT(20)
  55. #define FLEXCAN_MCR_WAK_SRC BIT(19)
  56. #define FLEXCAN_MCR_DOZE BIT(18)
  57. #define FLEXCAN_MCR_SRX_DIS BIT(17)
  58. #define FLEXCAN_MCR_BCC BIT(16)
  59. #define FLEXCAN_MCR_LPRIO_EN BIT(13)
  60. #define FLEXCAN_MCR_AEN BIT(12)
  61. #define FLEXCAN_MCR_MAXMB(x) ((x) & 0x1f)
  62. #define FLEXCAN_MCR_IDAM_A (0 << 8)
  63. #define FLEXCAN_MCR_IDAM_B (1 << 8)
  64. #define FLEXCAN_MCR_IDAM_C (2 << 8)
  65. #define FLEXCAN_MCR_IDAM_D (3 << 8)
  66. /* FLEXCAN control register (CANCTRL) bits */
  67. #define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
  68. #define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
  69. #define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
  70. #define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
  71. #define FLEXCAN_CTRL_BOFF_MSK BIT(15)
  72. #define FLEXCAN_CTRL_ERR_MSK BIT(14)
  73. #define FLEXCAN_CTRL_CLK_SRC BIT(13)
  74. #define FLEXCAN_CTRL_LPB BIT(12)
  75. #define FLEXCAN_CTRL_TWRN_MSK BIT(11)
  76. #define FLEXCAN_CTRL_RWRN_MSK BIT(10)
  77. #define FLEXCAN_CTRL_SMP BIT(7)
  78. #define FLEXCAN_CTRL_BOFF_REC BIT(6)
  79. #define FLEXCAN_CTRL_TSYN BIT(5)
  80. #define FLEXCAN_CTRL_LBUF BIT(4)
  81. #define FLEXCAN_CTRL_LOM BIT(3)
  82. #define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
  83. #define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
  84. #define FLEXCAN_CTRL_ERR_STATE \
  85. (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
  86. FLEXCAN_CTRL_BOFF_MSK)
  87. #define FLEXCAN_CTRL_ERR_ALL \
  88. (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
  89. /* FLEXCAN control register 2 (CTRL2) bits */
  90. #define FLEXCAN_CRL2_ECRWRE BIT(29)
  91. #define FLEXCAN_CRL2_WRMFRZ BIT(28)
  92. #define FLEXCAN_CRL2_RFFN(x) (((x) & 0x0f) << 24)
  93. #define FLEXCAN_CRL2_TASD(x) (((x) & 0x1f) << 19)
  94. #define FLEXCAN_CRL2_MRP BIT(18)
  95. #define FLEXCAN_CRL2_RRS BIT(17)
  96. #define FLEXCAN_CRL2_EACEN BIT(16)
  97. /* FLEXCAN memory error control register (MECR) bits */
  98. #define FLEXCAN_MECR_ECRWRDIS BIT(31)
  99. #define FLEXCAN_MECR_HANCEI_MSK BIT(19)
  100. #define FLEXCAN_MECR_FANCEI_MSK BIT(18)
  101. #define FLEXCAN_MECR_CEI_MSK BIT(16)
  102. #define FLEXCAN_MECR_HAERRIE BIT(15)
  103. #define FLEXCAN_MECR_FAERRIE BIT(14)
  104. #define FLEXCAN_MECR_EXTERRIE BIT(13)
  105. #define FLEXCAN_MECR_RERRDIS BIT(9)
  106. #define FLEXCAN_MECR_ECCDIS BIT(8)
  107. #define FLEXCAN_MECR_NCEFAFRZ BIT(7)
  108. /* FLEXCAN error and status register (ESR) bits */
  109. #define FLEXCAN_ESR_TWRN_INT BIT(17)
  110. #define FLEXCAN_ESR_RWRN_INT BIT(16)
  111. #define FLEXCAN_ESR_BIT1_ERR BIT(15)
  112. #define FLEXCAN_ESR_BIT0_ERR BIT(14)
  113. #define FLEXCAN_ESR_ACK_ERR BIT(13)
  114. #define FLEXCAN_ESR_CRC_ERR BIT(12)
  115. #define FLEXCAN_ESR_FRM_ERR BIT(11)
  116. #define FLEXCAN_ESR_STF_ERR BIT(10)
  117. #define FLEXCAN_ESR_TX_WRN BIT(9)
  118. #define FLEXCAN_ESR_RX_WRN BIT(8)
  119. #define FLEXCAN_ESR_IDLE BIT(7)
  120. #define FLEXCAN_ESR_TXRX BIT(6)
  121. #define FLEXCAN_EST_FLT_CONF_SHIFT (4)
  122. #define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
  123. #define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
  124. #define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
  125. #define FLEXCAN_ESR_BOFF_INT BIT(2)
  126. #define FLEXCAN_ESR_ERR_INT BIT(1)
  127. #define FLEXCAN_ESR_WAK_INT BIT(0)
  128. #define FLEXCAN_ESR_ERR_BUS \
  129. (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
  130. FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
  131. FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
  132. #define FLEXCAN_ESR_ERR_STATE \
  133. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
  134. #define FLEXCAN_ESR_ERR_ALL \
  135. (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
  136. #define FLEXCAN_ESR_ALL_INT \
  137. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
  138. FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
  139. /* FLEXCAN interrupt flag register (IFLAG) bits */
  140. #define FLEXCAN_TX_BUF_ID 8
  141. #define FLEXCAN_IFLAG_BUF(x) BIT(x)
  142. #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
  143. #define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
  144. #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
  145. #define FLEXCAN_IFLAG_DEFAULT \
  146. (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
  147. FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
  148. /* FLEXCAN message buffers */
  149. #define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
  150. #define FLEXCAN_MB_CNT_SRR BIT(22)
  151. #define FLEXCAN_MB_CNT_IDE BIT(21)
  152. #define FLEXCAN_MB_CNT_RTR BIT(20)
  153. #define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
  154. #define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
  155. #define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
  156. #define FLEXCAN_TIMEOUT_US (50)
  157. /*
  158. * FLEXCAN hardware feature flags
  159. *
  160. * Below is some version info we got:
  161. * SOC Version IP-Version Glitch- [TR]WRN_INT Memory err
  162. * Filter? connected? detection
  163. * MX25 FlexCAN2 03.00.00.00 no no no
  164. * MX28 FlexCAN2 03.00.04.00 yes yes no
  165. * MX35 FlexCAN2 03.00.00.00 no no no
  166. * MX53 FlexCAN2 03.00.00.00 yes no no
  167. * MX6s FlexCAN3 10.00.12.00 yes yes no
  168. * VF610 FlexCAN3 ? no yes yes
  169. *
  170. * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
  171. */
  172. #define FLEXCAN_HAS_V10_FEATURES BIT(1) /* For core version >= 10 */
  173. #define FLEXCAN_HAS_BROKEN_ERR_STATE BIT(2) /* [TR]WRN_INT not connected */
  174. #define FLEXCAN_HAS_MECR_FEATURES BIT(3) /* Memory error detection */
  175. /* Structure of the message buffer */
  176. struct flexcan_mb {
  177. u32 can_ctrl;
  178. u32 can_id;
  179. u32 data[2];
  180. };
  181. /* Structure of the hardware registers */
  182. struct flexcan_regs {
  183. u32 mcr; /* 0x00 */
  184. u32 ctrl; /* 0x04 */
  185. u32 timer; /* 0x08 */
  186. u32 _reserved1; /* 0x0c */
  187. u32 rxgmask; /* 0x10 */
  188. u32 rx14mask; /* 0x14 */
  189. u32 rx15mask; /* 0x18 */
  190. u32 ecr; /* 0x1c */
  191. u32 esr; /* 0x20 */
  192. u32 imask2; /* 0x24 */
  193. u32 imask1; /* 0x28 */
  194. u32 iflag2; /* 0x2c */
  195. u32 iflag1; /* 0x30 */
  196. u32 crl2; /* 0x34 */
  197. u32 esr2; /* 0x38 */
  198. u32 imeur; /* 0x3c */
  199. u32 lrfr; /* 0x40 */
  200. u32 crcr; /* 0x44 */
  201. u32 rxfgmask; /* 0x48 */
  202. u32 rxfir; /* 0x4c */
  203. u32 _reserved3[12]; /* 0x50 */
  204. struct flexcan_mb cantxfg[64]; /* 0x80 */
  205. u32 _reserved4[408];
  206. u32 mecr; /* 0xae0 */
  207. u32 erriar; /* 0xae4 */
  208. u32 erridpr; /* 0xae8 */
  209. u32 errippr; /* 0xaec */
  210. u32 rerrar; /* 0xaf0 */
  211. u32 rerrdr; /* 0xaf4 */
  212. u32 rerrsynr; /* 0xaf8 */
  213. u32 errsr; /* 0xafc */
  214. };
  215. struct flexcan_devtype_data {
  216. u32 features; /* hardware controller features */
  217. };
  218. struct flexcan_priv {
  219. struct can_priv can;
  220. struct net_device *dev;
  221. struct napi_struct napi;
  222. void __iomem *base;
  223. u32 reg_esr;
  224. u32 reg_ctrl_default;
  225. struct clk *clk_ipg;
  226. struct clk *clk_per;
  227. struct flexcan_platform_data *pdata;
  228. const struct flexcan_devtype_data *devtype_data;
  229. struct regulator *reg_xceiver;
  230. };
  231. static struct flexcan_devtype_data fsl_p1010_devtype_data = {
  232. .features = FLEXCAN_HAS_BROKEN_ERR_STATE,
  233. };
  234. static struct flexcan_devtype_data fsl_imx28_devtype_data;
  235. static struct flexcan_devtype_data fsl_imx6q_devtype_data = {
  236. .features = FLEXCAN_HAS_V10_FEATURES,
  237. };
  238. static struct flexcan_devtype_data fsl_vf610_devtype_data = {
  239. .features = FLEXCAN_HAS_V10_FEATURES | FLEXCAN_HAS_MECR_FEATURES,
  240. };
  241. static const struct can_bittiming_const flexcan_bittiming_const = {
  242. .name = DRV_NAME,
  243. .tseg1_min = 4,
  244. .tseg1_max = 16,
  245. .tseg2_min = 2,
  246. .tseg2_max = 8,
  247. .sjw_max = 4,
  248. .brp_min = 1,
  249. .brp_max = 256,
  250. .brp_inc = 1,
  251. };
  252. /*
  253. * Abstract off the read/write for arm versus ppc. This
  254. * assumes that PPC uses big-endian registers and everything
  255. * else uses little-endian registers, independent of CPU
  256. * endianess.
  257. */
  258. #if defined(CONFIG_PPC)
  259. static inline u32 flexcan_read(void __iomem *addr)
  260. {
  261. return in_be32(addr);
  262. }
  263. static inline void flexcan_write(u32 val, void __iomem *addr)
  264. {
  265. out_be32(addr, val);
  266. }
  267. #else
  268. static inline u32 flexcan_read(void __iomem *addr)
  269. {
  270. return readl(addr);
  271. }
  272. static inline void flexcan_write(u32 val, void __iomem *addr)
  273. {
  274. writel(val, addr);
  275. }
  276. #endif
  277. static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
  278. {
  279. if (!priv->reg_xceiver)
  280. return 0;
  281. return regulator_enable(priv->reg_xceiver);
  282. }
  283. static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
  284. {
  285. if (!priv->reg_xceiver)
  286. return 0;
  287. return regulator_disable(priv->reg_xceiver);
  288. }
  289. static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
  290. u32 reg_esr)
  291. {
  292. return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
  293. (reg_esr & FLEXCAN_ESR_ERR_BUS);
  294. }
  295. static int flexcan_chip_enable(struct flexcan_priv *priv)
  296. {
  297. struct flexcan_regs __iomem *regs = priv->base;
  298. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  299. u32 reg;
  300. reg = flexcan_read(&regs->mcr);
  301. reg &= ~FLEXCAN_MCR_MDIS;
  302. flexcan_write(reg, &regs->mcr);
  303. while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  304. usleep_range(10, 20);
  305. if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
  306. return -ETIMEDOUT;
  307. return 0;
  308. }
  309. static int flexcan_chip_disable(struct flexcan_priv *priv)
  310. {
  311. struct flexcan_regs __iomem *regs = priv->base;
  312. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  313. u32 reg;
  314. reg = flexcan_read(&regs->mcr);
  315. reg |= FLEXCAN_MCR_MDIS;
  316. flexcan_write(reg, &regs->mcr);
  317. while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  318. usleep_range(10, 20);
  319. if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  320. return -ETIMEDOUT;
  321. return 0;
  322. }
  323. static int flexcan_chip_freeze(struct flexcan_priv *priv)
  324. {
  325. struct flexcan_regs __iomem *regs = priv->base;
  326. unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
  327. u32 reg;
  328. reg = flexcan_read(&regs->mcr);
  329. reg |= FLEXCAN_MCR_HALT;
  330. flexcan_write(reg, &regs->mcr);
  331. while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  332. usleep_range(100, 200);
  333. if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  334. return -ETIMEDOUT;
  335. return 0;
  336. }
  337. static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
  338. {
  339. struct flexcan_regs __iomem *regs = priv->base;
  340. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  341. u32 reg;
  342. reg = flexcan_read(&regs->mcr);
  343. reg &= ~FLEXCAN_MCR_HALT;
  344. flexcan_write(reg, &regs->mcr);
  345. while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  346. usleep_range(10, 20);
  347. if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
  348. return -ETIMEDOUT;
  349. return 0;
  350. }
  351. static int flexcan_chip_softreset(struct flexcan_priv *priv)
  352. {
  353. struct flexcan_regs __iomem *regs = priv->base;
  354. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  355. flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
  356. while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
  357. usleep_range(10, 20);
  358. if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
  359. return -ETIMEDOUT;
  360. return 0;
  361. }
  362. static int __flexcan_get_berr_counter(const struct net_device *dev,
  363. struct can_berr_counter *bec)
  364. {
  365. const struct flexcan_priv *priv = netdev_priv(dev);
  366. struct flexcan_regs __iomem *regs = priv->base;
  367. u32 reg = flexcan_read(&regs->ecr);
  368. bec->txerr = (reg >> 0) & 0xff;
  369. bec->rxerr = (reg >> 8) & 0xff;
  370. return 0;
  371. }
  372. static int flexcan_get_berr_counter(const struct net_device *dev,
  373. struct can_berr_counter *bec)
  374. {
  375. const struct flexcan_priv *priv = netdev_priv(dev);
  376. int err;
  377. err = clk_prepare_enable(priv->clk_ipg);
  378. if (err)
  379. return err;
  380. err = clk_prepare_enable(priv->clk_per);
  381. if (err)
  382. goto out_disable_ipg;
  383. err = __flexcan_get_berr_counter(dev, bec);
  384. clk_disable_unprepare(priv->clk_per);
  385. out_disable_ipg:
  386. clk_disable_unprepare(priv->clk_ipg);
  387. return err;
  388. }
  389. static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  390. {
  391. const struct flexcan_priv *priv = netdev_priv(dev);
  392. struct flexcan_regs __iomem *regs = priv->base;
  393. struct can_frame *cf = (struct can_frame *)skb->data;
  394. u32 can_id;
  395. u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
  396. if (can_dropped_invalid_skb(dev, skb))
  397. return NETDEV_TX_OK;
  398. netif_stop_queue(dev);
  399. if (cf->can_id & CAN_EFF_FLAG) {
  400. can_id = cf->can_id & CAN_EFF_MASK;
  401. ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
  402. } else {
  403. can_id = (cf->can_id & CAN_SFF_MASK) << 18;
  404. }
  405. if (cf->can_id & CAN_RTR_FLAG)
  406. ctrl |= FLEXCAN_MB_CNT_RTR;
  407. if (cf->can_dlc > 0) {
  408. u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
  409. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
  410. }
  411. if (cf->can_dlc > 3) {
  412. u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
  413. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
  414. }
  415. can_put_echo_skb(skb, dev, 0);
  416. flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
  417. flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  418. return NETDEV_TX_OK;
  419. }
  420. static void do_bus_err(struct net_device *dev,
  421. struct can_frame *cf, u32 reg_esr)
  422. {
  423. struct flexcan_priv *priv = netdev_priv(dev);
  424. int rx_errors = 0, tx_errors = 0;
  425. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  426. if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
  427. netdev_dbg(dev, "BIT1_ERR irq\n");
  428. cf->data[2] |= CAN_ERR_PROT_BIT1;
  429. tx_errors = 1;
  430. }
  431. if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
  432. netdev_dbg(dev, "BIT0_ERR irq\n");
  433. cf->data[2] |= CAN_ERR_PROT_BIT0;
  434. tx_errors = 1;
  435. }
  436. if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
  437. netdev_dbg(dev, "ACK_ERR irq\n");
  438. cf->can_id |= CAN_ERR_ACK;
  439. cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
  440. tx_errors = 1;
  441. }
  442. if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
  443. netdev_dbg(dev, "CRC_ERR irq\n");
  444. cf->data[2] |= CAN_ERR_PROT_BIT;
  445. cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
  446. rx_errors = 1;
  447. }
  448. if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
  449. netdev_dbg(dev, "FRM_ERR irq\n");
  450. cf->data[2] |= CAN_ERR_PROT_FORM;
  451. rx_errors = 1;
  452. }
  453. if (reg_esr & FLEXCAN_ESR_STF_ERR) {
  454. netdev_dbg(dev, "STF_ERR irq\n");
  455. cf->data[2] |= CAN_ERR_PROT_STUFF;
  456. rx_errors = 1;
  457. }
  458. priv->can.can_stats.bus_error++;
  459. if (rx_errors)
  460. dev->stats.rx_errors++;
  461. if (tx_errors)
  462. dev->stats.tx_errors++;
  463. }
  464. static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
  465. {
  466. struct sk_buff *skb;
  467. struct can_frame *cf;
  468. skb = alloc_can_err_skb(dev, &cf);
  469. if (unlikely(!skb))
  470. return 0;
  471. do_bus_err(dev, cf, reg_esr);
  472. netif_receive_skb(skb);
  473. dev->stats.rx_packets++;
  474. dev->stats.rx_bytes += cf->can_dlc;
  475. return 1;
  476. }
  477. static void do_state(struct net_device *dev,
  478. struct can_frame *cf, enum can_state new_state)
  479. {
  480. struct flexcan_priv *priv = netdev_priv(dev);
  481. struct can_berr_counter bec;
  482. __flexcan_get_berr_counter(dev, &bec);
  483. switch (priv->can.state) {
  484. case CAN_STATE_ERROR_ACTIVE:
  485. /*
  486. * from: ERROR_ACTIVE
  487. * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
  488. * => : there was a warning int
  489. */
  490. if (new_state >= CAN_STATE_ERROR_WARNING &&
  491. new_state <= CAN_STATE_BUS_OFF) {
  492. netdev_dbg(dev, "Error Warning IRQ\n");
  493. priv->can.can_stats.error_warning++;
  494. cf->can_id |= CAN_ERR_CRTL;
  495. cf->data[1] = (bec.txerr > bec.rxerr) ?
  496. CAN_ERR_CRTL_TX_WARNING :
  497. CAN_ERR_CRTL_RX_WARNING;
  498. }
  499. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  500. /*
  501. * from: ERROR_ACTIVE, ERROR_WARNING
  502. * to : ERROR_PASSIVE, BUS_OFF
  503. * => : error passive int
  504. */
  505. if (new_state >= CAN_STATE_ERROR_PASSIVE &&
  506. new_state <= CAN_STATE_BUS_OFF) {
  507. netdev_dbg(dev, "Error Passive IRQ\n");
  508. priv->can.can_stats.error_passive++;
  509. cf->can_id |= CAN_ERR_CRTL;
  510. cf->data[1] = (bec.txerr > bec.rxerr) ?
  511. CAN_ERR_CRTL_TX_PASSIVE :
  512. CAN_ERR_CRTL_RX_PASSIVE;
  513. }
  514. break;
  515. case CAN_STATE_BUS_OFF:
  516. netdev_err(dev, "BUG! "
  517. "hardware recovered automatically from BUS_OFF\n");
  518. break;
  519. default:
  520. break;
  521. }
  522. /* process state changes depending on the new state */
  523. switch (new_state) {
  524. case CAN_STATE_ERROR_WARNING:
  525. netdev_dbg(dev, "Error Warning\n");
  526. cf->can_id |= CAN_ERR_CRTL;
  527. cf->data[1] = (bec.txerr > bec.rxerr) ?
  528. CAN_ERR_CRTL_TX_WARNING :
  529. CAN_ERR_CRTL_RX_WARNING;
  530. break;
  531. case CAN_STATE_ERROR_ACTIVE:
  532. netdev_dbg(dev, "Error Active\n");
  533. cf->can_id |= CAN_ERR_PROT;
  534. cf->data[2] = CAN_ERR_PROT_ACTIVE;
  535. break;
  536. case CAN_STATE_BUS_OFF:
  537. cf->can_id |= CAN_ERR_BUSOFF;
  538. can_bus_off(dev);
  539. break;
  540. default:
  541. break;
  542. }
  543. }
  544. static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
  545. {
  546. struct flexcan_priv *priv = netdev_priv(dev);
  547. struct sk_buff *skb;
  548. struct can_frame *cf;
  549. enum can_state new_state;
  550. int flt;
  551. flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
  552. if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
  553. if (likely(!(reg_esr & (FLEXCAN_ESR_TX_WRN |
  554. FLEXCAN_ESR_RX_WRN))))
  555. new_state = CAN_STATE_ERROR_ACTIVE;
  556. else
  557. new_state = CAN_STATE_ERROR_WARNING;
  558. } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE))
  559. new_state = CAN_STATE_ERROR_PASSIVE;
  560. else
  561. new_state = CAN_STATE_BUS_OFF;
  562. /* state hasn't changed */
  563. if (likely(new_state == priv->can.state))
  564. return 0;
  565. skb = alloc_can_err_skb(dev, &cf);
  566. if (unlikely(!skb))
  567. return 0;
  568. do_state(dev, cf, new_state);
  569. priv->can.state = new_state;
  570. netif_receive_skb(skb);
  571. dev->stats.rx_packets++;
  572. dev->stats.rx_bytes += cf->can_dlc;
  573. return 1;
  574. }
  575. static void flexcan_read_fifo(const struct net_device *dev,
  576. struct can_frame *cf)
  577. {
  578. const struct flexcan_priv *priv = netdev_priv(dev);
  579. struct flexcan_regs __iomem *regs = priv->base;
  580. struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
  581. u32 reg_ctrl, reg_id;
  582. reg_ctrl = flexcan_read(&mb->can_ctrl);
  583. reg_id = flexcan_read(&mb->can_id);
  584. if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
  585. cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  586. else
  587. cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
  588. if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
  589. cf->can_id |= CAN_RTR_FLAG;
  590. cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
  591. *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
  592. *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
  593. /* mark as read */
  594. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
  595. flexcan_read(&regs->timer);
  596. }
  597. static int flexcan_read_frame(struct net_device *dev)
  598. {
  599. struct net_device_stats *stats = &dev->stats;
  600. struct can_frame *cf;
  601. struct sk_buff *skb;
  602. skb = alloc_can_skb(dev, &cf);
  603. if (unlikely(!skb)) {
  604. stats->rx_dropped++;
  605. return 0;
  606. }
  607. flexcan_read_fifo(dev, cf);
  608. netif_receive_skb(skb);
  609. stats->rx_packets++;
  610. stats->rx_bytes += cf->can_dlc;
  611. can_led_event(dev, CAN_LED_EVENT_RX);
  612. return 1;
  613. }
  614. static int flexcan_poll(struct napi_struct *napi, int quota)
  615. {
  616. struct net_device *dev = napi->dev;
  617. const struct flexcan_priv *priv = netdev_priv(dev);
  618. struct flexcan_regs __iomem *regs = priv->base;
  619. u32 reg_iflag1, reg_esr;
  620. int work_done = 0;
  621. /*
  622. * The error bits are cleared on read,
  623. * use saved value from irq handler.
  624. */
  625. reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
  626. /* handle state changes */
  627. work_done += flexcan_poll_state(dev, reg_esr);
  628. /* handle RX-FIFO */
  629. reg_iflag1 = flexcan_read(&regs->iflag1);
  630. while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
  631. work_done < quota) {
  632. work_done += flexcan_read_frame(dev);
  633. reg_iflag1 = flexcan_read(&regs->iflag1);
  634. }
  635. /* report bus errors */
  636. if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
  637. work_done += flexcan_poll_bus_err(dev, reg_esr);
  638. if (work_done < quota) {
  639. napi_complete(napi);
  640. /* enable IRQs */
  641. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  642. flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
  643. }
  644. return work_done;
  645. }
  646. static irqreturn_t flexcan_irq(int irq, void *dev_id)
  647. {
  648. struct net_device *dev = dev_id;
  649. struct net_device_stats *stats = &dev->stats;
  650. struct flexcan_priv *priv = netdev_priv(dev);
  651. struct flexcan_regs __iomem *regs = priv->base;
  652. u32 reg_iflag1, reg_esr;
  653. reg_iflag1 = flexcan_read(&regs->iflag1);
  654. reg_esr = flexcan_read(&regs->esr);
  655. /* ACK all bus error and state change IRQ sources */
  656. if (reg_esr & FLEXCAN_ESR_ALL_INT)
  657. flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
  658. /*
  659. * schedule NAPI in case of:
  660. * - rx IRQ
  661. * - state change IRQ
  662. * - bus error IRQ and bus error reporting is activated
  663. */
  664. if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
  665. (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
  666. flexcan_has_and_handle_berr(priv, reg_esr)) {
  667. /*
  668. * The error bits are cleared on read,
  669. * save them for later use.
  670. */
  671. priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
  672. flexcan_write(FLEXCAN_IFLAG_DEFAULT &
  673. ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
  674. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  675. &regs->ctrl);
  676. napi_schedule(&priv->napi);
  677. }
  678. /* FIFO overflow */
  679. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
  680. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
  681. dev->stats.rx_over_errors++;
  682. dev->stats.rx_errors++;
  683. }
  684. /* transmission complete interrupt */
  685. if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
  686. stats->tx_bytes += can_get_echo_skb(dev, 0);
  687. stats->tx_packets++;
  688. can_led_event(dev, CAN_LED_EVENT_TX);
  689. flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
  690. netif_wake_queue(dev);
  691. }
  692. return IRQ_HANDLED;
  693. }
  694. static void flexcan_set_bittiming(struct net_device *dev)
  695. {
  696. const struct flexcan_priv *priv = netdev_priv(dev);
  697. const struct can_bittiming *bt = &priv->can.bittiming;
  698. struct flexcan_regs __iomem *regs = priv->base;
  699. u32 reg;
  700. reg = flexcan_read(&regs->ctrl);
  701. reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
  702. FLEXCAN_CTRL_RJW(0x3) |
  703. FLEXCAN_CTRL_PSEG1(0x7) |
  704. FLEXCAN_CTRL_PSEG2(0x7) |
  705. FLEXCAN_CTRL_PROPSEG(0x7) |
  706. FLEXCAN_CTRL_LPB |
  707. FLEXCAN_CTRL_SMP |
  708. FLEXCAN_CTRL_LOM);
  709. reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
  710. FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
  711. FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
  712. FLEXCAN_CTRL_RJW(bt->sjw - 1) |
  713. FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
  714. if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
  715. reg |= FLEXCAN_CTRL_LPB;
  716. if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  717. reg |= FLEXCAN_CTRL_LOM;
  718. if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
  719. reg |= FLEXCAN_CTRL_SMP;
  720. netdev_info(dev, "writing ctrl=0x%08x\n", reg);
  721. flexcan_write(reg, &regs->ctrl);
  722. /* print chip status */
  723. netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
  724. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  725. }
  726. /*
  727. * flexcan_chip_start
  728. *
  729. * this functions is entered with clocks enabled
  730. *
  731. */
  732. static int flexcan_chip_start(struct net_device *dev)
  733. {
  734. struct flexcan_priv *priv = netdev_priv(dev);
  735. struct flexcan_regs __iomem *regs = priv->base;
  736. int err;
  737. u32 reg_mcr, reg_ctrl, reg_crl2, reg_mecr;
  738. /* enable module */
  739. err = flexcan_chip_enable(priv);
  740. if (err)
  741. return err;
  742. /* soft reset */
  743. err = flexcan_chip_softreset(priv);
  744. if (err)
  745. goto out_chip_disable;
  746. flexcan_set_bittiming(dev);
  747. /*
  748. * MCR
  749. *
  750. * enable freeze
  751. * enable fifo
  752. * halt now
  753. * only supervisor access
  754. * enable warning int
  755. * choose format C
  756. * disable local echo
  757. *
  758. */
  759. reg_mcr = flexcan_read(&regs->mcr);
  760. reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
  761. reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
  762. FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
  763. FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_SRX_DIS |
  764. FLEXCAN_MCR_MAXMB(FLEXCAN_TX_BUF_ID);
  765. netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
  766. flexcan_write(reg_mcr, &regs->mcr);
  767. /*
  768. * CTRL
  769. *
  770. * disable timer sync feature
  771. *
  772. * disable auto busoff recovery
  773. * transmit lowest buffer first
  774. *
  775. * enable tx and rx warning interrupt
  776. * enable bus off interrupt
  777. * (== FLEXCAN_CTRL_ERR_STATE)
  778. */
  779. reg_ctrl = flexcan_read(&regs->ctrl);
  780. reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
  781. reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
  782. FLEXCAN_CTRL_ERR_STATE;
  783. /*
  784. * enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
  785. * on most Flexcan cores, too. Otherwise we don't get
  786. * any error warning or passive interrupts.
  787. */
  788. if (priv->devtype_data->features & FLEXCAN_HAS_BROKEN_ERR_STATE ||
  789. priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
  790. reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
  791. else
  792. reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
  793. /* save for later use */
  794. priv->reg_ctrl_default = reg_ctrl;
  795. netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
  796. flexcan_write(reg_ctrl, &regs->ctrl);
  797. /* Abort any pending TX, mark Mailbox as INACTIVE */
  798. flexcan_write(FLEXCAN_MB_CNT_CODE(0x4),
  799. &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  800. /* acceptance mask/acceptance code (accept everything) */
  801. flexcan_write(0x0, &regs->rxgmask);
  802. flexcan_write(0x0, &regs->rx14mask);
  803. flexcan_write(0x0, &regs->rx15mask);
  804. if (priv->devtype_data->features & FLEXCAN_HAS_V10_FEATURES)
  805. flexcan_write(0x0, &regs->rxfgmask);
  806. /*
  807. * On Vybrid, disable memory error detection interrupts
  808. * and freeze mode.
  809. * This also works around errata e5295 which generates
  810. * false positive memory errors and put the device in
  811. * freeze mode.
  812. */
  813. if (priv->devtype_data->features & FLEXCAN_HAS_MECR_FEATURES) {
  814. /*
  815. * Follow the protocol as described in "Detection
  816. * and Correction of Memory Errors" to write to
  817. * MECR register
  818. */
  819. reg_crl2 = flexcan_read(&regs->crl2);
  820. reg_crl2 |= FLEXCAN_CRL2_ECRWRE;
  821. flexcan_write(reg_crl2, &regs->crl2);
  822. reg_mecr = flexcan_read(&regs->mecr);
  823. reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
  824. flexcan_write(reg_mecr, &regs->mecr);
  825. reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
  826. FLEXCAN_MECR_FANCEI_MSK);
  827. flexcan_write(reg_mecr, &regs->mecr);
  828. }
  829. err = flexcan_transceiver_enable(priv);
  830. if (err)
  831. goto out_chip_disable;
  832. /* synchronize with the can bus */
  833. err = flexcan_chip_unfreeze(priv);
  834. if (err)
  835. goto out_transceiver_disable;
  836. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  837. /* enable FIFO interrupts */
  838. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  839. /* print chip status */
  840. netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
  841. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  842. return 0;
  843. out_transceiver_disable:
  844. flexcan_transceiver_disable(priv);
  845. out_chip_disable:
  846. flexcan_chip_disable(priv);
  847. return err;
  848. }
  849. /*
  850. * flexcan_chip_stop
  851. *
  852. * this functions is entered with clocks enabled
  853. *
  854. */
  855. static void flexcan_chip_stop(struct net_device *dev)
  856. {
  857. struct flexcan_priv *priv = netdev_priv(dev);
  858. struct flexcan_regs __iomem *regs = priv->base;
  859. /* freeze + disable module */
  860. flexcan_chip_freeze(priv);
  861. flexcan_chip_disable(priv);
  862. /* Disable all interrupts */
  863. flexcan_write(0, &regs->imask1);
  864. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  865. &regs->ctrl);
  866. flexcan_transceiver_disable(priv);
  867. priv->can.state = CAN_STATE_STOPPED;
  868. return;
  869. }
  870. static int flexcan_open(struct net_device *dev)
  871. {
  872. struct flexcan_priv *priv = netdev_priv(dev);
  873. int err;
  874. err = clk_prepare_enable(priv->clk_ipg);
  875. if (err)
  876. return err;
  877. err = clk_prepare_enable(priv->clk_per);
  878. if (err)
  879. goto out_disable_ipg;
  880. err = open_candev(dev);
  881. if (err)
  882. goto out_disable_per;
  883. err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
  884. if (err)
  885. goto out_close;
  886. /* start chip and queuing */
  887. err = flexcan_chip_start(dev);
  888. if (err)
  889. goto out_free_irq;
  890. can_led_event(dev, CAN_LED_EVENT_OPEN);
  891. napi_enable(&priv->napi);
  892. netif_start_queue(dev);
  893. return 0;
  894. out_free_irq:
  895. free_irq(dev->irq, dev);
  896. out_close:
  897. close_candev(dev);
  898. out_disable_per:
  899. clk_disable_unprepare(priv->clk_per);
  900. out_disable_ipg:
  901. clk_disable_unprepare(priv->clk_ipg);
  902. return err;
  903. }
  904. static int flexcan_close(struct net_device *dev)
  905. {
  906. struct flexcan_priv *priv = netdev_priv(dev);
  907. netif_stop_queue(dev);
  908. napi_disable(&priv->napi);
  909. flexcan_chip_stop(dev);
  910. free_irq(dev->irq, dev);
  911. clk_disable_unprepare(priv->clk_per);
  912. clk_disable_unprepare(priv->clk_ipg);
  913. close_candev(dev);
  914. can_led_event(dev, CAN_LED_EVENT_STOP);
  915. return 0;
  916. }
  917. static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
  918. {
  919. int err;
  920. switch (mode) {
  921. case CAN_MODE_START:
  922. err = flexcan_chip_start(dev);
  923. if (err)
  924. return err;
  925. netif_wake_queue(dev);
  926. break;
  927. default:
  928. return -EOPNOTSUPP;
  929. }
  930. return 0;
  931. }
  932. static const struct net_device_ops flexcan_netdev_ops = {
  933. .ndo_open = flexcan_open,
  934. .ndo_stop = flexcan_close,
  935. .ndo_start_xmit = flexcan_start_xmit,
  936. .ndo_change_mtu = can_change_mtu,
  937. };
  938. static int register_flexcandev(struct net_device *dev)
  939. {
  940. struct flexcan_priv *priv = netdev_priv(dev);
  941. struct flexcan_regs __iomem *regs = priv->base;
  942. u32 reg, err;
  943. err = clk_prepare_enable(priv->clk_ipg);
  944. if (err)
  945. return err;
  946. err = clk_prepare_enable(priv->clk_per);
  947. if (err)
  948. goto out_disable_ipg;
  949. /* select "bus clock", chip must be disabled */
  950. err = flexcan_chip_disable(priv);
  951. if (err)
  952. goto out_disable_per;
  953. reg = flexcan_read(&regs->ctrl);
  954. reg |= FLEXCAN_CTRL_CLK_SRC;
  955. flexcan_write(reg, &regs->ctrl);
  956. err = flexcan_chip_enable(priv);
  957. if (err)
  958. goto out_chip_disable;
  959. /* set freeze, halt and activate FIFO, restrict register access */
  960. reg = flexcan_read(&regs->mcr);
  961. reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
  962. FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
  963. flexcan_write(reg, &regs->mcr);
  964. /*
  965. * Currently we only support newer versions of this core
  966. * featuring a RX FIFO. Older cores found on some Coldfire
  967. * derivates are not yet supported.
  968. */
  969. reg = flexcan_read(&regs->mcr);
  970. if (!(reg & FLEXCAN_MCR_FEN)) {
  971. netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
  972. err = -ENODEV;
  973. goto out_chip_disable;
  974. }
  975. err = register_candev(dev);
  976. /* disable core and turn off clocks */
  977. out_chip_disable:
  978. flexcan_chip_disable(priv);
  979. out_disable_per:
  980. clk_disable_unprepare(priv->clk_per);
  981. out_disable_ipg:
  982. clk_disable_unprepare(priv->clk_ipg);
  983. return err;
  984. }
  985. static void unregister_flexcandev(struct net_device *dev)
  986. {
  987. unregister_candev(dev);
  988. }
  989. static const struct of_device_id flexcan_of_match[] = {
  990. { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
  991. { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
  992. { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
  993. { .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
  994. { /* sentinel */ },
  995. };
  996. MODULE_DEVICE_TABLE(of, flexcan_of_match);
  997. static const struct platform_device_id flexcan_id_table[] = {
  998. { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
  999. { /* sentinel */ },
  1000. };
  1001. MODULE_DEVICE_TABLE(platform, flexcan_id_table);
  1002. static int flexcan_probe(struct platform_device *pdev)
  1003. {
  1004. const struct of_device_id *of_id;
  1005. const struct flexcan_devtype_data *devtype_data;
  1006. struct net_device *dev;
  1007. struct flexcan_priv *priv;
  1008. struct resource *mem;
  1009. struct clk *clk_ipg = NULL, *clk_per = NULL;
  1010. void __iomem *base;
  1011. int err, irq;
  1012. u32 clock_freq = 0;
  1013. if (pdev->dev.of_node)
  1014. of_property_read_u32(pdev->dev.of_node,
  1015. "clock-frequency", &clock_freq);
  1016. if (!clock_freq) {
  1017. clk_ipg = devm_clk_get(&pdev->dev, "ipg");
  1018. if (IS_ERR(clk_ipg)) {
  1019. dev_err(&pdev->dev, "no ipg clock defined\n");
  1020. return PTR_ERR(clk_ipg);
  1021. }
  1022. clk_per = devm_clk_get(&pdev->dev, "per");
  1023. if (IS_ERR(clk_per)) {
  1024. dev_err(&pdev->dev, "no per clock defined\n");
  1025. return PTR_ERR(clk_per);
  1026. }
  1027. clock_freq = clk_get_rate(clk_per);
  1028. }
  1029. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1030. irq = platform_get_irq(pdev, 0);
  1031. if (irq <= 0)
  1032. return -ENODEV;
  1033. base = devm_ioremap_resource(&pdev->dev, mem);
  1034. if (IS_ERR(base))
  1035. return PTR_ERR(base);
  1036. of_id = of_match_device(flexcan_of_match, &pdev->dev);
  1037. if (of_id) {
  1038. devtype_data = of_id->data;
  1039. } else if (platform_get_device_id(pdev)->driver_data) {
  1040. devtype_data = (struct flexcan_devtype_data *)
  1041. platform_get_device_id(pdev)->driver_data;
  1042. } else {
  1043. return -ENODEV;
  1044. }
  1045. dev = alloc_candev(sizeof(struct flexcan_priv), 1);
  1046. if (!dev)
  1047. return -ENOMEM;
  1048. dev->netdev_ops = &flexcan_netdev_ops;
  1049. dev->irq = irq;
  1050. dev->flags |= IFF_ECHO;
  1051. priv = netdev_priv(dev);
  1052. priv->can.clock.freq = clock_freq;
  1053. priv->can.bittiming_const = &flexcan_bittiming_const;
  1054. priv->can.do_set_mode = flexcan_set_mode;
  1055. priv->can.do_get_berr_counter = flexcan_get_berr_counter;
  1056. priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
  1057. CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
  1058. CAN_CTRLMODE_BERR_REPORTING;
  1059. priv->base = base;
  1060. priv->dev = dev;
  1061. priv->clk_ipg = clk_ipg;
  1062. priv->clk_per = clk_per;
  1063. priv->pdata = dev_get_platdata(&pdev->dev);
  1064. priv->devtype_data = devtype_data;
  1065. priv->reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
  1066. if (IS_ERR(priv->reg_xceiver))
  1067. priv->reg_xceiver = NULL;
  1068. netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
  1069. platform_set_drvdata(pdev, dev);
  1070. SET_NETDEV_DEV(dev, &pdev->dev);
  1071. err = register_flexcandev(dev);
  1072. if (err) {
  1073. dev_err(&pdev->dev, "registering netdev failed\n");
  1074. goto failed_register;
  1075. }
  1076. devm_can_led_init(dev);
  1077. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  1078. priv->base, dev->irq);
  1079. return 0;
  1080. failed_register:
  1081. free_candev(dev);
  1082. return err;
  1083. }
  1084. static int flexcan_remove(struct platform_device *pdev)
  1085. {
  1086. struct net_device *dev = platform_get_drvdata(pdev);
  1087. struct flexcan_priv *priv = netdev_priv(dev);
  1088. unregister_flexcandev(dev);
  1089. netif_napi_del(&priv->napi);
  1090. free_candev(dev);
  1091. return 0;
  1092. }
  1093. static int __maybe_unused flexcan_suspend(struct device *device)
  1094. {
  1095. struct net_device *dev = dev_get_drvdata(device);
  1096. struct flexcan_priv *priv = netdev_priv(dev);
  1097. int err;
  1098. err = flexcan_chip_disable(priv);
  1099. if (err)
  1100. return err;
  1101. if (netif_running(dev)) {
  1102. netif_stop_queue(dev);
  1103. netif_device_detach(dev);
  1104. }
  1105. priv->can.state = CAN_STATE_SLEEPING;
  1106. return 0;
  1107. }
  1108. static int __maybe_unused flexcan_resume(struct device *device)
  1109. {
  1110. struct net_device *dev = dev_get_drvdata(device);
  1111. struct flexcan_priv *priv = netdev_priv(dev);
  1112. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  1113. if (netif_running(dev)) {
  1114. netif_device_attach(dev);
  1115. netif_start_queue(dev);
  1116. }
  1117. return flexcan_chip_enable(priv);
  1118. }
  1119. static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
  1120. static struct platform_driver flexcan_driver = {
  1121. .driver = {
  1122. .name = DRV_NAME,
  1123. .owner = THIS_MODULE,
  1124. .pm = &flexcan_pm_ops,
  1125. .of_match_table = flexcan_of_match,
  1126. },
  1127. .probe = flexcan_probe,
  1128. .remove = flexcan_remove,
  1129. .id_table = flexcan_id_table,
  1130. };
  1131. module_platform_driver(flexcan_driver);
  1132. MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
  1133. "Marc Kleine-Budde <kernel@pengutronix.de>");
  1134. MODULE_LICENSE("GPL v2");
  1135. MODULE_DESCRIPTION("CAN port driver for flexcan based chip");