pci.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "wifi.h"
  26. #include "core.h"
  27. #include "pci.h"
  28. #include "base.h"
  29. #include "ps.h"
  30. #include "efuse.h"
  31. #include <linux/interrupt.h>
  32. #include <linux/export.h>
  33. #include <linux/kmemleak.h>
  34. #include <linux/module.h>
  35. MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
  36. MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
  37. MODULE_AUTHOR("Larry Finger <Larry.FInger@lwfinger.net>");
  38. MODULE_LICENSE("GPL");
  39. MODULE_DESCRIPTION("PCI basic driver for rtlwifi");
  40. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  41. INTEL_VENDOR_ID,
  42. ATI_VENDOR_ID,
  43. AMD_VENDOR_ID,
  44. SIS_VENDOR_ID
  45. };
  46. static const u8 ac_to_hwq[] = {
  47. VO_QUEUE,
  48. VI_QUEUE,
  49. BE_QUEUE,
  50. BK_QUEUE
  51. };
  52. static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw, struct sk_buff *skb)
  53. {
  54. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  55. __le16 fc = rtl_get_fc(skb);
  56. u8 queue_index = skb_get_queue_mapping(skb);
  57. struct ieee80211_hdr *hdr;
  58. if (unlikely(ieee80211_is_beacon(fc)))
  59. return BEACON_QUEUE;
  60. if (ieee80211_is_mgmt(fc) || ieee80211_is_ctl(fc))
  61. return MGNT_QUEUE;
  62. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  63. if (ieee80211_is_nullfunc(fc))
  64. return HIGH_QUEUE;
  65. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8822BE) {
  66. hdr = rtl_get_hdr(skb);
  67. if (is_multicast_ether_addr(hdr->addr1) ||
  68. is_broadcast_ether_addr(hdr->addr1))
  69. return HIGH_QUEUE;
  70. }
  71. return ac_to_hwq[queue_index];
  72. }
  73. /* Update PCI dependent default settings*/
  74. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  75. {
  76. struct rtl_priv *rtlpriv = rtl_priv(hw);
  77. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  78. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  79. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  80. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  81. u8 init_aspm;
  82. ppsc->reg_rfps_level = 0;
  83. ppsc->support_aspm = false;
  84. /*Update PCI ASPM setting */
  85. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  86. switch (rtlpci->const_pci_aspm) {
  87. case 0:
  88. /*No ASPM */
  89. break;
  90. case 1:
  91. /*ASPM dynamically enabled/disable. */
  92. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  93. break;
  94. case 2:
  95. /*ASPM with Clock Req dynamically enabled/disable. */
  96. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  97. RT_RF_OFF_LEVL_CLK_REQ);
  98. break;
  99. case 3:
  100. /* Always enable ASPM and Clock Req
  101. * from initialization to halt.
  102. */
  103. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  104. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  105. RT_RF_OFF_LEVL_CLK_REQ);
  106. break;
  107. case 4:
  108. /* Always enable ASPM without Clock Req
  109. * from initialization to halt.
  110. */
  111. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  112. RT_RF_OFF_LEVL_CLK_REQ);
  113. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  114. break;
  115. }
  116. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  117. /*Update Radio OFF setting */
  118. switch (rtlpci->const_hwsw_rfoff_d3) {
  119. case 1:
  120. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  121. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  122. break;
  123. case 2:
  124. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  125. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  126. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  127. break;
  128. case 3:
  129. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  130. break;
  131. }
  132. /*Set HW definition to determine if it supports ASPM. */
  133. switch (rtlpci->const_support_pciaspm) {
  134. case 0:
  135. /*Not support ASPM. */
  136. ppsc->support_aspm = false;
  137. break;
  138. case 1:
  139. /*Support ASPM. */
  140. ppsc->support_aspm = true;
  141. ppsc->support_backdoor = true;
  142. break;
  143. case 2:
  144. /*ASPM value set by chipset. */
  145. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  146. ppsc->support_aspm = true;
  147. break;
  148. default:
  149. pr_err("switch case %#x not processed\n",
  150. rtlpci->const_support_pciaspm);
  151. break;
  152. }
  153. /* toshiba aspm issue, toshiba will set aspm selfly
  154. * so we should not set aspm in driver
  155. */
  156. pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
  157. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
  158. init_aspm == 0x43)
  159. ppsc->support_aspm = false;
  160. }
  161. static bool _rtl_pci_platform_switch_device_pci_aspm(
  162. struct ieee80211_hw *hw,
  163. u8 value)
  164. {
  165. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  166. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  167. if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
  168. value |= 0x40;
  169. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  170. return false;
  171. }
  172. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  173. static void _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  174. {
  175. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  176. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  177. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  178. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  179. udelay(100);
  180. }
  181. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  182. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  183. {
  184. struct rtl_priv *rtlpriv = rtl_priv(hw);
  185. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  186. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  187. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  188. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  189. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  190. /*Retrieve original configuration settings. */
  191. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  192. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  193. pcibridge_linkctrlreg;
  194. u16 aspmlevel = 0;
  195. u8 tmp_u1b = 0;
  196. if (!ppsc->support_aspm)
  197. return;
  198. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  199. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  200. "PCI(Bridge) UNKNOWN\n");
  201. return;
  202. }
  203. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  204. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  205. _rtl_pci_switch_clk_req(hw, 0x0);
  206. }
  207. /*for promising device will in L0 state after an I/O. */
  208. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  209. /*Set corresponding value. */
  210. aspmlevel |= BIT(0) | BIT(1);
  211. linkctrl_reg &= ~aspmlevel;
  212. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  213. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  214. udelay(50);
  215. /*4 Disable Pci Bridge ASPM */
  216. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  217. pcibridge_linkctrlreg);
  218. udelay(50);
  219. }
  220. /*Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  221. *power saving We should follow the sequence to enable
  222. *RTL8192SE first then enable Pci Bridge ASPM
  223. *or the system will show bluescreen.
  224. */
  225. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  226. {
  227. struct rtl_priv *rtlpriv = rtl_priv(hw);
  228. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  229. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  230. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  231. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  232. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  233. u16 aspmlevel;
  234. u8 u_pcibridge_aspmsetting;
  235. u8 u_device_aspmsetting;
  236. if (!ppsc->support_aspm)
  237. return;
  238. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  239. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  240. "PCI(Bridge) UNKNOWN\n");
  241. return;
  242. }
  243. /*4 Enable Pci Bridge ASPM */
  244. u_pcibridge_aspmsetting =
  245. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  246. rtlpci->const_hostpci_aspm_setting;
  247. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  248. u_pcibridge_aspmsetting &= ~BIT(0);
  249. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  250. u_pcibridge_aspmsetting);
  251. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  252. "PlatformEnableASPM(): Write reg[%x] = %x\n",
  253. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  254. u_pcibridge_aspmsetting);
  255. udelay(50);
  256. /*Get ASPM level (with/without Clock Req) */
  257. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  258. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  259. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  260. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  261. u_device_aspmsetting |= aspmlevel;
  262. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  263. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  264. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  265. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  266. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  267. }
  268. udelay(100);
  269. }
  270. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  271. {
  272. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  273. bool status = false;
  274. u8 offset_e0;
  275. unsigned int offset_e4;
  276. pci_write_config_byte(rtlpci->pdev, 0xe0, 0xa0);
  277. pci_read_config_byte(rtlpci->pdev, 0xe0, &offset_e0);
  278. if (offset_e0 == 0xA0) {
  279. pci_read_config_dword(rtlpci->pdev, 0xe4, &offset_e4);
  280. if (offset_e4 & BIT(23))
  281. status = true;
  282. }
  283. return status;
  284. }
  285. static bool rtl_pci_check_buddy_priv(struct ieee80211_hw *hw,
  286. struct rtl_priv **buddy_priv)
  287. {
  288. struct rtl_priv *rtlpriv = rtl_priv(hw);
  289. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  290. bool find_buddy_priv = false;
  291. struct rtl_priv *tpriv;
  292. struct rtl_pci_priv *tpcipriv = NULL;
  293. if (!list_empty(&rtlpriv->glb_var->glb_priv_list)) {
  294. list_for_each_entry(tpriv, &rtlpriv->glb_var->glb_priv_list,
  295. list) {
  296. tpcipriv = (struct rtl_pci_priv *)tpriv->priv;
  297. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  298. "pcipriv->ndis_adapter.funcnumber %x\n",
  299. pcipriv->ndis_adapter.funcnumber);
  300. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  301. "tpcipriv->ndis_adapter.funcnumber %x\n",
  302. tpcipriv->ndis_adapter.funcnumber);
  303. if (pcipriv->ndis_adapter.busnumber ==
  304. tpcipriv->ndis_adapter.busnumber &&
  305. pcipriv->ndis_adapter.devnumber ==
  306. tpcipriv->ndis_adapter.devnumber &&
  307. pcipriv->ndis_adapter.funcnumber !=
  308. tpcipriv->ndis_adapter.funcnumber) {
  309. find_buddy_priv = true;
  310. break;
  311. }
  312. }
  313. }
  314. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  315. "find_buddy_priv %d\n", find_buddy_priv);
  316. if (find_buddy_priv)
  317. *buddy_priv = tpriv;
  318. return find_buddy_priv;
  319. }
  320. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  321. {
  322. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  323. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  324. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  325. u8 linkctrl_reg;
  326. u8 num4bbytes;
  327. num4bbytes = (capabilityoffset + 0x10) / 4;
  328. /*Read Link Control Register */
  329. pci_read_config_byte(rtlpci->pdev, (num4bbytes << 2), &linkctrl_reg);
  330. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  331. }
  332. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  333. struct ieee80211_hw *hw)
  334. {
  335. struct rtl_priv *rtlpriv = rtl_priv(hw);
  336. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  337. u8 tmp;
  338. u16 linkctrl_reg;
  339. /*Link Control Register */
  340. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &linkctrl_reg);
  341. pcipriv->ndis_adapter.linkctrl_reg = (u8)linkctrl_reg;
  342. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Link Control Register =%x\n",
  343. pcipriv->ndis_adapter.linkctrl_reg);
  344. pci_read_config_byte(pdev, 0x98, &tmp);
  345. tmp |= BIT(4);
  346. pci_write_config_byte(pdev, 0x98, tmp);
  347. tmp = 0x17;
  348. pci_write_config_byte(pdev, 0x70f, tmp);
  349. }
  350. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  351. {
  352. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  353. _rtl_pci_update_default_setting(hw);
  354. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  355. /*Always enable ASPM & Clock Req. */
  356. rtl_pci_enable_aspm(hw);
  357. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  358. }
  359. }
  360. static void _rtl_pci_io_handler_init(struct device *dev,
  361. struct ieee80211_hw *hw)
  362. {
  363. struct rtl_priv *rtlpriv = rtl_priv(hw);
  364. rtlpriv->io.dev = dev;
  365. rtlpriv->io.write8_async = pci_write8_async;
  366. rtlpriv->io.write16_async = pci_write16_async;
  367. rtlpriv->io.write32_async = pci_write32_async;
  368. rtlpriv->io.read8_sync = pci_read8_sync;
  369. rtlpriv->io.read16_sync = pci_read16_sync;
  370. rtlpriv->io.read32_sync = pci_read32_sync;
  371. }
  372. static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
  373. struct sk_buff *skb,
  374. struct rtl_tcb_desc *tcb_desc, u8 tid)
  375. {
  376. struct rtl_priv *rtlpriv = rtl_priv(hw);
  377. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  378. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  379. struct sk_buff *next_skb;
  380. u8 additionlen = FCS_LEN;
  381. /* here open is 4, wep/tkip is 8, aes is 12*/
  382. if (info->control.hw_key)
  383. additionlen += info->control.hw_key->icv_len;
  384. /* The most skb num is 6 */
  385. tcb_desc->empkt_num = 0;
  386. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  387. skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
  388. struct ieee80211_tx_info *next_info;
  389. next_info = IEEE80211_SKB_CB(next_skb);
  390. if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
  391. tcb_desc->empkt_len[tcb_desc->empkt_num] =
  392. next_skb->len + additionlen;
  393. tcb_desc->empkt_num++;
  394. } else {
  395. break;
  396. }
  397. if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
  398. next_skb))
  399. break;
  400. if (tcb_desc->empkt_num >= rtlhal->max_earlymode_num)
  401. break;
  402. }
  403. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  404. return true;
  405. }
  406. /* just for early mode now */
  407. static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
  408. {
  409. struct rtl_priv *rtlpriv = rtl_priv(hw);
  410. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  411. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  412. struct sk_buff *skb = NULL;
  413. struct ieee80211_tx_info *info = NULL;
  414. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  415. int tid;
  416. if (!rtlpriv->rtlhal.earlymode_enable)
  417. return;
  418. if (rtlpriv->dm.supp_phymode_switch &&
  419. (rtlpriv->easy_concurrent_ctl.switch_in_process ||
  420. (rtlpriv->buddy_priv &&
  421. rtlpriv->buddy_priv->easy_concurrent_ctl.switch_in_process)))
  422. return;
  423. /* we just use em for BE/BK/VI/VO */
  424. for (tid = 7; tid >= 0; tid--) {
  425. u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(tid)];
  426. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  427. while (!mac->act_scanning &&
  428. rtlpriv->psc.rfpwr_state == ERFON) {
  429. struct rtl_tcb_desc tcb_desc;
  430. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  431. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  432. if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
  433. (ring->entries - skb_queue_len(&ring->queue) >
  434. rtlhal->max_earlymode_num)) {
  435. skb = skb_dequeue(&mac->skb_waitq[tid]);
  436. } else {
  437. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  438. break;
  439. }
  440. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  441. /* Some macaddr can't do early mode. like
  442. * multicast/broadcast/no_qos data
  443. */
  444. info = IEEE80211_SKB_CB(skb);
  445. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  446. _rtl_update_earlymode_info(hw, skb,
  447. &tcb_desc, tid);
  448. rtlpriv->intf_ops->adapter_tx(hw, NULL, skb, &tcb_desc);
  449. }
  450. }
  451. }
  452. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  453. {
  454. struct rtl_priv *rtlpriv = rtl_priv(hw);
  455. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  456. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  457. while (skb_queue_len(&ring->queue)) {
  458. struct sk_buff *skb;
  459. struct ieee80211_tx_info *info;
  460. __le16 fc;
  461. u8 tid;
  462. u8 *entry;
  463. if (rtlpriv->use_new_trx_flow)
  464. entry = (u8 *)(&ring->buffer_desc[ring->idx]);
  465. else
  466. entry = (u8 *)(&ring->desc[ring->idx]);
  467. if (!rtlpriv->cfg->ops->is_tx_desc_closed(hw, prio, ring->idx))
  468. return;
  469. ring->idx = (ring->idx + 1) % ring->entries;
  470. skb = __skb_dequeue(&ring->queue);
  471. pci_unmap_single(rtlpci->pdev,
  472. rtlpriv->cfg->ops->
  473. get_desc(hw, (u8 *)entry, true,
  474. HW_DESC_TXBUFF_ADDR),
  475. skb->len, PCI_DMA_TODEVICE);
  476. /* remove early mode header */
  477. if (rtlpriv->rtlhal.earlymode_enable)
  478. skb_pull(skb, EM_HDR_LEN);
  479. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  480. "new ring->idx:%d, free: skb_queue_len:%d, free: seq:%x\n",
  481. ring->idx,
  482. skb_queue_len(&ring->queue),
  483. *(u16 *)(skb->data + 22));
  484. if (prio == TXCMD_QUEUE) {
  485. dev_kfree_skb(skb);
  486. goto tx_status_ok;
  487. }
  488. /* for sw LPS, just after NULL skb send out, we can
  489. * sure AP knows we are sleeping, we should not let
  490. * rf sleep
  491. */
  492. fc = rtl_get_fc(skb);
  493. if (ieee80211_is_nullfunc(fc)) {
  494. if (ieee80211_has_pm(fc)) {
  495. rtlpriv->mac80211.offchan_delay = true;
  496. rtlpriv->psc.state_inap = true;
  497. } else {
  498. rtlpriv->psc.state_inap = false;
  499. }
  500. }
  501. if (ieee80211_is_action(fc)) {
  502. struct ieee80211_mgmt *action_frame =
  503. (struct ieee80211_mgmt *)skb->data;
  504. if (action_frame->u.action.u.ht_smps.action ==
  505. WLAN_HT_ACTION_SMPS) {
  506. dev_kfree_skb(skb);
  507. goto tx_status_ok;
  508. }
  509. }
  510. /* update tid tx pkt num */
  511. tid = rtl_get_tid(skb);
  512. if (tid <= 7)
  513. rtlpriv->link_info.tidtx_inperiod[tid]++;
  514. info = IEEE80211_SKB_CB(skb);
  515. ieee80211_tx_info_clear_status(info);
  516. info->flags |= IEEE80211_TX_STAT_ACK;
  517. /*info->status.rates[0].count = 1; */
  518. ieee80211_tx_status_irqsafe(hw, skb);
  519. if ((ring->entries - skb_queue_len(&ring->queue)) <= 4) {
  520. RT_TRACE(rtlpriv, COMP_ERR, DBG_DMESG,
  521. "more desc left, wake skb_queue@%d, ring->idx = %d, skb_queue_len = 0x%x\n",
  522. prio, ring->idx,
  523. skb_queue_len(&ring->queue));
  524. ieee80211_wake_queue(hw, skb_get_queue_mapping(skb));
  525. }
  526. tx_status_ok:
  527. skb = NULL;
  528. }
  529. if (((rtlpriv->link_info.num_rx_inperiod +
  530. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  531. rtlpriv->link_info.num_rx_inperiod > 2)
  532. rtl_lps_leave(hw);
  533. }
  534. static int _rtl_pci_init_one_rxdesc(struct ieee80211_hw *hw,
  535. struct sk_buff *new_skb, u8 *entry,
  536. int rxring_idx, int desc_idx)
  537. {
  538. struct rtl_priv *rtlpriv = rtl_priv(hw);
  539. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  540. u32 bufferaddress;
  541. u8 tmp_one = 1;
  542. struct sk_buff *skb;
  543. if (likely(new_skb)) {
  544. skb = new_skb;
  545. goto remap;
  546. }
  547. skb = dev_alloc_skb(rtlpci->rxbuffersize);
  548. if (!skb)
  549. return 0;
  550. remap:
  551. /* just set skb->cb to mapping addr for pci_unmap_single use */
  552. *((dma_addr_t *)skb->cb) =
  553. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  554. rtlpci->rxbuffersize, PCI_DMA_FROMDEVICE);
  555. bufferaddress = *((dma_addr_t *)skb->cb);
  556. if (pci_dma_mapping_error(rtlpci->pdev, bufferaddress))
  557. return 0;
  558. rtlpci->rx_ring[rxring_idx].rx_buf[desc_idx] = skb;
  559. if (rtlpriv->use_new_trx_flow) {
  560. /* skb->cb may be 64 bit address */
  561. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  562. HW_DESC_RX_PREPARE,
  563. (u8 *)(dma_addr_t *)skb->cb);
  564. } else {
  565. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  566. HW_DESC_RXBUFF_ADDR,
  567. (u8 *)&bufferaddress);
  568. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  569. HW_DESC_RXPKT_LEN,
  570. (u8 *)&rtlpci->rxbuffersize);
  571. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  572. HW_DESC_RXOWN,
  573. (u8 *)&tmp_one);
  574. }
  575. return 1;
  576. }
  577. /* inorder to receive 8K AMSDU we have set skb to
  578. * 9100bytes in init rx ring, but if this packet is
  579. * not a AMSDU, this large packet will be sent to
  580. * TCP/IP directly, this cause big packet ping fail
  581. * like: "ping -s 65507", so here we will realloc skb
  582. * based on the true size of packet, Mac80211
  583. * Probably will do it better, but does not yet.
  584. *
  585. * Some platform will fail when alloc skb sometimes.
  586. * in this condition, we will send the old skb to
  587. * mac80211 directly, this will not cause any other
  588. * issues, but only this packet will be lost by TCP/IP
  589. */
  590. static void _rtl_pci_rx_to_mac80211(struct ieee80211_hw *hw,
  591. struct sk_buff *skb,
  592. struct ieee80211_rx_status rx_status)
  593. {
  594. if (unlikely(!rtl_action_proc(hw, skb, false))) {
  595. dev_kfree_skb_any(skb);
  596. } else {
  597. struct sk_buff *uskb = NULL;
  598. uskb = dev_alloc_skb(skb->len + 128);
  599. if (likely(uskb)) {
  600. memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status,
  601. sizeof(rx_status));
  602. skb_put_data(uskb, skb->data, skb->len);
  603. dev_kfree_skb_any(skb);
  604. ieee80211_rx_irqsafe(hw, uskb);
  605. } else {
  606. ieee80211_rx_irqsafe(hw, skb);
  607. }
  608. }
  609. }
  610. /*hsisr interrupt handler*/
  611. static void _rtl_pci_hs_interrupt(struct ieee80211_hw *hw)
  612. {
  613. struct rtl_priv *rtlpriv = rtl_priv(hw);
  614. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  615. rtl_write_byte(rtlpriv, rtlpriv->cfg->maps[MAC_HSISR],
  616. rtl_read_byte(rtlpriv, rtlpriv->cfg->maps[MAC_HSISR]) |
  617. rtlpci->sys_irq_mask);
  618. }
  619. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  620. {
  621. struct rtl_priv *rtlpriv = rtl_priv(hw);
  622. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  623. int rxring_idx = RTL_PCI_RX_MPDU_QUEUE;
  624. struct ieee80211_rx_status rx_status = { 0 };
  625. unsigned int count = rtlpci->rxringcount;
  626. u8 own;
  627. u8 tmp_one;
  628. bool unicast = false;
  629. u8 hw_queue = 0;
  630. unsigned int rx_remained_cnt = 0;
  631. struct rtl_stats stats = {
  632. .signal = 0,
  633. .rate = 0,
  634. };
  635. /*RX NORMAL PKT */
  636. while (count--) {
  637. struct ieee80211_hdr *hdr;
  638. __le16 fc;
  639. u16 len;
  640. /*rx buffer descriptor */
  641. struct rtl_rx_buffer_desc *buffer_desc = NULL;
  642. /*if use new trx flow, it means wifi info */
  643. struct rtl_rx_desc *pdesc = NULL;
  644. /*rx pkt */
  645. struct sk_buff *skb = rtlpci->rx_ring[rxring_idx].rx_buf[
  646. rtlpci->rx_ring[rxring_idx].idx];
  647. struct sk_buff *new_skb;
  648. if (rtlpriv->use_new_trx_flow) {
  649. if (rx_remained_cnt == 0)
  650. rx_remained_cnt =
  651. rtlpriv->cfg->ops->rx_desc_buff_remained_cnt(hw,
  652. hw_queue);
  653. if (rx_remained_cnt == 0)
  654. return;
  655. buffer_desc = &rtlpci->rx_ring[rxring_idx].buffer_desc[
  656. rtlpci->rx_ring[rxring_idx].idx];
  657. pdesc = (struct rtl_rx_desc *)skb->data;
  658. } else { /* rx descriptor */
  659. pdesc = &rtlpci->rx_ring[rxring_idx].desc[
  660. rtlpci->rx_ring[rxring_idx].idx];
  661. own = (u8)rtlpriv->cfg->ops->get_desc(hw, (u8 *)pdesc,
  662. false,
  663. HW_DESC_OWN);
  664. if (own) /* wait data to be filled by hardware */
  665. return;
  666. }
  667. /* Reaching this point means: data is filled already
  668. * AAAAAAttention !!!
  669. * We can NOT access 'skb' before 'pci_unmap_single'
  670. */
  671. pci_unmap_single(rtlpci->pdev, *((dma_addr_t *)skb->cb),
  672. rtlpci->rxbuffersize, PCI_DMA_FROMDEVICE);
  673. /* get a new skb - if fail, old one will be reused */
  674. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  675. if (unlikely(!new_skb))
  676. goto no_new;
  677. memset(&rx_status, 0, sizeof(rx_status));
  678. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  679. &rx_status, (u8 *)pdesc, skb);
  680. if (rtlpriv->use_new_trx_flow)
  681. rtlpriv->cfg->ops->rx_check_dma_ok(hw,
  682. (u8 *)buffer_desc,
  683. hw_queue);
  684. len = rtlpriv->cfg->ops->get_desc(hw, (u8 *)pdesc, false,
  685. HW_DESC_RXPKT_LEN);
  686. if (skb->end - skb->tail > len) {
  687. skb_put(skb, len);
  688. if (rtlpriv->use_new_trx_flow)
  689. skb_reserve(skb, stats.rx_drvinfo_size +
  690. stats.rx_bufshift + 24);
  691. else
  692. skb_reserve(skb, stats.rx_drvinfo_size +
  693. stats.rx_bufshift);
  694. } else {
  695. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  696. "skb->end - skb->tail = %d, len is %d\n",
  697. skb->end - skb->tail, len);
  698. dev_kfree_skb_any(skb);
  699. goto new_trx_end;
  700. }
  701. /* handle command packet here */
  702. if (rtlpriv->cfg->ops->rx_command_packet &&
  703. rtlpriv->cfg->ops->rx_command_packet(hw, &stats, skb)) {
  704. dev_kfree_skb_any(skb);
  705. goto new_trx_end;
  706. }
  707. /* NOTICE This can not be use for mac80211,
  708. * this is done in mac80211 code,
  709. * if done here sec DHCP will fail
  710. * skb_trim(skb, skb->len - 4);
  711. */
  712. hdr = rtl_get_hdr(skb);
  713. fc = rtl_get_fc(skb);
  714. if (!stats.crc && !stats.hwerror) {
  715. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status,
  716. sizeof(rx_status));
  717. if (is_broadcast_ether_addr(hdr->addr1)) {
  718. ;/*TODO*/
  719. } else if (is_multicast_ether_addr(hdr->addr1)) {
  720. ;/*TODO*/
  721. } else {
  722. unicast = true;
  723. rtlpriv->stats.rxbytesunicast += skb->len;
  724. }
  725. rtl_is_special_data(hw, skb, false, true);
  726. if (ieee80211_is_data(fc)) {
  727. rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
  728. if (unicast)
  729. rtlpriv->link_info.num_rx_inperiod++;
  730. }
  731. rtl_collect_scan_list(hw, skb);
  732. /* static bcn for roaming */
  733. rtl_beacon_statistic(hw, skb);
  734. rtl_p2p_info(hw, (void *)skb->data, skb->len);
  735. /* for sw lps */
  736. rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
  737. rtl_recognize_peer(hw, (void *)skb->data, skb->len);
  738. if (rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP &&
  739. rtlpriv->rtlhal.current_bandtype == BAND_ON_2_4G &&
  740. (ieee80211_is_beacon(fc) ||
  741. ieee80211_is_probe_resp(fc))) {
  742. dev_kfree_skb_any(skb);
  743. } else {
  744. _rtl_pci_rx_to_mac80211(hw, skb, rx_status);
  745. }
  746. } else {
  747. dev_kfree_skb_any(skb);
  748. }
  749. new_trx_end:
  750. if (rtlpriv->use_new_trx_flow) {
  751. rtlpci->rx_ring[hw_queue].next_rx_rp += 1;
  752. rtlpci->rx_ring[hw_queue].next_rx_rp %=
  753. RTL_PCI_MAX_RX_COUNT;
  754. rx_remained_cnt--;
  755. rtl_write_word(rtlpriv, 0x3B4,
  756. rtlpci->rx_ring[hw_queue].next_rx_rp);
  757. }
  758. if (((rtlpriv->link_info.num_rx_inperiod +
  759. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  760. rtlpriv->link_info.num_rx_inperiod > 2)
  761. rtl_lps_leave(hw);
  762. skb = new_skb;
  763. no_new:
  764. if (rtlpriv->use_new_trx_flow) {
  765. _rtl_pci_init_one_rxdesc(hw, skb, (u8 *)buffer_desc,
  766. rxring_idx,
  767. rtlpci->rx_ring[rxring_idx].idx);
  768. } else {
  769. _rtl_pci_init_one_rxdesc(hw, skb, (u8 *)pdesc,
  770. rxring_idx,
  771. rtlpci->rx_ring[rxring_idx].idx);
  772. if (rtlpci->rx_ring[rxring_idx].idx ==
  773. rtlpci->rxringcount - 1)
  774. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc,
  775. false,
  776. HW_DESC_RXERO,
  777. (u8 *)&tmp_one);
  778. }
  779. rtlpci->rx_ring[rxring_idx].idx =
  780. (rtlpci->rx_ring[rxring_idx].idx + 1) %
  781. rtlpci->rxringcount;
  782. }
  783. }
  784. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  785. {
  786. struct ieee80211_hw *hw = dev_id;
  787. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  788. struct rtl_priv *rtlpriv = rtl_priv(hw);
  789. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  790. unsigned long flags;
  791. struct rtl_int intvec = {0};
  792. irqreturn_t ret = IRQ_HANDLED;
  793. if (rtlpci->irq_enabled == 0)
  794. return ret;
  795. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  796. rtlpriv->cfg->ops->disable_interrupt(hw);
  797. /*read ISR: 4/8bytes */
  798. rtlpriv->cfg->ops->interrupt_recognized(hw, &intvec);
  799. /*Shared IRQ or HW disappeared */
  800. if (!intvec.inta || intvec.inta == 0xffff)
  801. goto done;
  802. /*<1> beacon related */
  803. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK])
  804. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  805. "beacon ok interrupt!\n");
  806. if (unlikely(intvec.inta & rtlpriv->cfg->maps[RTL_IMR_TBDER]))
  807. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  808. "beacon err interrupt!\n");
  809. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_BDOK])
  810. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "beacon interrupt!\n");
  811. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_BCNINT]) {
  812. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  813. "prepare beacon for interrupt!\n");
  814. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  815. }
  816. /*<2> Tx related */
  817. if (unlikely(intvec.intb & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  818. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "IMR_TXFOVW!\n");
  819. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  820. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  821. "Manage ok interrupt!\n");
  822. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  823. }
  824. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  825. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  826. "HIGH_QUEUE ok interrupt!\n");
  827. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  828. }
  829. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  830. rtlpriv->link_info.num_tx_inperiod++;
  831. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  832. "BK Tx OK interrupt!\n");
  833. _rtl_pci_tx_isr(hw, BK_QUEUE);
  834. }
  835. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  836. rtlpriv->link_info.num_tx_inperiod++;
  837. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  838. "BE TX OK interrupt!\n");
  839. _rtl_pci_tx_isr(hw, BE_QUEUE);
  840. }
  841. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  842. rtlpriv->link_info.num_tx_inperiod++;
  843. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  844. "VI TX OK interrupt!\n");
  845. _rtl_pci_tx_isr(hw, VI_QUEUE);
  846. }
  847. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  848. rtlpriv->link_info.num_tx_inperiod++;
  849. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  850. "Vo TX OK interrupt!\n");
  851. _rtl_pci_tx_isr(hw, VO_QUEUE);
  852. }
  853. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8822BE) {
  854. if (intvec.intd & rtlpriv->cfg->maps[RTL_IMR_H2CDOK]) {
  855. rtlpriv->link_info.num_tx_inperiod++;
  856. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  857. "H2C TX OK interrupt!\n");
  858. _rtl_pci_tx_isr(hw, H2C_QUEUE);
  859. }
  860. }
  861. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
  862. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
  863. rtlpriv->link_info.num_tx_inperiod++;
  864. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  865. "CMD TX OK interrupt!\n");
  866. _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
  867. }
  868. }
  869. /*<3> Rx related */
  870. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  871. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "Rx ok interrupt!\n");
  872. _rtl_pci_rx_interrupt(hw);
  873. }
  874. if (unlikely(intvec.inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  875. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  876. "rx descriptor unavailable!\n");
  877. _rtl_pci_rx_interrupt(hw);
  878. }
  879. if (unlikely(intvec.intb & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  880. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "rx overflow !\n");
  881. _rtl_pci_rx_interrupt(hw);
  882. }
  883. /*<4> fw related*/
  884. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8723AE) {
  885. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_C2HCMD]) {
  886. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  887. "firmware interrupt!\n");
  888. queue_delayed_work(rtlpriv->works.rtl_wq,
  889. &rtlpriv->works.fwevt_wq, 0);
  890. }
  891. }
  892. /*<5> hsisr related*/
  893. /* Only 8188EE & 8723BE Supported.
  894. * If Other ICs Come in, System will corrupt,
  895. * because maps[RTL_IMR_HSISR_IND] & maps[MAC_HSISR]
  896. * are not initialized
  897. */
  898. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8188EE ||
  899. rtlhal->hw_type == HARDWARE_TYPE_RTL8723BE) {
  900. if (unlikely(intvec.inta &
  901. rtlpriv->cfg->maps[RTL_IMR_HSISR_IND])) {
  902. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  903. "hsisr interrupt!\n");
  904. _rtl_pci_hs_interrupt(hw);
  905. }
  906. }
  907. if (rtlpriv->rtlhal.earlymode_enable)
  908. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  909. done:
  910. rtlpriv->cfg->ops->enable_interrupt(hw);
  911. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  912. return ret;
  913. }
  914. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  915. {
  916. _rtl_pci_tx_chk_waitq(hw);
  917. }
  918. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  919. {
  920. struct rtl_priv *rtlpriv = rtl_priv(hw);
  921. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  922. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  923. struct rtl8192_tx_ring *ring = NULL;
  924. struct ieee80211_hdr *hdr = NULL;
  925. struct ieee80211_tx_info *info = NULL;
  926. struct sk_buff *pskb = NULL;
  927. struct rtl_tx_desc *pdesc = NULL;
  928. struct rtl_tcb_desc tcb_desc;
  929. /*This is for new trx flow*/
  930. struct rtl_tx_buffer_desc *pbuffer_desc = NULL;
  931. u8 temp_one = 1;
  932. u8 *entry;
  933. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  934. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  935. pskb = __skb_dequeue(&ring->queue);
  936. if (rtlpriv->use_new_trx_flow)
  937. entry = (u8 *)(&ring->buffer_desc[ring->idx]);
  938. else
  939. entry = (u8 *)(&ring->desc[ring->idx]);
  940. if (pskb) {
  941. pci_unmap_single(rtlpci->pdev,
  942. rtlpriv->cfg->ops->get_desc(
  943. hw, (u8 *)entry, true, HW_DESC_TXBUFF_ADDR),
  944. pskb->len, PCI_DMA_TODEVICE);
  945. kfree_skb(pskb);
  946. }
  947. /*NB: the beacon data buffer must be 32-bit aligned. */
  948. pskb = ieee80211_beacon_get(hw, mac->vif);
  949. if (!pskb)
  950. return;
  951. hdr = rtl_get_hdr(pskb);
  952. info = IEEE80211_SKB_CB(pskb);
  953. pdesc = &ring->desc[0];
  954. if (rtlpriv->use_new_trx_flow)
  955. pbuffer_desc = &ring->buffer_desc[0];
  956. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  957. (u8 *)pbuffer_desc, info, NULL, pskb,
  958. BEACON_QUEUE, &tcb_desc);
  959. __skb_queue_tail(&ring->queue, pskb);
  960. if (rtlpriv->use_new_trx_flow) {
  961. temp_one = 4;
  962. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pbuffer_desc, true,
  963. HW_DESC_OWN, (u8 *)&temp_one);
  964. } else {
  965. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, true, HW_DESC_OWN,
  966. &temp_one);
  967. }
  968. }
  969. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  970. {
  971. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  972. struct rtl_priv *rtlpriv = rtl_priv(hw);
  973. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  974. u8 i;
  975. u16 desc_num;
  976. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192EE)
  977. desc_num = TX_DESC_NUM_92E;
  978. else if (rtlhal->hw_type == HARDWARE_TYPE_RTL8822BE)
  979. desc_num = TX_DESC_NUM_8822B;
  980. else
  981. desc_num = RT_TXDESC_NUM;
  982. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  983. rtlpci->txringcount[i] = desc_num;
  984. /*we just alloc 2 desc for beacon queue,
  985. *because we just need first desc in hw beacon.
  986. */
  987. rtlpci->txringcount[BEACON_QUEUE] = 2;
  988. /*BE queue need more descriptor for performance
  989. *consideration or, No more tx desc will happen,
  990. *and may cause mac80211 mem leakage.
  991. */
  992. if (!rtl_priv(hw)->use_new_trx_flow)
  993. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  994. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  995. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  996. }
  997. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  998. struct pci_dev *pdev)
  999. {
  1000. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1001. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1002. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1003. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1004. rtlpci->up_first_time = true;
  1005. rtlpci->being_init_adapter = false;
  1006. rtlhal->hw = hw;
  1007. rtlpci->pdev = pdev;
  1008. /*Tx/Rx related var */
  1009. _rtl_pci_init_trx_var(hw);
  1010. /*IBSS*/
  1011. mac->beacon_interval = 100;
  1012. /*AMPDU*/
  1013. mac->min_space_cfg = 0;
  1014. mac->max_mss_density = 0;
  1015. /*set sane AMPDU defaults */
  1016. mac->current_ampdu_density = 7;
  1017. mac->current_ampdu_factor = 3;
  1018. /*Retry Limit*/
  1019. mac->retry_short = 7;
  1020. mac->retry_long = 7;
  1021. /*QOS*/
  1022. rtlpci->acm_method = EACMWAY2_SW;
  1023. /*task */
  1024. tasklet_init(&rtlpriv->works.irq_tasklet,
  1025. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  1026. (unsigned long)hw);
  1027. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  1028. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  1029. (unsigned long)hw);
  1030. INIT_WORK(&rtlpriv->works.lps_change_work,
  1031. rtl_lps_change_work_callback);
  1032. }
  1033. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  1034. unsigned int prio, unsigned int entries)
  1035. {
  1036. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1037. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1038. struct rtl_tx_buffer_desc *buffer_desc;
  1039. struct rtl_tx_desc *desc;
  1040. dma_addr_t buffer_desc_dma, desc_dma;
  1041. u32 nextdescaddress;
  1042. int i;
  1043. /* alloc tx buffer desc for new trx flow*/
  1044. if (rtlpriv->use_new_trx_flow) {
  1045. buffer_desc =
  1046. pci_zalloc_consistent(rtlpci->pdev,
  1047. sizeof(*buffer_desc) * entries,
  1048. &buffer_desc_dma);
  1049. if (!buffer_desc || (unsigned long)buffer_desc & 0xFF) {
  1050. pr_err("Cannot allocate TX ring (prio = %d)\n",
  1051. prio);
  1052. return -ENOMEM;
  1053. }
  1054. rtlpci->tx_ring[prio].buffer_desc = buffer_desc;
  1055. rtlpci->tx_ring[prio].buffer_desc_dma = buffer_desc_dma;
  1056. rtlpci->tx_ring[prio].cur_tx_rp = 0;
  1057. rtlpci->tx_ring[prio].cur_tx_wp = 0;
  1058. }
  1059. /* alloc dma for this ring */
  1060. desc = pci_zalloc_consistent(rtlpci->pdev,
  1061. sizeof(*desc) * entries, &desc_dma);
  1062. if (!desc || (unsigned long)desc & 0xFF) {
  1063. pr_err("Cannot allocate TX ring (prio = %d)\n", prio);
  1064. return -ENOMEM;
  1065. }
  1066. rtlpci->tx_ring[prio].desc = desc;
  1067. rtlpci->tx_ring[prio].dma = desc_dma;
  1068. rtlpci->tx_ring[prio].idx = 0;
  1069. rtlpci->tx_ring[prio].entries = entries;
  1070. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  1071. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "queue:%d, ring_addr:%p\n",
  1072. prio, desc);
  1073. /* init every desc in this ring */
  1074. if (!rtlpriv->use_new_trx_flow) {
  1075. for (i = 0; i < entries; i++) {
  1076. nextdescaddress = (u32)desc_dma +
  1077. ((i + 1) % entries) *
  1078. sizeof(*desc);
  1079. rtlpriv->cfg->ops->set_desc(hw, (u8 *)&desc[i],
  1080. true,
  1081. HW_DESC_TX_NEXTDESC_ADDR,
  1082. (u8 *)&nextdescaddress);
  1083. }
  1084. }
  1085. return 0;
  1086. }
  1087. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw, int rxring_idx)
  1088. {
  1089. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1090. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1091. int i;
  1092. if (rtlpriv->use_new_trx_flow) {
  1093. struct rtl_rx_buffer_desc *entry = NULL;
  1094. /* alloc dma for this ring */
  1095. rtlpci->rx_ring[rxring_idx].buffer_desc =
  1096. pci_zalloc_consistent(rtlpci->pdev,
  1097. sizeof(*rtlpci->rx_ring[rxring_idx].
  1098. buffer_desc) *
  1099. rtlpci->rxringcount,
  1100. &rtlpci->rx_ring[rxring_idx].dma);
  1101. if (!rtlpci->rx_ring[rxring_idx].buffer_desc ||
  1102. (ulong)rtlpci->rx_ring[rxring_idx].buffer_desc & 0xFF) {
  1103. pr_err("Cannot allocate RX ring\n");
  1104. return -ENOMEM;
  1105. }
  1106. /* init every desc in this ring */
  1107. rtlpci->rx_ring[rxring_idx].idx = 0;
  1108. for (i = 0; i < rtlpci->rxringcount; i++) {
  1109. entry = &rtlpci->rx_ring[rxring_idx].buffer_desc[i];
  1110. if (!_rtl_pci_init_one_rxdesc(hw, NULL, (u8 *)entry,
  1111. rxring_idx, i))
  1112. return -ENOMEM;
  1113. }
  1114. } else {
  1115. struct rtl_rx_desc *entry = NULL;
  1116. u8 tmp_one = 1;
  1117. /* alloc dma for this ring */
  1118. rtlpci->rx_ring[rxring_idx].desc =
  1119. pci_zalloc_consistent(rtlpci->pdev,
  1120. sizeof(*rtlpci->rx_ring[rxring_idx].
  1121. desc) * rtlpci->rxringcount,
  1122. &rtlpci->rx_ring[rxring_idx].dma);
  1123. if (!rtlpci->rx_ring[rxring_idx].desc ||
  1124. (unsigned long)rtlpci->rx_ring[rxring_idx].desc & 0xFF) {
  1125. pr_err("Cannot allocate RX ring\n");
  1126. return -ENOMEM;
  1127. }
  1128. /* init every desc in this ring */
  1129. rtlpci->rx_ring[rxring_idx].idx = 0;
  1130. for (i = 0; i < rtlpci->rxringcount; i++) {
  1131. entry = &rtlpci->rx_ring[rxring_idx].desc[i];
  1132. if (!_rtl_pci_init_one_rxdesc(hw, NULL, (u8 *)entry,
  1133. rxring_idx, i))
  1134. return -ENOMEM;
  1135. }
  1136. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  1137. HW_DESC_RXERO, &tmp_one);
  1138. }
  1139. return 0;
  1140. }
  1141. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  1142. unsigned int prio)
  1143. {
  1144. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1145. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1146. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  1147. /* free every desc in this ring */
  1148. while (skb_queue_len(&ring->queue)) {
  1149. u8 *entry;
  1150. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  1151. if (rtlpriv->use_new_trx_flow)
  1152. entry = (u8 *)(&ring->buffer_desc[ring->idx]);
  1153. else
  1154. entry = (u8 *)(&ring->desc[ring->idx]);
  1155. pci_unmap_single(rtlpci->pdev,
  1156. rtlpriv->cfg->ops->get_desc(hw, (u8 *)entry,
  1157. true,
  1158. HW_DESC_TXBUFF_ADDR),
  1159. skb->len, PCI_DMA_TODEVICE);
  1160. kfree_skb(skb);
  1161. ring->idx = (ring->idx + 1) % ring->entries;
  1162. }
  1163. /* free dma of this ring */
  1164. pci_free_consistent(rtlpci->pdev,
  1165. sizeof(*ring->desc) * ring->entries,
  1166. ring->desc, ring->dma);
  1167. ring->desc = NULL;
  1168. if (rtlpriv->use_new_trx_flow) {
  1169. pci_free_consistent(rtlpci->pdev,
  1170. sizeof(*ring->buffer_desc) * ring->entries,
  1171. ring->buffer_desc, ring->buffer_desc_dma);
  1172. ring->buffer_desc = NULL;
  1173. }
  1174. }
  1175. static void _rtl_pci_free_rx_ring(struct ieee80211_hw *hw, int rxring_idx)
  1176. {
  1177. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1178. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1179. int i;
  1180. /* free every desc in this ring */
  1181. for (i = 0; i < rtlpci->rxringcount; i++) {
  1182. struct sk_buff *skb = rtlpci->rx_ring[rxring_idx].rx_buf[i];
  1183. if (!skb)
  1184. continue;
  1185. pci_unmap_single(rtlpci->pdev, *((dma_addr_t *)skb->cb),
  1186. rtlpci->rxbuffersize, PCI_DMA_FROMDEVICE);
  1187. kfree_skb(skb);
  1188. }
  1189. /* free dma of this ring */
  1190. if (rtlpriv->use_new_trx_flow) {
  1191. pci_free_consistent(rtlpci->pdev,
  1192. sizeof(*rtlpci->rx_ring[rxring_idx].
  1193. buffer_desc) * rtlpci->rxringcount,
  1194. rtlpci->rx_ring[rxring_idx].buffer_desc,
  1195. rtlpci->rx_ring[rxring_idx].dma);
  1196. rtlpci->rx_ring[rxring_idx].buffer_desc = NULL;
  1197. } else {
  1198. pci_free_consistent(rtlpci->pdev,
  1199. sizeof(*rtlpci->rx_ring[rxring_idx].desc) *
  1200. rtlpci->rxringcount,
  1201. rtlpci->rx_ring[rxring_idx].desc,
  1202. rtlpci->rx_ring[rxring_idx].dma);
  1203. rtlpci->rx_ring[rxring_idx].desc = NULL;
  1204. }
  1205. }
  1206. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  1207. {
  1208. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1209. int ret;
  1210. int i, rxring_idx;
  1211. /* rxring_idx 0:RX_MPDU_QUEUE
  1212. * rxring_idx 1:RX_CMD_QUEUE
  1213. */
  1214. for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++) {
  1215. ret = _rtl_pci_init_rx_ring(hw, rxring_idx);
  1216. if (ret)
  1217. return ret;
  1218. }
  1219. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1220. ret = _rtl_pci_init_tx_ring(hw, i, rtlpci->txringcount[i]);
  1221. if (ret)
  1222. goto err_free_rings;
  1223. }
  1224. return 0;
  1225. err_free_rings:
  1226. for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++)
  1227. _rtl_pci_free_rx_ring(hw, rxring_idx);
  1228. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1229. if (rtlpci->tx_ring[i].desc ||
  1230. rtlpci->tx_ring[i].buffer_desc)
  1231. _rtl_pci_free_tx_ring(hw, i);
  1232. return 1;
  1233. }
  1234. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  1235. {
  1236. u32 i, rxring_idx;
  1237. /*free rx rings */
  1238. for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++)
  1239. _rtl_pci_free_rx_ring(hw, rxring_idx);
  1240. /*free tx rings */
  1241. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1242. _rtl_pci_free_tx_ring(hw, i);
  1243. return 0;
  1244. }
  1245. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  1246. {
  1247. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1248. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1249. int i, rxring_idx;
  1250. unsigned long flags;
  1251. u8 tmp_one = 1;
  1252. u32 bufferaddress;
  1253. /* rxring_idx 0:RX_MPDU_QUEUE */
  1254. /* rxring_idx 1:RX_CMD_QUEUE */
  1255. for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++) {
  1256. /* force the rx_ring[RX_MPDU_QUEUE/
  1257. * RX_CMD_QUEUE].idx to the first one
  1258. *new trx flow, do nothing
  1259. */
  1260. if (!rtlpriv->use_new_trx_flow &&
  1261. rtlpci->rx_ring[rxring_idx].desc) {
  1262. struct rtl_rx_desc *entry = NULL;
  1263. rtlpci->rx_ring[rxring_idx].idx = 0;
  1264. for (i = 0; i < rtlpci->rxringcount; i++) {
  1265. entry = &rtlpci->rx_ring[rxring_idx].desc[i];
  1266. bufferaddress =
  1267. rtlpriv->cfg->ops->get_desc(hw, (u8 *)entry,
  1268. false, HW_DESC_RXBUFF_ADDR);
  1269. memset((u8 *)entry, 0,
  1270. sizeof(*rtlpci->rx_ring
  1271. [rxring_idx].desc));/*clear one entry*/
  1272. if (rtlpriv->use_new_trx_flow) {
  1273. rtlpriv->cfg->ops->set_desc(hw,
  1274. (u8 *)entry, false,
  1275. HW_DESC_RX_PREPARE,
  1276. (u8 *)&bufferaddress);
  1277. } else {
  1278. rtlpriv->cfg->ops->set_desc(hw,
  1279. (u8 *)entry, false,
  1280. HW_DESC_RXBUFF_ADDR,
  1281. (u8 *)&bufferaddress);
  1282. rtlpriv->cfg->ops->set_desc(hw,
  1283. (u8 *)entry, false,
  1284. HW_DESC_RXPKT_LEN,
  1285. (u8 *)&rtlpci->rxbuffersize);
  1286. rtlpriv->cfg->ops->set_desc(hw,
  1287. (u8 *)entry, false,
  1288. HW_DESC_RXOWN,
  1289. (u8 *)&tmp_one);
  1290. }
  1291. }
  1292. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  1293. HW_DESC_RXERO, (u8 *)&tmp_one);
  1294. }
  1295. rtlpci->rx_ring[rxring_idx].idx = 0;
  1296. }
  1297. /*after reset, release previous pending packet,
  1298. *and force the tx idx to the first one
  1299. */
  1300. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1301. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1302. if (rtlpci->tx_ring[i].desc ||
  1303. rtlpci->tx_ring[i].buffer_desc) {
  1304. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  1305. while (skb_queue_len(&ring->queue)) {
  1306. u8 *entry;
  1307. struct sk_buff *skb =
  1308. __skb_dequeue(&ring->queue);
  1309. if (rtlpriv->use_new_trx_flow)
  1310. entry = (u8 *)(&ring->buffer_desc
  1311. [ring->idx]);
  1312. else
  1313. entry = (u8 *)(&ring->desc[ring->idx]);
  1314. pci_unmap_single(rtlpci->pdev,
  1315. rtlpriv->cfg->ops->
  1316. get_desc(hw, (u8 *)
  1317. entry,
  1318. true,
  1319. HW_DESC_TXBUFF_ADDR),
  1320. skb->len, PCI_DMA_TODEVICE);
  1321. dev_kfree_skb_irq(skb);
  1322. ring->idx = (ring->idx + 1) % ring->entries;
  1323. }
  1324. if (rtlpriv->use_new_trx_flow) {
  1325. rtlpci->tx_ring[i].cur_tx_rp = 0;
  1326. rtlpci->tx_ring[i].cur_tx_wp = 0;
  1327. }
  1328. ring->idx = 0;
  1329. ring->entries = rtlpci->txringcount[i];
  1330. }
  1331. }
  1332. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1333. return 0;
  1334. }
  1335. static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
  1336. struct ieee80211_sta *sta,
  1337. struct sk_buff *skb)
  1338. {
  1339. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1340. struct rtl_sta_info *sta_entry = NULL;
  1341. u8 tid = rtl_get_tid(skb);
  1342. __le16 fc = rtl_get_fc(skb);
  1343. if (!sta)
  1344. return false;
  1345. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1346. if (!rtlpriv->rtlhal.earlymode_enable)
  1347. return false;
  1348. if (ieee80211_is_nullfunc(fc))
  1349. return false;
  1350. if (ieee80211_is_qos_nullfunc(fc))
  1351. return false;
  1352. if (ieee80211_is_pspoll(fc))
  1353. return false;
  1354. if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
  1355. return false;
  1356. if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
  1357. return false;
  1358. if (tid > 7)
  1359. return false;
  1360. /* maybe every tid should be checked */
  1361. if (!rtlpriv->link_info.higher_busytxtraffic[tid])
  1362. return false;
  1363. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  1364. skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
  1365. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  1366. return true;
  1367. }
  1368. static int rtl_pci_tx(struct ieee80211_hw *hw,
  1369. struct ieee80211_sta *sta,
  1370. struct sk_buff *skb,
  1371. struct rtl_tcb_desc *ptcb_desc)
  1372. {
  1373. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1374. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1375. struct rtl8192_tx_ring *ring;
  1376. struct rtl_tx_desc *pdesc;
  1377. struct rtl_tx_buffer_desc *ptx_bd_desc = NULL;
  1378. u16 idx;
  1379. u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
  1380. unsigned long flags;
  1381. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  1382. __le16 fc = rtl_get_fc(skb);
  1383. u8 *pda_addr = hdr->addr1;
  1384. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1385. u8 own;
  1386. u8 temp_one = 1;
  1387. if (ieee80211_is_mgmt(fc))
  1388. rtl_tx_mgmt_proc(hw, skb);
  1389. if (rtlpriv->psc.sw_ps_enabled) {
  1390. if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
  1391. !ieee80211_has_pm(fc))
  1392. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  1393. }
  1394. rtl_action_proc(hw, skb, true);
  1395. if (is_multicast_ether_addr(pda_addr))
  1396. rtlpriv->stats.txbytesmulticast += skb->len;
  1397. else if (is_broadcast_ether_addr(pda_addr))
  1398. rtlpriv->stats.txbytesbroadcast += skb->len;
  1399. else
  1400. rtlpriv->stats.txbytesunicast += skb->len;
  1401. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1402. ring = &rtlpci->tx_ring[hw_queue];
  1403. if (hw_queue != BEACON_QUEUE) {
  1404. if (rtlpriv->use_new_trx_flow)
  1405. idx = ring->cur_tx_wp;
  1406. else
  1407. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1408. ring->entries;
  1409. } else {
  1410. idx = 0;
  1411. }
  1412. pdesc = &ring->desc[idx];
  1413. if (rtlpriv->use_new_trx_flow) {
  1414. ptx_bd_desc = &ring->buffer_desc[idx];
  1415. } else {
  1416. own = (u8)rtlpriv->cfg->ops->get_desc(hw, (u8 *)pdesc,
  1417. true, HW_DESC_OWN);
  1418. if (own == 1 && hw_queue != BEACON_QUEUE) {
  1419. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1420. "No more TX desc@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%x\n",
  1421. hw_queue, ring->idx, idx,
  1422. skb_queue_len(&ring->queue));
  1423. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock,
  1424. flags);
  1425. return skb->len;
  1426. }
  1427. }
  1428. if (rtlpriv->cfg->ops->get_available_desc &&
  1429. rtlpriv->cfg->ops->get_available_desc(hw, hw_queue) == 0) {
  1430. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1431. "get_available_desc fail\n");
  1432. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1433. return skb->len;
  1434. }
  1435. if (ieee80211_is_data(fc))
  1436. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1437. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  1438. (u8 *)ptx_bd_desc, info, sta, skb, hw_queue, ptcb_desc);
  1439. __skb_queue_tail(&ring->queue, skb);
  1440. if (rtlpriv->use_new_trx_flow) {
  1441. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, true,
  1442. HW_DESC_OWN, &hw_queue);
  1443. } else {
  1444. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, true,
  1445. HW_DESC_OWN, &temp_one);
  1446. }
  1447. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1448. hw_queue != BEACON_QUEUE) {
  1449. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1450. "less desc left, stop skb_queue@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%x\n",
  1451. hw_queue, ring->idx, idx,
  1452. skb_queue_len(&ring->queue));
  1453. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1454. }
  1455. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1456. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1457. return 0;
  1458. }
  1459. static void rtl_pci_flush(struct ieee80211_hw *hw, u32 queues, bool drop)
  1460. {
  1461. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1462. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1463. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1464. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1465. u16 i = 0;
  1466. int queue_id;
  1467. struct rtl8192_tx_ring *ring;
  1468. if (mac->skip_scan)
  1469. return;
  1470. for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
  1471. u32 queue_len;
  1472. if (((queues >> queue_id) & 0x1) == 0) {
  1473. queue_id--;
  1474. continue;
  1475. }
  1476. ring = &pcipriv->dev.tx_ring[queue_id];
  1477. queue_len = skb_queue_len(&ring->queue);
  1478. if (queue_len == 0 || queue_id == BEACON_QUEUE ||
  1479. queue_id == TXCMD_QUEUE) {
  1480. queue_id--;
  1481. continue;
  1482. } else {
  1483. msleep(20);
  1484. i++;
  1485. }
  1486. /* we just wait 1s for all queues */
  1487. if (rtlpriv->psc.rfpwr_state == ERFOFF ||
  1488. is_hal_stop(rtlhal) || i >= 200)
  1489. return;
  1490. }
  1491. }
  1492. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1493. {
  1494. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1495. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1496. _rtl_pci_deinit_trx_ring(hw);
  1497. synchronize_irq(rtlpci->pdev->irq);
  1498. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1499. cancel_work_sync(&rtlpriv->works.lps_change_work);
  1500. flush_workqueue(rtlpriv->works.rtl_wq);
  1501. destroy_workqueue(rtlpriv->works.rtl_wq);
  1502. }
  1503. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1504. {
  1505. int err;
  1506. _rtl_pci_init_struct(hw, pdev);
  1507. err = _rtl_pci_init_trx_ring(hw);
  1508. if (err) {
  1509. pr_err("tx ring initialization failed\n");
  1510. return err;
  1511. }
  1512. return 0;
  1513. }
  1514. static int rtl_pci_start(struct ieee80211_hw *hw)
  1515. {
  1516. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1517. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1518. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1519. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1520. struct rtl_mac *rtlmac = rtl_mac(rtl_priv(hw));
  1521. int err;
  1522. rtl_pci_reset_trx_ring(hw);
  1523. rtlpci->driver_is_goingto_unload = false;
  1524. if (rtlpriv->cfg->ops->get_btc_status &&
  1525. rtlpriv->cfg->ops->get_btc_status()) {
  1526. rtlpriv->btcoexist.btc_info.ap_num = 36;
  1527. rtlpriv->btcoexist.btc_ops->btc_init_variables(rtlpriv);
  1528. rtlpriv->btcoexist.btc_ops->btc_init_hal_vars(rtlpriv);
  1529. }
  1530. err = rtlpriv->cfg->ops->hw_init(hw);
  1531. if (err) {
  1532. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1533. "Failed to config hardware!\n");
  1534. return err;
  1535. }
  1536. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RETRY_LIMIT,
  1537. &rtlmac->retry_long);
  1538. rtlpriv->cfg->ops->enable_interrupt(hw);
  1539. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "enable_interrupt OK\n");
  1540. rtl_init_rx_config(hw);
  1541. /*should be after adapter start and interrupt enable. */
  1542. set_hal_start(rtlhal);
  1543. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1544. rtlpci->up_first_time = false;
  1545. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "%s OK\n", __func__);
  1546. return 0;
  1547. }
  1548. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1549. {
  1550. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1551. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1552. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1553. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1554. unsigned long flags;
  1555. u8 rf_timeout = 0;
  1556. if (rtlpriv->cfg->ops->get_btc_status())
  1557. rtlpriv->btcoexist.btc_ops->btc_halt_notify();
  1558. /*should be before disable interrupt&adapter
  1559. *and will do it immediately.
  1560. */
  1561. set_hal_stop(rtlhal);
  1562. rtlpci->driver_is_goingto_unload = true;
  1563. rtlpriv->cfg->ops->disable_interrupt(hw);
  1564. cancel_work_sync(&rtlpriv->works.lps_change_work);
  1565. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1566. while (ppsc->rfchange_inprogress) {
  1567. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1568. if (rf_timeout > 100) {
  1569. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1570. break;
  1571. }
  1572. mdelay(1);
  1573. rf_timeout++;
  1574. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1575. }
  1576. ppsc->rfchange_inprogress = true;
  1577. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1578. rtlpriv->cfg->ops->hw_disable(hw);
  1579. /* some things are not needed if firmware not available */
  1580. if (!rtlpriv->max_fw_size)
  1581. return;
  1582. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1583. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1584. ppsc->rfchange_inprogress = false;
  1585. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1586. rtl_pci_enable_aspm(hw);
  1587. }
  1588. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1589. struct ieee80211_hw *hw)
  1590. {
  1591. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1592. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1593. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1594. struct pci_dev *bridge_pdev = pdev->bus->self;
  1595. u16 venderid;
  1596. u16 deviceid;
  1597. u8 revisionid;
  1598. u16 irqline;
  1599. u8 tmp;
  1600. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1601. venderid = pdev->vendor;
  1602. deviceid = pdev->device;
  1603. pci_read_config_byte(pdev, 0x8, &revisionid);
  1604. pci_read_config_word(pdev, 0x3C, &irqline);
  1605. /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
  1606. * r8192e_pci, and RTL8192SE, which uses this driver. If the
  1607. * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
  1608. * the correct driver is r8192e_pci, thus this routine should
  1609. * return false.
  1610. */
  1611. if (deviceid == RTL_PCI_8192SE_DID &&
  1612. revisionid == RTL_PCI_REVISION_ID_8192PCIE)
  1613. return false;
  1614. if (deviceid == RTL_PCI_8192_DID ||
  1615. deviceid == RTL_PCI_0044_DID ||
  1616. deviceid == RTL_PCI_0047_DID ||
  1617. deviceid == RTL_PCI_8192SE_DID ||
  1618. deviceid == RTL_PCI_8174_DID ||
  1619. deviceid == RTL_PCI_8173_DID ||
  1620. deviceid == RTL_PCI_8172_DID ||
  1621. deviceid == RTL_PCI_8171_DID) {
  1622. switch (revisionid) {
  1623. case RTL_PCI_REVISION_ID_8192PCIE:
  1624. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1625. "8192 PCI-E is found - vid/did=%x/%x\n",
  1626. venderid, deviceid);
  1627. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1628. return false;
  1629. case RTL_PCI_REVISION_ID_8192SE:
  1630. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1631. "8192SE is found - vid/did=%x/%x\n",
  1632. venderid, deviceid);
  1633. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1634. break;
  1635. default:
  1636. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1637. "Err: Unknown device - vid/did=%x/%x\n",
  1638. venderid, deviceid);
  1639. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1640. break;
  1641. }
  1642. } else if (deviceid == RTL_PCI_8723AE_DID) {
  1643. rtlhal->hw_type = HARDWARE_TYPE_RTL8723AE;
  1644. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1645. "8723AE PCI-E is found - vid/did=%x/%x\n",
  1646. venderid, deviceid);
  1647. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1648. deviceid == RTL_PCI_8192CE_DID ||
  1649. deviceid == RTL_PCI_8191CE_DID ||
  1650. deviceid == RTL_PCI_8188CE_DID) {
  1651. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1652. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1653. "8192C PCI-E is found - vid/did=%x/%x\n",
  1654. venderid, deviceid);
  1655. } else if (deviceid == RTL_PCI_8192DE_DID ||
  1656. deviceid == RTL_PCI_8192DE_DID2) {
  1657. rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
  1658. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1659. "8192D PCI-E is found - vid/did=%x/%x\n",
  1660. venderid, deviceid);
  1661. } else if (deviceid == RTL_PCI_8188EE_DID) {
  1662. rtlhal->hw_type = HARDWARE_TYPE_RTL8188EE;
  1663. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1664. "Find adapter, Hardware type is 8188EE\n");
  1665. } else if (deviceid == RTL_PCI_8723BE_DID) {
  1666. rtlhal->hw_type = HARDWARE_TYPE_RTL8723BE;
  1667. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1668. "Find adapter, Hardware type is 8723BE\n");
  1669. } else if (deviceid == RTL_PCI_8192EE_DID) {
  1670. rtlhal->hw_type = HARDWARE_TYPE_RTL8192EE;
  1671. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1672. "Find adapter, Hardware type is 8192EE\n");
  1673. } else if (deviceid == RTL_PCI_8821AE_DID) {
  1674. rtlhal->hw_type = HARDWARE_TYPE_RTL8821AE;
  1675. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1676. "Find adapter, Hardware type is 8821AE\n");
  1677. } else if (deviceid == RTL_PCI_8812AE_DID) {
  1678. rtlhal->hw_type = HARDWARE_TYPE_RTL8812AE;
  1679. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1680. "Find adapter, Hardware type is 8812AE\n");
  1681. } else if (deviceid == RTL_PCI_8822BE_DID) {
  1682. rtlhal->hw_type = HARDWARE_TYPE_RTL8822BE;
  1683. rtlhal->bandset = BAND_ON_BOTH;
  1684. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1685. "Find adapter, Hardware type is 8822BE\n");
  1686. } else {
  1687. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1688. "Err: Unknown device - vid/did=%x/%x\n",
  1689. venderid, deviceid);
  1690. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1691. }
  1692. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
  1693. if (revisionid == 0 || revisionid == 1) {
  1694. if (revisionid == 0) {
  1695. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1696. "Find 92DE MAC0\n");
  1697. rtlhal->interfaceindex = 0;
  1698. } else if (revisionid == 1) {
  1699. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1700. "Find 92DE MAC1\n");
  1701. rtlhal->interfaceindex = 1;
  1702. }
  1703. } else {
  1704. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1705. "Unknown device - VendorID/DeviceID=%x/%x, Revision=%x\n",
  1706. venderid, deviceid, revisionid);
  1707. rtlhal->interfaceindex = 0;
  1708. }
  1709. }
  1710. switch (rtlhal->hw_type) {
  1711. case HARDWARE_TYPE_RTL8192EE:
  1712. case HARDWARE_TYPE_RTL8822BE:
  1713. /* use new trx flow */
  1714. rtlpriv->use_new_trx_flow = true;
  1715. break;
  1716. default:
  1717. rtlpriv->use_new_trx_flow = false;
  1718. break;
  1719. }
  1720. /*find bus info */
  1721. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1722. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1723. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1724. /*find bridge info */
  1725. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1726. /* some ARM have no bridge_pdev and will crash here
  1727. * so we should check if bridge_pdev is NULL
  1728. */
  1729. if (bridge_pdev) {
  1730. /*find bridge info if available */
  1731. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1732. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1733. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1734. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1735. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1736. "Pci Bridge Vendor is found index: %d\n",
  1737. tmp);
  1738. break;
  1739. }
  1740. }
  1741. }
  1742. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1743. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1744. pcipriv->ndis_adapter.pcibridge_busnum =
  1745. bridge_pdev->bus->number;
  1746. pcipriv->ndis_adapter.pcibridge_devnum =
  1747. PCI_SLOT(bridge_pdev->devfn);
  1748. pcipriv->ndis_adapter.pcibridge_funcnum =
  1749. PCI_FUNC(bridge_pdev->devfn);
  1750. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1751. pci_pcie_cap(bridge_pdev);
  1752. pcipriv->ndis_adapter.num4bytes =
  1753. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1754. rtl_pci_get_linkcontrol_field(hw);
  1755. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1756. PCI_BRIDGE_VENDOR_AMD) {
  1757. pcipriv->ndis_adapter.amd_l1_patch =
  1758. rtl_pci_get_amd_l1_patch(hw);
  1759. }
  1760. }
  1761. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1762. "pcidev busnumber:devnumber:funcnumber:vendor:link_ctl %d:%d:%d:%x:%x\n",
  1763. pcipriv->ndis_adapter.busnumber,
  1764. pcipriv->ndis_adapter.devnumber,
  1765. pcipriv->ndis_adapter.funcnumber,
  1766. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg);
  1767. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1768. "pci_bridge busnumber:devnumber:funcnumber:vendor:pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1769. pcipriv->ndis_adapter.pcibridge_busnum,
  1770. pcipriv->ndis_adapter.pcibridge_devnum,
  1771. pcipriv->ndis_adapter.pcibridge_funcnum,
  1772. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1773. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1774. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1775. pcipriv->ndis_adapter.amd_l1_patch);
  1776. rtl_pci_parse_configuration(pdev, hw);
  1777. list_add_tail(&rtlpriv->list, &rtlpriv->glb_var->glb_priv_list);
  1778. return true;
  1779. }
  1780. static int rtl_pci_intr_mode_msi(struct ieee80211_hw *hw)
  1781. {
  1782. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1783. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1784. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1785. int ret;
  1786. ret = pci_enable_msi(rtlpci->pdev);
  1787. if (ret < 0)
  1788. return ret;
  1789. ret = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1790. IRQF_SHARED, KBUILD_MODNAME, hw);
  1791. if (ret < 0) {
  1792. pci_disable_msi(rtlpci->pdev);
  1793. return ret;
  1794. }
  1795. rtlpci->using_msi = true;
  1796. RT_TRACE(rtlpriv, COMP_INIT | COMP_INTR, DBG_DMESG,
  1797. "MSI Interrupt Mode!\n");
  1798. return 0;
  1799. }
  1800. static int rtl_pci_intr_mode_legacy(struct ieee80211_hw *hw)
  1801. {
  1802. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1803. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1804. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1805. int ret;
  1806. ret = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1807. IRQF_SHARED, KBUILD_MODNAME, hw);
  1808. if (ret < 0)
  1809. return ret;
  1810. rtlpci->using_msi = false;
  1811. RT_TRACE(rtlpriv, COMP_INIT | COMP_INTR, DBG_DMESG,
  1812. "Pin-based Interrupt Mode!\n");
  1813. return 0;
  1814. }
  1815. static int rtl_pci_intr_mode_decide(struct ieee80211_hw *hw)
  1816. {
  1817. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1818. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1819. int ret;
  1820. if (rtlpci->msi_support) {
  1821. ret = rtl_pci_intr_mode_msi(hw);
  1822. if (ret < 0)
  1823. ret = rtl_pci_intr_mode_legacy(hw);
  1824. } else {
  1825. ret = rtl_pci_intr_mode_legacy(hw);
  1826. }
  1827. return ret;
  1828. }
  1829. static void platform_enable_dma64(struct pci_dev *pdev, bool dma64)
  1830. {
  1831. u8 value;
  1832. pci_read_config_byte(pdev, 0x719, &value);
  1833. /* 0x719 Bit5 is DMA64 bit fetch. */
  1834. if (dma64)
  1835. value |= BIT(5);
  1836. else
  1837. value &= ~BIT(5);
  1838. pci_write_config_byte(pdev, 0x719, value);
  1839. }
  1840. int rtl_pci_probe(struct pci_dev *pdev,
  1841. const struct pci_device_id *id)
  1842. {
  1843. struct ieee80211_hw *hw = NULL;
  1844. struct rtl_priv *rtlpriv = NULL;
  1845. struct rtl_pci_priv *pcipriv = NULL;
  1846. struct rtl_pci *rtlpci;
  1847. unsigned long pmem_start, pmem_len, pmem_flags;
  1848. int err;
  1849. err = pci_enable_device(pdev);
  1850. if (err) {
  1851. WARN_ONCE(true, "%s : Cannot enable new PCI device\n",
  1852. pci_name(pdev));
  1853. return err;
  1854. }
  1855. if (((struct rtl_hal_cfg *)id->driver_data)->mod_params->dma64 &&
  1856. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  1857. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  1858. WARN_ONCE(true,
  1859. "Unable to obtain 64bit DMA for consistent allocations\n");
  1860. err = -ENOMEM;
  1861. goto fail1;
  1862. }
  1863. platform_enable_dma64(pdev, true);
  1864. } else if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1865. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1866. WARN_ONCE(true,
  1867. "rtlwifi: Unable to obtain 32bit DMA for consistent allocations\n");
  1868. err = -ENOMEM;
  1869. goto fail1;
  1870. }
  1871. platform_enable_dma64(pdev, false);
  1872. }
  1873. pci_set_master(pdev);
  1874. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1875. sizeof(struct rtl_priv), &rtl_ops);
  1876. if (!hw) {
  1877. WARN_ONCE(true,
  1878. "%s : ieee80211 alloc failed\n", pci_name(pdev));
  1879. err = -ENOMEM;
  1880. goto fail1;
  1881. }
  1882. SET_IEEE80211_DEV(hw, &pdev->dev);
  1883. pci_set_drvdata(pdev, hw);
  1884. rtlpriv = hw->priv;
  1885. rtlpriv->hw = hw;
  1886. pcipriv = (void *)rtlpriv->priv;
  1887. pcipriv->dev.pdev = pdev;
  1888. init_completion(&rtlpriv->firmware_loading_complete);
  1889. /*proximity init here*/
  1890. rtlpriv->proximity.proxim_on = false;
  1891. pcipriv = (void *)rtlpriv->priv;
  1892. pcipriv->dev.pdev = pdev;
  1893. /* init cfg & intf_ops */
  1894. rtlpriv->rtlhal.interface = INTF_PCI;
  1895. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1896. rtlpriv->intf_ops = &rtl_pci_ops;
  1897. rtlpriv->glb_var = &rtl_global_var;
  1898. /* MEM map */
  1899. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1900. if (err) {
  1901. WARN_ONCE(true, "rtlwifi: Can't obtain PCI resources\n");
  1902. goto fail1;
  1903. }
  1904. pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
  1905. pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
  1906. pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
  1907. /*shared mem start */
  1908. rtlpriv->io.pci_mem_start =
  1909. (unsigned long)pci_iomap(pdev,
  1910. rtlpriv->cfg->bar_id, pmem_len);
  1911. if (rtlpriv->io.pci_mem_start == 0) {
  1912. WARN_ONCE(true, "rtlwifi: Can't map PCI mem\n");
  1913. err = -ENOMEM;
  1914. goto fail2;
  1915. }
  1916. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1917. "mem mapped space: start: 0x%08lx len:%08lx flags:%08lx, after map:0x%08lx\n",
  1918. pmem_start, pmem_len, pmem_flags,
  1919. rtlpriv->io.pci_mem_start);
  1920. /* Disable Clk Request */
  1921. pci_write_config_byte(pdev, 0x81, 0);
  1922. /* leave D3 mode */
  1923. pci_write_config_byte(pdev, 0x44, 0);
  1924. pci_write_config_byte(pdev, 0x04, 0x06);
  1925. pci_write_config_byte(pdev, 0x04, 0x07);
  1926. /* find adapter */
  1927. if (!_rtl_pci_find_adapter(pdev, hw)) {
  1928. err = -ENODEV;
  1929. goto fail2;
  1930. }
  1931. /* Init IO handler */
  1932. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1933. /*like read eeprom and so on */
  1934. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1935. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1936. pr_err("Can't init_sw_vars\n");
  1937. err = -ENODEV;
  1938. goto fail3;
  1939. }
  1940. rtlpriv->cfg->ops->init_sw_leds(hw);
  1941. /*aspm */
  1942. rtl_pci_init_aspm(hw);
  1943. /* Init mac80211 sw */
  1944. err = rtl_init_core(hw);
  1945. if (err) {
  1946. pr_err("Can't allocate sw for mac80211\n");
  1947. goto fail3;
  1948. }
  1949. /* Init PCI sw */
  1950. err = rtl_pci_init(hw, pdev);
  1951. if (err) {
  1952. pr_err("Failed to init PCI\n");
  1953. goto fail3;
  1954. }
  1955. err = ieee80211_register_hw(hw);
  1956. if (err) {
  1957. pr_err("Can't register mac80211 hw.\n");
  1958. err = -ENODEV;
  1959. goto fail3;
  1960. }
  1961. rtlpriv->mac80211.mac80211_registered = 1;
  1962. /* add for debug */
  1963. rtl_debug_add_one(hw);
  1964. /*init rfkill */
  1965. rtl_init_rfkill(hw); /* Init PCI sw */
  1966. rtlpci = rtl_pcidev(pcipriv);
  1967. err = rtl_pci_intr_mode_decide(hw);
  1968. if (err) {
  1969. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1970. "%s: failed to register IRQ handler\n",
  1971. wiphy_name(hw->wiphy));
  1972. goto fail3;
  1973. }
  1974. rtlpci->irq_alloc = 1;
  1975. set_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1976. return 0;
  1977. fail3:
  1978. pci_set_drvdata(pdev, NULL);
  1979. rtl_deinit_core(hw);
  1980. fail2:
  1981. if (rtlpriv->io.pci_mem_start != 0)
  1982. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1983. pci_release_regions(pdev);
  1984. complete(&rtlpriv->firmware_loading_complete);
  1985. fail1:
  1986. if (hw)
  1987. ieee80211_free_hw(hw);
  1988. pci_disable_device(pdev);
  1989. return err;
  1990. }
  1991. EXPORT_SYMBOL(rtl_pci_probe);
  1992. void rtl_pci_disconnect(struct pci_dev *pdev)
  1993. {
  1994. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1995. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1996. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1997. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1998. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  1999. /* just in case driver is removed before firmware callback */
  2000. wait_for_completion(&rtlpriv->firmware_loading_complete);
  2001. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  2002. /* remove form debug */
  2003. rtl_debug_remove_one(hw);
  2004. /*ieee80211_unregister_hw will call ops_stop */
  2005. if (rtlmac->mac80211_registered == 1) {
  2006. ieee80211_unregister_hw(hw);
  2007. rtlmac->mac80211_registered = 0;
  2008. } else {
  2009. rtl_deinit_deferred_work(hw);
  2010. rtlpriv->intf_ops->adapter_stop(hw);
  2011. }
  2012. rtlpriv->cfg->ops->disable_interrupt(hw);
  2013. /*deinit rfkill */
  2014. rtl_deinit_rfkill(hw);
  2015. rtl_pci_deinit(hw);
  2016. rtl_deinit_core(hw);
  2017. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  2018. if (rtlpci->irq_alloc) {
  2019. free_irq(rtlpci->pdev->irq, hw);
  2020. rtlpci->irq_alloc = 0;
  2021. }
  2022. if (rtlpci->using_msi)
  2023. pci_disable_msi(rtlpci->pdev);
  2024. list_del(&rtlpriv->list);
  2025. if (rtlpriv->io.pci_mem_start != 0) {
  2026. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  2027. pci_release_regions(pdev);
  2028. }
  2029. pci_disable_device(pdev);
  2030. rtl_pci_disable_aspm(hw);
  2031. pci_set_drvdata(pdev, NULL);
  2032. ieee80211_free_hw(hw);
  2033. }
  2034. EXPORT_SYMBOL(rtl_pci_disconnect);
  2035. #ifdef CONFIG_PM_SLEEP
  2036. /***************************************
  2037. * kernel pci power state define:
  2038. * PCI_D0 ((pci_power_t __force) 0)
  2039. * PCI_D1 ((pci_power_t __force) 1)
  2040. * PCI_D2 ((pci_power_t __force) 2)
  2041. * PCI_D3hot ((pci_power_t __force) 3)
  2042. * PCI_D3cold ((pci_power_t __force) 4)
  2043. * PCI_UNKNOWN ((pci_power_t __force) 5)
  2044. * This function is called when system
  2045. * goes into suspend state mac80211 will
  2046. * call rtl_mac_stop() from the mac80211
  2047. * suspend function first, So there is
  2048. * no need to call hw_disable here.
  2049. ****************************************/
  2050. int rtl_pci_suspend(struct device *dev)
  2051. {
  2052. struct pci_dev *pdev = to_pci_dev(dev);
  2053. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  2054. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2055. rtlpriv->cfg->ops->hw_suspend(hw);
  2056. rtl_deinit_rfkill(hw);
  2057. return 0;
  2058. }
  2059. EXPORT_SYMBOL(rtl_pci_suspend);
  2060. int rtl_pci_resume(struct device *dev)
  2061. {
  2062. struct pci_dev *pdev = to_pci_dev(dev);
  2063. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  2064. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2065. rtlpriv->cfg->ops->hw_resume(hw);
  2066. rtl_init_rfkill(hw);
  2067. return 0;
  2068. }
  2069. EXPORT_SYMBOL(rtl_pci_resume);
  2070. #endif /* CONFIG_PM_SLEEP */
  2071. const struct rtl_intf_ops rtl_pci_ops = {
  2072. .read_efuse_byte = read_efuse_byte,
  2073. .adapter_start = rtl_pci_start,
  2074. .adapter_stop = rtl_pci_stop,
  2075. .check_buddy_priv = rtl_pci_check_buddy_priv,
  2076. .adapter_tx = rtl_pci_tx,
  2077. .flush = rtl_pci_flush,
  2078. .reset_trx_ring = rtl_pci_reset_trx_ring,
  2079. .waitq_insert = rtl_pci_tx_chk_waitq_insert,
  2080. .disable_aspm = rtl_pci_disable_aspm,
  2081. .enable_aspm = rtl_pci_enable_aspm,
  2082. };