amdgpu_vcn.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. #include <linux/firmware.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include <drm/drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_pm.h"
  32. #include "amdgpu_vcn.h"
  33. #include "soc15d.h"
  34. #include "soc15_common.h"
  35. #include "vcn/vcn_1_0_offset.h"
  36. #include "vcn/vcn_1_0_sh_mask.h"
  37. /* 1 second timeout */
  38. #define VCN_IDLE_TIMEOUT msecs_to_jiffies(1000)
  39. /* Firmware Names */
  40. #define FIRMWARE_RAVEN "amdgpu/raven_vcn.bin"
  41. #define FIRMWARE_PICASSO "amdgpu/picasso_vcn.bin"
  42. #define FIRMWARE_RAVEN2 "amdgpu/raven2_vcn.bin"
  43. MODULE_FIRMWARE(FIRMWARE_RAVEN);
  44. MODULE_FIRMWARE(FIRMWARE_PICASSO);
  45. MODULE_FIRMWARE(FIRMWARE_RAVEN2);
  46. static void amdgpu_vcn_idle_work_handler(struct work_struct *work);
  47. int amdgpu_vcn_sw_init(struct amdgpu_device *adev)
  48. {
  49. unsigned long bo_size;
  50. const char *fw_name;
  51. const struct common_firmware_header *hdr;
  52. unsigned char fw_check;
  53. int r;
  54. INIT_DELAYED_WORK(&adev->vcn.idle_work, amdgpu_vcn_idle_work_handler);
  55. switch (adev->asic_type) {
  56. case CHIP_RAVEN:
  57. if (adev->rev_id >= 8)
  58. fw_name = FIRMWARE_RAVEN2;
  59. else if (adev->pdev->device == 0x15d8)
  60. fw_name = FIRMWARE_PICASSO;
  61. else
  62. fw_name = FIRMWARE_RAVEN;
  63. break;
  64. default:
  65. return -EINVAL;
  66. }
  67. r = request_firmware(&adev->vcn.fw, fw_name, adev->dev);
  68. if (r) {
  69. dev_err(adev->dev, "amdgpu_vcn: Can't load firmware \"%s\"\n",
  70. fw_name);
  71. return r;
  72. }
  73. r = amdgpu_ucode_validate(adev->vcn.fw);
  74. if (r) {
  75. dev_err(adev->dev, "amdgpu_vcn: Can't validate firmware \"%s\"\n",
  76. fw_name);
  77. release_firmware(adev->vcn.fw);
  78. adev->vcn.fw = NULL;
  79. return r;
  80. }
  81. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  82. adev->vcn.fw_version = le32_to_cpu(hdr->ucode_version);
  83. /* Bit 20-23, it is encode major and non-zero for new naming convention.
  84. * This field is part of version minor and DRM_DISABLED_FLAG in old naming
  85. * convention. Since the l:wq!atest version minor is 0x5B and DRM_DISABLED_FLAG
  86. * is zero in old naming convention, this field is always zero so far.
  87. * These four bits are used to tell which naming convention is present.
  88. */
  89. fw_check = (le32_to_cpu(hdr->ucode_version) >> 20) & 0xf;
  90. if (fw_check) {
  91. unsigned int dec_ver, enc_major, enc_minor, vep, fw_rev;
  92. fw_rev = le32_to_cpu(hdr->ucode_version) & 0xfff;
  93. enc_minor = (le32_to_cpu(hdr->ucode_version) >> 12) & 0xff;
  94. enc_major = fw_check;
  95. dec_ver = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xf;
  96. vep = (le32_to_cpu(hdr->ucode_version) >> 28) & 0xf;
  97. DRM_INFO("Found VCN firmware Version ENC: %hu.%hu DEC: %hu VEP: %hu Revision: %hu\n",
  98. enc_major, enc_minor, dec_ver, vep, fw_rev);
  99. } else {
  100. unsigned int version_major, version_minor, family_id;
  101. family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
  102. version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
  103. version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
  104. DRM_INFO("Found VCN firmware Version: %hu.%hu Family ID: %hu\n",
  105. version_major, version_minor, family_id);
  106. }
  107. bo_size = AMDGPU_VCN_STACK_SIZE + AMDGPU_VCN_HEAP_SIZE
  108. + AMDGPU_VCN_SESSION_SIZE * 40;
  109. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
  110. bo_size += AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8);
  111. r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
  112. AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.vcpu_bo,
  113. &adev->vcn.gpu_addr, &adev->vcn.cpu_addr);
  114. if (r) {
  115. dev_err(adev->dev, "(%d) failed to allocate vcn bo\n", r);
  116. return r;
  117. }
  118. return 0;
  119. }
  120. int amdgpu_vcn_sw_fini(struct amdgpu_device *adev)
  121. {
  122. int i;
  123. kvfree(adev->vcn.saved_bo);
  124. amdgpu_bo_free_kernel(&adev->vcn.vcpu_bo,
  125. &adev->vcn.gpu_addr,
  126. (void **)&adev->vcn.cpu_addr);
  127. amdgpu_ring_fini(&adev->vcn.ring_dec);
  128. for (i = 0; i < adev->vcn.num_enc_rings; ++i)
  129. amdgpu_ring_fini(&adev->vcn.ring_enc[i]);
  130. amdgpu_ring_fini(&adev->vcn.ring_jpeg);
  131. release_firmware(adev->vcn.fw);
  132. return 0;
  133. }
  134. int amdgpu_vcn_suspend(struct amdgpu_device *adev)
  135. {
  136. unsigned size;
  137. void *ptr;
  138. cancel_delayed_work_sync(&adev->vcn.idle_work);
  139. if (adev->vcn.vcpu_bo == NULL)
  140. return 0;
  141. size = amdgpu_bo_size(adev->vcn.vcpu_bo);
  142. ptr = adev->vcn.cpu_addr;
  143. adev->vcn.saved_bo = kvmalloc(size, GFP_KERNEL);
  144. if (!adev->vcn.saved_bo)
  145. return -ENOMEM;
  146. memcpy_fromio(adev->vcn.saved_bo, ptr, size);
  147. return 0;
  148. }
  149. int amdgpu_vcn_resume(struct amdgpu_device *adev)
  150. {
  151. unsigned size;
  152. void *ptr;
  153. if (adev->vcn.vcpu_bo == NULL)
  154. return -EINVAL;
  155. size = amdgpu_bo_size(adev->vcn.vcpu_bo);
  156. ptr = adev->vcn.cpu_addr;
  157. if (adev->vcn.saved_bo != NULL) {
  158. memcpy_toio(ptr, adev->vcn.saved_bo, size);
  159. kvfree(adev->vcn.saved_bo);
  160. adev->vcn.saved_bo = NULL;
  161. } else {
  162. const struct common_firmware_header *hdr;
  163. unsigned offset;
  164. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  165. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  166. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  167. memcpy_toio(adev->vcn.cpu_addr, adev->vcn.fw->data + offset,
  168. le32_to_cpu(hdr->ucode_size_bytes));
  169. size -= le32_to_cpu(hdr->ucode_size_bytes);
  170. ptr += le32_to_cpu(hdr->ucode_size_bytes);
  171. }
  172. memset_io(ptr, 0, size);
  173. }
  174. return 0;
  175. }
  176. static int amdgpu_vcn_pause_dpg_mode(struct amdgpu_device *adev,
  177. struct dpg_pause_state *new_state)
  178. {
  179. int ret_code;
  180. uint32_t reg_data = 0;
  181. uint32_t reg_data2 = 0;
  182. struct amdgpu_ring *ring;
  183. /* pause/unpause if state is changed */
  184. if (adev->vcn.pause_state.fw_based != new_state->fw_based) {
  185. DRM_DEBUG("dpg pause state changed %d:%d -> %d:%d",
  186. adev->vcn.pause_state.fw_based, adev->vcn.pause_state.jpeg,
  187. new_state->fw_based, new_state->jpeg);
  188. reg_data = RREG32_SOC15(UVD, 0, mmUVD_DPG_PAUSE) &
  189. (~UVD_DPG_PAUSE__NJ_PAUSE_DPG_ACK_MASK);
  190. if (new_state->fw_based == VCN_DPG_STATE__PAUSE) {
  191. ret_code = 0;
  192. if (!(reg_data & UVD_DPG_PAUSE__JPEG_PAUSE_DPG_ACK_MASK))
  193. SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_POWER_STATUS,
  194. UVD_POWER_STATUS__UVD_POWER_STATUS_TILES_OFF,
  195. UVD_POWER_STATUS__UVD_POWER_STATUS_MASK, ret_code);
  196. if (!ret_code) {
  197. /* pause DPG non-jpeg */
  198. reg_data |= UVD_DPG_PAUSE__NJ_PAUSE_DPG_REQ_MASK;
  199. WREG32_SOC15(UVD, 0, mmUVD_DPG_PAUSE, reg_data);
  200. SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_DPG_PAUSE,
  201. UVD_DPG_PAUSE__NJ_PAUSE_DPG_ACK_MASK,
  202. UVD_DPG_PAUSE__NJ_PAUSE_DPG_ACK_MASK, ret_code);
  203. /* Restore */
  204. ring = &adev->vcn.ring_enc[0];
  205. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO, ring->gpu_addr);
  206. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
  207. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE, ring->ring_size / 4);
  208. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
  209. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
  210. ring = &adev->vcn.ring_enc[1];
  211. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO2, ring->gpu_addr);
  212. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
  213. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE2, ring->ring_size / 4);
  214. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
  215. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
  216. ring = &adev->vcn.ring_dec;
  217. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR,
  218. lower_32_bits(ring->wptr) | 0x80000000);
  219. SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_POWER_STATUS,
  220. UVD_PGFSM_CONFIG__UVDM_UVDU_PWR_ON,
  221. UVD_POWER_STATUS__UVD_POWER_STATUS_MASK, ret_code);
  222. }
  223. } else {
  224. /* unpause dpg non-jpeg, no need to wait */
  225. reg_data &= ~UVD_DPG_PAUSE__NJ_PAUSE_DPG_REQ_MASK;
  226. WREG32_SOC15(UVD, 0, mmUVD_DPG_PAUSE, reg_data);
  227. }
  228. adev->vcn.pause_state.fw_based = new_state->fw_based;
  229. }
  230. /* pause/unpause if state is changed */
  231. if (adev->vcn.pause_state.jpeg != new_state->jpeg) {
  232. DRM_DEBUG("dpg pause state changed %d:%d -> %d:%d",
  233. adev->vcn.pause_state.fw_based, adev->vcn.pause_state.jpeg,
  234. new_state->fw_based, new_state->jpeg);
  235. reg_data = RREG32_SOC15(UVD, 0, mmUVD_DPG_PAUSE) &
  236. (~UVD_DPG_PAUSE__JPEG_PAUSE_DPG_ACK_MASK);
  237. if (new_state->jpeg == VCN_DPG_STATE__PAUSE) {
  238. ret_code = 0;
  239. if (!(reg_data & UVD_DPG_PAUSE__NJ_PAUSE_DPG_ACK_MASK))
  240. SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_POWER_STATUS,
  241. UVD_POWER_STATUS__UVD_POWER_STATUS_TILES_OFF,
  242. UVD_POWER_STATUS__UVD_POWER_STATUS_MASK, ret_code);
  243. if (!ret_code) {
  244. /* Make sure JPRG Snoop is disabled before sending the pause */
  245. reg_data2 = RREG32_SOC15(UVD, 0, mmUVD_POWER_STATUS);
  246. reg_data2 |= UVD_POWER_STATUS__JRBC_SNOOP_DIS_MASK;
  247. WREG32_SOC15(UVD, 0, mmUVD_POWER_STATUS, reg_data2);
  248. /* pause DPG jpeg */
  249. reg_data |= UVD_DPG_PAUSE__JPEG_PAUSE_DPG_REQ_MASK;
  250. WREG32_SOC15(UVD, 0, mmUVD_DPG_PAUSE, reg_data);
  251. SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_DPG_PAUSE,
  252. UVD_DPG_PAUSE__JPEG_PAUSE_DPG_ACK_MASK,
  253. UVD_DPG_PAUSE__JPEG_PAUSE_DPG_ACK_MASK, ret_code);
  254. /* Restore */
  255. ring = &adev->vcn.ring_jpeg;
  256. WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_VMID, 0);
  257. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_CNTL, 0x00000001L | 0x00000002L);
  258. WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_64BIT_BAR_LOW,
  259. lower_32_bits(ring->gpu_addr));
  260. WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_64BIT_BAR_HIGH,
  261. upper_32_bits(ring->gpu_addr));
  262. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_RPTR, ring->wptr);
  263. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR, ring->wptr);
  264. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_CNTL, 0x00000002L);
  265. ring = &adev->vcn.ring_dec;
  266. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR,
  267. lower_32_bits(ring->wptr) | 0x80000000);
  268. SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_POWER_STATUS,
  269. UVD_PGFSM_CONFIG__UVDM_UVDU_PWR_ON,
  270. UVD_POWER_STATUS__UVD_POWER_STATUS_MASK, ret_code);
  271. }
  272. } else {
  273. /* unpause dpg jpeg, no need to wait */
  274. reg_data &= ~UVD_DPG_PAUSE__JPEG_PAUSE_DPG_REQ_MASK;
  275. WREG32_SOC15(UVD, 0, mmUVD_DPG_PAUSE, reg_data);
  276. }
  277. adev->vcn.pause_state.jpeg = new_state->jpeg;
  278. }
  279. return 0;
  280. }
  281. static void amdgpu_vcn_idle_work_handler(struct work_struct *work)
  282. {
  283. struct amdgpu_device *adev =
  284. container_of(work, struct amdgpu_device, vcn.idle_work.work);
  285. unsigned int fences = 0;
  286. unsigned int i;
  287. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  288. fences += amdgpu_fence_count_emitted(&adev->vcn.ring_enc[i]);
  289. }
  290. if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG) {
  291. struct dpg_pause_state new_state;
  292. if (fences)
  293. new_state.fw_based = VCN_DPG_STATE__PAUSE;
  294. else
  295. new_state.fw_based = VCN_DPG_STATE__UNPAUSE;
  296. if (amdgpu_fence_count_emitted(&adev->vcn.ring_jpeg))
  297. new_state.jpeg = VCN_DPG_STATE__PAUSE;
  298. else
  299. new_state.jpeg = VCN_DPG_STATE__UNPAUSE;
  300. amdgpu_vcn_pause_dpg_mode(adev, &new_state);
  301. }
  302. fences += amdgpu_fence_count_emitted(&adev->vcn.ring_jpeg);
  303. fences += amdgpu_fence_count_emitted(&adev->vcn.ring_dec);
  304. if (fences == 0) {
  305. amdgpu_gfx_off_ctrl(adev, true);
  306. if (adev->pm.dpm_enabled)
  307. amdgpu_dpm_enable_uvd(adev, false);
  308. else
  309. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
  310. AMD_PG_STATE_GATE);
  311. } else {
  312. schedule_delayed_work(&adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
  313. }
  314. }
  315. void amdgpu_vcn_ring_begin_use(struct amdgpu_ring *ring)
  316. {
  317. struct amdgpu_device *adev = ring->adev;
  318. bool set_clocks = !cancel_delayed_work_sync(&adev->vcn.idle_work);
  319. if (set_clocks) {
  320. amdgpu_gfx_off_ctrl(adev, false);
  321. if (adev->pm.dpm_enabled)
  322. amdgpu_dpm_enable_uvd(adev, true);
  323. else
  324. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
  325. AMD_PG_STATE_UNGATE);
  326. }
  327. if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG) {
  328. struct dpg_pause_state new_state;
  329. if (ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC)
  330. new_state.fw_based = VCN_DPG_STATE__PAUSE;
  331. else
  332. new_state.fw_based = adev->vcn.pause_state.fw_based;
  333. if (ring->funcs->type == AMDGPU_RING_TYPE_VCN_JPEG)
  334. new_state.jpeg = VCN_DPG_STATE__PAUSE;
  335. else
  336. new_state.jpeg = adev->vcn.pause_state.jpeg;
  337. amdgpu_vcn_pause_dpg_mode(adev, &new_state);
  338. }
  339. }
  340. void amdgpu_vcn_ring_end_use(struct amdgpu_ring *ring)
  341. {
  342. schedule_delayed_work(&ring->adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
  343. }
  344. int amdgpu_vcn_dec_ring_test_ring(struct amdgpu_ring *ring)
  345. {
  346. struct amdgpu_device *adev = ring->adev;
  347. uint32_t tmp = 0;
  348. unsigned i;
  349. int r;
  350. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SCRATCH9), 0xCAFEDEAD);
  351. r = amdgpu_ring_alloc(ring, 3);
  352. if (r) {
  353. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  354. ring->idx, r);
  355. return r;
  356. }
  357. amdgpu_ring_write(ring,
  358. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_SCRATCH9), 0));
  359. amdgpu_ring_write(ring, 0xDEADBEEF);
  360. amdgpu_ring_commit(ring);
  361. for (i = 0; i < adev->usec_timeout; i++) {
  362. tmp = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SCRATCH9));
  363. if (tmp == 0xDEADBEEF)
  364. break;
  365. DRM_UDELAY(1);
  366. }
  367. if (i < adev->usec_timeout) {
  368. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  369. ring->idx, i);
  370. } else {
  371. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  372. ring->idx, tmp);
  373. r = -EINVAL;
  374. }
  375. return r;
  376. }
  377. static int amdgpu_vcn_dec_send_msg(struct amdgpu_ring *ring,
  378. struct amdgpu_bo *bo,
  379. struct dma_fence **fence)
  380. {
  381. struct amdgpu_device *adev = ring->adev;
  382. struct dma_fence *f = NULL;
  383. struct amdgpu_job *job;
  384. struct amdgpu_ib *ib;
  385. uint64_t addr;
  386. int i, r;
  387. r = amdgpu_job_alloc_with_ib(adev, 64, &job);
  388. if (r)
  389. goto err;
  390. ib = &job->ibs[0];
  391. addr = amdgpu_bo_gpu_offset(bo);
  392. ib->ptr[0] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0);
  393. ib->ptr[1] = addr;
  394. ib->ptr[2] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0);
  395. ib->ptr[3] = addr >> 32;
  396. ib->ptr[4] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0);
  397. ib->ptr[5] = 0;
  398. for (i = 6; i < 16; i += 2) {
  399. ib->ptr[i] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0);
  400. ib->ptr[i+1] = 0;
  401. }
  402. ib->length_dw = 16;
  403. r = amdgpu_job_submit_direct(job, ring, &f);
  404. if (r)
  405. goto err_free;
  406. amdgpu_bo_fence(bo, f, false);
  407. amdgpu_bo_unreserve(bo);
  408. amdgpu_bo_unref(&bo);
  409. if (fence)
  410. *fence = dma_fence_get(f);
  411. dma_fence_put(f);
  412. return 0;
  413. err_free:
  414. amdgpu_job_free(job);
  415. err:
  416. amdgpu_bo_unreserve(bo);
  417. amdgpu_bo_unref(&bo);
  418. return r;
  419. }
  420. static int amdgpu_vcn_dec_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  421. struct dma_fence **fence)
  422. {
  423. struct amdgpu_device *adev = ring->adev;
  424. struct amdgpu_bo *bo = NULL;
  425. uint32_t *msg;
  426. int r, i;
  427. r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
  428. AMDGPU_GEM_DOMAIN_VRAM,
  429. &bo, NULL, (void **)&msg);
  430. if (r)
  431. return r;
  432. msg[0] = cpu_to_le32(0x00000028);
  433. msg[1] = cpu_to_le32(0x00000038);
  434. msg[2] = cpu_to_le32(0x00000001);
  435. msg[3] = cpu_to_le32(0x00000000);
  436. msg[4] = cpu_to_le32(handle);
  437. msg[5] = cpu_to_le32(0x00000000);
  438. msg[6] = cpu_to_le32(0x00000001);
  439. msg[7] = cpu_to_le32(0x00000028);
  440. msg[8] = cpu_to_le32(0x00000010);
  441. msg[9] = cpu_to_le32(0x00000000);
  442. msg[10] = cpu_to_le32(0x00000007);
  443. msg[11] = cpu_to_le32(0x00000000);
  444. msg[12] = cpu_to_le32(0x00000780);
  445. msg[13] = cpu_to_le32(0x00000440);
  446. for (i = 14; i < 1024; ++i)
  447. msg[i] = cpu_to_le32(0x0);
  448. return amdgpu_vcn_dec_send_msg(ring, bo, fence);
  449. }
  450. static int amdgpu_vcn_dec_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  451. struct dma_fence **fence)
  452. {
  453. struct amdgpu_device *adev = ring->adev;
  454. struct amdgpu_bo *bo = NULL;
  455. uint32_t *msg;
  456. int r, i;
  457. r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
  458. AMDGPU_GEM_DOMAIN_VRAM,
  459. &bo, NULL, (void **)&msg);
  460. if (r)
  461. return r;
  462. msg[0] = cpu_to_le32(0x00000028);
  463. msg[1] = cpu_to_le32(0x00000018);
  464. msg[2] = cpu_to_le32(0x00000000);
  465. msg[3] = cpu_to_le32(0x00000002);
  466. msg[4] = cpu_to_le32(handle);
  467. msg[5] = cpu_to_le32(0x00000000);
  468. for (i = 6; i < 1024; ++i)
  469. msg[i] = cpu_to_le32(0x0);
  470. return amdgpu_vcn_dec_send_msg(ring, bo, fence);
  471. }
  472. int amdgpu_vcn_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  473. {
  474. struct dma_fence *fence;
  475. long r;
  476. r = amdgpu_vcn_dec_get_create_msg(ring, 1, NULL);
  477. if (r) {
  478. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  479. goto error;
  480. }
  481. r = amdgpu_vcn_dec_get_destroy_msg(ring, 1, &fence);
  482. if (r) {
  483. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  484. goto error;
  485. }
  486. r = dma_fence_wait_timeout(fence, false, timeout);
  487. if (r == 0) {
  488. DRM_ERROR("amdgpu: IB test timed out.\n");
  489. r = -ETIMEDOUT;
  490. } else if (r < 0) {
  491. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  492. } else {
  493. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  494. r = 0;
  495. }
  496. dma_fence_put(fence);
  497. error:
  498. return r;
  499. }
  500. int amdgpu_vcn_enc_ring_test_ring(struct amdgpu_ring *ring)
  501. {
  502. struct amdgpu_device *adev = ring->adev;
  503. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  504. unsigned i;
  505. int r;
  506. r = amdgpu_ring_alloc(ring, 16);
  507. if (r) {
  508. DRM_ERROR("amdgpu: vcn enc failed to lock ring %d (%d).\n",
  509. ring->idx, r);
  510. return r;
  511. }
  512. amdgpu_ring_write(ring, VCN_ENC_CMD_END);
  513. amdgpu_ring_commit(ring);
  514. for (i = 0; i < adev->usec_timeout; i++) {
  515. if (amdgpu_ring_get_rptr(ring) != rptr)
  516. break;
  517. DRM_UDELAY(1);
  518. }
  519. if (i < adev->usec_timeout) {
  520. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  521. ring->idx, i);
  522. } else {
  523. DRM_ERROR("amdgpu: ring %d test failed\n",
  524. ring->idx);
  525. r = -ETIMEDOUT;
  526. }
  527. return r;
  528. }
  529. static int amdgpu_vcn_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  530. struct dma_fence **fence)
  531. {
  532. const unsigned ib_size_dw = 16;
  533. struct amdgpu_job *job;
  534. struct amdgpu_ib *ib;
  535. struct dma_fence *f = NULL;
  536. uint64_t dummy;
  537. int i, r;
  538. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  539. if (r)
  540. return r;
  541. ib = &job->ibs[0];
  542. dummy = ib->gpu_addr + 1024;
  543. ib->length_dw = 0;
  544. ib->ptr[ib->length_dw++] = 0x00000018;
  545. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  546. ib->ptr[ib->length_dw++] = handle;
  547. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  548. ib->ptr[ib->length_dw++] = dummy;
  549. ib->ptr[ib->length_dw++] = 0x0000000b;
  550. ib->ptr[ib->length_dw++] = 0x00000014;
  551. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  552. ib->ptr[ib->length_dw++] = 0x0000001c;
  553. ib->ptr[ib->length_dw++] = 0x00000000;
  554. ib->ptr[ib->length_dw++] = 0x00000000;
  555. ib->ptr[ib->length_dw++] = 0x00000008;
  556. ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
  557. for (i = ib->length_dw; i < ib_size_dw; ++i)
  558. ib->ptr[i] = 0x0;
  559. r = amdgpu_job_submit_direct(job, ring, &f);
  560. if (r)
  561. goto err;
  562. if (fence)
  563. *fence = dma_fence_get(f);
  564. dma_fence_put(f);
  565. return 0;
  566. err:
  567. amdgpu_job_free(job);
  568. return r;
  569. }
  570. static int amdgpu_vcn_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  571. struct dma_fence **fence)
  572. {
  573. const unsigned ib_size_dw = 16;
  574. struct amdgpu_job *job;
  575. struct amdgpu_ib *ib;
  576. struct dma_fence *f = NULL;
  577. uint64_t dummy;
  578. int i, r;
  579. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  580. if (r)
  581. return r;
  582. ib = &job->ibs[0];
  583. dummy = ib->gpu_addr + 1024;
  584. ib->length_dw = 0;
  585. ib->ptr[ib->length_dw++] = 0x00000018;
  586. ib->ptr[ib->length_dw++] = 0x00000001;
  587. ib->ptr[ib->length_dw++] = handle;
  588. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  589. ib->ptr[ib->length_dw++] = dummy;
  590. ib->ptr[ib->length_dw++] = 0x0000000b;
  591. ib->ptr[ib->length_dw++] = 0x00000014;
  592. ib->ptr[ib->length_dw++] = 0x00000002;
  593. ib->ptr[ib->length_dw++] = 0x0000001c;
  594. ib->ptr[ib->length_dw++] = 0x00000000;
  595. ib->ptr[ib->length_dw++] = 0x00000000;
  596. ib->ptr[ib->length_dw++] = 0x00000008;
  597. ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
  598. for (i = ib->length_dw; i < ib_size_dw; ++i)
  599. ib->ptr[i] = 0x0;
  600. r = amdgpu_job_submit_direct(job, ring, &f);
  601. if (r)
  602. goto err;
  603. if (fence)
  604. *fence = dma_fence_get(f);
  605. dma_fence_put(f);
  606. return 0;
  607. err:
  608. amdgpu_job_free(job);
  609. return r;
  610. }
  611. int amdgpu_vcn_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  612. {
  613. struct dma_fence *fence = NULL;
  614. long r;
  615. r = amdgpu_vcn_enc_get_create_msg(ring, 1, NULL);
  616. if (r) {
  617. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  618. goto error;
  619. }
  620. r = amdgpu_vcn_enc_get_destroy_msg(ring, 1, &fence);
  621. if (r) {
  622. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  623. goto error;
  624. }
  625. r = dma_fence_wait_timeout(fence, false, timeout);
  626. if (r == 0) {
  627. DRM_ERROR("amdgpu: IB test timed out.\n");
  628. r = -ETIMEDOUT;
  629. } else if (r < 0) {
  630. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  631. } else {
  632. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  633. r = 0;
  634. }
  635. error:
  636. dma_fence_put(fence);
  637. return r;
  638. }
  639. int amdgpu_vcn_jpeg_ring_test_ring(struct amdgpu_ring *ring)
  640. {
  641. struct amdgpu_device *adev = ring->adev;
  642. uint32_t tmp = 0;
  643. unsigned i;
  644. int r;
  645. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SCRATCH9), 0xCAFEDEAD);
  646. r = amdgpu_ring_alloc(ring, 3);
  647. if (r) {
  648. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  649. ring->idx, r);
  650. return r;
  651. }
  652. amdgpu_ring_write(ring,
  653. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_SCRATCH9), 0, 0, 0));
  654. amdgpu_ring_write(ring, 0xDEADBEEF);
  655. amdgpu_ring_commit(ring);
  656. for (i = 0; i < adev->usec_timeout; i++) {
  657. tmp = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SCRATCH9));
  658. if (tmp == 0xDEADBEEF)
  659. break;
  660. DRM_UDELAY(1);
  661. }
  662. if (i < adev->usec_timeout) {
  663. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  664. ring->idx, i);
  665. } else {
  666. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  667. ring->idx, tmp);
  668. r = -EINVAL;
  669. }
  670. return r;
  671. }
  672. static int amdgpu_vcn_jpeg_set_reg(struct amdgpu_ring *ring, uint32_t handle,
  673. struct dma_fence **fence)
  674. {
  675. struct amdgpu_device *adev = ring->adev;
  676. struct amdgpu_job *job;
  677. struct amdgpu_ib *ib;
  678. struct dma_fence *f = NULL;
  679. const unsigned ib_size_dw = 16;
  680. int i, r;
  681. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  682. if (r)
  683. return r;
  684. ib = &job->ibs[0];
  685. ib->ptr[0] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_SCRATCH9), 0, 0, PACKETJ_TYPE0);
  686. ib->ptr[1] = 0xDEADBEEF;
  687. for (i = 2; i < 16; i += 2) {
  688. ib->ptr[i] = PACKETJ(0, 0, 0, PACKETJ_TYPE6);
  689. ib->ptr[i+1] = 0;
  690. }
  691. ib->length_dw = 16;
  692. r = amdgpu_job_submit_direct(job, ring, &f);
  693. if (r)
  694. goto err;
  695. if (fence)
  696. *fence = dma_fence_get(f);
  697. dma_fence_put(f);
  698. return 0;
  699. err:
  700. amdgpu_job_free(job);
  701. return r;
  702. }
  703. int amdgpu_vcn_jpeg_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  704. {
  705. struct amdgpu_device *adev = ring->adev;
  706. uint32_t tmp = 0;
  707. unsigned i;
  708. struct dma_fence *fence = NULL;
  709. long r = 0;
  710. r = amdgpu_vcn_jpeg_set_reg(ring, 1, &fence);
  711. if (r) {
  712. DRM_ERROR("amdgpu: failed to set jpeg register (%ld).\n", r);
  713. goto error;
  714. }
  715. r = dma_fence_wait_timeout(fence, false, timeout);
  716. if (r == 0) {
  717. DRM_ERROR("amdgpu: IB test timed out.\n");
  718. r = -ETIMEDOUT;
  719. goto error;
  720. } else if (r < 0) {
  721. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  722. goto error;
  723. } else
  724. r = 0;
  725. for (i = 0; i < adev->usec_timeout; i++) {
  726. tmp = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SCRATCH9));
  727. if (tmp == 0xDEADBEEF)
  728. break;
  729. DRM_UDELAY(1);
  730. }
  731. if (i < adev->usec_timeout)
  732. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  733. else {
  734. DRM_ERROR("ib test failed (0x%08X)\n", tmp);
  735. r = -EINVAL;
  736. }
  737. dma_fence_put(fence);
  738. error:
  739. return r;
  740. }