gfx_v8_0.c 229 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "amdgpu_atombios.h"
  31. #include "atombios_i2c.h"
  32. #include "clearstate_vi.h"
  33. #include "gmc/gmc_8_2_d.h"
  34. #include "gmc/gmc_8_2_sh_mask.h"
  35. #include "oss/oss_3_0_d.h"
  36. #include "oss/oss_3_0_sh_mask.h"
  37. #include "bif/bif_5_0_d.h"
  38. #include "bif/bif_5_0_sh_mask.h"
  39. #include "gca/gfx_8_0_d.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "gca/gfx_8_0_sh_mask.h"
  42. #include "gca/gfx_8_0_enum.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #include "smu/smu_7_1_3_d.h"
  46. #define GFX8_NUM_GFX_RINGS 1
  47. #define GFX8_NUM_COMPUTE_RINGS 8
  48. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  51. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  52. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  53. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  54. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  55. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  56. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  57. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  58. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  59. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  60. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  61. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  62. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  63. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  64. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  66. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  67. /* BPM SERDES CMD */
  68. #define SET_BPM_SERDES_CMD 1
  69. #define CLE_BPM_SERDES_CMD 0
  70. /* BPM Register Address*/
  71. enum {
  72. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  73. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  74. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  75. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  76. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  77. BPM_REG_FGCG_MAX
  78. };
  79. #define RLC_FormatDirectRegListLength 14
  80. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  81. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  86. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  91. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  97. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  102. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  108. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  120. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  121. {
  122. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  123. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  124. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  125. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  126. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  127. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  128. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  129. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  130. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  131. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  132. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  133. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  134. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  135. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  136. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  137. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  138. };
  139. static const u32 golden_settings_tonga_a11[] =
  140. {
  141. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  142. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  143. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  144. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  145. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  146. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  147. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  148. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  149. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  150. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  151. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  152. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  153. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  154. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  155. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  156. };
  157. static const u32 tonga_golden_common_all[] =
  158. {
  159. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  160. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  161. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  162. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  163. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  164. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  165. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  166. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  167. };
  168. static const u32 tonga_mgcg_cgcg_init[] =
  169. {
  170. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  171. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  172. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  173. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  174. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  175. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  176. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  177. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  178. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  179. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  180. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  181. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  185. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  187. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  188. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  189. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  190. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  191. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  192. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  195. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  196. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  197. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  198. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  199. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  200. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  201. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  202. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  203. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  204. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  205. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  206. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  207. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  208. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  209. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  210. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  211. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  212. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  213. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  214. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  215. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  216. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  217. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  218. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  219. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  220. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  221. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  222. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  223. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  224. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  225. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  226. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  227. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  228. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  229. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  230. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  231. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  232. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  233. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  234. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  235. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  236. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  237. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  238. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  239. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  240. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  241. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  242. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  243. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  244. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  245. };
  246. static const u32 golden_settings_polaris11_a11[] =
  247. {
  248. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  249. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  250. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  251. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  252. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  253. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  254. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  255. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  256. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  257. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  258. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  259. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  260. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  261. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  262. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  263. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  264. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  265. };
  266. static const u32 polaris11_golden_common_all[] =
  267. {
  268. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  269. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  270. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  271. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  272. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  273. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  274. };
  275. static const u32 golden_settings_polaris10_a11[] =
  276. {
  277. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  278. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  279. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  280. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  281. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  282. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  283. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  284. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  285. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  286. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  287. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  288. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  289. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  290. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  291. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  292. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  293. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  294. };
  295. static const u32 polaris10_golden_common_all[] =
  296. {
  297. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  298. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  299. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  300. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  301. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  302. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  303. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  304. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  305. };
  306. static const u32 fiji_golden_common_all[] =
  307. {
  308. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  309. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  310. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  311. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  312. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  313. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  314. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  315. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  318. };
  319. static const u32 golden_settings_fiji_a10[] =
  320. {
  321. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  322. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  323. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  324. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  325. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  326. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  327. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  328. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  329. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  330. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  331. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  332. };
  333. static const u32 fiji_mgcg_cgcg_init[] =
  334. {
  335. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  336. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  337. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  338. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  339. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  340. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  341. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  342. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  343. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  344. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  345. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  346. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  350. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  352. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  353. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  354. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  355. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  356. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  357. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  360. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  361. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  362. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  363. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  364. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  365. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  366. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  367. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  368. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  369. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  370. };
  371. static const u32 golden_settings_iceland_a11[] =
  372. {
  373. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  374. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  375. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  376. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  377. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  378. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  379. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  380. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  381. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  382. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  383. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  384. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  385. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  386. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  387. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  388. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  389. };
  390. static const u32 iceland_golden_common_all[] =
  391. {
  392. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  393. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  394. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  395. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  396. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  397. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  398. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  399. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  400. };
  401. static const u32 iceland_mgcg_cgcg_init[] =
  402. {
  403. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  404. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  405. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  406. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  407. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  408. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  409. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  410. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  412. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  413. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  414. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  416. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  417. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  418. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  420. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  421. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  422. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  423. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  424. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  425. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  426. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  428. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  429. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  430. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  431. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  432. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  433. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  434. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  435. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  436. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  437. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  438. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  439. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  440. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  441. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  442. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  443. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  444. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  445. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  446. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  447. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  448. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  449. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  450. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  451. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  452. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  453. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  454. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  455. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  456. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  457. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  458. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  459. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  460. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  461. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  462. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  463. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  464. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  465. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  466. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  467. };
  468. static const u32 cz_golden_settings_a11[] =
  469. {
  470. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  471. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  472. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  473. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  474. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  475. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  476. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  477. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  478. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  479. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  480. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  481. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  482. };
  483. static const u32 cz_golden_common_all[] =
  484. {
  485. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  486. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  487. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  488. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  489. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  490. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  491. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  492. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  493. };
  494. static const u32 cz_mgcg_cgcg_init[] =
  495. {
  496. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  497. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  498. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  499. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  500. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  501. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  502. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  503. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  504. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  505. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  506. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  507. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  513. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  514. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  515. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  516. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  517. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  518. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  521. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  522. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  523. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  524. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  525. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  526. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  527. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  528. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  529. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  530. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  531. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  532. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  533. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  534. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  535. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  536. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  537. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  538. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  539. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  540. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  541. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  542. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  543. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  544. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  545. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  546. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  547. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  548. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  549. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  550. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  551. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  552. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  553. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  554. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  555. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  556. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  557. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  558. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  559. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  560. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  561. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  562. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  563. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  564. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  565. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  566. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  567. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  568. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  569. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  570. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  571. };
  572. static const u32 stoney_golden_settings_a11[] =
  573. {
  574. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  575. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  576. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  577. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  578. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  579. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  580. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  581. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  582. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  583. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  584. };
  585. static const u32 stoney_golden_common_all[] =
  586. {
  587. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  588. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  589. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  590. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  591. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  592. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  593. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  594. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  595. };
  596. static const u32 stoney_mgcg_cgcg_init[] =
  597. {
  598. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  599. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  600. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  601. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  602. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  603. };
  604. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  605. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  606. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  607. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  608. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  609. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  610. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  611. {
  612. switch (adev->asic_type) {
  613. case CHIP_TOPAZ:
  614. amdgpu_program_register_sequence(adev,
  615. iceland_mgcg_cgcg_init,
  616. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  617. amdgpu_program_register_sequence(adev,
  618. golden_settings_iceland_a11,
  619. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  620. amdgpu_program_register_sequence(adev,
  621. iceland_golden_common_all,
  622. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  623. break;
  624. case CHIP_FIJI:
  625. amdgpu_program_register_sequence(adev,
  626. fiji_mgcg_cgcg_init,
  627. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  628. amdgpu_program_register_sequence(adev,
  629. golden_settings_fiji_a10,
  630. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  631. amdgpu_program_register_sequence(adev,
  632. fiji_golden_common_all,
  633. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  634. break;
  635. case CHIP_TONGA:
  636. amdgpu_program_register_sequence(adev,
  637. tonga_mgcg_cgcg_init,
  638. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  639. amdgpu_program_register_sequence(adev,
  640. golden_settings_tonga_a11,
  641. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  642. amdgpu_program_register_sequence(adev,
  643. tonga_golden_common_all,
  644. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  645. break;
  646. case CHIP_POLARIS11:
  647. amdgpu_program_register_sequence(adev,
  648. golden_settings_polaris11_a11,
  649. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  650. amdgpu_program_register_sequence(adev,
  651. polaris11_golden_common_all,
  652. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  653. break;
  654. case CHIP_POLARIS10:
  655. amdgpu_program_register_sequence(adev,
  656. golden_settings_polaris10_a11,
  657. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  658. amdgpu_program_register_sequence(adev,
  659. polaris10_golden_common_all,
  660. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  661. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  662. if (adev->pdev->revision == 0xc7 &&
  663. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  664. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  665. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  666. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  667. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  668. }
  669. break;
  670. case CHIP_CARRIZO:
  671. amdgpu_program_register_sequence(adev,
  672. cz_mgcg_cgcg_init,
  673. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  674. amdgpu_program_register_sequence(adev,
  675. cz_golden_settings_a11,
  676. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  677. amdgpu_program_register_sequence(adev,
  678. cz_golden_common_all,
  679. (const u32)ARRAY_SIZE(cz_golden_common_all));
  680. break;
  681. case CHIP_STONEY:
  682. amdgpu_program_register_sequence(adev,
  683. stoney_mgcg_cgcg_init,
  684. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  685. amdgpu_program_register_sequence(adev,
  686. stoney_golden_settings_a11,
  687. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  688. amdgpu_program_register_sequence(adev,
  689. stoney_golden_common_all,
  690. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  691. break;
  692. default:
  693. break;
  694. }
  695. }
  696. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  697. {
  698. int i;
  699. adev->gfx.scratch.num_reg = 7;
  700. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  701. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  702. adev->gfx.scratch.free[i] = true;
  703. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  704. }
  705. }
  706. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  707. {
  708. struct amdgpu_device *adev = ring->adev;
  709. uint32_t scratch;
  710. uint32_t tmp = 0;
  711. unsigned i;
  712. int r;
  713. r = amdgpu_gfx_scratch_get(adev, &scratch);
  714. if (r) {
  715. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  716. return r;
  717. }
  718. WREG32(scratch, 0xCAFEDEAD);
  719. r = amdgpu_ring_alloc(ring, 3);
  720. if (r) {
  721. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  722. ring->idx, r);
  723. amdgpu_gfx_scratch_free(adev, scratch);
  724. return r;
  725. }
  726. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  727. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  728. amdgpu_ring_write(ring, 0xDEADBEEF);
  729. amdgpu_ring_commit(ring);
  730. for (i = 0; i < adev->usec_timeout; i++) {
  731. tmp = RREG32(scratch);
  732. if (tmp == 0xDEADBEEF)
  733. break;
  734. DRM_UDELAY(1);
  735. }
  736. if (i < adev->usec_timeout) {
  737. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  738. ring->idx, i);
  739. } else {
  740. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  741. ring->idx, scratch, tmp);
  742. r = -EINVAL;
  743. }
  744. amdgpu_gfx_scratch_free(adev, scratch);
  745. return r;
  746. }
  747. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  748. {
  749. struct amdgpu_device *adev = ring->adev;
  750. struct amdgpu_ib ib;
  751. struct fence *f = NULL;
  752. uint32_t scratch;
  753. uint32_t tmp = 0;
  754. long r;
  755. r = amdgpu_gfx_scratch_get(adev, &scratch);
  756. if (r) {
  757. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  758. return r;
  759. }
  760. WREG32(scratch, 0xCAFEDEAD);
  761. memset(&ib, 0, sizeof(ib));
  762. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  763. if (r) {
  764. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  765. goto err1;
  766. }
  767. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  768. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  769. ib.ptr[2] = 0xDEADBEEF;
  770. ib.length_dw = 3;
  771. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  772. if (r)
  773. goto err2;
  774. r = fence_wait_timeout(f, false, timeout);
  775. if (r == 0) {
  776. DRM_ERROR("amdgpu: IB test timed out.\n");
  777. r = -ETIMEDOUT;
  778. goto err2;
  779. } else if (r < 0) {
  780. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  781. goto err2;
  782. }
  783. tmp = RREG32(scratch);
  784. if (tmp == 0xDEADBEEF) {
  785. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  786. r = 0;
  787. } else {
  788. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  789. scratch, tmp);
  790. r = -EINVAL;
  791. }
  792. err2:
  793. amdgpu_ib_free(adev, &ib, NULL);
  794. fence_put(f);
  795. err1:
  796. amdgpu_gfx_scratch_free(adev, scratch);
  797. return r;
  798. }
  799. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  800. release_firmware(adev->gfx.pfp_fw);
  801. adev->gfx.pfp_fw = NULL;
  802. release_firmware(adev->gfx.me_fw);
  803. adev->gfx.me_fw = NULL;
  804. release_firmware(adev->gfx.ce_fw);
  805. adev->gfx.ce_fw = NULL;
  806. release_firmware(adev->gfx.rlc_fw);
  807. adev->gfx.rlc_fw = NULL;
  808. release_firmware(adev->gfx.mec_fw);
  809. adev->gfx.mec_fw = NULL;
  810. if ((adev->asic_type != CHIP_STONEY) &&
  811. (adev->asic_type != CHIP_TOPAZ))
  812. release_firmware(adev->gfx.mec2_fw);
  813. adev->gfx.mec2_fw = NULL;
  814. kfree(adev->gfx.rlc.register_list_format);
  815. }
  816. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  817. {
  818. const char *chip_name;
  819. char fw_name[30];
  820. int err;
  821. struct amdgpu_firmware_info *info = NULL;
  822. const struct common_firmware_header *header = NULL;
  823. const struct gfx_firmware_header_v1_0 *cp_hdr;
  824. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  825. unsigned int *tmp = NULL, i;
  826. DRM_DEBUG("\n");
  827. switch (adev->asic_type) {
  828. case CHIP_TOPAZ:
  829. chip_name = "topaz";
  830. break;
  831. case CHIP_TONGA:
  832. chip_name = "tonga";
  833. break;
  834. case CHIP_CARRIZO:
  835. chip_name = "carrizo";
  836. break;
  837. case CHIP_FIJI:
  838. chip_name = "fiji";
  839. break;
  840. case CHIP_POLARIS11:
  841. chip_name = "polaris11";
  842. break;
  843. case CHIP_POLARIS10:
  844. chip_name = "polaris10";
  845. break;
  846. case CHIP_STONEY:
  847. chip_name = "stoney";
  848. break;
  849. default:
  850. BUG();
  851. }
  852. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  853. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  854. if (err)
  855. goto out;
  856. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  857. if (err)
  858. goto out;
  859. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  860. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  861. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  862. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  863. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  864. if (err)
  865. goto out;
  866. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  867. if (err)
  868. goto out;
  869. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  870. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  871. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  872. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  873. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  874. if (err)
  875. goto out;
  876. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  877. if (err)
  878. goto out;
  879. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  880. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  881. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  882. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  883. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  884. if (err)
  885. goto out;
  886. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  887. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  888. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  889. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  890. adev->gfx.rlc.save_and_restore_offset =
  891. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  892. adev->gfx.rlc.clear_state_descriptor_offset =
  893. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  894. adev->gfx.rlc.avail_scratch_ram_locations =
  895. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  896. adev->gfx.rlc.reg_restore_list_size =
  897. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  898. adev->gfx.rlc.reg_list_format_start =
  899. le32_to_cpu(rlc_hdr->reg_list_format_start);
  900. adev->gfx.rlc.reg_list_format_separate_start =
  901. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  902. adev->gfx.rlc.starting_offsets_start =
  903. le32_to_cpu(rlc_hdr->starting_offsets_start);
  904. adev->gfx.rlc.reg_list_format_size_bytes =
  905. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  906. adev->gfx.rlc.reg_list_size_bytes =
  907. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  908. adev->gfx.rlc.register_list_format =
  909. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  910. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  911. if (!adev->gfx.rlc.register_list_format) {
  912. err = -ENOMEM;
  913. goto out;
  914. }
  915. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  916. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  917. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  918. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  919. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  920. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  921. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  922. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  923. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  924. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  925. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  926. if (err)
  927. goto out;
  928. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  929. if (err)
  930. goto out;
  931. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  932. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  933. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  934. if ((adev->asic_type != CHIP_STONEY) &&
  935. (adev->asic_type != CHIP_TOPAZ)) {
  936. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  937. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  938. if (!err) {
  939. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  940. if (err)
  941. goto out;
  942. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  943. adev->gfx.mec2_fw->data;
  944. adev->gfx.mec2_fw_version =
  945. le32_to_cpu(cp_hdr->header.ucode_version);
  946. adev->gfx.mec2_feature_version =
  947. le32_to_cpu(cp_hdr->ucode_feature_version);
  948. } else {
  949. err = 0;
  950. adev->gfx.mec2_fw = NULL;
  951. }
  952. }
  953. if (adev->firmware.smu_load) {
  954. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  955. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  956. info->fw = adev->gfx.pfp_fw;
  957. header = (const struct common_firmware_header *)info->fw->data;
  958. adev->firmware.fw_size +=
  959. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  960. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  961. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  962. info->fw = adev->gfx.me_fw;
  963. header = (const struct common_firmware_header *)info->fw->data;
  964. adev->firmware.fw_size +=
  965. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  966. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  967. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  968. info->fw = adev->gfx.ce_fw;
  969. header = (const struct common_firmware_header *)info->fw->data;
  970. adev->firmware.fw_size +=
  971. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  972. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  973. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  974. info->fw = adev->gfx.rlc_fw;
  975. header = (const struct common_firmware_header *)info->fw->data;
  976. adev->firmware.fw_size +=
  977. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  978. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  979. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  980. info->fw = adev->gfx.mec_fw;
  981. header = (const struct common_firmware_header *)info->fw->data;
  982. adev->firmware.fw_size +=
  983. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  984. if (adev->gfx.mec2_fw) {
  985. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  986. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  987. info->fw = adev->gfx.mec2_fw;
  988. header = (const struct common_firmware_header *)info->fw->data;
  989. adev->firmware.fw_size +=
  990. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  991. }
  992. }
  993. out:
  994. if (err) {
  995. dev_err(adev->dev,
  996. "gfx8: Failed to load firmware \"%s\"\n",
  997. fw_name);
  998. release_firmware(adev->gfx.pfp_fw);
  999. adev->gfx.pfp_fw = NULL;
  1000. release_firmware(adev->gfx.me_fw);
  1001. adev->gfx.me_fw = NULL;
  1002. release_firmware(adev->gfx.ce_fw);
  1003. adev->gfx.ce_fw = NULL;
  1004. release_firmware(adev->gfx.rlc_fw);
  1005. adev->gfx.rlc_fw = NULL;
  1006. release_firmware(adev->gfx.mec_fw);
  1007. adev->gfx.mec_fw = NULL;
  1008. release_firmware(adev->gfx.mec2_fw);
  1009. adev->gfx.mec2_fw = NULL;
  1010. }
  1011. return err;
  1012. }
  1013. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1014. volatile u32 *buffer)
  1015. {
  1016. u32 count = 0, i;
  1017. const struct cs_section_def *sect = NULL;
  1018. const struct cs_extent_def *ext = NULL;
  1019. if (adev->gfx.rlc.cs_data == NULL)
  1020. return;
  1021. if (buffer == NULL)
  1022. return;
  1023. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1024. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1025. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1026. buffer[count++] = cpu_to_le32(0x80000000);
  1027. buffer[count++] = cpu_to_le32(0x80000000);
  1028. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1029. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1030. if (sect->id == SECT_CONTEXT) {
  1031. buffer[count++] =
  1032. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1033. buffer[count++] = cpu_to_le32(ext->reg_index -
  1034. PACKET3_SET_CONTEXT_REG_START);
  1035. for (i = 0; i < ext->reg_count; i++)
  1036. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1037. } else {
  1038. return;
  1039. }
  1040. }
  1041. }
  1042. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1043. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1044. PACKET3_SET_CONTEXT_REG_START);
  1045. switch (adev->asic_type) {
  1046. case CHIP_TONGA:
  1047. case CHIP_POLARIS10:
  1048. buffer[count++] = cpu_to_le32(0x16000012);
  1049. buffer[count++] = cpu_to_le32(0x0000002A);
  1050. break;
  1051. case CHIP_POLARIS11:
  1052. buffer[count++] = cpu_to_le32(0x16000012);
  1053. buffer[count++] = cpu_to_le32(0x00000000);
  1054. break;
  1055. case CHIP_FIJI:
  1056. buffer[count++] = cpu_to_le32(0x3a00161a);
  1057. buffer[count++] = cpu_to_le32(0x0000002e);
  1058. break;
  1059. case CHIP_TOPAZ:
  1060. case CHIP_CARRIZO:
  1061. buffer[count++] = cpu_to_le32(0x00000002);
  1062. buffer[count++] = cpu_to_le32(0x00000000);
  1063. break;
  1064. case CHIP_STONEY:
  1065. buffer[count++] = cpu_to_le32(0x00000000);
  1066. buffer[count++] = cpu_to_le32(0x00000000);
  1067. break;
  1068. default:
  1069. buffer[count++] = cpu_to_le32(0x00000000);
  1070. buffer[count++] = cpu_to_le32(0x00000000);
  1071. break;
  1072. }
  1073. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1074. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1075. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1076. buffer[count++] = cpu_to_le32(0);
  1077. }
  1078. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1079. {
  1080. const __le32 *fw_data;
  1081. volatile u32 *dst_ptr;
  1082. int me, i, max_me = 4;
  1083. u32 bo_offset = 0;
  1084. u32 table_offset, table_size;
  1085. if (adev->asic_type == CHIP_CARRIZO)
  1086. max_me = 5;
  1087. /* write the cp table buffer */
  1088. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1089. for (me = 0; me < max_me; me++) {
  1090. if (me == 0) {
  1091. const struct gfx_firmware_header_v1_0 *hdr =
  1092. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1093. fw_data = (const __le32 *)
  1094. (adev->gfx.ce_fw->data +
  1095. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1096. table_offset = le32_to_cpu(hdr->jt_offset);
  1097. table_size = le32_to_cpu(hdr->jt_size);
  1098. } else if (me == 1) {
  1099. const struct gfx_firmware_header_v1_0 *hdr =
  1100. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1101. fw_data = (const __le32 *)
  1102. (adev->gfx.pfp_fw->data +
  1103. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1104. table_offset = le32_to_cpu(hdr->jt_offset);
  1105. table_size = le32_to_cpu(hdr->jt_size);
  1106. } else if (me == 2) {
  1107. const struct gfx_firmware_header_v1_0 *hdr =
  1108. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1109. fw_data = (const __le32 *)
  1110. (adev->gfx.me_fw->data +
  1111. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1112. table_offset = le32_to_cpu(hdr->jt_offset);
  1113. table_size = le32_to_cpu(hdr->jt_size);
  1114. } else if (me == 3) {
  1115. const struct gfx_firmware_header_v1_0 *hdr =
  1116. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1117. fw_data = (const __le32 *)
  1118. (adev->gfx.mec_fw->data +
  1119. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1120. table_offset = le32_to_cpu(hdr->jt_offset);
  1121. table_size = le32_to_cpu(hdr->jt_size);
  1122. } else if (me == 4) {
  1123. const struct gfx_firmware_header_v1_0 *hdr =
  1124. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1125. fw_data = (const __le32 *)
  1126. (adev->gfx.mec2_fw->data +
  1127. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1128. table_offset = le32_to_cpu(hdr->jt_offset);
  1129. table_size = le32_to_cpu(hdr->jt_size);
  1130. }
  1131. for (i = 0; i < table_size; i ++) {
  1132. dst_ptr[bo_offset + i] =
  1133. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1134. }
  1135. bo_offset += table_size;
  1136. }
  1137. }
  1138. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1139. {
  1140. int r;
  1141. /* clear state block */
  1142. if (adev->gfx.rlc.clear_state_obj) {
  1143. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1144. if (unlikely(r != 0))
  1145. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1146. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1147. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1148. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1149. adev->gfx.rlc.clear_state_obj = NULL;
  1150. }
  1151. /* jump table block */
  1152. if (adev->gfx.rlc.cp_table_obj) {
  1153. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1154. if (unlikely(r != 0))
  1155. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1156. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1157. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1158. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1159. adev->gfx.rlc.cp_table_obj = NULL;
  1160. }
  1161. }
  1162. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1163. {
  1164. volatile u32 *dst_ptr;
  1165. u32 dws;
  1166. const struct cs_section_def *cs_data;
  1167. int r;
  1168. adev->gfx.rlc.cs_data = vi_cs_data;
  1169. cs_data = adev->gfx.rlc.cs_data;
  1170. if (cs_data) {
  1171. /* clear state block */
  1172. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1173. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1174. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1175. AMDGPU_GEM_DOMAIN_VRAM,
  1176. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1177. NULL, NULL,
  1178. &adev->gfx.rlc.clear_state_obj);
  1179. if (r) {
  1180. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1181. gfx_v8_0_rlc_fini(adev);
  1182. return r;
  1183. }
  1184. }
  1185. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1186. if (unlikely(r != 0)) {
  1187. gfx_v8_0_rlc_fini(adev);
  1188. return r;
  1189. }
  1190. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1191. &adev->gfx.rlc.clear_state_gpu_addr);
  1192. if (r) {
  1193. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1194. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1195. gfx_v8_0_rlc_fini(adev);
  1196. return r;
  1197. }
  1198. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1199. if (r) {
  1200. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1201. gfx_v8_0_rlc_fini(adev);
  1202. return r;
  1203. }
  1204. /* set up the cs buffer */
  1205. dst_ptr = adev->gfx.rlc.cs_ptr;
  1206. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1207. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1208. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1209. }
  1210. if ((adev->asic_type == CHIP_CARRIZO) ||
  1211. (adev->asic_type == CHIP_STONEY)) {
  1212. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1213. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1214. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1215. AMDGPU_GEM_DOMAIN_VRAM,
  1216. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1217. NULL, NULL,
  1218. &adev->gfx.rlc.cp_table_obj);
  1219. if (r) {
  1220. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1221. return r;
  1222. }
  1223. }
  1224. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1225. if (unlikely(r != 0)) {
  1226. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1227. return r;
  1228. }
  1229. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1230. &adev->gfx.rlc.cp_table_gpu_addr);
  1231. if (r) {
  1232. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1233. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1234. return r;
  1235. }
  1236. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1237. if (r) {
  1238. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1239. return r;
  1240. }
  1241. cz_init_cp_jump_table(adev);
  1242. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1243. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1244. }
  1245. return 0;
  1246. }
  1247. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1248. {
  1249. int r;
  1250. if (adev->gfx.mec.hpd_eop_obj) {
  1251. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1252. if (unlikely(r != 0))
  1253. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1254. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1255. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1256. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1257. adev->gfx.mec.hpd_eop_obj = NULL;
  1258. }
  1259. }
  1260. #define MEC_HPD_SIZE 2048
  1261. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1262. {
  1263. int r;
  1264. u32 *hpd;
  1265. /*
  1266. * we assign only 1 pipe because all other pipes will
  1267. * be handled by KFD
  1268. */
  1269. adev->gfx.mec.num_mec = 1;
  1270. adev->gfx.mec.num_pipe = 1;
  1271. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1272. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1273. r = amdgpu_bo_create(adev,
  1274. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  1275. PAGE_SIZE, true,
  1276. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1277. &adev->gfx.mec.hpd_eop_obj);
  1278. if (r) {
  1279. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1280. return r;
  1281. }
  1282. }
  1283. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1284. if (unlikely(r != 0)) {
  1285. gfx_v8_0_mec_fini(adev);
  1286. return r;
  1287. }
  1288. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1289. &adev->gfx.mec.hpd_eop_gpu_addr);
  1290. if (r) {
  1291. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1292. gfx_v8_0_mec_fini(adev);
  1293. return r;
  1294. }
  1295. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1296. if (r) {
  1297. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1298. gfx_v8_0_mec_fini(adev);
  1299. return r;
  1300. }
  1301. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  1302. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1303. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1304. return 0;
  1305. }
  1306. static const u32 vgpr_init_compute_shader[] =
  1307. {
  1308. 0x7e000209, 0x7e020208,
  1309. 0x7e040207, 0x7e060206,
  1310. 0x7e080205, 0x7e0a0204,
  1311. 0x7e0c0203, 0x7e0e0202,
  1312. 0x7e100201, 0x7e120200,
  1313. 0x7e140209, 0x7e160208,
  1314. 0x7e180207, 0x7e1a0206,
  1315. 0x7e1c0205, 0x7e1e0204,
  1316. 0x7e200203, 0x7e220202,
  1317. 0x7e240201, 0x7e260200,
  1318. 0x7e280209, 0x7e2a0208,
  1319. 0x7e2c0207, 0x7e2e0206,
  1320. 0x7e300205, 0x7e320204,
  1321. 0x7e340203, 0x7e360202,
  1322. 0x7e380201, 0x7e3a0200,
  1323. 0x7e3c0209, 0x7e3e0208,
  1324. 0x7e400207, 0x7e420206,
  1325. 0x7e440205, 0x7e460204,
  1326. 0x7e480203, 0x7e4a0202,
  1327. 0x7e4c0201, 0x7e4e0200,
  1328. 0x7e500209, 0x7e520208,
  1329. 0x7e540207, 0x7e560206,
  1330. 0x7e580205, 0x7e5a0204,
  1331. 0x7e5c0203, 0x7e5e0202,
  1332. 0x7e600201, 0x7e620200,
  1333. 0x7e640209, 0x7e660208,
  1334. 0x7e680207, 0x7e6a0206,
  1335. 0x7e6c0205, 0x7e6e0204,
  1336. 0x7e700203, 0x7e720202,
  1337. 0x7e740201, 0x7e760200,
  1338. 0x7e780209, 0x7e7a0208,
  1339. 0x7e7c0207, 0x7e7e0206,
  1340. 0xbf8a0000, 0xbf810000,
  1341. };
  1342. static const u32 sgpr_init_compute_shader[] =
  1343. {
  1344. 0xbe8a0100, 0xbe8c0102,
  1345. 0xbe8e0104, 0xbe900106,
  1346. 0xbe920108, 0xbe940100,
  1347. 0xbe960102, 0xbe980104,
  1348. 0xbe9a0106, 0xbe9c0108,
  1349. 0xbe9e0100, 0xbea00102,
  1350. 0xbea20104, 0xbea40106,
  1351. 0xbea60108, 0xbea80100,
  1352. 0xbeaa0102, 0xbeac0104,
  1353. 0xbeae0106, 0xbeb00108,
  1354. 0xbeb20100, 0xbeb40102,
  1355. 0xbeb60104, 0xbeb80106,
  1356. 0xbeba0108, 0xbebc0100,
  1357. 0xbebe0102, 0xbec00104,
  1358. 0xbec20106, 0xbec40108,
  1359. 0xbec60100, 0xbec80102,
  1360. 0xbee60004, 0xbee70005,
  1361. 0xbeea0006, 0xbeeb0007,
  1362. 0xbee80008, 0xbee90009,
  1363. 0xbefc0000, 0xbf8a0000,
  1364. 0xbf810000, 0x00000000,
  1365. };
  1366. static const u32 vgpr_init_regs[] =
  1367. {
  1368. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1369. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1370. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1371. mmCOMPUTE_NUM_THREAD_Y, 1,
  1372. mmCOMPUTE_NUM_THREAD_Z, 1,
  1373. mmCOMPUTE_PGM_RSRC2, 20,
  1374. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1375. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1376. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1377. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1378. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1379. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1380. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1381. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1382. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1383. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1384. };
  1385. static const u32 sgpr1_init_regs[] =
  1386. {
  1387. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1388. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1389. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1390. mmCOMPUTE_NUM_THREAD_Y, 1,
  1391. mmCOMPUTE_NUM_THREAD_Z, 1,
  1392. mmCOMPUTE_PGM_RSRC2, 20,
  1393. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1394. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1395. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1396. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1397. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1398. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1399. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1400. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1401. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1402. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1403. };
  1404. static const u32 sgpr2_init_regs[] =
  1405. {
  1406. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1407. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1408. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1409. mmCOMPUTE_NUM_THREAD_Y, 1,
  1410. mmCOMPUTE_NUM_THREAD_Z, 1,
  1411. mmCOMPUTE_PGM_RSRC2, 20,
  1412. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1413. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1414. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1415. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1416. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1417. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1418. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1419. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1420. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1421. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1422. };
  1423. static const u32 sec_ded_counter_registers[] =
  1424. {
  1425. mmCPC_EDC_ATC_CNT,
  1426. mmCPC_EDC_SCRATCH_CNT,
  1427. mmCPC_EDC_UCODE_CNT,
  1428. mmCPF_EDC_ATC_CNT,
  1429. mmCPF_EDC_ROQ_CNT,
  1430. mmCPF_EDC_TAG_CNT,
  1431. mmCPG_EDC_ATC_CNT,
  1432. mmCPG_EDC_DMA_CNT,
  1433. mmCPG_EDC_TAG_CNT,
  1434. mmDC_EDC_CSINVOC_CNT,
  1435. mmDC_EDC_RESTORE_CNT,
  1436. mmDC_EDC_STATE_CNT,
  1437. mmGDS_EDC_CNT,
  1438. mmGDS_EDC_GRBM_CNT,
  1439. mmGDS_EDC_OA_DED,
  1440. mmSPI_EDC_CNT,
  1441. mmSQC_ATC_EDC_GATCL1_CNT,
  1442. mmSQC_EDC_CNT,
  1443. mmSQ_EDC_DED_CNT,
  1444. mmSQ_EDC_INFO,
  1445. mmSQ_EDC_SEC_CNT,
  1446. mmTCC_EDC_CNT,
  1447. mmTCP_ATC_EDC_GATCL1_CNT,
  1448. mmTCP_EDC_CNT,
  1449. mmTD_EDC_CNT
  1450. };
  1451. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1452. {
  1453. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1454. struct amdgpu_ib ib;
  1455. struct fence *f = NULL;
  1456. int r, i;
  1457. u32 tmp;
  1458. unsigned total_size, vgpr_offset, sgpr_offset;
  1459. u64 gpu_addr;
  1460. /* only supported on CZ */
  1461. if (adev->asic_type != CHIP_CARRIZO)
  1462. return 0;
  1463. /* bail if the compute ring is not ready */
  1464. if (!ring->ready)
  1465. return 0;
  1466. tmp = RREG32(mmGB_EDC_MODE);
  1467. WREG32(mmGB_EDC_MODE, 0);
  1468. total_size =
  1469. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1470. total_size +=
  1471. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1472. total_size +=
  1473. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1474. total_size = ALIGN(total_size, 256);
  1475. vgpr_offset = total_size;
  1476. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1477. sgpr_offset = total_size;
  1478. total_size += sizeof(sgpr_init_compute_shader);
  1479. /* allocate an indirect buffer to put the commands in */
  1480. memset(&ib, 0, sizeof(ib));
  1481. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1482. if (r) {
  1483. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1484. return r;
  1485. }
  1486. /* load the compute shaders */
  1487. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1488. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1489. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1490. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1491. /* init the ib length to 0 */
  1492. ib.length_dw = 0;
  1493. /* VGPR */
  1494. /* write the register state for the compute dispatch */
  1495. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1496. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1497. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1498. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1499. }
  1500. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1501. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1502. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1503. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1504. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1505. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1506. /* write dispatch packet */
  1507. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1508. ib.ptr[ib.length_dw++] = 8; /* x */
  1509. ib.ptr[ib.length_dw++] = 1; /* y */
  1510. ib.ptr[ib.length_dw++] = 1; /* z */
  1511. ib.ptr[ib.length_dw++] =
  1512. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1513. /* write CS partial flush packet */
  1514. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1515. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1516. /* SGPR1 */
  1517. /* write the register state for the compute dispatch */
  1518. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1519. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1520. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1521. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1522. }
  1523. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1524. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1525. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1526. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1527. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1528. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1529. /* write dispatch packet */
  1530. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1531. ib.ptr[ib.length_dw++] = 8; /* x */
  1532. ib.ptr[ib.length_dw++] = 1; /* y */
  1533. ib.ptr[ib.length_dw++] = 1; /* z */
  1534. ib.ptr[ib.length_dw++] =
  1535. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1536. /* write CS partial flush packet */
  1537. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1538. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1539. /* SGPR2 */
  1540. /* write the register state for the compute dispatch */
  1541. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1542. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1543. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1544. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1545. }
  1546. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1547. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1548. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1549. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1550. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1551. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1552. /* write dispatch packet */
  1553. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1554. ib.ptr[ib.length_dw++] = 8; /* x */
  1555. ib.ptr[ib.length_dw++] = 1; /* y */
  1556. ib.ptr[ib.length_dw++] = 1; /* z */
  1557. ib.ptr[ib.length_dw++] =
  1558. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1559. /* write CS partial flush packet */
  1560. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1561. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1562. /* shedule the ib on the ring */
  1563. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1564. if (r) {
  1565. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1566. goto fail;
  1567. }
  1568. /* wait for the GPU to finish processing the IB */
  1569. r = fence_wait(f, false);
  1570. if (r) {
  1571. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1572. goto fail;
  1573. }
  1574. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1575. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1576. WREG32(mmGB_EDC_MODE, tmp);
  1577. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1578. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1579. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1580. /* read back registers to clear the counters */
  1581. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1582. RREG32(sec_ded_counter_registers[i]);
  1583. fail:
  1584. amdgpu_ib_free(adev, &ib, NULL);
  1585. fence_put(f);
  1586. return r;
  1587. }
  1588. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1589. {
  1590. u32 gb_addr_config;
  1591. u32 mc_shared_chmap, mc_arb_ramcfg;
  1592. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1593. u32 tmp;
  1594. int ret;
  1595. switch (adev->asic_type) {
  1596. case CHIP_TOPAZ:
  1597. adev->gfx.config.max_shader_engines = 1;
  1598. adev->gfx.config.max_tile_pipes = 2;
  1599. adev->gfx.config.max_cu_per_sh = 6;
  1600. adev->gfx.config.max_sh_per_se = 1;
  1601. adev->gfx.config.max_backends_per_se = 2;
  1602. adev->gfx.config.max_texture_channel_caches = 2;
  1603. adev->gfx.config.max_gprs = 256;
  1604. adev->gfx.config.max_gs_threads = 32;
  1605. adev->gfx.config.max_hw_contexts = 8;
  1606. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1607. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1608. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1609. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1610. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1611. break;
  1612. case CHIP_FIJI:
  1613. adev->gfx.config.max_shader_engines = 4;
  1614. adev->gfx.config.max_tile_pipes = 16;
  1615. adev->gfx.config.max_cu_per_sh = 16;
  1616. adev->gfx.config.max_sh_per_se = 1;
  1617. adev->gfx.config.max_backends_per_se = 4;
  1618. adev->gfx.config.max_texture_channel_caches = 16;
  1619. adev->gfx.config.max_gprs = 256;
  1620. adev->gfx.config.max_gs_threads = 32;
  1621. adev->gfx.config.max_hw_contexts = 8;
  1622. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1623. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1624. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1625. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1626. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1627. break;
  1628. case CHIP_POLARIS11:
  1629. ret = amdgpu_atombios_get_gfx_info(adev);
  1630. if (ret)
  1631. return ret;
  1632. adev->gfx.config.max_gprs = 256;
  1633. adev->gfx.config.max_gs_threads = 32;
  1634. adev->gfx.config.max_hw_contexts = 8;
  1635. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1636. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1637. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1638. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1639. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1640. break;
  1641. case CHIP_POLARIS10:
  1642. ret = amdgpu_atombios_get_gfx_info(adev);
  1643. if (ret)
  1644. return ret;
  1645. adev->gfx.config.max_gprs = 256;
  1646. adev->gfx.config.max_gs_threads = 32;
  1647. adev->gfx.config.max_hw_contexts = 8;
  1648. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1649. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1650. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1651. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1652. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1653. break;
  1654. case CHIP_TONGA:
  1655. adev->gfx.config.max_shader_engines = 4;
  1656. adev->gfx.config.max_tile_pipes = 8;
  1657. adev->gfx.config.max_cu_per_sh = 8;
  1658. adev->gfx.config.max_sh_per_se = 1;
  1659. adev->gfx.config.max_backends_per_se = 2;
  1660. adev->gfx.config.max_texture_channel_caches = 8;
  1661. adev->gfx.config.max_gprs = 256;
  1662. adev->gfx.config.max_gs_threads = 32;
  1663. adev->gfx.config.max_hw_contexts = 8;
  1664. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1665. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1666. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1667. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1668. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1669. break;
  1670. case CHIP_CARRIZO:
  1671. adev->gfx.config.max_shader_engines = 1;
  1672. adev->gfx.config.max_tile_pipes = 2;
  1673. adev->gfx.config.max_sh_per_se = 1;
  1674. adev->gfx.config.max_backends_per_se = 2;
  1675. switch (adev->pdev->revision) {
  1676. case 0xc4:
  1677. case 0x84:
  1678. case 0xc8:
  1679. case 0xcc:
  1680. case 0xe1:
  1681. case 0xe3:
  1682. /* B10 */
  1683. adev->gfx.config.max_cu_per_sh = 8;
  1684. break;
  1685. case 0xc5:
  1686. case 0x81:
  1687. case 0x85:
  1688. case 0xc9:
  1689. case 0xcd:
  1690. case 0xe2:
  1691. case 0xe4:
  1692. /* B8 */
  1693. adev->gfx.config.max_cu_per_sh = 6;
  1694. break;
  1695. case 0xc6:
  1696. case 0xca:
  1697. case 0xce:
  1698. case 0x88:
  1699. /* B6 */
  1700. adev->gfx.config.max_cu_per_sh = 6;
  1701. break;
  1702. case 0xc7:
  1703. case 0x87:
  1704. case 0xcb:
  1705. case 0xe5:
  1706. case 0x89:
  1707. default:
  1708. /* B4 */
  1709. adev->gfx.config.max_cu_per_sh = 4;
  1710. break;
  1711. }
  1712. adev->gfx.config.max_texture_channel_caches = 2;
  1713. adev->gfx.config.max_gprs = 256;
  1714. adev->gfx.config.max_gs_threads = 32;
  1715. adev->gfx.config.max_hw_contexts = 8;
  1716. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1717. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1718. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1719. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1720. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1721. break;
  1722. case CHIP_STONEY:
  1723. adev->gfx.config.max_shader_engines = 1;
  1724. adev->gfx.config.max_tile_pipes = 2;
  1725. adev->gfx.config.max_sh_per_se = 1;
  1726. adev->gfx.config.max_backends_per_se = 1;
  1727. switch (adev->pdev->revision) {
  1728. case 0xc0:
  1729. case 0xc1:
  1730. case 0xc2:
  1731. case 0xc4:
  1732. case 0xc8:
  1733. case 0xc9:
  1734. adev->gfx.config.max_cu_per_sh = 3;
  1735. break;
  1736. case 0xd0:
  1737. case 0xd1:
  1738. case 0xd2:
  1739. default:
  1740. adev->gfx.config.max_cu_per_sh = 2;
  1741. break;
  1742. }
  1743. adev->gfx.config.max_texture_channel_caches = 2;
  1744. adev->gfx.config.max_gprs = 256;
  1745. adev->gfx.config.max_gs_threads = 16;
  1746. adev->gfx.config.max_hw_contexts = 8;
  1747. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1748. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1749. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1750. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1751. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1752. break;
  1753. default:
  1754. adev->gfx.config.max_shader_engines = 2;
  1755. adev->gfx.config.max_tile_pipes = 4;
  1756. adev->gfx.config.max_cu_per_sh = 2;
  1757. adev->gfx.config.max_sh_per_se = 1;
  1758. adev->gfx.config.max_backends_per_se = 2;
  1759. adev->gfx.config.max_texture_channel_caches = 4;
  1760. adev->gfx.config.max_gprs = 256;
  1761. adev->gfx.config.max_gs_threads = 32;
  1762. adev->gfx.config.max_hw_contexts = 8;
  1763. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1764. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1765. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1766. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1767. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1768. break;
  1769. }
  1770. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1771. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1772. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1773. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1774. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1775. if (adev->flags & AMD_IS_APU) {
  1776. /* Get memory bank mapping mode. */
  1777. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1778. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1779. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1780. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1781. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1782. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1783. /* Validate settings in case only one DIMM installed. */
  1784. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1785. dimm00_addr_map = 0;
  1786. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1787. dimm01_addr_map = 0;
  1788. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1789. dimm10_addr_map = 0;
  1790. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1791. dimm11_addr_map = 0;
  1792. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1793. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1794. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1795. adev->gfx.config.mem_row_size_in_kb = 2;
  1796. else
  1797. adev->gfx.config.mem_row_size_in_kb = 1;
  1798. } else {
  1799. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1800. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1801. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1802. adev->gfx.config.mem_row_size_in_kb = 4;
  1803. }
  1804. adev->gfx.config.shader_engine_tile_size = 32;
  1805. adev->gfx.config.num_gpus = 1;
  1806. adev->gfx.config.multi_gpu_tile_size = 64;
  1807. /* fix up row size */
  1808. switch (adev->gfx.config.mem_row_size_in_kb) {
  1809. case 1:
  1810. default:
  1811. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1812. break;
  1813. case 2:
  1814. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1815. break;
  1816. case 4:
  1817. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1818. break;
  1819. }
  1820. adev->gfx.config.gb_addr_config = gb_addr_config;
  1821. return 0;
  1822. }
  1823. static int gfx_v8_0_sw_init(void *handle)
  1824. {
  1825. int i, r;
  1826. struct amdgpu_ring *ring;
  1827. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1828. /* EOP Event */
  1829. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1830. if (r)
  1831. return r;
  1832. /* Privileged reg */
  1833. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1834. if (r)
  1835. return r;
  1836. /* Privileged inst */
  1837. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1838. if (r)
  1839. return r;
  1840. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1841. gfx_v8_0_scratch_init(adev);
  1842. r = gfx_v8_0_init_microcode(adev);
  1843. if (r) {
  1844. DRM_ERROR("Failed to load gfx firmware!\n");
  1845. return r;
  1846. }
  1847. r = gfx_v8_0_rlc_init(adev);
  1848. if (r) {
  1849. DRM_ERROR("Failed to init rlc BOs!\n");
  1850. return r;
  1851. }
  1852. r = gfx_v8_0_mec_init(adev);
  1853. if (r) {
  1854. DRM_ERROR("Failed to init MEC BOs!\n");
  1855. return r;
  1856. }
  1857. /* set up the gfx ring */
  1858. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1859. ring = &adev->gfx.gfx_ring[i];
  1860. ring->ring_obj = NULL;
  1861. sprintf(ring->name, "gfx");
  1862. /* no gfx doorbells on iceland */
  1863. if (adev->asic_type != CHIP_TOPAZ) {
  1864. ring->use_doorbell = true;
  1865. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1866. }
  1867. r = amdgpu_ring_init(adev, ring, 1024,
  1868. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1869. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  1870. AMDGPU_RING_TYPE_GFX);
  1871. if (r)
  1872. return r;
  1873. }
  1874. /* set up the compute queues */
  1875. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1876. unsigned irq_type;
  1877. /* max 32 queues per MEC */
  1878. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1879. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1880. break;
  1881. }
  1882. ring = &adev->gfx.compute_ring[i];
  1883. ring->ring_obj = NULL;
  1884. ring->use_doorbell = true;
  1885. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1886. ring->me = 1; /* first MEC */
  1887. ring->pipe = i / 8;
  1888. ring->queue = i % 8;
  1889. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1890. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1891. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1892. r = amdgpu_ring_init(adev, ring, 1024,
  1893. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1894. &adev->gfx.eop_irq, irq_type,
  1895. AMDGPU_RING_TYPE_COMPUTE);
  1896. if (r)
  1897. return r;
  1898. }
  1899. /* reserve GDS, GWS and OA resource for gfx */
  1900. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1901. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1902. &adev->gds.gds_gfx_bo, NULL, NULL);
  1903. if (r)
  1904. return r;
  1905. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1906. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1907. &adev->gds.gws_gfx_bo, NULL, NULL);
  1908. if (r)
  1909. return r;
  1910. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1911. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1912. &adev->gds.oa_gfx_bo, NULL, NULL);
  1913. if (r)
  1914. return r;
  1915. adev->gfx.ce_ram_size = 0x8000;
  1916. r = gfx_v8_0_gpu_early_init(adev);
  1917. if (r)
  1918. return r;
  1919. return 0;
  1920. }
  1921. static int gfx_v8_0_sw_fini(void *handle)
  1922. {
  1923. int i;
  1924. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1925. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1926. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1927. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1928. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1929. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1930. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1931. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1932. gfx_v8_0_mec_fini(adev);
  1933. gfx_v8_0_rlc_fini(adev);
  1934. gfx_v8_0_free_microcode(adev);
  1935. return 0;
  1936. }
  1937. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1938. {
  1939. uint32_t *modearray, *mod2array;
  1940. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1941. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1942. u32 reg_offset;
  1943. modearray = adev->gfx.config.tile_mode_array;
  1944. mod2array = adev->gfx.config.macrotile_mode_array;
  1945. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1946. modearray[reg_offset] = 0;
  1947. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1948. mod2array[reg_offset] = 0;
  1949. switch (adev->asic_type) {
  1950. case CHIP_TOPAZ:
  1951. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1952. PIPE_CONFIG(ADDR_SURF_P2) |
  1953. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1954. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1955. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1956. PIPE_CONFIG(ADDR_SURF_P2) |
  1957. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1958. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1959. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1960. PIPE_CONFIG(ADDR_SURF_P2) |
  1961. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1962. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1963. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1964. PIPE_CONFIG(ADDR_SURF_P2) |
  1965. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1966. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1967. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1968. PIPE_CONFIG(ADDR_SURF_P2) |
  1969. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1970. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1971. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1972. PIPE_CONFIG(ADDR_SURF_P2) |
  1973. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1974. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1975. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1976. PIPE_CONFIG(ADDR_SURF_P2) |
  1977. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1978. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1979. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1980. PIPE_CONFIG(ADDR_SURF_P2));
  1981. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1982. PIPE_CONFIG(ADDR_SURF_P2) |
  1983. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1984. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1985. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1986. PIPE_CONFIG(ADDR_SURF_P2) |
  1987. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1988. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1989. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1990. PIPE_CONFIG(ADDR_SURF_P2) |
  1991. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1992. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1993. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1994. PIPE_CONFIG(ADDR_SURF_P2) |
  1995. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1996. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1997. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1998. PIPE_CONFIG(ADDR_SURF_P2) |
  1999. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2000. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2001. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2002. PIPE_CONFIG(ADDR_SURF_P2) |
  2003. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2004. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2005. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2006. PIPE_CONFIG(ADDR_SURF_P2) |
  2007. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2008. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2009. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2010. PIPE_CONFIG(ADDR_SURF_P2) |
  2011. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2012. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2013. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2014. PIPE_CONFIG(ADDR_SURF_P2) |
  2015. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2016. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2017. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2018. PIPE_CONFIG(ADDR_SURF_P2) |
  2019. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2020. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2021. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2022. PIPE_CONFIG(ADDR_SURF_P2) |
  2023. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2024. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2025. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2026. PIPE_CONFIG(ADDR_SURF_P2) |
  2027. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2028. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2029. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2030. PIPE_CONFIG(ADDR_SURF_P2) |
  2031. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2032. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2033. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2034. PIPE_CONFIG(ADDR_SURF_P2) |
  2035. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2036. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2037. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2038. PIPE_CONFIG(ADDR_SURF_P2) |
  2039. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2040. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2041. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2042. PIPE_CONFIG(ADDR_SURF_P2) |
  2043. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2044. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2045. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2046. PIPE_CONFIG(ADDR_SURF_P2) |
  2047. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2048. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2049. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2050. PIPE_CONFIG(ADDR_SURF_P2) |
  2051. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2052. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2053. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2054. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2055. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2056. NUM_BANKS(ADDR_SURF_8_BANK));
  2057. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2058. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2059. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2060. NUM_BANKS(ADDR_SURF_8_BANK));
  2061. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2062. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2063. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2064. NUM_BANKS(ADDR_SURF_8_BANK));
  2065. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2066. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2067. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2068. NUM_BANKS(ADDR_SURF_8_BANK));
  2069. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2070. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2071. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2072. NUM_BANKS(ADDR_SURF_8_BANK));
  2073. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2074. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2075. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2076. NUM_BANKS(ADDR_SURF_8_BANK));
  2077. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2078. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2079. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2080. NUM_BANKS(ADDR_SURF_8_BANK));
  2081. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2082. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2083. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2084. NUM_BANKS(ADDR_SURF_16_BANK));
  2085. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2086. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2087. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2088. NUM_BANKS(ADDR_SURF_16_BANK));
  2089. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2090. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2091. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2092. NUM_BANKS(ADDR_SURF_16_BANK));
  2093. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2094. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2095. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2096. NUM_BANKS(ADDR_SURF_16_BANK));
  2097. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2098. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2099. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2100. NUM_BANKS(ADDR_SURF_16_BANK));
  2101. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2102. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2103. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2104. NUM_BANKS(ADDR_SURF_16_BANK));
  2105. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2106. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2107. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2108. NUM_BANKS(ADDR_SURF_8_BANK));
  2109. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2110. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2111. reg_offset != 23)
  2112. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2113. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2114. if (reg_offset != 7)
  2115. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2116. break;
  2117. case CHIP_FIJI:
  2118. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2119. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2120. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2121. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2122. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2123. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2124. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2125. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2126. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2127. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2128. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2129. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2130. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2131. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2132. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2133. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2134. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2135. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2136. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2137. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2138. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2139. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2140. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2141. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2142. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2143. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2144. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2145. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2146. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2147. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2148. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2149. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2150. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2151. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2152. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2153. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2154. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2155. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2156. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2157. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2158. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2159. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2160. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2161. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2162. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2163. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2164. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2165. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2166. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2167. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2168. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2169. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2170. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2171. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2172. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2173. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2174. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2175. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2176. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2177. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2178. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2179. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2180. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2181. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2182. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2183. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2184. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2185. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2186. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2187. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2188. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2189. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2190. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2191. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2192. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2193. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2194. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2195. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2196. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2197. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2198. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2199. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2200. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2201. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2202. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2203. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2204. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2205. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2206. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2207. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2208. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2209. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2210. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2211. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2212. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2213. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2214. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2215. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2216. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2217. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2218. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2219. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2220. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2221. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2222. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2223. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2224. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2225. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2226. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2227. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2228. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2229. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2230. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2231. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2232. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2233. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2234. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2235. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2236. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2237. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2238. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2239. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2240. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2241. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2242. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2243. NUM_BANKS(ADDR_SURF_8_BANK));
  2244. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2245. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2246. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2247. NUM_BANKS(ADDR_SURF_8_BANK));
  2248. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2249. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2250. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2251. NUM_BANKS(ADDR_SURF_8_BANK));
  2252. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2253. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2254. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2255. NUM_BANKS(ADDR_SURF_8_BANK));
  2256. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2257. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2258. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2259. NUM_BANKS(ADDR_SURF_8_BANK));
  2260. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2261. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2262. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2263. NUM_BANKS(ADDR_SURF_8_BANK));
  2264. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2265. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2266. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2267. NUM_BANKS(ADDR_SURF_8_BANK));
  2268. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2269. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2270. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2271. NUM_BANKS(ADDR_SURF_8_BANK));
  2272. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2273. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2274. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2275. NUM_BANKS(ADDR_SURF_8_BANK));
  2276. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2277. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2278. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2279. NUM_BANKS(ADDR_SURF_8_BANK));
  2280. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2281. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2282. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2283. NUM_BANKS(ADDR_SURF_8_BANK));
  2284. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2285. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2286. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2287. NUM_BANKS(ADDR_SURF_8_BANK));
  2288. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2289. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2290. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2291. NUM_BANKS(ADDR_SURF_8_BANK));
  2292. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2293. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2294. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2295. NUM_BANKS(ADDR_SURF_4_BANK));
  2296. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2297. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2298. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2299. if (reg_offset != 7)
  2300. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2301. break;
  2302. case CHIP_TONGA:
  2303. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2304. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2305. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2306. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2307. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2308. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2309. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2310. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2311. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2312. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2313. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2314. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2315. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2316. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2317. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2318. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2319. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2320. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2321. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2322. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2323. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2324. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2325. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2326. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2327. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2328. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2329. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2330. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2331. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2332. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2333. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2334. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2335. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2336. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2337. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2338. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2339. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2340. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2341. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2342. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2343. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2344. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2345. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2346. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2347. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2348. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2349. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2350. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2351. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2352. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2353. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2354. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2355. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2356. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2357. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2358. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2359. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2360. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2361. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2362. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2363. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2364. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2365. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2366. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2367. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2368. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2369. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2370. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2371. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2372. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2373. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2374. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2375. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2376. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2377. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2378. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2379. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2380. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2381. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2382. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2383. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2384. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2385. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2386. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2387. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2388. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2389. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2390. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2391. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2392. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2393. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2394. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2395. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2396. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2397. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2398. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2399. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2400. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2401. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2402. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2403. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2404. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2405. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2406. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2407. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2408. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2409. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2410. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2411. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2412. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2413. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2414. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2415. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2416. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2417. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2418. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2419. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2420. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2421. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2422. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2423. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2424. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2425. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2426. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2427. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2428. NUM_BANKS(ADDR_SURF_16_BANK));
  2429. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2430. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2431. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2432. NUM_BANKS(ADDR_SURF_16_BANK));
  2433. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2434. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2435. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2436. NUM_BANKS(ADDR_SURF_16_BANK));
  2437. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2438. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2439. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2440. NUM_BANKS(ADDR_SURF_16_BANK));
  2441. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2442. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2443. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2444. NUM_BANKS(ADDR_SURF_16_BANK));
  2445. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2446. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2447. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2448. NUM_BANKS(ADDR_SURF_16_BANK));
  2449. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2450. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2451. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2452. NUM_BANKS(ADDR_SURF_16_BANK));
  2453. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2454. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2455. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2456. NUM_BANKS(ADDR_SURF_16_BANK));
  2457. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2458. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2459. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2460. NUM_BANKS(ADDR_SURF_16_BANK));
  2461. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2462. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2463. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2464. NUM_BANKS(ADDR_SURF_16_BANK));
  2465. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2466. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2467. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2468. NUM_BANKS(ADDR_SURF_16_BANK));
  2469. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2470. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2471. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2472. NUM_BANKS(ADDR_SURF_8_BANK));
  2473. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2474. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2475. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2476. NUM_BANKS(ADDR_SURF_4_BANK));
  2477. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2478. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2479. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2480. NUM_BANKS(ADDR_SURF_4_BANK));
  2481. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2482. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2483. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2484. if (reg_offset != 7)
  2485. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2486. break;
  2487. case CHIP_POLARIS11:
  2488. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2489. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2490. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2491. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2492. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2493. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2494. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2495. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2496. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2497. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2498. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2499. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2500. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2501. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2502. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2503. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2504. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2505. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2506. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2507. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2508. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2509. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2510. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2511. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2512. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2513. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2514. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2515. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2516. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2517. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2518. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2519. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2520. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2521. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2522. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2523. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2524. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2525. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2526. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2527. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2528. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2529. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2530. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2531. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2532. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2533. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2534. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2535. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2536. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2537. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2538. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2539. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2540. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2541. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2542. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2543. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2544. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2545. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2546. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2547. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2548. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2549. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2550. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2551. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2552. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2553. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2554. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2555. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2556. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2557. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2558. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2559. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2560. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2561. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2562. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2563. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2564. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2565. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2566. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2567. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2568. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2569. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2570. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2571. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2572. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2573. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2574. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2575. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2576. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2577. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2578. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2579. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2580. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2581. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2582. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2583. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2584. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2585. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2586. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2587. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2588. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2589. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2590. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2591. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2592. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2593. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2594. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2595. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2596. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2597. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2598. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2599. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2600. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2601. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2602. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2603. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2604. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2605. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2606. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2607. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2608. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2609. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2610. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2611. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2612. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2613. NUM_BANKS(ADDR_SURF_16_BANK));
  2614. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2615. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2616. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2617. NUM_BANKS(ADDR_SURF_16_BANK));
  2618. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2619. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2620. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2621. NUM_BANKS(ADDR_SURF_16_BANK));
  2622. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2623. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2624. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2625. NUM_BANKS(ADDR_SURF_16_BANK));
  2626. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2627. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2628. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2629. NUM_BANKS(ADDR_SURF_16_BANK));
  2630. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2631. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2632. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2633. NUM_BANKS(ADDR_SURF_16_BANK));
  2634. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2635. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2636. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2637. NUM_BANKS(ADDR_SURF_16_BANK));
  2638. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2639. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2640. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2641. NUM_BANKS(ADDR_SURF_16_BANK));
  2642. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2643. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2644. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2645. NUM_BANKS(ADDR_SURF_16_BANK));
  2646. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2647. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2648. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2649. NUM_BANKS(ADDR_SURF_16_BANK));
  2650. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2651. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2652. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2653. NUM_BANKS(ADDR_SURF_16_BANK));
  2654. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2655. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2656. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2657. NUM_BANKS(ADDR_SURF_16_BANK));
  2658. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2659. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2660. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2661. NUM_BANKS(ADDR_SURF_8_BANK));
  2662. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2663. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2664. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2665. NUM_BANKS(ADDR_SURF_4_BANK));
  2666. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2667. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2668. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2669. if (reg_offset != 7)
  2670. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2671. break;
  2672. case CHIP_POLARIS10:
  2673. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2674. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2675. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2676. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2677. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2678. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2679. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2680. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2681. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2682. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2683. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2684. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2685. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2686. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2687. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2688. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2689. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2690. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2691. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2692. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2693. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2694. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2695. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2696. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2697. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2698. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2699. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2700. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2701. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2702. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2703. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2704. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2705. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2706. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2707. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2708. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2709. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2710. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2711. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2712. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2713. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2714. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2715. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2716. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2717. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2718. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2719. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2720. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2721. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2722. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2723. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2724. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2725. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2726. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2727. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2728. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2729. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2730. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2731. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2732. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2733. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2734. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2735. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2736. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2737. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2738. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2739. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2740. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2741. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2742. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2743. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2744. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2745. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2746. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2747. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2748. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2749. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2750. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2751. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2752. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2753. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2754. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2755. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2756. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2757. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2758. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2759. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2760. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2761. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2762. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2763. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2764. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2765. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2766. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2767. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2768. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2769. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2770. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2771. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2772. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2773. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2774. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2775. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2776. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2777. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2778. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2779. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2780. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2781. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2782. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2783. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2784. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2785. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2786. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2787. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2788. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2789. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2790. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2791. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2792. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2793. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2794. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2795. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2796. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2797. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2798. NUM_BANKS(ADDR_SURF_16_BANK));
  2799. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2800. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2801. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2802. NUM_BANKS(ADDR_SURF_16_BANK));
  2803. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2804. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2805. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2806. NUM_BANKS(ADDR_SURF_16_BANK));
  2807. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2808. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2809. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2810. NUM_BANKS(ADDR_SURF_16_BANK));
  2811. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2812. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2813. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2814. NUM_BANKS(ADDR_SURF_16_BANK));
  2815. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2816. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2817. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2818. NUM_BANKS(ADDR_SURF_16_BANK));
  2819. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2820. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2821. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2822. NUM_BANKS(ADDR_SURF_16_BANK));
  2823. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2824. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2825. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2826. NUM_BANKS(ADDR_SURF_16_BANK));
  2827. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2828. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2829. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2830. NUM_BANKS(ADDR_SURF_16_BANK));
  2831. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2832. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2833. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2834. NUM_BANKS(ADDR_SURF_16_BANK));
  2835. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2836. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2837. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2838. NUM_BANKS(ADDR_SURF_16_BANK));
  2839. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2840. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2841. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2842. NUM_BANKS(ADDR_SURF_8_BANK));
  2843. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2844. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2845. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2846. NUM_BANKS(ADDR_SURF_4_BANK));
  2847. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2848. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2849. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2850. NUM_BANKS(ADDR_SURF_4_BANK));
  2851. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2852. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2853. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2854. if (reg_offset != 7)
  2855. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2856. break;
  2857. case CHIP_STONEY:
  2858. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2859. PIPE_CONFIG(ADDR_SURF_P2) |
  2860. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2861. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2862. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2863. PIPE_CONFIG(ADDR_SURF_P2) |
  2864. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2865. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2866. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2867. PIPE_CONFIG(ADDR_SURF_P2) |
  2868. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2869. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2870. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2871. PIPE_CONFIG(ADDR_SURF_P2) |
  2872. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2873. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2874. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2875. PIPE_CONFIG(ADDR_SURF_P2) |
  2876. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2877. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2878. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2879. PIPE_CONFIG(ADDR_SURF_P2) |
  2880. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2881. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2882. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2883. PIPE_CONFIG(ADDR_SURF_P2) |
  2884. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2885. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2886. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2887. PIPE_CONFIG(ADDR_SURF_P2));
  2888. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2889. PIPE_CONFIG(ADDR_SURF_P2) |
  2890. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2891. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2892. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2893. PIPE_CONFIG(ADDR_SURF_P2) |
  2894. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2895. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2896. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2897. PIPE_CONFIG(ADDR_SURF_P2) |
  2898. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2899. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2900. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2901. PIPE_CONFIG(ADDR_SURF_P2) |
  2902. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2903. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2904. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2905. PIPE_CONFIG(ADDR_SURF_P2) |
  2906. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2907. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2908. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2909. PIPE_CONFIG(ADDR_SURF_P2) |
  2910. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2911. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2912. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2913. PIPE_CONFIG(ADDR_SURF_P2) |
  2914. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2915. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2916. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2917. PIPE_CONFIG(ADDR_SURF_P2) |
  2918. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2919. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2920. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2921. PIPE_CONFIG(ADDR_SURF_P2) |
  2922. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2923. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2924. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2925. PIPE_CONFIG(ADDR_SURF_P2) |
  2926. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2927. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2928. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2929. PIPE_CONFIG(ADDR_SURF_P2) |
  2930. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2931. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2932. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2933. PIPE_CONFIG(ADDR_SURF_P2) |
  2934. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2935. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2936. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2937. PIPE_CONFIG(ADDR_SURF_P2) |
  2938. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2939. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2940. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2941. PIPE_CONFIG(ADDR_SURF_P2) |
  2942. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2943. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2944. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2945. PIPE_CONFIG(ADDR_SURF_P2) |
  2946. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2947. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2948. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2949. PIPE_CONFIG(ADDR_SURF_P2) |
  2950. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2951. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2952. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2953. PIPE_CONFIG(ADDR_SURF_P2) |
  2954. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2955. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2956. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2957. PIPE_CONFIG(ADDR_SURF_P2) |
  2958. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2959. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2960. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2961. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2962. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2963. NUM_BANKS(ADDR_SURF_8_BANK));
  2964. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2965. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2966. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2967. NUM_BANKS(ADDR_SURF_8_BANK));
  2968. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2969. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2970. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2971. NUM_BANKS(ADDR_SURF_8_BANK));
  2972. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2973. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2974. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2975. NUM_BANKS(ADDR_SURF_8_BANK));
  2976. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2977. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2978. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2979. NUM_BANKS(ADDR_SURF_8_BANK));
  2980. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2981. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2982. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2983. NUM_BANKS(ADDR_SURF_8_BANK));
  2984. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2985. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2986. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2987. NUM_BANKS(ADDR_SURF_8_BANK));
  2988. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2989. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2990. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2991. NUM_BANKS(ADDR_SURF_16_BANK));
  2992. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2993. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2994. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2995. NUM_BANKS(ADDR_SURF_16_BANK));
  2996. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2997. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2998. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2999. NUM_BANKS(ADDR_SURF_16_BANK));
  3000. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3001. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3002. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3003. NUM_BANKS(ADDR_SURF_16_BANK));
  3004. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3005. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3006. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3007. NUM_BANKS(ADDR_SURF_16_BANK));
  3008. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3009. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3010. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3011. NUM_BANKS(ADDR_SURF_16_BANK));
  3012. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3013. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3014. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3015. NUM_BANKS(ADDR_SURF_8_BANK));
  3016. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3017. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3018. reg_offset != 23)
  3019. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3020. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3021. if (reg_offset != 7)
  3022. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3023. break;
  3024. default:
  3025. dev_warn(adev->dev,
  3026. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3027. adev->asic_type);
  3028. case CHIP_CARRIZO:
  3029. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3030. PIPE_CONFIG(ADDR_SURF_P2) |
  3031. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3032. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3033. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3034. PIPE_CONFIG(ADDR_SURF_P2) |
  3035. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3036. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3037. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3038. PIPE_CONFIG(ADDR_SURF_P2) |
  3039. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3040. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3041. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3042. PIPE_CONFIG(ADDR_SURF_P2) |
  3043. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3044. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3045. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3046. PIPE_CONFIG(ADDR_SURF_P2) |
  3047. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3048. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3049. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3050. PIPE_CONFIG(ADDR_SURF_P2) |
  3051. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3052. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3053. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3054. PIPE_CONFIG(ADDR_SURF_P2) |
  3055. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3056. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3057. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3058. PIPE_CONFIG(ADDR_SURF_P2));
  3059. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3060. PIPE_CONFIG(ADDR_SURF_P2) |
  3061. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3062. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3063. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3064. PIPE_CONFIG(ADDR_SURF_P2) |
  3065. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3066. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3067. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3068. PIPE_CONFIG(ADDR_SURF_P2) |
  3069. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3070. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3071. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3072. PIPE_CONFIG(ADDR_SURF_P2) |
  3073. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3074. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3075. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3076. PIPE_CONFIG(ADDR_SURF_P2) |
  3077. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3078. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3079. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3080. PIPE_CONFIG(ADDR_SURF_P2) |
  3081. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3082. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3083. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3084. PIPE_CONFIG(ADDR_SURF_P2) |
  3085. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3086. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3087. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3088. PIPE_CONFIG(ADDR_SURF_P2) |
  3089. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3090. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3091. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3092. PIPE_CONFIG(ADDR_SURF_P2) |
  3093. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3094. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3095. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3096. PIPE_CONFIG(ADDR_SURF_P2) |
  3097. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3098. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3099. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3100. PIPE_CONFIG(ADDR_SURF_P2) |
  3101. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3102. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3103. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3104. PIPE_CONFIG(ADDR_SURF_P2) |
  3105. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3106. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3107. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3108. PIPE_CONFIG(ADDR_SURF_P2) |
  3109. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3110. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3111. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3112. PIPE_CONFIG(ADDR_SURF_P2) |
  3113. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3114. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3115. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3116. PIPE_CONFIG(ADDR_SURF_P2) |
  3117. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3118. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3119. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3120. PIPE_CONFIG(ADDR_SURF_P2) |
  3121. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3122. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3123. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3124. PIPE_CONFIG(ADDR_SURF_P2) |
  3125. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3126. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3127. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3128. PIPE_CONFIG(ADDR_SURF_P2) |
  3129. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3130. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3131. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3132. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3133. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3134. NUM_BANKS(ADDR_SURF_8_BANK));
  3135. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3136. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3137. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3138. NUM_BANKS(ADDR_SURF_8_BANK));
  3139. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3140. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3141. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3142. NUM_BANKS(ADDR_SURF_8_BANK));
  3143. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3144. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3145. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3146. NUM_BANKS(ADDR_SURF_8_BANK));
  3147. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3148. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3149. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3150. NUM_BANKS(ADDR_SURF_8_BANK));
  3151. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3152. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3153. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3154. NUM_BANKS(ADDR_SURF_8_BANK));
  3155. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3156. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3157. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3158. NUM_BANKS(ADDR_SURF_8_BANK));
  3159. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3160. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3161. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3162. NUM_BANKS(ADDR_SURF_16_BANK));
  3163. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3164. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3165. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3166. NUM_BANKS(ADDR_SURF_16_BANK));
  3167. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3168. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3169. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3170. NUM_BANKS(ADDR_SURF_16_BANK));
  3171. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3172. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3173. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3174. NUM_BANKS(ADDR_SURF_16_BANK));
  3175. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3176. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3177. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3178. NUM_BANKS(ADDR_SURF_16_BANK));
  3179. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3180. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3181. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3182. NUM_BANKS(ADDR_SURF_16_BANK));
  3183. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3184. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3185. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3186. NUM_BANKS(ADDR_SURF_8_BANK));
  3187. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3188. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3189. reg_offset != 23)
  3190. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3191. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3192. if (reg_offset != 7)
  3193. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3194. break;
  3195. }
  3196. }
  3197. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3198. u32 se_num, u32 sh_num, u32 instance)
  3199. {
  3200. u32 data;
  3201. if (instance == 0xffffffff)
  3202. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3203. else
  3204. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3205. if (se_num == 0xffffffff)
  3206. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3207. else
  3208. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3209. if (sh_num == 0xffffffff)
  3210. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3211. else
  3212. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3213. WREG32(mmGRBM_GFX_INDEX, data);
  3214. }
  3215. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3216. {
  3217. return (u32)((1ULL << bit_width) - 1);
  3218. }
  3219. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3220. {
  3221. u32 data, mask;
  3222. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3223. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3224. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3225. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3226. adev->gfx.config.max_sh_per_se);
  3227. return (~data) & mask;
  3228. }
  3229. static void
  3230. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3231. {
  3232. switch (adev->asic_type) {
  3233. case CHIP_FIJI:
  3234. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3235. RB_XSEL2(1) | PKR_MAP(2) |
  3236. PKR_XSEL(1) | PKR_YSEL(1) |
  3237. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3238. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3239. SE_PAIR_YSEL(2);
  3240. break;
  3241. case CHIP_TONGA:
  3242. case CHIP_POLARIS10:
  3243. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3244. SE_XSEL(1) | SE_YSEL(1);
  3245. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3246. SE_PAIR_YSEL(2);
  3247. break;
  3248. case CHIP_TOPAZ:
  3249. case CHIP_CARRIZO:
  3250. *rconf |= RB_MAP_PKR0(2);
  3251. *rconf1 |= 0x0;
  3252. break;
  3253. case CHIP_POLARIS11:
  3254. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3255. SE_XSEL(1) | SE_YSEL(1);
  3256. *rconf1 |= 0x0;
  3257. break;
  3258. case CHIP_STONEY:
  3259. *rconf |= 0x0;
  3260. *rconf1 |= 0x0;
  3261. break;
  3262. default:
  3263. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3264. break;
  3265. }
  3266. }
  3267. static void
  3268. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3269. u32 raster_config, u32 raster_config_1,
  3270. unsigned rb_mask, unsigned num_rb)
  3271. {
  3272. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3273. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3274. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3275. unsigned rb_per_se = num_rb / num_se;
  3276. unsigned se_mask[4];
  3277. unsigned se;
  3278. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3279. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3280. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3281. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3282. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3283. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3284. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3285. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3286. (!se_mask[2] && !se_mask[3]))) {
  3287. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3288. if (!se_mask[0] && !se_mask[1]) {
  3289. raster_config_1 |=
  3290. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3291. } else {
  3292. raster_config_1 |=
  3293. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3294. }
  3295. }
  3296. for (se = 0; se < num_se; se++) {
  3297. unsigned raster_config_se = raster_config;
  3298. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3299. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3300. int idx = (se / 2) * 2;
  3301. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3302. raster_config_se &= ~SE_MAP_MASK;
  3303. if (!se_mask[idx]) {
  3304. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3305. } else {
  3306. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3307. }
  3308. }
  3309. pkr0_mask &= rb_mask;
  3310. pkr1_mask &= rb_mask;
  3311. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3312. raster_config_se &= ~PKR_MAP_MASK;
  3313. if (!pkr0_mask) {
  3314. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3315. } else {
  3316. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3317. }
  3318. }
  3319. if (rb_per_se >= 2) {
  3320. unsigned rb0_mask = 1 << (se * rb_per_se);
  3321. unsigned rb1_mask = rb0_mask << 1;
  3322. rb0_mask &= rb_mask;
  3323. rb1_mask &= rb_mask;
  3324. if (!rb0_mask || !rb1_mask) {
  3325. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3326. if (!rb0_mask) {
  3327. raster_config_se |=
  3328. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3329. } else {
  3330. raster_config_se |=
  3331. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3332. }
  3333. }
  3334. if (rb_per_se > 2) {
  3335. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3336. rb1_mask = rb0_mask << 1;
  3337. rb0_mask &= rb_mask;
  3338. rb1_mask &= rb_mask;
  3339. if (!rb0_mask || !rb1_mask) {
  3340. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3341. if (!rb0_mask) {
  3342. raster_config_se |=
  3343. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3344. } else {
  3345. raster_config_se |=
  3346. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3347. }
  3348. }
  3349. }
  3350. }
  3351. /* GRBM_GFX_INDEX has a different offset on VI */
  3352. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3353. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3354. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3355. }
  3356. /* GRBM_GFX_INDEX has a different offset on VI */
  3357. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3358. }
  3359. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3360. {
  3361. int i, j;
  3362. u32 data;
  3363. u32 raster_config = 0, raster_config_1 = 0;
  3364. u32 active_rbs = 0;
  3365. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3366. adev->gfx.config.max_sh_per_se;
  3367. unsigned num_rb_pipes;
  3368. mutex_lock(&adev->grbm_idx_mutex);
  3369. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3370. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3371. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3372. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3373. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3374. rb_bitmap_width_per_sh);
  3375. }
  3376. }
  3377. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3378. adev->gfx.config.backend_enable_mask = active_rbs;
  3379. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3380. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3381. adev->gfx.config.max_shader_engines, 16);
  3382. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3383. if (!adev->gfx.config.backend_enable_mask ||
  3384. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3385. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3386. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3387. } else {
  3388. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3389. adev->gfx.config.backend_enable_mask,
  3390. num_rb_pipes);
  3391. }
  3392. mutex_unlock(&adev->grbm_idx_mutex);
  3393. }
  3394. /**
  3395. * gfx_v8_0_init_compute_vmid - gart enable
  3396. *
  3397. * @rdev: amdgpu_device pointer
  3398. *
  3399. * Initialize compute vmid sh_mem registers
  3400. *
  3401. */
  3402. #define DEFAULT_SH_MEM_BASES (0x6000)
  3403. #define FIRST_COMPUTE_VMID (8)
  3404. #define LAST_COMPUTE_VMID (16)
  3405. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3406. {
  3407. int i;
  3408. uint32_t sh_mem_config;
  3409. uint32_t sh_mem_bases;
  3410. /*
  3411. * Configure apertures:
  3412. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3413. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3414. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3415. */
  3416. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3417. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3418. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3419. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3420. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3421. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3422. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3423. mutex_lock(&adev->srbm_mutex);
  3424. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3425. vi_srbm_select(adev, 0, 0, 0, i);
  3426. /* CP and shaders */
  3427. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3428. WREG32(mmSH_MEM_APE1_BASE, 1);
  3429. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3430. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3431. }
  3432. vi_srbm_select(adev, 0, 0, 0, 0);
  3433. mutex_unlock(&adev->srbm_mutex);
  3434. }
  3435. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3436. {
  3437. u32 tmp;
  3438. int i;
  3439. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3440. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3441. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3442. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3443. gfx_v8_0_tiling_mode_table_init(adev);
  3444. gfx_v8_0_setup_rb(adev);
  3445. gfx_v8_0_get_cu_info(adev);
  3446. /* XXX SH_MEM regs */
  3447. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3448. mutex_lock(&adev->srbm_mutex);
  3449. for (i = 0; i < 16; i++) {
  3450. vi_srbm_select(adev, 0, 0, 0, i);
  3451. /* CP and shaders */
  3452. if (i == 0) {
  3453. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3454. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3455. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3456. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3457. WREG32(mmSH_MEM_CONFIG, tmp);
  3458. } else {
  3459. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3460. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  3461. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3462. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3463. WREG32(mmSH_MEM_CONFIG, tmp);
  3464. }
  3465. WREG32(mmSH_MEM_APE1_BASE, 1);
  3466. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3467. WREG32(mmSH_MEM_BASES, 0);
  3468. }
  3469. vi_srbm_select(adev, 0, 0, 0, 0);
  3470. mutex_unlock(&adev->srbm_mutex);
  3471. gfx_v8_0_init_compute_vmid(adev);
  3472. mutex_lock(&adev->grbm_idx_mutex);
  3473. /*
  3474. * making sure that the following register writes will be broadcasted
  3475. * to all the shaders
  3476. */
  3477. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3478. WREG32(mmPA_SC_FIFO_SIZE,
  3479. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3480. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3481. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3482. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3483. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3484. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3485. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3486. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3487. mutex_unlock(&adev->grbm_idx_mutex);
  3488. }
  3489. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3490. {
  3491. u32 i, j, k;
  3492. u32 mask;
  3493. mutex_lock(&adev->grbm_idx_mutex);
  3494. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3495. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3496. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3497. for (k = 0; k < adev->usec_timeout; k++) {
  3498. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3499. break;
  3500. udelay(1);
  3501. }
  3502. }
  3503. }
  3504. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3505. mutex_unlock(&adev->grbm_idx_mutex);
  3506. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3507. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3508. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3509. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3510. for (k = 0; k < adev->usec_timeout; k++) {
  3511. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3512. break;
  3513. udelay(1);
  3514. }
  3515. }
  3516. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3517. bool enable)
  3518. {
  3519. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3520. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3521. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3522. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3523. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3524. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3525. }
  3526. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3527. {
  3528. /* csib */
  3529. WREG32(mmRLC_CSIB_ADDR_HI,
  3530. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3531. WREG32(mmRLC_CSIB_ADDR_LO,
  3532. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3533. WREG32(mmRLC_CSIB_LENGTH,
  3534. adev->gfx.rlc.clear_state_size);
  3535. }
  3536. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3537. int ind_offset,
  3538. int list_size,
  3539. int *unique_indices,
  3540. int *indices_count,
  3541. int max_indices,
  3542. int *ind_start_offsets,
  3543. int *offset_count,
  3544. int max_offset)
  3545. {
  3546. int indices;
  3547. bool new_entry = true;
  3548. for (; ind_offset < list_size; ind_offset++) {
  3549. if (new_entry) {
  3550. new_entry = false;
  3551. ind_start_offsets[*offset_count] = ind_offset;
  3552. *offset_count = *offset_count + 1;
  3553. BUG_ON(*offset_count >= max_offset);
  3554. }
  3555. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3556. new_entry = true;
  3557. continue;
  3558. }
  3559. ind_offset += 2;
  3560. /* look for the matching indice */
  3561. for (indices = 0;
  3562. indices < *indices_count;
  3563. indices++) {
  3564. if (unique_indices[indices] ==
  3565. register_list_format[ind_offset])
  3566. break;
  3567. }
  3568. if (indices >= *indices_count) {
  3569. unique_indices[*indices_count] =
  3570. register_list_format[ind_offset];
  3571. indices = *indices_count;
  3572. *indices_count = *indices_count + 1;
  3573. BUG_ON(*indices_count >= max_indices);
  3574. }
  3575. register_list_format[ind_offset] = indices;
  3576. }
  3577. }
  3578. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3579. {
  3580. int i, temp, data;
  3581. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3582. int indices_count = 0;
  3583. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3584. int offset_count = 0;
  3585. int list_size;
  3586. unsigned int *register_list_format =
  3587. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3588. if (register_list_format == NULL)
  3589. return -ENOMEM;
  3590. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3591. adev->gfx.rlc.reg_list_format_size_bytes);
  3592. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3593. RLC_FormatDirectRegListLength,
  3594. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3595. unique_indices,
  3596. &indices_count,
  3597. sizeof(unique_indices) / sizeof(int),
  3598. indirect_start_offsets,
  3599. &offset_count,
  3600. sizeof(indirect_start_offsets)/sizeof(int));
  3601. /* save and restore list */
  3602. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3603. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3604. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3605. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3606. /* indirect list */
  3607. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3608. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3609. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3610. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3611. list_size = list_size >> 1;
  3612. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3613. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3614. /* starting offsets starts */
  3615. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3616. adev->gfx.rlc.starting_offsets_start);
  3617. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3618. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3619. indirect_start_offsets[i]);
  3620. /* unique indices */
  3621. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3622. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3623. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3624. amdgpu_mm_wreg(adev, temp + i, unique_indices[i] & 0x3FFFF, false);
  3625. amdgpu_mm_wreg(adev, data + i, unique_indices[i] >> 20, false);
  3626. }
  3627. kfree(register_list_format);
  3628. return 0;
  3629. }
  3630. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3631. {
  3632. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3633. }
  3634. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3635. {
  3636. uint32_t data;
  3637. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3638. AMD_PG_SUPPORT_GFX_SMG |
  3639. AMD_PG_SUPPORT_GFX_DMG)) {
  3640. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3641. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3642. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3643. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3644. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3645. WREG32(mmRLC_PG_DELAY, data);
  3646. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3647. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3648. }
  3649. }
  3650. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3651. bool enable)
  3652. {
  3653. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3654. }
  3655. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3656. bool enable)
  3657. {
  3658. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3659. }
  3660. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3661. {
  3662. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 1 : 0);
  3663. }
  3664. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3665. {
  3666. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3667. AMD_PG_SUPPORT_GFX_SMG |
  3668. AMD_PG_SUPPORT_GFX_DMG |
  3669. AMD_PG_SUPPORT_CP |
  3670. AMD_PG_SUPPORT_GDS |
  3671. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3672. gfx_v8_0_init_csb(adev);
  3673. gfx_v8_0_init_save_restore_list(adev);
  3674. gfx_v8_0_enable_save_restore_machine(adev);
  3675. if ((adev->asic_type == CHIP_CARRIZO) ||
  3676. (adev->asic_type == CHIP_STONEY)) {
  3677. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3678. gfx_v8_0_init_power_gating(adev);
  3679. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3680. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  3681. cz_enable_sck_slow_down_on_power_up(adev, true);
  3682. cz_enable_sck_slow_down_on_power_down(adev, true);
  3683. } else {
  3684. cz_enable_sck_slow_down_on_power_up(adev, false);
  3685. cz_enable_sck_slow_down_on_power_down(adev, false);
  3686. }
  3687. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  3688. cz_enable_cp_power_gating(adev, true);
  3689. else
  3690. cz_enable_cp_power_gating(adev, false);
  3691. } else if (adev->asic_type == CHIP_POLARIS11) {
  3692. gfx_v8_0_init_power_gating(adev);
  3693. }
  3694. }
  3695. }
  3696. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3697. {
  3698. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3699. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3700. gfx_v8_0_wait_for_rlc_serdes(adev);
  3701. }
  3702. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3703. {
  3704. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3705. udelay(50);
  3706. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3707. udelay(50);
  3708. }
  3709. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3710. {
  3711. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3712. /* carrizo do enable cp interrupt after cp inited */
  3713. if (!(adev->flags & AMD_IS_APU))
  3714. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3715. udelay(50);
  3716. }
  3717. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3718. {
  3719. const struct rlc_firmware_header_v2_0 *hdr;
  3720. const __le32 *fw_data;
  3721. unsigned i, fw_size;
  3722. if (!adev->gfx.rlc_fw)
  3723. return -EINVAL;
  3724. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3725. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3726. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3727. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3728. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3729. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3730. for (i = 0; i < fw_size; i++)
  3731. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3732. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3733. return 0;
  3734. }
  3735. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3736. {
  3737. int r;
  3738. u32 tmp;
  3739. gfx_v8_0_rlc_stop(adev);
  3740. /* disable CG */
  3741. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3742. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3743. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3744. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3745. if (adev->asic_type == CHIP_POLARIS11 ||
  3746. adev->asic_type == CHIP_POLARIS10) {
  3747. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3748. tmp &= ~0x3;
  3749. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3750. }
  3751. /* disable PG */
  3752. WREG32(mmRLC_PG_CNTL, 0);
  3753. gfx_v8_0_rlc_reset(adev);
  3754. gfx_v8_0_init_pg(adev);
  3755. if (!adev->pp_enabled) {
  3756. if (!adev->firmware.smu_load) {
  3757. /* legacy rlc firmware loading */
  3758. r = gfx_v8_0_rlc_load_microcode(adev);
  3759. if (r)
  3760. return r;
  3761. } else {
  3762. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3763. AMDGPU_UCODE_ID_RLC_G);
  3764. if (r)
  3765. return -EINVAL;
  3766. }
  3767. }
  3768. gfx_v8_0_rlc_start(adev);
  3769. return 0;
  3770. }
  3771. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3772. {
  3773. int i;
  3774. u32 tmp = RREG32(mmCP_ME_CNTL);
  3775. if (enable) {
  3776. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3777. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3778. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3779. } else {
  3780. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3781. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3782. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3783. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3784. adev->gfx.gfx_ring[i].ready = false;
  3785. }
  3786. WREG32(mmCP_ME_CNTL, tmp);
  3787. udelay(50);
  3788. }
  3789. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3790. {
  3791. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3792. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3793. const struct gfx_firmware_header_v1_0 *me_hdr;
  3794. const __le32 *fw_data;
  3795. unsigned i, fw_size;
  3796. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3797. return -EINVAL;
  3798. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3799. adev->gfx.pfp_fw->data;
  3800. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3801. adev->gfx.ce_fw->data;
  3802. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3803. adev->gfx.me_fw->data;
  3804. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3805. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3806. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3807. gfx_v8_0_cp_gfx_enable(adev, false);
  3808. /* PFP */
  3809. fw_data = (const __le32 *)
  3810. (adev->gfx.pfp_fw->data +
  3811. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3812. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3813. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3814. for (i = 0; i < fw_size; i++)
  3815. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3816. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3817. /* CE */
  3818. fw_data = (const __le32 *)
  3819. (adev->gfx.ce_fw->data +
  3820. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3821. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3822. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3823. for (i = 0; i < fw_size; i++)
  3824. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3825. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3826. /* ME */
  3827. fw_data = (const __le32 *)
  3828. (adev->gfx.me_fw->data +
  3829. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3830. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3831. WREG32(mmCP_ME_RAM_WADDR, 0);
  3832. for (i = 0; i < fw_size; i++)
  3833. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3834. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3835. return 0;
  3836. }
  3837. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3838. {
  3839. u32 count = 0;
  3840. const struct cs_section_def *sect = NULL;
  3841. const struct cs_extent_def *ext = NULL;
  3842. /* begin clear state */
  3843. count += 2;
  3844. /* context control state */
  3845. count += 3;
  3846. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3847. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3848. if (sect->id == SECT_CONTEXT)
  3849. count += 2 + ext->reg_count;
  3850. else
  3851. return 0;
  3852. }
  3853. }
  3854. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3855. count += 4;
  3856. /* end clear state */
  3857. count += 2;
  3858. /* clear state */
  3859. count += 2;
  3860. return count;
  3861. }
  3862. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3863. {
  3864. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3865. const struct cs_section_def *sect = NULL;
  3866. const struct cs_extent_def *ext = NULL;
  3867. int r, i;
  3868. /* init the CP */
  3869. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3870. WREG32(mmCP_ENDIAN_SWAP, 0);
  3871. WREG32(mmCP_DEVICE_ID, 1);
  3872. gfx_v8_0_cp_gfx_enable(adev, true);
  3873. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3874. if (r) {
  3875. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3876. return r;
  3877. }
  3878. /* clear state buffer */
  3879. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3880. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3881. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3882. amdgpu_ring_write(ring, 0x80000000);
  3883. amdgpu_ring_write(ring, 0x80000000);
  3884. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3885. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3886. if (sect->id == SECT_CONTEXT) {
  3887. amdgpu_ring_write(ring,
  3888. PACKET3(PACKET3_SET_CONTEXT_REG,
  3889. ext->reg_count));
  3890. amdgpu_ring_write(ring,
  3891. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3892. for (i = 0; i < ext->reg_count; i++)
  3893. amdgpu_ring_write(ring, ext->extent[i]);
  3894. }
  3895. }
  3896. }
  3897. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3898. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3899. switch (adev->asic_type) {
  3900. case CHIP_TONGA:
  3901. case CHIP_POLARIS10:
  3902. amdgpu_ring_write(ring, 0x16000012);
  3903. amdgpu_ring_write(ring, 0x0000002A);
  3904. break;
  3905. case CHIP_POLARIS11:
  3906. amdgpu_ring_write(ring, 0x16000012);
  3907. amdgpu_ring_write(ring, 0x00000000);
  3908. break;
  3909. case CHIP_FIJI:
  3910. amdgpu_ring_write(ring, 0x3a00161a);
  3911. amdgpu_ring_write(ring, 0x0000002e);
  3912. break;
  3913. case CHIP_CARRIZO:
  3914. amdgpu_ring_write(ring, 0x00000002);
  3915. amdgpu_ring_write(ring, 0x00000000);
  3916. break;
  3917. case CHIP_TOPAZ:
  3918. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3919. 0x00000000 : 0x00000002);
  3920. amdgpu_ring_write(ring, 0x00000000);
  3921. break;
  3922. case CHIP_STONEY:
  3923. amdgpu_ring_write(ring, 0x00000000);
  3924. amdgpu_ring_write(ring, 0x00000000);
  3925. break;
  3926. default:
  3927. BUG();
  3928. }
  3929. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3930. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3931. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3932. amdgpu_ring_write(ring, 0);
  3933. /* init the CE partitions */
  3934. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3935. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3936. amdgpu_ring_write(ring, 0x8000);
  3937. amdgpu_ring_write(ring, 0x8000);
  3938. amdgpu_ring_commit(ring);
  3939. return 0;
  3940. }
  3941. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3942. {
  3943. struct amdgpu_ring *ring;
  3944. u32 tmp;
  3945. u32 rb_bufsz;
  3946. u64 rb_addr, rptr_addr;
  3947. int r;
  3948. /* Set the write pointer delay */
  3949. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3950. /* set the RB to use vmid 0 */
  3951. WREG32(mmCP_RB_VMID, 0);
  3952. /* Set ring buffer size */
  3953. ring = &adev->gfx.gfx_ring[0];
  3954. rb_bufsz = order_base_2(ring->ring_size / 8);
  3955. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3956. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3957. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3958. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3959. #ifdef __BIG_ENDIAN
  3960. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3961. #endif
  3962. WREG32(mmCP_RB0_CNTL, tmp);
  3963. /* Initialize the ring buffer's read and write pointers */
  3964. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3965. ring->wptr = 0;
  3966. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3967. /* set the wb address wether it's enabled or not */
  3968. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3969. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3970. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3971. mdelay(1);
  3972. WREG32(mmCP_RB0_CNTL, tmp);
  3973. rb_addr = ring->gpu_addr >> 8;
  3974. WREG32(mmCP_RB0_BASE, rb_addr);
  3975. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3976. /* no gfx doorbells on iceland */
  3977. if (adev->asic_type != CHIP_TOPAZ) {
  3978. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3979. if (ring->use_doorbell) {
  3980. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3981. DOORBELL_OFFSET, ring->doorbell_index);
  3982. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3983. DOORBELL_HIT, 0);
  3984. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3985. DOORBELL_EN, 1);
  3986. } else {
  3987. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3988. DOORBELL_EN, 0);
  3989. }
  3990. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3991. if (adev->asic_type == CHIP_TONGA) {
  3992. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3993. DOORBELL_RANGE_LOWER,
  3994. AMDGPU_DOORBELL_GFX_RING0);
  3995. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3996. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3997. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3998. }
  3999. }
  4000. /* start the ring */
  4001. gfx_v8_0_cp_gfx_start(adev);
  4002. ring->ready = true;
  4003. r = amdgpu_ring_test_ring(ring);
  4004. if (r)
  4005. ring->ready = false;
  4006. return r;
  4007. }
  4008. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4009. {
  4010. int i;
  4011. if (enable) {
  4012. WREG32(mmCP_MEC_CNTL, 0);
  4013. } else {
  4014. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4015. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4016. adev->gfx.compute_ring[i].ready = false;
  4017. }
  4018. udelay(50);
  4019. }
  4020. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4021. {
  4022. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4023. const __le32 *fw_data;
  4024. unsigned i, fw_size;
  4025. if (!adev->gfx.mec_fw)
  4026. return -EINVAL;
  4027. gfx_v8_0_cp_compute_enable(adev, false);
  4028. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4029. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4030. fw_data = (const __le32 *)
  4031. (adev->gfx.mec_fw->data +
  4032. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4033. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4034. /* MEC1 */
  4035. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4036. for (i = 0; i < fw_size; i++)
  4037. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4038. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4039. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4040. if (adev->gfx.mec2_fw) {
  4041. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4042. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4043. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4044. fw_data = (const __le32 *)
  4045. (adev->gfx.mec2_fw->data +
  4046. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4047. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4048. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4049. for (i = 0; i < fw_size; i++)
  4050. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4051. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4052. }
  4053. return 0;
  4054. }
  4055. struct vi_mqd {
  4056. uint32_t header; /* ordinal0 */
  4057. uint32_t compute_dispatch_initiator; /* ordinal1 */
  4058. uint32_t compute_dim_x; /* ordinal2 */
  4059. uint32_t compute_dim_y; /* ordinal3 */
  4060. uint32_t compute_dim_z; /* ordinal4 */
  4061. uint32_t compute_start_x; /* ordinal5 */
  4062. uint32_t compute_start_y; /* ordinal6 */
  4063. uint32_t compute_start_z; /* ordinal7 */
  4064. uint32_t compute_num_thread_x; /* ordinal8 */
  4065. uint32_t compute_num_thread_y; /* ordinal9 */
  4066. uint32_t compute_num_thread_z; /* ordinal10 */
  4067. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  4068. uint32_t compute_perfcount_enable; /* ordinal12 */
  4069. uint32_t compute_pgm_lo; /* ordinal13 */
  4070. uint32_t compute_pgm_hi; /* ordinal14 */
  4071. uint32_t compute_tba_lo; /* ordinal15 */
  4072. uint32_t compute_tba_hi; /* ordinal16 */
  4073. uint32_t compute_tma_lo; /* ordinal17 */
  4074. uint32_t compute_tma_hi; /* ordinal18 */
  4075. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  4076. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  4077. uint32_t compute_vmid; /* ordinal21 */
  4078. uint32_t compute_resource_limits; /* ordinal22 */
  4079. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  4080. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  4081. uint32_t compute_tmpring_size; /* ordinal25 */
  4082. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  4083. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  4084. uint32_t compute_restart_x; /* ordinal28 */
  4085. uint32_t compute_restart_y; /* ordinal29 */
  4086. uint32_t compute_restart_z; /* ordinal30 */
  4087. uint32_t compute_thread_trace_enable; /* ordinal31 */
  4088. uint32_t compute_misc_reserved; /* ordinal32 */
  4089. uint32_t compute_dispatch_id; /* ordinal33 */
  4090. uint32_t compute_threadgroup_id; /* ordinal34 */
  4091. uint32_t compute_relaunch; /* ordinal35 */
  4092. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  4093. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  4094. uint32_t compute_wave_restore_control; /* ordinal38 */
  4095. uint32_t reserved9; /* ordinal39 */
  4096. uint32_t reserved10; /* ordinal40 */
  4097. uint32_t reserved11; /* ordinal41 */
  4098. uint32_t reserved12; /* ordinal42 */
  4099. uint32_t reserved13; /* ordinal43 */
  4100. uint32_t reserved14; /* ordinal44 */
  4101. uint32_t reserved15; /* ordinal45 */
  4102. uint32_t reserved16; /* ordinal46 */
  4103. uint32_t reserved17; /* ordinal47 */
  4104. uint32_t reserved18; /* ordinal48 */
  4105. uint32_t reserved19; /* ordinal49 */
  4106. uint32_t reserved20; /* ordinal50 */
  4107. uint32_t reserved21; /* ordinal51 */
  4108. uint32_t reserved22; /* ordinal52 */
  4109. uint32_t reserved23; /* ordinal53 */
  4110. uint32_t reserved24; /* ordinal54 */
  4111. uint32_t reserved25; /* ordinal55 */
  4112. uint32_t reserved26; /* ordinal56 */
  4113. uint32_t reserved27; /* ordinal57 */
  4114. uint32_t reserved28; /* ordinal58 */
  4115. uint32_t reserved29; /* ordinal59 */
  4116. uint32_t reserved30; /* ordinal60 */
  4117. uint32_t reserved31; /* ordinal61 */
  4118. uint32_t reserved32; /* ordinal62 */
  4119. uint32_t reserved33; /* ordinal63 */
  4120. uint32_t reserved34; /* ordinal64 */
  4121. uint32_t compute_user_data_0; /* ordinal65 */
  4122. uint32_t compute_user_data_1; /* ordinal66 */
  4123. uint32_t compute_user_data_2; /* ordinal67 */
  4124. uint32_t compute_user_data_3; /* ordinal68 */
  4125. uint32_t compute_user_data_4; /* ordinal69 */
  4126. uint32_t compute_user_data_5; /* ordinal70 */
  4127. uint32_t compute_user_data_6; /* ordinal71 */
  4128. uint32_t compute_user_data_7; /* ordinal72 */
  4129. uint32_t compute_user_data_8; /* ordinal73 */
  4130. uint32_t compute_user_data_9; /* ordinal74 */
  4131. uint32_t compute_user_data_10; /* ordinal75 */
  4132. uint32_t compute_user_data_11; /* ordinal76 */
  4133. uint32_t compute_user_data_12; /* ordinal77 */
  4134. uint32_t compute_user_data_13; /* ordinal78 */
  4135. uint32_t compute_user_data_14; /* ordinal79 */
  4136. uint32_t compute_user_data_15; /* ordinal80 */
  4137. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  4138. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  4139. uint32_t reserved35; /* ordinal83 */
  4140. uint32_t reserved36; /* ordinal84 */
  4141. uint32_t reserved37; /* ordinal85 */
  4142. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  4143. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  4144. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  4145. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  4146. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  4147. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  4148. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  4149. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  4150. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  4151. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  4152. uint32_t reserved38; /* ordinal96 */
  4153. uint32_t reserved39; /* ordinal97 */
  4154. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  4155. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  4156. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  4157. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  4158. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  4159. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  4160. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  4161. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  4162. uint32_t reserved40; /* ordinal106 */
  4163. uint32_t reserved41; /* ordinal107 */
  4164. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  4165. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  4166. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  4167. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  4168. uint32_t reserved42; /* ordinal112 */
  4169. uint32_t reserved43; /* ordinal113 */
  4170. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  4171. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  4172. uint32_t cp_packet_id_lo; /* ordinal116 */
  4173. uint32_t cp_packet_id_hi; /* ordinal117 */
  4174. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  4175. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  4176. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  4177. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  4178. uint32_t gds_save_mask_lo; /* ordinal122 */
  4179. uint32_t gds_save_mask_hi; /* ordinal123 */
  4180. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  4181. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  4182. uint32_t reserved44; /* ordinal126 */
  4183. uint32_t reserved45; /* ordinal127 */
  4184. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  4185. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  4186. uint32_t cp_hqd_active; /* ordinal130 */
  4187. uint32_t cp_hqd_vmid; /* ordinal131 */
  4188. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  4189. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  4190. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  4191. uint32_t cp_hqd_quantum; /* ordinal135 */
  4192. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  4193. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  4194. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  4195. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  4196. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  4197. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  4198. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  4199. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  4200. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  4201. uint32_t cp_hqd_pq_control; /* ordinal145 */
  4202. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  4203. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  4204. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  4205. uint32_t cp_hqd_ib_control; /* ordinal149 */
  4206. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  4207. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  4208. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  4209. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  4210. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  4211. uint32_t cp_hqd_msg_type; /* ordinal155 */
  4212. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  4213. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  4214. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  4215. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  4216. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  4217. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  4218. uint32_t cp_mqd_control; /* ordinal162 */
  4219. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  4220. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  4221. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  4222. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  4223. uint32_t cp_hqd_eop_control; /* ordinal167 */
  4224. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  4225. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  4226. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  4227. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  4228. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  4229. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  4230. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  4231. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  4232. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  4233. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  4234. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  4235. uint32_t cp_hqd_error; /* ordinal179 */
  4236. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  4237. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  4238. uint32_t reserved46; /* ordinal182 */
  4239. uint32_t reserved47; /* ordinal183 */
  4240. uint32_t reserved48; /* ordinal184 */
  4241. uint32_t reserved49; /* ordinal185 */
  4242. uint32_t reserved50; /* ordinal186 */
  4243. uint32_t reserved51; /* ordinal187 */
  4244. uint32_t reserved52; /* ordinal188 */
  4245. uint32_t reserved53; /* ordinal189 */
  4246. uint32_t reserved54; /* ordinal190 */
  4247. uint32_t reserved55; /* ordinal191 */
  4248. uint32_t iqtimer_pkt_header; /* ordinal192 */
  4249. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  4250. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  4251. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  4252. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  4253. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  4254. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  4255. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  4256. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  4257. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  4258. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  4259. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  4260. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  4261. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  4262. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  4263. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  4264. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  4265. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  4266. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  4267. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  4268. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  4269. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  4270. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  4271. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  4272. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  4273. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  4274. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  4275. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  4276. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  4277. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  4278. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  4279. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  4280. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  4281. uint32_t reserved56; /* ordinal225 */
  4282. uint32_t reserved57; /* ordinal226 */
  4283. uint32_t reserved58; /* ordinal227 */
  4284. uint32_t set_resources_header; /* ordinal228 */
  4285. uint32_t set_resources_dw1; /* ordinal229 */
  4286. uint32_t set_resources_dw2; /* ordinal230 */
  4287. uint32_t set_resources_dw3; /* ordinal231 */
  4288. uint32_t set_resources_dw4; /* ordinal232 */
  4289. uint32_t set_resources_dw5; /* ordinal233 */
  4290. uint32_t set_resources_dw6; /* ordinal234 */
  4291. uint32_t set_resources_dw7; /* ordinal235 */
  4292. uint32_t reserved59; /* ordinal236 */
  4293. uint32_t reserved60; /* ordinal237 */
  4294. uint32_t reserved61; /* ordinal238 */
  4295. uint32_t reserved62; /* ordinal239 */
  4296. uint32_t reserved63; /* ordinal240 */
  4297. uint32_t reserved64; /* ordinal241 */
  4298. uint32_t reserved65; /* ordinal242 */
  4299. uint32_t reserved66; /* ordinal243 */
  4300. uint32_t reserved67; /* ordinal244 */
  4301. uint32_t reserved68; /* ordinal245 */
  4302. uint32_t reserved69; /* ordinal246 */
  4303. uint32_t reserved70; /* ordinal247 */
  4304. uint32_t reserved71; /* ordinal248 */
  4305. uint32_t reserved72; /* ordinal249 */
  4306. uint32_t reserved73; /* ordinal250 */
  4307. uint32_t reserved74; /* ordinal251 */
  4308. uint32_t reserved75; /* ordinal252 */
  4309. uint32_t reserved76; /* ordinal253 */
  4310. uint32_t reserved77; /* ordinal254 */
  4311. uint32_t reserved78; /* ordinal255 */
  4312. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  4313. };
  4314. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  4315. {
  4316. int i, r;
  4317. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4318. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4319. if (ring->mqd_obj) {
  4320. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4321. if (unlikely(r != 0))
  4322. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  4323. amdgpu_bo_unpin(ring->mqd_obj);
  4324. amdgpu_bo_unreserve(ring->mqd_obj);
  4325. amdgpu_bo_unref(&ring->mqd_obj);
  4326. ring->mqd_obj = NULL;
  4327. }
  4328. }
  4329. }
  4330. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  4331. {
  4332. int r, i, j;
  4333. u32 tmp;
  4334. bool use_doorbell = true;
  4335. u64 hqd_gpu_addr;
  4336. u64 mqd_gpu_addr;
  4337. u64 eop_gpu_addr;
  4338. u64 wb_gpu_addr;
  4339. u32 *buf;
  4340. struct vi_mqd *mqd;
  4341. /* init the pipes */
  4342. mutex_lock(&adev->srbm_mutex);
  4343. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  4344. int me = (i < 4) ? 1 : 2;
  4345. int pipe = (i < 4) ? i : (i - 4);
  4346. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  4347. eop_gpu_addr >>= 8;
  4348. vi_srbm_select(adev, me, pipe, 0, 0);
  4349. /* write the EOP addr */
  4350. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  4351. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  4352. /* set the VMID assigned */
  4353. WREG32(mmCP_HQD_VMID, 0);
  4354. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4355. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4356. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4357. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4358. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  4359. }
  4360. vi_srbm_select(adev, 0, 0, 0, 0);
  4361. mutex_unlock(&adev->srbm_mutex);
  4362. /* init the queues. Just two for now. */
  4363. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4364. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4365. if (ring->mqd_obj == NULL) {
  4366. r = amdgpu_bo_create(adev,
  4367. sizeof(struct vi_mqd),
  4368. PAGE_SIZE, true,
  4369. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  4370. NULL, &ring->mqd_obj);
  4371. if (r) {
  4372. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  4373. return r;
  4374. }
  4375. }
  4376. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4377. if (unlikely(r != 0)) {
  4378. gfx_v8_0_cp_compute_fini(adev);
  4379. return r;
  4380. }
  4381. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  4382. &mqd_gpu_addr);
  4383. if (r) {
  4384. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  4385. gfx_v8_0_cp_compute_fini(adev);
  4386. return r;
  4387. }
  4388. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  4389. if (r) {
  4390. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  4391. gfx_v8_0_cp_compute_fini(adev);
  4392. return r;
  4393. }
  4394. /* init the mqd struct */
  4395. memset(buf, 0, sizeof(struct vi_mqd));
  4396. mqd = (struct vi_mqd *)buf;
  4397. mqd->header = 0xC0310800;
  4398. mqd->compute_pipelinestat_enable = 0x00000001;
  4399. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4400. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4401. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4402. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4403. mqd->compute_misc_reserved = 0x00000003;
  4404. mutex_lock(&adev->srbm_mutex);
  4405. vi_srbm_select(adev, ring->me,
  4406. ring->pipe,
  4407. ring->queue, 0);
  4408. /* disable wptr polling */
  4409. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4410. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4411. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4412. mqd->cp_hqd_eop_base_addr_lo =
  4413. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  4414. mqd->cp_hqd_eop_base_addr_hi =
  4415. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  4416. /* enable doorbell? */
  4417. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4418. if (use_doorbell) {
  4419. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4420. } else {
  4421. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4422. }
  4423. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  4424. mqd->cp_hqd_pq_doorbell_control = tmp;
  4425. /* disable the queue if it's active */
  4426. mqd->cp_hqd_dequeue_request = 0;
  4427. mqd->cp_hqd_pq_rptr = 0;
  4428. mqd->cp_hqd_pq_wptr= 0;
  4429. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4430. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4431. for (j = 0; j < adev->usec_timeout; j++) {
  4432. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4433. break;
  4434. udelay(1);
  4435. }
  4436. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4437. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4438. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4439. }
  4440. /* set the pointer to the MQD */
  4441. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4442. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4443. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4444. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4445. /* set MQD vmid to 0 */
  4446. tmp = RREG32(mmCP_MQD_CONTROL);
  4447. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4448. WREG32(mmCP_MQD_CONTROL, tmp);
  4449. mqd->cp_mqd_control = tmp;
  4450. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4451. hqd_gpu_addr = ring->gpu_addr >> 8;
  4452. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4453. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4454. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4455. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4456. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4457. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4458. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4459. (order_base_2(ring->ring_size / 4) - 1));
  4460. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4461. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4462. #ifdef __BIG_ENDIAN
  4463. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4464. #endif
  4465. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4466. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4467. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4468. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4469. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  4470. mqd->cp_hqd_pq_control = tmp;
  4471. /* set the wb address wether it's enabled or not */
  4472. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4473. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4474. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4475. upper_32_bits(wb_gpu_addr) & 0xffff;
  4476. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4477. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4478. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4479. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4480. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4481. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4482. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4483. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4484. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  4485. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4486. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4487. /* enable the doorbell if requested */
  4488. if (use_doorbell) {
  4489. if ((adev->asic_type == CHIP_CARRIZO) ||
  4490. (adev->asic_type == CHIP_FIJI) ||
  4491. (adev->asic_type == CHIP_STONEY) ||
  4492. (adev->asic_type == CHIP_POLARIS11) ||
  4493. (adev->asic_type == CHIP_POLARIS10)) {
  4494. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4495. AMDGPU_DOORBELL_KIQ << 2);
  4496. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4497. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4498. }
  4499. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4500. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4501. DOORBELL_OFFSET, ring->doorbell_index);
  4502. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4503. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  4504. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  4505. mqd->cp_hqd_pq_doorbell_control = tmp;
  4506. } else {
  4507. mqd->cp_hqd_pq_doorbell_control = 0;
  4508. }
  4509. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  4510. mqd->cp_hqd_pq_doorbell_control);
  4511. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4512. ring->wptr = 0;
  4513. mqd->cp_hqd_pq_wptr = ring->wptr;
  4514. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4515. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4516. /* set the vmid for the queue */
  4517. mqd->cp_hqd_vmid = 0;
  4518. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4519. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4520. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4521. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  4522. mqd->cp_hqd_persistent_state = tmp;
  4523. if (adev->asic_type == CHIP_STONEY ||
  4524. adev->asic_type == CHIP_POLARIS11 ||
  4525. adev->asic_type == CHIP_POLARIS10) {
  4526. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  4527. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  4528. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  4529. }
  4530. /* activate the queue */
  4531. mqd->cp_hqd_active = 1;
  4532. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4533. vi_srbm_select(adev, 0, 0, 0, 0);
  4534. mutex_unlock(&adev->srbm_mutex);
  4535. amdgpu_bo_kunmap(ring->mqd_obj);
  4536. amdgpu_bo_unreserve(ring->mqd_obj);
  4537. }
  4538. if (use_doorbell) {
  4539. tmp = RREG32(mmCP_PQ_STATUS);
  4540. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4541. WREG32(mmCP_PQ_STATUS, tmp);
  4542. }
  4543. gfx_v8_0_cp_compute_enable(adev, true);
  4544. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4545. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4546. ring->ready = true;
  4547. r = amdgpu_ring_test_ring(ring);
  4548. if (r)
  4549. ring->ready = false;
  4550. }
  4551. return 0;
  4552. }
  4553. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4554. {
  4555. int r;
  4556. if (!(adev->flags & AMD_IS_APU))
  4557. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4558. if (!adev->pp_enabled) {
  4559. if (!adev->firmware.smu_load) {
  4560. /* legacy firmware loading */
  4561. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4562. if (r)
  4563. return r;
  4564. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4565. if (r)
  4566. return r;
  4567. } else {
  4568. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4569. AMDGPU_UCODE_ID_CP_CE);
  4570. if (r)
  4571. return -EINVAL;
  4572. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4573. AMDGPU_UCODE_ID_CP_PFP);
  4574. if (r)
  4575. return -EINVAL;
  4576. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4577. AMDGPU_UCODE_ID_CP_ME);
  4578. if (r)
  4579. return -EINVAL;
  4580. if (adev->asic_type == CHIP_TOPAZ) {
  4581. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4582. if (r)
  4583. return r;
  4584. } else {
  4585. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4586. AMDGPU_UCODE_ID_CP_MEC1);
  4587. if (r)
  4588. return -EINVAL;
  4589. }
  4590. }
  4591. }
  4592. r = gfx_v8_0_cp_gfx_resume(adev);
  4593. if (r)
  4594. return r;
  4595. r = gfx_v8_0_cp_compute_resume(adev);
  4596. if (r)
  4597. return r;
  4598. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4599. return 0;
  4600. }
  4601. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4602. {
  4603. gfx_v8_0_cp_gfx_enable(adev, enable);
  4604. gfx_v8_0_cp_compute_enable(adev, enable);
  4605. }
  4606. static int gfx_v8_0_hw_init(void *handle)
  4607. {
  4608. int r;
  4609. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4610. gfx_v8_0_init_golden_registers(adev);
  4611. gfx_v8_0_gpu_init(adev);
  4612. r = gfx_v8_0_rlc_resume(adev);
  4613. if (r)
  4614. return r;
  4615. r = gfx_v8_0_cp_resume(adev);
  4616. return r;
  4617. }
  4618. static int gfx_v8_0_hw_fini(void *handle)
  4619. {
  4620. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4621. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4622. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4623. gfx_v8_0_cp_enable(adev, false);
  4624. gfx_v8_0_rlc_stop(adev);
  4625. gfx_v8_0_cp_compute_fini(adev);
  4626. amdgpu_set_powergating_state(adev,
  4627. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4628. return 0;
  4629. }
  4630. static int gfx_v8_0_suspend(void *handle)
  4631. {
  4632. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4633. return gfx_v8_0_hw_fini(adev);
  4634. }
  4635. static int gfx_v8_0_resume(void *handle)
  4636. {
  4637. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4638. return gfx_v8_0_hw_init(adev);
  4639. }
  4640. static bool gfx_v8_0_is_idle(void *handle)
  4641. {
  4642. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4643. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4644. return false;
  4645. else
  4646. return true;
  4647. }
  4648. static int gfx_v8_0_wait_for_idle(void *handle)
  4649. {
  4650. unsigned i;
  4651. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4652. for (i = 0; i < adev->usec_timeout; i++) {
  4653. if (gfx_v8_0_is_idle(handle))
  4654. return 0;
  4655. udelay(1);
  4656. }
  4657. return -ETIMEDOUT;
  4658. }
  4659. static bool gfx_v8_0_check_soft_reset(void *handle)
  4660. {
  4661. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4662. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4663. u32 tmp;
  4664. /* GRBM_STATUS */
  4665. tmp = RREG32(mmGRBM_STATUS);
  4666. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4667. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4668. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4669. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4670. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4671. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4672. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4673. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4674. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4675. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4676. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4677. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4678. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4679. }
  4680. /* GRBM_STATUS2 */
  4681. tmp = RREG32(mmGRBM_STATUS2);
  4682. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4683. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4684. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4685. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4686. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4687. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4688. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4689. SOFT_RESET_CPF, 1);
  4690. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4691. SOFT_RESET_CPC, 1);
  4692. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4693. SOFT_RESET_CPG, 1);
  4694. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4695. SOFT_RESET_GRBM, 1);
  4696. }
  4697. /* SRBM_STATUS */
  4698. tmp = RREG32(mmSRBM_STATUS);
  4699. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4700. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4701. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4702. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4703. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4704. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4705. if (grbm_soft_reset || srbm_soft_reset) {
  4706. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4707. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4708. return true;
  4709. } else {
  4710. adev->gfx.grbm_soft_reset = 0;
  4711. adev->gfx.srbm_soft_reset = 0;
  4712. return false;
  4713. }
  4714. }
  4715. static void gfx_v8_0_inactive_hqd(struct amdgpu_device *adev,
  4716. struct amdgpu_ring *ring)
  4717. {
  4718. int i;
  4719. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4720. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4721. u32 tmp;
  4722. tmp = RREG32(mmCP_HQD_DEQUEUE_REQUEST);
  4723. tmp = REG_SET_FIELD(tmp, CP_HQD_DEQUEUE_REQUEST,
  4724. DEQUEUE_REQ, 2);
  4725. WREG32(mmCP_HQD_DEQUEUE_REQUEST, tmp);
  4726. for (i = 0; i < adev->usec_timeout; i++) {
  4727. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4728. break;
  4729. udelay(1);
  4730. }
  4731. }
  4732. }
  4733. static int gfx_v8_0_pre_soft_reset(void *handle)
  4734. {
  4735. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4736. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4737. if ((!adev->gfx.grbm_soft_reset) &&
  4738. (!adev->gfx.srbm_soft_reset))
  4739. return 0;
  4740. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4741. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4742. /* stop the rlc */
  4743. gfx_v8_0_rlc_stop(adev);
  4744. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4745. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4746. /* Disable GFX parsing/prefetching */
  4747. gfx_v8_0_cp_gfx_enable(adev, false);
  4748. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4749. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4750. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4751. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4752. int i;
  4753. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4754. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4755. gfx_v8_0_inactive_hqd(adev, ring);
  4756. }
  4757. /* Disable MEC parsing/prefetching */
  4758. gfx_v8_0_cp_compute_enable(adev, false);
  4759. }
  4760. return 0;
  4761. }
  4762. static int gfx_v8_0_soft_reset(void *handle)
  4763. {
  4764. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4765. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4766. u32 tmp;
  4767. if ((!adev->gfx.grbm_soft_reset) &&
  4768. (!adev->gfx.srbm_soft_reset))
  4769. return 0;
  4770. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4771. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4772. if (grbm_soft_reset || srbm_soft_reset) {
  4773. tmp = RREG32(mmGMCON_DEBUG);
  4774. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4775. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4776. WREG32(mmGMCON_DEBUG, tmp);
  4777. udelay(50);
  4778. }
  4779. if (grbm_soft_reset) {
  4780. tmp = RREG32(mmGRBM_SOFT_RESET);
  4781. tmp |= grbm_soft_reset;
  4782. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4783. WREG32(mmGRBM_SOFT_RESET, tmp);
  4784. tmp = RREG32(mmGRBM_SOFT_RESET);
  4785. udelay(50);
  4786. tmp &= ~grbm_soft_reset;
  4787. WREG32(mmGRBM_SOFT_RESET, tmp);
  4788. tmp = RREG32(mmGRBM_SOFT_RESET);
  4789. }
  4790. if (srbm_soft_reset) {
  4791. tmp = RREG32(mmSRBM_SOFT_RESET);
  4792. tmp |= srbm_soft_reset;
  4793. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4794. WREG32(mmSRBM_SOFT_RESET, tmp);
  4795. tmp = RREG32(mmSRBM_SOFT_RESET);
  4796. udelay(50);
  4797. tmp &= ~srbm_soft_reset;
  4798. WREG32(mmSRBM_SOFT_RESET, tmp);
  4799. tmp = RREG32(mmSRBM_SOFT_RESET);
  4800. }
  4801. if (grbm_soft_reset || srbm_soft_reset) {
  4802. tmp = RREG32(mmGMCON_DEBUG);
  4803. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4804. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4805. WREG32(mmGMCON_DEBUG, tmp);
  4806. }
  4807. /* Wait a little for things to settle down */
  4808. udelay(50);
  4809. return 0;
  4810. }
  4811. static void gfx_v8_0_init_hqd(struct amdgpu_device *adev,
  4812. struct amdgpu_ring *ring)
  4813. {
  4814. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4815. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4816. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4817. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4818. vi_srbm_select(adev, 0, 0, 0, 0);
  4819. }
  4820. static int gfx_v8_0_post_soft_reset(void *handle)
  4821. {
  4822. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4823. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4824. if ((!adev->gfx.grbm_soft_reset) &&
  4825. (!adev->gfx.srbm_soft_reset))
  4826. return 0;
  4827. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4828. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4829. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4830. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4831. gfx_v8_0_cp_gfx_resume(adev);
  4832. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4833. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4834. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4835. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4836. int i;
  4837. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4838. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4839. gfx_v8_0_init_hqd(adev, ring);
  4840. }
  4841. gfx_v8_0_cp_compute_resume(adev);
  4842. }
  4843. gfx_v8_0_rlc_start(adev);
  4844. return 0;
  4845. }
  4846. /**
  4847. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4848. *
  4849. * @adev: amdgpu_device pointer
  4850. *
  4851. * Fetches a GPU clock counter snapshot.
  4852. * Returns the 64 bit clock counter snapshot.
  4853. */
  4854. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4855. {
  4856. uint64_t clock;
  4857. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4858. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4859. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4860. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4861. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4862. return clock;
  4863. }
  4864. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4865. uint32_t vmid,
  4866. uint32_t gds_base, uint32_t gds_size,
  4867. uint32_t gws_base, uint32_t gws_size,
  4868. uint32_t oa_base, uint32_t oa_size)
  4869. {
  4870. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4871. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4872. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4873. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4874. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4875. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4876. /* GDS Base */
  4877. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4878. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4879. WRITE_DATA_DST_SEL(0)));
  4880. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4881. amdgpu_ring_write(ring, 0);
  4882. amdgpu_ring_write(ring, gds_base);
  4883. /* GDS Size */
  4884. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4885. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4886. WRITE_DATA_DST_SEL(0)));
  4887. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4888. amdgpu_ring_write(ring, 0);
  4889. amdgpu_ring_write(ring, gds_size);
  4890. /* GWS */
  4891. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4892. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4893. WRITE_DATA_DST_SEL(0)));
  4894. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4895. amdgpu_ring_write(ring, 0);
  4896. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4897. /* OA */
  4898. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4899. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4900. WRITE_DATA_DST_SEL(0)));
  4901. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4902. amdgpu_ring_write(ring, 0);
  4903. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4904. }
  4905. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4906. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4907. .select_se_sh = &gfx_v8_0_select_se_sh,
  4908. };
  4909. static int gfx_v8_0_early_init(void *handle)
  4910. {
  4911. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4912. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4913. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  4914. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4915. gfx_v8_0_set_ring_funcs(adev);
  4916. gfx_v8_0_set_irq_funcs(adev);
  4917. gfx_v8_0_set_gds_init(adev);
  4918. gfx_v8_0_set_rlc_funcs(adev);
  4919. return 0;
  4920. }
  4921. static int gfx_v8_0_late_init(void *handle)
  4922. {
  4923. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4924. int r;
  4925. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4926. if (r)
  4927. return r;
  4928. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4929. if (r)
  4930. return r;
  4931. /* requires IBs so do in late init after IB pool is initialized */
  4932. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4933. if (r)
  4934. return r;
  4935. amdgpu_set_powergating_state(adev,
  4936. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4937. return 0;
  4938. }
  4939. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4940. bool enable)
  4941. {
  4942. if (adev->asic_type == CHIP_POLARIS11)
  4943. /* Send msg to SMU via Powerplay */
  4944. amdgpu_set_powergating_state(adev,
  4945. AMD_IP_BLOCK_TYPE_SMC,
  4946. enable ?
  4947. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4948. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4949. }
  4950. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4951. bool enable)
  4952. {
  4953. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4954. }
  4955. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4956. bool enable)
  4957. {
  4958. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4959. }
  4960. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4961. bool enable)
  4962. {
  4963. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4964. }
  4965. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4966. bool enable)
  4967. {
  4968. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  4969. /* Read any GFX register to wake up GFX. */
  4970. if (!enable)
  4971. RREG32(mmDB_RENDER_CONTROL);
  4972. }
  4973. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4974. bool enable)
  4975. {
  4976. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4977. cz_enable_gfx_cg_power_gating(adev, true);
  4978. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4979. cz_enable_gfx_pipeline_power_gating(adev, true);
  4980. } else {
  4981. cz_enable_gfx_cg_power_gating(adev, false);
  4982. cz_enable_gfx_pipeline_power_gating(adev, false);
  4983. }
  4984. }
  4985. static int gfx_v8_0_set_powergating_state(void *handle,
  4986. enum amd_powergating_state state)
  4987. {
  4988. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4989. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  4990. if (!(adev->pg_flags & AMD_PG_SUPPORT_GFX_PG))
  4991. return 0;
  4992. switch (adev->asic_type) {
  4993. case CHIP_CARRIZO:
  4994. case CHIP_STONEY:
  4995. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)
  4996. cz_update_gfx_cg_power_gating(adev, enable);
  4997. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4998. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4999. else
  5000. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5001. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5002. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5003. else
  5004. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5005. break;
  5006. case CHIP_POLARIS11:
  5007. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5008. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5009. else
  5010. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5011. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5012. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5013. else
  5014. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5015. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5016. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5017. else
  5018. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5019. break;
  5020. default:
  5021. break;
  5022. }
  5023. return 0;
  5024. }
  5025. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5026. uint32_t reg_addr, uint32_t cmd)
  5027. {
  5028. uint32_t data;
  5029. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5030. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5031. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5032. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5033. if (adev->asic_type == CHIP_STONEY)
  5034. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5035. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5036. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5037. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5038. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5039. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5040. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5041. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5042. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5043. else
  5044. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5045. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5046. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5047. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5048. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5049. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5050. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5051. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5052. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5053. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5054. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5055. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5056. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5057. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5058. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5059. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5060. }
  5061. #define MSG_ENTER_RLC_SAFE_MODE 1
  5062. #define MSG_EXIT_RLC_SAFE_MODE 0
  5063. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5064. #define RLC_GPR_REG2__REQ__SHIFT 0
  5065. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5066. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5067. static void cz_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5068. {
  5069. u32 data = 0;
  5070. unsigned i;
  5071. data = RREG32(mmRLC_CNTL);
  5072. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  5073. return;
  5074. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  5075. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  5076. AMD_PG_SUPPORT_GFX_DMG))) {
  5077. data |= RLC_GPR_REG2__REQ_MASK;
  5078. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  5079. data |= (MSG_ENTER_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  5080. WREG32(mmRLC_GPR_REG2, data);
  5081. for (i = 0; i < adev->usec_timeout; i++) {
  5082. if ((RREG32(mmRLC_GPM_STAT) &
  5083. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5084. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5085. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5086. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5087. break;
  5088. udelay(1);
  5089. }
  5090. for (i = 0; i < adev->usec_timeout; i++) {
  5091. if (!REG_GET_FIELD(RREG32(mmRLC_GPR_REG2), RLC_GPR_REG2, REQ))
  5092. break;
  5093. udelay(1);
  5094. }
  5095. adev->gfx.rlc.in_safe_mode = true;
  5096. }
  5097. }
  5098. static void cz_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5099. {
  5100. u32 data;
  5101. unsigned i;
  5102. data = RREG32(mmRLC_CNTL);
  5103. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  5104. return;
  5105. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  5106. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  5107. AMD_PG_SUPPORT_GFX_DMG))) {
  5108. data |= RLC_GPR_REG2__REQ_MASK;
  5109. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  5110. data |= (MSG_EXIT_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  5111. WREG32(mmRLC_GPR_REG2, data);
  5112. adev->gfx.rlc.in_safe_mode = false;
  5113. }
  5114. for (i = 0; i < adev->usec_timeout; i++) {
  5115. if (!REG_GET_FIELD(RREG32(mmRLC_GPR_REG2), RLC_GPR_REG2, REQ))
  5116. break;
  5117. udelay(1);
  5118. }
  5119. }
  5120. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5121. {
  5122. u32 data;
  5123. unsigned i;
  5124. data = RREG32(mmRLC_CNTL);
  5125. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5126. return;
  5127. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5128. data |= RLC_SAFE_MODE__CMD_MASK;
  5129. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5130. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5131. WREG32(mmRLC_SAFE_MODE, data);
  5132. for (i = 0; i < adev->usec_timeout; i++) {
  5133. if ((RREG32(mmRLC_GPM_STAT) &
  5134. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5135. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5136. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5137. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5138. break;
  5139. udelay(1);
  5140. }
  5141. for (i = 0; i < adev->usec_timeout; i++) {
  5142. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5143. break;
  5144. udelay(1);
  5145. }
  5146. adev->gfx.rlc.in_safe_mode = true;
  5147. }
  5148. }
  5149. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5150. {
  5151. u32 data = 0;
  5152. unsigned i;
  5153. data = RREG32(mmRLC_CNTL);
  5154. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5155. return;
  5156. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5157. if (adev->gfx.rlc.in_safe_mode) {
  5158. data |= RLC_SAFE_MODE__CMD_MASK;
  5159. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5160. WREG32(mmRLC_SAFE_MODE, data);
  5161. adev->gfx.rlc.in_safe_mode = false;
  5162. }
  5163. }
  5164. for (i = 0; i < adev->usec_timeout; i++) {
  5165. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5166. break;
  5167. udelay(1);
  5168. }
  5169. }
  5170. static void gfx_v8_0_nop_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5171. {
  5172. adev->gfx.rlc.in_safe_mode = true;
  5173. }
  5174. static void gfx_v8_0_nop_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5175. {
  5176. adev->gfx.rlc.in_safe_mode = false;
  5177. }
  5178. static const struct amdgpu_rlc_funcs cz_rlc_funcs = {
  5179. .enter_safe_mode = cz_enter_rlc_safe_mode,
  5180. .exit_safe_mode = cz_exit_rlc_safe_mode
  5181. };
  5182. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5183. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5184. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5185. };
  5186. static const struct amdgpu_rlc_funcs gfx_v8_0_nop_rlc_funcs = {
  5187. .enter_safe_mode = gfx_v8_0_nop_enter_rlc_safe_mode,
  5188. .exit_safe_mode = gfx_v8_0_nop_exit_rlc_safe_mode
  5189. };
  5190. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5191. bool enable)
  5192. {
  5193. uint32_t temp, data;
  5194. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5195. /* It is disabled by HW by default */
  5196. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5197. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5198. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5199. /* 1 - RLC memory Light sleep */
  5200. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5201. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5202. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5203. }
  5204. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5205. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5206. if (adev->flags & AMD_IS_APU)
  5207. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5208. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5209. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5210. else
  5211. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5212. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5213. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5214. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5215. if (temp != data)
  5216. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5217. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5218. gfx_v8_0_wait_for_rlc_serdes(adev);
  5219. /* 5 - clear mgcg override */
  5220. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5221. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5222. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5223. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5224. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5225. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5226. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5227. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5228. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5229. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5230. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5231. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5232. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5233. if (temp != data)
  5234. WREG32(mmCGTS_SM_CTRL_REG, data);
  5235. }
  5236. udelay(50);
  5237. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5238. gfx_v8_0_wait_for_rlc_serdes(adev);
  5239. } else {
  5240. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5241. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5242. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5243. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5244. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5245. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5246. if (temp != data)
  5247. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5248. /* 2 - disable MGLS in RLC */
  5249. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5250. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5251. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5252. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5253. }
  5254. /* 3 - disable MGLS in CP */
  5255. data = RREG32(mmCP_MEM_SLP_CNTL);
  5256. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5257. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5258. WREG32(mmCP_MEM_SLP_CNTL, data);
  5259. }
  5260. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5261. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5262. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5263. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5264. if (temp != data)
  5265. WREG32(mmCGTS_SM_CTRL_REG, data);
  5266. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5267. gfx_v8_0_wait_for_rlc_serdes(adev);
  5268. /* 6 - set mgcg override */
  5269. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5270. udelay(50);
  5271. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5272. gfx_v8_0_wait_for_rlc_serdes(adev);
  5273. }
  5274. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5275. }
  5276. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5277. bool enable)
  5278. {
  5279. uint32_t temp, temp1, data, data1;
  5280. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5281. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5282. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5283. /* 1 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5284. * Cmp_busy/GFX_Idle interrupts
  5285. */
  5286. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5287. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5288. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5289. if (temp1 != data1)
  5290. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5291. /* 2 wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5292. gfx_v8_0_wait_for_rlc_serdes(adev);
  5293. /* 3 - clear cgcg override */
  5294. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5295. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5296. gfx_v8_0_wait_for_rlc_serdes(adev);
  5297. /* 4 - write cmd to set CGLS */
  5298. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5299. /* 5 - enable cgcg */
  5300. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5301. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5302. /* enable cgls*/
  5303. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5304. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5305. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5306. if (temp1 != data1)
  5307. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5308. } else {
  5309. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5310. }
  5311. if (temp != data)
  5312. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5313. } else {
  5314. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5315. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5316. /* TEST CGCG */
  5317. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5318. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5319. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5320. if (temp1 != data1)
  5321. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5322. /* read gfx register to wake up cgcg */
  5323. RREG32(mmCB_CGTT_SCLK_CTRL);
  5324. RREG32(mmCB_CGTT_SCLK_CTRL);
  5325. RREG32(mmCB_CGTT_SCLK_CTRL);
  5326. RREG32(mmCB_CGTT_SCLK_CTRL);
  5327. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5328. gfx_v8_0_wait_for_rlc_serdes(adev);
  5329. /* write cmd to Set CGCG Overrride */
  5330. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5331. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5332. gfx_v8_0_wait_for_rlc_serdes(adev);
  5333. /* write cmd to Clear CGLS */
  5334. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5335. /* disable cgcg, cgls should be disabled too. */
  5336. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5337. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5338. if (temp != data)
  5339. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5340. }
  5341. gfx_v8_0_wait_for_rlc_serdes(adev);
  5342. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5343. }
  5344. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5345. bool enable)
  5346. {
  5347. if (enable) {
  5348. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5349. * === MGCG + MGLS + TS(CG/LS) ===
  5350. */
  5351. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5352. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5353. } else {
  5354. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5355. * === CGCG + CGLS ===
  5356. */
  5357. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5358. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5359. }
  5360. return 0;
  5361. }
  5362. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5363. enum amd_clockgating_state state)
  5364. {
  5365. uint32_t msg_id, pp_state;
  5366. void *pp_handle = adev->powerplay.pp_handle;
  5367. if (state == AMD_CG_STATE_UNGATE)
  5368. pp_state = 0;
  5369. else
  5370. pp_state = PP_STATE_CG | PP_STATE_LS;
  5371. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5372. PP_BLOCK_GFX_CG,
  5373. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5374. pp_state);
  5375. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5376. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5377. PP_BLOCK_GFX_MG,
  5378. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5379. pp_state);
  5380. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5381. return 0;
  5382. }
  5383. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5384. enum amd_clockgating_state state)
  5385. {
  5386. uint32_t msg_id, pp_state;
  5387. void *pp_handle = adev->powerplay.pp_handle;
  5388. if (state == AMD_CG_STATE_UNGATE)
  5389. pp_state = 0;
  5390. else
  5391. pp_state = PP_STATE_CG | PP_STATE_LS;
  5392. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5393. PP_BLOCK_GFX_CG,
  5394. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5395. pp_state);
  5396. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5397. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5398. PP_BLOCK_GFX_3D,
  5399. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5400. pp_state);
  5401. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5402. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5403. PP_BLOCK_GFX_MG,
  5404. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5405. pp_state);
  5406. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5407. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5408. PP_BLOCK_GFX_RLC,
  5409. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5410. pp_state);
  5411. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5412. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5413. PP_BLOCK_GFX_CP,
  5414. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5415. pp_state);
  5416. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5417. return 0;
  5418. }
  5419. static int gfx_v8_0_set_clockgating_state(void *handle,
  5420. enum amd_clockgating_state state)
  5421. {
  5422. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5423. switch (adev->asic_type) {
  5424. case CHIP_FIJI:
  5425. case CHIP_CARRIZO:
  5426. case CHIP_STONEY:
  5427. gfx_v8_0_update_gfx_clock_gating(adev,
  5428. state == AMD_CG_STATE_GATE ? true : false);
  5429. break;
  5430. case CHIP_TONGA:
  5431. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5432. break;
  5433. case CHIP_POLARIS10:
  5434. case CHIP_POLARIS11:
  5435. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5436. break;
  5437. default:
  5438. break;
  5439. }
  5440. return 0;
  5441. }
  5442. static u32 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5443. {
  5444. return ring->adev->wb.wb[ring->rptr_offs];
  5445. }
  5446. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5447. {
  5448. struct amdgpu_device *adev = ring->adev;
  5449. if (ring->use_doorbell)
  5450. /* XXX check if swapping is necessary on BE */
  5451. return ring->adev->wb.wb[ring->wptr_offs];
  5452. else
  5453. return RREG32(mmCP_RB0_WPTR);
  5454. }
  5455. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5456. {
  5457. struct amdgpu_device *adev = ring->adev;
  5458. if (ring->use_doorbell) {
  5459. /* XXX check if swapping is necessary on BE */
  5460. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5461. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5462. } else {
  5463. WREG32(mmCP_RB0_WPTR, ring->wptr);
  5464. (void)RREG32(mmCP_RB0_WPTR);
  5465. }
  5466. }
  5467. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5468. {
  5469. u32 ref_and_mask, reg_mem_engine;
  5470. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  5471. switch (ring->me) {
  5472. case 1:
  5473. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5474. break;
  5475. case 2:
  5476. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5477. break;
  5478. default:
  5479. return;
  5480. }
  5481. reg_mem_engine = 0;
  5482. } else {
  5483. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5484. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5485. }
  5486. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5487. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5488. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5489. reg_mem_engine));
  5490. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5491. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5492. amdgpu_ring_write(ring, ref_and_mask);
  5493. amdgpu_ring_write(ring, ref_and_mask);
  5494. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5495. }
  5496. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5497. {
  5498. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5499. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5500. WRITE_DATA_DST_SEL(0) |
  5501. WR_CONFIRM));
  5502. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5503. amdgpu_ring_write(ring, 0);
  5504. amdgpu_ring_write(ring, 1);
  5505. }
  5506. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5507. struct amdgpu_ib *ib,
  5508. unsigned vm_id, bool ctx_switch)
  5509. {
  5510. u32 header, control = 0;
  5511. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5512. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5513. else
  5514. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5515. control |= ib->length_dw | (vm_id << 24);
  5516. amdgpu_ring_write(ring, header);
  5517. amdgpu_ring_write(ring,
  5518. #ifdef __BIG_ENDIAN
  5519. (2 << 0) |
  5520. #endif
  5521. (ib->gpu_addr & 0xFFFFFFFC));
  5522. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5523. amdgpu_ring_write(ring, control);
  5524. }
  5525. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5526. struct amdgpu_ib *ib,
  5527. unsigned vm_id, bool ctx_switch)
  5528. {
  5529. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5530. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5531. amdgpu_ring_write(ring,
  5532. #ifdef __BIG_ENDIAN
  5533. (2 << 0) |
  5534. #endif
  5535. (ib->gpu_addr & 0xFFFFFFFC));
  5536. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5537. amdgpu_ring_write(ring, control);
  5538. }
  5539. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5540. u64 seq, unsigned flags)
  5541. {
  5542. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5543. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5544. /* EVENT_WRITE_EOP - flush caches, send int */
  5545. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5546. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5547. EOP_TC_ACTION_EN |
  5548. EOP_TC_WB_ACTION_EN |
  5549. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5550. EVENT_INDEX(5)));
  5551. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5552. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5553. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5554. amdgpu_ring_write(ring, lower_32_bits(seq));
  5555. amdgpu_ring_write(ring, upper_32_bits(seq));
  5556. }
  5557. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5558. {
  5559. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5560. uint32_t seq = ring->fence_drv.sync_seq;
  5561. uint64_t addr = ring->fence_drv.gpu_addr;
  5562. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5563. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5564. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5565. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5566. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5567. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5568. amdgpu_ring_write(ring, seq);
  5569. amdgpu_ring_write(ring, 0xffffffff);
  5570. amdgpu_ring_write(ring, 4); /* poll interval */
  5571. }
  5572. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5573. unsigned vm_id, uint64_t pd_addr)
  5574. {
  5575. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5576. /* GFX8 emits 128 dw nop to prevent DE do vm_flush before CE finish CEIB */
  5577. if (usepfp)
  5578. amdgpu_ring_insert_nop(ring, 128);
  5579. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5580. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5581. WRITE_DATA_DST_SEL(0)) |
  5582. WR_CONFIRM);
  5583. if (vm_id < 8) {
  5584. amdgpu_ring_write(ring,
  5585. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5586. } else {
  5587. amdgpu_ring_write(ring,
  5588. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5589. }
  5590. amdgpu_ring_write(ring, 0);
  5591. amdgpu_ring_write(ring, pd_addr >> 12);
  5592. /* bits 0-15 are the VM contexts0-15 */
  5593. /* invalidate the cache */
  5594. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5595. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5596. WRITE_DATA_DST_SEL(0)));
  5597. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5598. amdgpu_ring_write(ring, 0);
  5599. amdgpu_ring_write(ring, 1 << vm_id);
  5600. /* wait for the invalidate to complete */
  5601. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5602. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5603. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5604. WAIT_REG_MEM_ENGINE(0))); /* me */
  5605. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5606. amdgpu_ring_write(ring, 0);
  5607. amdgpu_ring_write(ring, 0); /* ref */
  5608. amdgpu_ring_write(ring, 0); /* mask */
  5609. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5610. /* compute doesn't have PFP */
  5611. if (usepfp) {
  5612. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5613. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5614. amdgpu_ring_write(ring, 0x0);
  5615. /* GFX8 emits 128 dw nop to prevent CE access VM before vm_flush finish */
  5616. amdgpu_ring_insert_nop(ring, 128);
  5617. }
  5618. }
  5619. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5620. {
  5621. return ring->adev->wb.wb[ring->wptr_offs];
  5622. }
  5623. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5624. {
  5625. struct amdgpu_device *adev = ring->adev;
  5626. /* XXX check if swapping is necessary on BE */
  5627. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5628. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5629. }
  5630. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5631. u64 addr, u64 seq,
  5632. unsigned flags)
  5633. {
  5634. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5635. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5636. /* RELEASE_MEM - flush caches, send int */
  5637. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5638. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5639. EOP_TC_ACTION_EN |
  5640. EOP_TC_WB_ACTION_EN |
  5641. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5642. EVENT_INDEX(5)));
  5643. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5644. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5645. amdgpu_ring_write(ring, upper_32_bits(addr));
  5646. amdgpu_ring_write(ring, lower_32_bits(seq));
  5647. amdgpu_ring_write(ring, upper_32_bits(seq));
  5648. }
  5649. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5650. {
  5651. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5652. amdgpu_ring_write(ring, 0);
  5653. }
  5654. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5655. {
  5656. uint32_t dw2 = 0;
  5657. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5658. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5659. /* set load_global_config & load_global_uconfig */
  5660. dw2 |= 0x8001;
  5661. /* set load_cs_sh_regs */
  5662. dw2 |= 0x01000000;
  5663. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5664. dw2 |= 0x10002;
  5665. /* set load_ce_ram if preamble presented */
  5666. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5667. dw2 |= 0x10000000;
  5668. } else {
  5669. /* still load_ce_ram if this is the first time preamble presented
  5670. * although there is no context switch happens.
  5671. */
  5672. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5673. dw2 |= 0x10000000;
  5674. }
  5675. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5676. amdgpu_ring_write(ring, dw2);
  5677. amdgpu_ring_write(ring, 0);
  5678. }
  5679. static unsigned gfx_v8_0_ring_get_emit_ib_size_gfx(struct amdgpu_ring *ring)
  5680. {
  5681. return
  5682. 4; /* gfx_v8_0_ring_emit_ib_gfx */
  5683. }
  5684. static unsigned gfx_v8_0_ring_get_dma_frame_size_gfx(struct amdgpu_ring *ring)
  5685. {
  5686. return
  5687. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  5688. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  5689. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  5690. 6 + 6 + 6 +/* gfx_v8_0_ring_emit_fence_gfx x3 for user fence, vm fence */
  5691. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  5692. 256 + 19 + /* gfx_v8_0_ring_emit_vm_flush */
  5693. 2 + /* gfx_v8_ring_emit_sb */
  5694. 3; /* gfx_v8_ring_emit_cntxcntl */
  5695. }
  5696. static unsigned gfx_v8_0_ring_get_emit_ib_size_compute(struct amdgpu_ring *ring)
  5697. {
  5698. return
  5699. 4; /* gfx_v8_0_ring_emit_ib_compute */
  5700. }
  5701. static unsigned gfx_v8_0_ring_get_dma_frame_size_compute(struct amdgpu_ring *ring)
  5702. {
  5703. return
  5704. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  5705. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  5706. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  5707. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  5708. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  5709. 7 + 7 + 7; /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  5710. }
  5711. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5712. enum amdgpu_interrupt_state state)
  5713. {
  5714. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5715. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5716. }
  5717. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5718. int me, int pipe,
  5719. enum amdgpu_interrupt_state state)
  5720. {
  5721. /*
  5722. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  5723. * handles the setting of interrupts for this specific pipe. All other
  5724. * pipes' interrupts are set by amdkfd.
  5725. */
  5726. if (me == 1) {
  5727. switch (pipe) {
  5728. case 0:
  5729. break;
  5730. default:
  5731. DRM_DEBUG("invalid pipe %d\n", pipe);
  5732. return;
  5733. }
  5734. } else {
  5735. DRM_DEBUG("invalid me %d\n", me);
  5736. return;
  5737. }
  5738. WREG32_FIELD(CP_ME1_PIPE0_INT_CNTL, TIME_STAMP_INT_ENABLE,
  5739. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5740. }
  5741. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5742. struct amdgpu_irq_src *source,
  5743. unsigned type,
  5744. enum amdgpu_interrupt_state state)
  5745. {
  5746. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5747. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5748. return 0;
  5749. }
  5750. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5751. struct amdgpu_irq_src *source,
  5752. unsigned type,
  5753. enum amdgpu_interrupt_state state)
  5754. {
  5755. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5756. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5757. return 0;
  5758. }
  5759. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5760. struct amdgpu_irq_src *src,
  5761. unsigned type,
  5762. enum amdgpu_interrupt_state state)
  5763. {
  5764. switch (type) {
  5765. case AMDGPU_CP_IRQ_GFX_EOP:
  5766. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5767. break;
  5768. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5769. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5770. break;
  5771. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5772. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5773. break;
  5774. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5775. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5776. break;
  5777. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5778. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5779. break;
  5780. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5781. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5782. break;
  5783. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5784. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5785. break;
  5786. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5787. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5788. break;
  5789. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5790. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5791. break;
  5792. default:
  5793. break;
  5794. }
  5795. return 0;
  5796. }
  5797. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5798. struct amdgpu_irq_src *source,
  5799. struct amdgpu_iv_entry *entry)
  5800. {
  5801. int i;
  5802. u8 me_id, pipe_id, queue_id;
  5803. struct amdgpu_ring *ring;
  5804. DRM_DEBUG("IH: CP EOP\n");
  5805. me_id = (entry->ring_id & 0x0c) >> 2;
  5806. pipe_id = (entry->ring_id & 0x03) >> 0;
  5807. queue_id = (entry->ring_id & 0x70) >> 4;
  5808. switch (me_id) {
  5809. case 0:
  5810. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5811. break;
  5812. case 1:
  5813. case 2:
  5814. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5815. ring = &adev->gfx.compute_ring[i];
  5816. /* Per-queue interrupt is supported for MEC starting from VI.
  5817. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5818. */
  5819. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5820. amdgpu_fence_process(ring);
  5821. }
  5822. break;
  5823. }
  5824. return 0;
  5825. }
  5826. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5827. struct amdgpu_irq_src *source,
  5828. struct amdgpu_iv_entry *entry)
  5829. {
  5830. DRM_ERROR("Illegal register access in command stream\n");
  5831. schedule_work(&adev->reset_work);
  5832. return 0;
  5833. }
  5834. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5835. struct amdgpu_irq_src *source,
  5836. struct amdgpu_iv_entry *entry)
  5837. {
  5838. DRM_ERROR("Illegal instruction in command stream\n");
  5839. schedule_work(&adev->reset_work);
  5840. return 0;
  5841. }
  5842. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  5843. .name = "gfx_v8_0",
  5844. .early_init = gfx_v8_0_early_init,
  5845. .late_init = gfx_v8_0_late_init,
  5846. .sw_init = gfx_v8_0_sw_init,
  5847. .sw_fini = gfx_v8_0_sw_fini,
  5848. .hw_init = gfx_v8_0_hw_init,
  5849. .hw_fini = gfx_v8_0_hw_fini,
  5850. .suspend = gfx_v8_0_suspend,
  5851. .resume = gfx_v8_0_resume,
  5852. .is_idle = gfx_v8_0_is_idle,
  5853. .wait_for_idle = gfx_v8_0_wait_for_idle,
  5854. .check_soft_reset = gfx_v8_0_check_soft_reset,
  5855. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  5856. .soft_reset = gfx_v8_0_soft_reset,
  5857. .post_soft_reset = gfx_v8_0_post_soft_reset,
  5858. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  5859. .set_powergating_state = gfx_v8_0_set_powergating_state,
  5860. };
  5861. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  5862. .get_rptr = gfx_v8_0_ring_get_rptr,
  5863. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  5864. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  5865. .parse_cs = NULL,
  5866. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  5867. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  5868. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5869. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5870. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5871. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5872. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5873. .test_ring = gfx_v8_0_ring_test_ring,
  5874. .test_ib = gfx_v8_0_ring_test_ib,
  5875. .insert_nop = amdgpu_ring_insert_nop,
  5876. .pad_ib = amdgpu_ring_generic_pad_ib,
  5877. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  5878. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  5879. .get_emit_ib_size = gfx_v8_0_ring_get_emit_ib_size_gfx,
  5880. .get_dma_frame_size = gfx_v8_0_ring_get_dma_frame_size_gfx,
  5881. };
  5882. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  5883. .get_rptr = gfx_v8_0_ring_get_rptr,
  5884. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  5885. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  5886. .parse_cs = NULL,
  5887. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  5888. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  5889. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5890. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5891. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5892. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5893. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5894. .test_ring = gfx_v8_0_ring_test_ring,
  5895. .test_ib = gfx_v8_0_ring_test_ib,
  5896. .insert_nop = amdgpu_ring_insert_nop,
  5897. .pad_ib = amdgpu_ring_generic_pad_ib,
  5898. .get_emit_ib_size = gfx_v8_0_ring_get_emit_ib_size_compute,
  5899. .get_dma_frame_size = gfx_v8_0_ring_get_dma_frame_size_compute,
  5900. };
  5901. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  5902. {
  5903. int i;
  5904. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  5905. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  5906. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  5907. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  5908. }
  5909. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  5910. .set = gfx_v8_0_set_eop_interrupt_state,
  5911. .process = gfx_v8_0_eop_irq,
  5912. };
  5913. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  5914. .set = gfx_v8_0_set_priv_reg_fault_state,
  5915. .process = gfx_v8_0_priv_reg_irq,
  5916. };
  5917. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  5918. .set = gfx_v8_0_set_priv_inst_fault_state,
  5919. .process = gfx_v8_0_priv_inst_irq,
  5920. };
  5921. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  5922. {
  5923. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  5924. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  5925. adev->gfx.priv_reg_irq.num_types = 1;
  5926. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  5927. adev->gfx.priv_inst_irq.num_types = 1;
  5928. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  5929. }
  5930. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  5931. {
  5932. switch (adev->asic_type) {
  5933. case CHIP_TOPAZ:
  5934. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  5935. break;
  5936. case CHIP_STONEY:
  5937. case CHIP_CARRIZO:
  5938. adev->gfx.rlc.funcs = &cz_rlc_funcs;
  5939. break;
  5940. default:
  5941. adev->gfx.rlc.funcs = &gfx_v8_0_nop_rlc_funcs;
  5942. break;
  5943. }
  5944. }
  5945. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  5946. {
  5947. /* init asci gds info */
  5948. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  5949. adev->gds.gws.total_size = 64;
  5950. adev->gds.oa.total_size = 16;
  5951. if (adev->gds.mem.total_size == 64 * 1024) {
  5952. adev->gds.mem.gfx_partition_size = 4096;
  5953. adev->gds.mem.cs_partition_size = 4096;
  5954. adev->gds.gws.gfx_partition_size = 4;
  5955. adev->gds.gws.cs_partition_size = 4;
  5956. adev->gds.oa.gfx_partition_size = 4;
  5957. adev->gds.oa.cs_partition_size = 1;
  5958. } else {
  5959. adev->gds.mem.gfx_partition_size = 1024;
  5960. adev->gds.mem.cs_partition_size = 1024;
  5961. adev->gds.gws.gfx_partition_size = 16;
  5962. adev->gds.gws.cs_partition_size = 16;
  5963. adev->gds.oa.gfx_partition_size = 4;
  5964. adev->gds.oa.cs_partition_size = 4;
  5965. }
  5966. }
  5967. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  5968. u32 bitmap)
  5969. {
  5970. u32 data;
  5971. if (!bitmap)
  5972. return;
  5973. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  5974. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  5975. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  5976. }
  5977. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  5978. {
  5979. u32 data, mask;
  5980. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  5981. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  5982. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  5983. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  5984. }
  5985. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  5986. {
  5987. int i, j, k, counter, active_cu_number = 0;
  5988. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  5989. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  5990. unsigned disable_masks[4 * 2];
  5991. memset(cu_info, 0, sizeof(*cu_info));
  5992. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  5993. mutex_lock(&adev->grbm_idx_mutex);
  5994. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  5995. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  5996. mask = 1;
  5997. ao_bitmap = 0;
  5998. counter = 0;
  5999. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6000. if (i < 4 && j < 2)
  6001. gfx_v8_0_set_user_cu_inactive_bitmap(
  6002. adev, disable_masks[i * 2 + j]);
  6003. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6004. cu_info->bitmap[i][j] = bitmap;
  6005. for (k = 0; k < 16; k ++) {
  6006. if (bitmap & mask) {
  6007. if (counter < 2)
  6008. ao_bitmap |= mask;
  6009. counter ++;
  6010. }
  6011. mask <<= 1;
  6012. }
  6013. active_cu_number += counter;
  6014. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6015. }
  6016. }
  6017. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6018. mutex_unlock(&adev->grbm_idx_mutex);
  6019. cu_info->number = active_cu_number;
  6020. cu_info->ao_cu_mask = ao_cu_mask;
  6021. }