Kconfig 62 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  5. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  6. select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
  7. select ARCH_HAVE_CUSTOM_GPIO_H
  8. select ARCH_HAS_GCOV_PROFILE_ALL
  9. select ARCH_MIGHT_HAVE_PC_PARPORT
  10. select ARCH_SUPPORTS_ATOMIC_RMW
  11. select ARCH_USE_BUILTIN_BSWAP
  12. select ARCH_USE_CMPXCHG_LOCKREF
  13. select ARCH_WANT_IPC_PARSE_VERSION
  14. select BUILDTIME_EXTABLE_SORT if MMU
  15. select CLONE_BACKWARDS
  16. select CPU_PM if (SUSPEND || CPU_IDLE)
  17. select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
  18. select GENERIC_ALLOCATOR
  19. select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
  20. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  21. select GENERIC_IDLE_POLL_SETUP
  22. select GENERIC_IRQ_PROBE
  23. select GENERIC_IRQ_SHOW
  24. select GENERIC_PCI_IOMAP
  25. select GENERIC_SCHED_CLOCK
  26. select GENERIC_SMP_IDLE_THREAD
  27. select GENERIC_STRNCPY_FROM_USER
  28. select GENERIC_STRNLEN_USER
  29. select HANDLE_DOMAIN_IRQ
  30. select HARDIRQS_SW_RESEND
  31. select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
  32. select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
  33. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  34. select HAVE_ARCH_KGDB
  35. select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
  36. select HAVE_ARCH_TRACEHOOK
  37. select HAVE_BPF_JIT
  38. select HAVE_CC_STACKPROTECTOR
  39. select HAVE_CONTEXT_TRACKING
  40. select HAVE_C_RECORDMCOUNT
  41. select HAVE_DEBUG_KMEMLEAK
  42. select HAVE_DMA_API_DEBUG
  43. select HAVE_DMA_ATTRS
  44. select HAVE_DMA_CONTIGUOUS if MMU
  45. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  46. select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
  47. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  48. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  49. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  50. select HAVE_GENERIC_DMA_COHERENT
  51. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  52. select HAVE_IDE if PCI || ISA || PCMCIA
  53. select HAVE_IRQ_TIME_ACCOUNTING
  54. select HAVE_KERNEL_GZIP
  55. select HAVE_KERNEL_LZ4
  56. select HAVE_KERNEL_LZMA
  57. select HAVE_KERNEL_LZO
  58. select HAVE_KERNEL_XZ
  59. select HAVE_KPROBES if !XIP_KERNEL
  60. select HAVE_KRETPROBES if (HAVE_KPROBES)
  61. select HAVE_MEMBLOCK
  62. select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
  63. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  64. select HAVE_OPTPROBES if !THUMB2_KERNEL
  65. select HAVE_PERF_EVENTS
  66. select HAVE_PERF_REGS
  67. select HAVE_PERF_USER_STACK_DUMP
  68. select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
  69. select HAVE_REGS_AND_STACK_ACCESS_API
  70. select HAVE_SYSCALL_TRACEPOINTS
  71. select HAVE_UID16
  72. select HAVE_VIRT_CPU_ACCOUNTING_GEN
  73. select IRQ_FORCED_THREADING
  74. select MODULES_USE_ELF_REL
  75. select NO_BOOTMEM
  76. select OLD_SIGACTION
  77. select OLD_SIGSUSPEND3
  78. select PERF_USE_VMALLOC
  79. select RTC_LIB
  80. select SYS_SUPPORTS_APM_EMULATION
  81. # Above selects are sorted alphabetically; please add new ones
  82. # according to that. Thanks.
  83. help
  84. The ARM series is a line of low-power-consumption RISC chip designs
  85. licensed by ARM Ltd and targeted at embedded applications and
  86. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  87. manufactured, but legacy ARM-based PC hardware remains popular in
  88. Europe. There is an ARM Linux project with a web page at
  89. <http://www.arm.linux.org.uk/>.
  90. config ARM_HAS_SG_CHAIN
  91. select ARCH_HAS_SG_CHAIN
  92. bool
  93. config NEED_SG_DMA_LENGTH
  94. bool
  95. config ARM_DMA_USE_IOMMU
  96. bool
  97. select ARM_HAS_SG_CHAIN
  98. select NEED_SG_DMA_LENGTH
  99. if ARM_DMA_USE_IOMMU
  100. config ARM_DMA_IOMMU_ALIGNMENT
  101. int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
  102. range 4 9
  103. default 8
  104. help
  105. DMA mapping framework by default aligns all buffers to the smallest
  106. PAGE_SIZE order which is greater than or equal to the requested buffer
  107. size. This works well for buffers up to a few hundreds kilobytes, but
  108. for larger buffers it just a waste of address space. Drivers which has
  109. relatively small addressing window (like 64Mib) might run out of
  110. virtual space with just a few allocations.
  111. With this parameter you can specify the maximum PAGE_SIZE order for
  112. DMA IOMMU buffers. Larger buffers will be aligned only to this
  113. specified order. The order is expressed as a power of two multiplied
  114. by the PAGE_SIZE.
  115. endif
  116. config MIGHT_HAVE_PCI
  117. bool
  118. config SYS_SUPPORTS_APM_EMULATION
  119. bool
  120. config HAVE_TCM
  121. bool
  122. select GENERIC_ALLOCATOR
  123. config HAVE_PROC_CPU
  124. bool
  125. config NO_IOPORT_MAP
  126. bool
  127. config EISA
  128. bool
  129. ---help---
  130. The Extended Industry Standard Architecture (EISA) bus was
  131. developed as an open alternative to the IBM MicroChannel bus.
  132. The EISA bus provided some of the features of the IBM MicroChannel
  133. bus while maintaining backward compatibility with cards made for
  134. the older ISA bus. The EISA bus saw limited use between 1988 and
  135. 1995 when it was made obsolete by the PCI bus.
  136. Say Y here if you are building a kernel for an EISA-based machine.
  137. Otherwise, say N.
  138. config SBUS
  139. bool
  140. config STACKTRACE_SUPPORT
  141. bool
  142. default y
  143. config HAVE_LATENCYTOP_SUPPORT
  144. bool
  145. depends on !SMP
  146. default y
  147. config LOCKDEP_SUPPORT
  148. bool
  149. default y
  150. config TRACE_IRQFLAGS_SUPPORT
  151. bool
  152. default y
  153. config RWSEM_XCHGADD_ALGORITHM
  154. bool
  155. default y
  156. config ARCH_HAS_ILOG2_U32
  157. bool
  158. config ARCH_HAS_ILOG2_U64
  159. bool
  160. config ARCH_HAS_BANDGAP
  161. bool
  162. config GENERIC_HWEIGHT
  163. bool
  164. default y
  165. config GENERIC_CALIBRATE_DELAY
  166. bool
  167. default y
  168. config ARCH_MAY_HAVE_PC_FDC
  169. bool
  170. config ZONE_DMA
  171. bool
  172. config NEED_DMA_MAP_STATE
  173. def_bool y
  174. config ARCH_SUPPORTS_UPROBES
  175. def_bool y
  176. config ARCH_HAS_DMA_SET_COHERENT_MASK
  177. bool
  178. config GENERIC_ISA_DMA
  179. bool
  180. config FIQ
  181. bool
  182. config NEED_RET_TO_USER
  183. bool
  184. config ARCH_MTD_XIP
  185. bool
  186. config VECTORS_BASE
  187. hex
  188. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  189. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  190. default 0x00000000
  191. help
  192. The base address of exception vectors. This must be two pages
  193. in size.
  194. config ARM_PATCH_PHYS_VIRT
  195. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  196. default y
  197. depends on !XIP_KERNEL && MMU
  198. depends on !ARCH_REALVIEW || !SPARSEMEM
  199. help
  200. Patch phys-to-virt and virt-to-phys translation functions at
  201. boot and module load time according to the position of the
  202. kernel in system memory.
  203. This can only be used with non-XIP MMU kernels where the base
  204. of physical memory is at a 16MB boundary.
  205. Only disable this option if you know that you do not require
  206. this feature (eg, building a kernel for a single machine) and
  207. you need to shrink the kernel to the minimal size.
  208. config NEED_MACH_IO_H
  209. bool
  210. help
  211. Select this when mach/io.h is required to provide special
  212. definitions for this platform. The need for mach/io.h should
  213. be avoided when possible.
  214. config NEED_MACH_MEMORY_H
  215. bool
  216. help
  217. Select this when mach/memory.h is required to provide special
  218. definitions for this platform. The need for mach/memory.h should
  219. be avoided when possible.
  220. config PHYS_OFFSET
  221. hex "Physical address of main memory" if MMU
  222. depends on !ARM_PATCH_PHYS_VIRT
  223. default DRAM_BASE if !MMU
  224. default 0x00000000 if ARCH_EBSA110 || \
  225. EP93XX_SDCE3_SYNC_PHYS_OFFSET || \
  226. ARCH_FOOTBRIDGE || \
  227. ARCH_INTEGRATOR || \
  228. ARCH_IOP13XX || \
  229. ARCH_KS8695 || \
  230. (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
  231. default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
  232. default 0x20000000 if ARCH_S5PV210
  233. default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
  234. default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100
  235. default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET
  236. default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET
  237. default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET
  238. help
  239. Please provide the physical address corresponding to the
  240. location of main memory in your system.
  241. config GENERIC_BUG
  242. def_bool y
  243. depends on BUG
  244. source "init/Kconfig"
  245. source "kernel/Kconfig.freezer"
  246. menu "System Type"
  247. config MMU
  248. bool "MMU-based Paged Memory Management Support"
  249. default y
  250. help
  251. Select if you want MMU-based virtualised addressing space
  252. support by paged memory management. If unsure, say 'Y'.
  253. #
  254. # The "ARM system type" choice list is ordered alphabetically by option
  255. # text. Please add new entries in the option alphabetic order.
  256. #
  257. choice
  258. prompt "ARM system type"
  259. default ARCH_VERSATILE if !MMU
  260. default ARCH_MULTIPLATFORM if MMU
  261. config ARCH_MULTIPLATFORM
  262. bool "Allow multiple platforms to be selected"
  263. depends on MMU
  264. select ARCH_WANT_OPTIONAL_GPIOLIB
  265. select ARM_HAS_SG_CHAIN
  266. select ARM_PATCH_PHYS_VIRT
  267. select AUTO_ZRELADDR
  268. select CLKSRC_OF
  269. select COMMON_CLK
  270. select GENERIC_CLOCKEVENTS
  271. select MIGHT_HAVE_PCI
  272. select MULTI_IRQ_HANDLER
  273. select SPARSE_IRQ
  274. select USE_OF
  275. config ARCH_REALVIEW
  276. bool "ARM Ltd. RealView family"
  277. select ARCH_WANT_OPTIONAL_GPIOLIB
  278. select ARM_AMBA
  279. select ARM_TIMER_SP804
  280. select COMMON_CLK
  281. select COMMON_CLK_VERSATILE
  282. select GENERIC_CLOCKEVENTS
  283. select GPIO_PL061 if GPIOLIB
  284. select ICST
  285. select NEED_MACH_MEMORY_H
  286. select PLAT_VERSATILE
  287. select PLAT_VERSATILE_SCHED_CLOCK
  288. help
  289. This enables support for ARM Ltd RealView boards.
  290. config ARCH_VERSATILE
  291. bool "ARM Ltd. Versatile family"
  292. select ARCH_WANT_OPTIONAL_GPIOLIB
  293. select ARM_AMBA
  294. select ARM_TIMER_SP804
  295. select ARM_VIC
  296. select CLKDEV_LOOKUP
  297. select GENERIC_CLOCKEVENTS
  298. select HAVE_MACH_CLKDEV
  299. select ICST
  300. select PLAT_VERSATILE
  301. select PLAT_VERSATILE_CLOCK
  302. select PLAT_VERSATILE_SCHED_CLOCK
  303. select VERSATILE_FPGA_IRQ
  304. help
  305. This enables support for ARM Ltd Versatile board.
  306. config ARCH_AT91
  307. bool "Atmel AT91"
  308. select ARCH_REQUIRE_GPIOLIB
  309. select CLKDEV_LOOKUP
  310. select IRQ_DOMAIN
  311. select NEED_MACH_IO_H if PCCARD
  312. select PINCTRL
  313. select PINCTRL_AT91
  314. select USE_OF
  315. help
  316. This enables support for systems based on Atmel
  317. AT91RM9200, AT91SAM9 and SAMA5 processors.
  318. config ARCH_CLPS711X
  319. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  320. select ARCH_REQUIRE_GPIOLIB
  321. select AUTO_ZRELADDR
  322. select CLKSRC_MMIO
  323. select COMMON_CLK
  324. select CPU_ARM720T
  325. select GENERIC_CLOCKEVENTS
  326. select MFD_SYSCON
  327. select SOC_BUS
  328. help
  329. Support for Cirrus Logic 711x/721x/731x based boards.
  330. config ARCH_GEMINI
  331. bool "Cortina Systems Gemini"
  332. select ARCH_REQUIRE_GPIOLIB
  333. select CLKSRC_MMIO
  334. select CPU_FA526
  335. select GENERIC_CLOCKEVENTS
  336. help
  337. Support for the Cortina Systems Gemini family SoCs
  338. config ARCH_EBSA110
  339. bool "EBSA-110"
  340. select ARCH_USES_GETTIMEOFFSET
  341. select CPU_SA110
  342. select ISA
  343. select NEED_MACH_IO_H
  344. select NEED_MACH_MEMORY_H
  345. select NO_IOPORT_MAP
  346. help
  347. This is an evaluation board for the StrongARM processor available
  348. from Digital. It has limited hardware on-board, including an
  349. Ethernet interface, two PCMCIA sockets, two serial ports and a
  350. parallel port.
  351. config ARCH_EFM32
  352. bool "Energy Micro efm32"
  353. depends on !MMU
  354. select ARCH_REQUIRE_GPIOLIB
  355. select ARM_NVIC
  356. select AUTO_ZRELADDR
  357. select CLKSRC_OF
  358. select COMMON_CLK
  359. select CPU_V7M
  360. select GENERIC_CLOCKEVENTS
  361. select NO_DMA
  362. select NO_IOPORT_MAP
  363. select SPARSE_IRQ
  364. select USE_OF
  365. help
  366. Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
  367. processors.
  368. config ARCH_EP93XX
  369. bool "EP93xx-based"
  370. select ARCH_HAS_HOLES_MEMORYMODEL
  371. select ARCH_REQUIRE_GPIOLIB
  372. select ARCH_USES_GETTIMEOFFSET
  373. select ARM_AMBA
  374. select ARM_VIC
  375. select CLKDEV_LOOKUP
  376. select CPU_ARM920T
  377. help
  378. This enables support for the Cirrus EP93xx series of CPUs.
  379. config ARCH_FOOTBRIDGE
  380. bool "FootBridge"
  381. select CPU_SA110
  382. select FOOTBRIDGE
  383. select GENERIC_CLOCKEVENTS
  384. select HAVE_IDE
  385. select NEED_MACH_IO_H if !MMU
  386. select NEED_MACH_MEMORY_H
  387. help
  388. Support for systems based on the DC21285 companion chip
  389. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  390. config ARCH_NETX
  391. bool "Hilscher NetX based"
  392. select ARM_VIC
  393. select CLKSRC_MMIO
  394. select CPU_ARM926T
  395. select GENERIC_CLOCKEVENTS
  396. help
  397. This enables support for systems based on the Hilscher NetX Soc
  398. config ARCH_IOP13XX
  399. bool "IOP13xx-based"
  400. depends on MMU
  401. select CPU_XSC3
  402. select NEED_MACH_MEMORY_H
  403. select NEED_RET_TO_USER
  404. select PCI
  405. select PLAT_IOP
  406. select VMSPLIT_1G
  407. select SPARSE_IRQ
  408. help
  409. Support for Intel's IOP13XX (XScale) family of processors.
  410. config ARCH_IOP32X
  411. bool "IOP32x-based"
  412. depends on MMU
  413. select ARCH_REQUIRE_GPIOLIB
  414. select CPU_XSCALE
  415. select GPIO_IOP
  416. select NEED_RET_TO_USER
  417. select PCI
  418. select PLAT_IOP
  419. help
  420. Support for Intel's 80219 and IOP32X (XScale) family of
  421. processors.
  422. config ARCH_IOP33X
  423. bool "IOP33x-based"
  424. depends on MMU
  425. select ARCH_REQUIRE_GPIOLIB
  426. select CPU_XSCALE
  427. select GPIO_IOP
  428. select NEED_RET_TO_USER
  429. select PCI
  430. select PLAT_IOP
  431. help
  432. Support for Intel's IOP33X (XScale) family of processors.
  433. config ARCH_IXP4XX
  434. bool "IXP4xx-based"
  435. depends on MMU
  436. select ARCH_HAS_DMA_SET_COHERENT_MASK
  437. select ARCH_REQUIRE_GPIOLIB
  438. select ARCH_SUPPORTS_BIG_ENDIAN
  439. select CLKSRC_MMIO
  440. select CPU_XSCALE
  441. select DMABOUNCE if PCI
  442. select GENERIC_CLOCKEVENTS
  443. select MIGHT_HAVE_PCI
  444. select NEED_MACH_IO_H
  445. select USB_EHCI_BIG_ENDIAN_DESC
  446. select USB_EHCI_BIG_ENDIAN_MMIO
  447. help
  448. Support for Intel's IXP4XX (XScale) family of processors.
  449. config ARCH_DOVE
  450. bool "Marvell Dove"
  451. select ARCH_REQUIRE_GPIOLIB
  452. select CPU_PJ4
  453. select GENERIC_CLOCKEVENTS
  454. select MIGHT_HAVE_PCI
  455. select MVEBU_MBUS
  456. select PINCTRL
  457. select PINCTRL_DOVE
  458. select PLAT_ORION_LEGACY
  459. help
  460. Support for the Marvell Dove SoC 88AP510
  461. config ARCH_MV78XX0
  462. bool "Marvell MV78xx0"
  463. select ARCH_REQUIRE_GPIOLIB
  464. select CPU_FEROCEON
  465. select GENERIC_CLOCKEVENTS
  466. select MVEBU_MBUS
  467. select PCI
  468. select PLAT_ORION_LEGACY
  469. help
  470. Support for the following Marvell MV78xx0 series SoCs:
  471. MV781x0, MV782x0.
  472. config ARCH_ORION5X
  473. bool "Marvell Orion"
  474. depends on MMU
  475. select ARCH_REQUIRE_GPIOLIB
  476. select CPU_FEROCEON
  477. select GENERIC_CLOCKEVENTS
  478. select MVEBU_MBUS
  479. select PCI
  480. select PLAT_ORION_LEGACY
  481. help
  482. Support for the following Marvell Orion 5x series SoCs:
  483. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  484. Orion-2 (5281), Orion-1-90 (6183).
  485. config ARCH_MMP
  486. bool "Marvell PXA168/910/MMP2"
  487. depends on MMU
  488. select ARCH_REQUIRE_GPIOLIB
  489. select CLKDEV_LOOKUP
  490. select GENERIC_ALLOCATOR
  491. select GENERIC_CLOCKEVENTS
  492. select GPIO_PXA
  493. select IRQ_DOMAIN
  494. select MULTI_IRQ_HANDLER
  495. select PINCTRL
  496. select PLAT_PXA
  497. select SPARSE_IRQ
  498. help
  499. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  500. config ARCH_KS8695
  501. bool "Micrel/Kendin KS8695"
  502. select ARCH_REQUIRE_GPIOLIB
  503. select CLKSRC_MMIO
  504. select CPU_ARM922T
  505. select GENERIC_CLOCKEVENTS
  506. select NEED_MACH_MEMORY_H
  507. help
  508. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  509. System-on-Chip devices.
  510. config ARCH_W90X900
  511. bool "Nuvoton W90X900 CPU"
  512. select ARCH_REQUIRE_GPIOLIB
  513. select CLKDEV_LOOKUP
  514. select CLKSRC_MMIO
  515. select CPU_ARM926T
  516. select GENERIC_CLOCKEVENTS
  517. help
  518. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  519. At present, the w90x900 has been renamed nuc900, regarding
  520. the ARM series product line, you can login the following
  521. link address to know more.
  522. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  523. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  524. config ARCH_LPC32XX
  525. bool "NXP LPC32XX"
  526. select ARCH_REQUIRE_GPIOLIB
  527. select ARM_AMBA
  528. select CLKDEV_LOOKUP
  529. select CLKSRC_MMIO
  530. select CPU_ARM926T
  531. select GENERIC_CLOCKEVENTS
  532. select HAVE_IDE
  533. select USE_OF
  534. help
  535. Support for the NXP LPC32XX family of processors
  536. config ARCH_PXA
  537. bool "PXA2xx/PXA3xx-based"
  538. depends on MMU
  539. select ARCH_MTD_XIP
  540. select ARCH_REQUIRE_GPIOLIB
  541. select ARM_CPU_SUSPEND if PM
  542. select AUTO_ZRELADDR
  543. select CLKDEV_LOOKUP
  544. select CLKSRC_MMIO
  545. select CLKSRC_OF
  546. select GENERIC_CLOCKEVENTS
  547. select GPIO_PXA
  548. select HAVE_IDE
  549. select MULTI_IRQ_HANDLER
  550. select PLAT_PXA
  551. select SPARSE_IRQ
  552. help
  553. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  554. config ARCH_MSM
  555. bool "Qualcomm MSM (non-multiplatform)"
  556. select ARCH_REQUIRE_GPIOLIB
  557. select COMMON_CLK
  558. select GENERIC_CLOCKEVENTS
  559. help
  560. Support for Qualcomm MSM/QSD based systems. This runs on the
  561. apps processor of the MSM/QSD and depends on a shared memory
  562. interface to the modem processor which runs the baseband
  563. stack and controls some vital subsystems
  564. (clock and power control, etc).
  565. config ARCH_SHMOBILE_LEGACY
  566. bool "Renesas ARM SoCs (non-multiplatform)"
  567. select ARCH_SHMOBILE
  568. select ARM_PATCH_PHYS_VIRT if MMU
  569. select CLKDEV_LOOKUP
  570. select CPU_V7
  571. select GENERIC_CLOCKEVENTS
  572. select HAVE_ARM_SCU if SMP
  573. select HAVE_ARM_TWD if SMP
  574. select HAVE_MACH_CLKDEV
  575. select HAVE_SMP
  576. select MIGHT_HAVE_CACHE_L2X0
  577. select MULTI_IRQ_HANDLER
  578. select NO_IOPORT_MAP
  579. select PINCTRL
  580. select PM_GENERIC_DOMAINS if PM
  581. select SH_CLK_CPG
  582. select SPARSE_IRQ
  583. help
  584. Support for Renesas ARM SoC platforms using a non-multiplatform
  585. kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
  586. and RZ families.
  587. config ARCH_RPC
  588. bool "RiscPC"
  589. select ARCH_ACORN
  590. select ARCH_MAY_HAVE_PC_FDC
  591. select ARCH_SPARSEMEM_ENABLE
  592. select ARCH_USES_GETTIMEOFFSET
  593. select CPU_SA110
  594. select FIQ
  595. select HAVE_IDE
  596. select HAVE_PATA_PLATFORM
  597. select ISA_DMA_API
  598. select NEED_MACH_IO_H
  599. select NEED_MACH_MEMORY_H
  600. select NO_IOPORT_MAP
  601. select VIRT_TO_BUS
  602. help
  603. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  604. CD-ROM interface, serial and parallel port, and the floppy drive.
  605. config ARCH_SA1100
  606. bool "SA1100-based"
  607. select ARCH_MTD_XIP
  608. select ARCH_REQUIRE_GPIOLIB
  609. select ARCH_SPARSEMEM_ENABLE
  610. select CLKDEV_LOOKUP
  611. select CLKSRC_MMIO
  612. select CPU_FREQ
  613. select CPU_SA1100
  614. select GENERIC_CLOCKEVENTS
  615. select HAVE_IDE
  616. select IRQ_DOMAIN
  617. select ISA
  618. select MULTI_IRQ_HANDLER
  619. select NEED_MACH_MEMORY_H
  620. select SPARSE_IRQ
  621. help
  622. Support for StrongARM 11x0 based boards.
  623. config ARCH_S3C24XX
  624. bool "Samsung S3C24XX SoCs"
  625. select ARCH_REQUIRE_GPIOLIB
  626. select ATAGS
  627. select CLKDEV_LOOKUP
  628. select CLKSRC_SAMSUNG_PWM
  629. select GENERIC_CLOCKEVENTS
  630. select GPIO_SAMSUNG
  631. select HAVE_S3C2410_I2C if I2C
  632. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  633. select HAVE_S3C_RTC if RTC_CLASS
  634. select MULTI_IRQ_HANDLER
  635. select NEED_MACH_IO_H
  636. select SAMSUNG_ATAGS
  637. help
  638. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  639. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  640. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  641. Samsung SMDK2410 development board (and derivatives).
  642. config ARCH_S3C64XX
  643. bool "Samsung S3C64XX"
  644. select ARCH_REQUIRE_GPIOLIB
  645. select ARM_AMBA
  646. select ARM_VIC
  647. select ATAGS
  648. select CLKDEV_LOOKUP
  649. select CLKSRC_SAMSUNG_PWM
  650. select COMMON_CLK_SAMSUNG
  651. select CPU_V6K
  652. select GENERIC_CLOCKEVENTS
  653. select GPIO_SAMSUNG
  654. select HAVE_S3C2410_I2C if I2C
  655. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  656. select HAVE_TCM
  657. select NO_IOPORT_MAP
  658. select PLAT_SAMSUNG
  659. select PM_GENERIC_DOMAINS if PM
  660. select S3C_DEV_NAND
  661. select S3C_GPIO_TRACK
  662. select SAMSUNG_ATAGS
  663. select SAMSUNG_WAKEMASK
  664. select SAMSUNG_WDT_RESET
  665. help
  666. Samsung S3C64XX series based systems
  667. config ARCH_DAVINCI
  668. bool "TI DaVinci"
  669. select ARCH_HAS_HOLES_MEMORYMODEL
  670. select ARCH_REQUIRE_GPIOLIB
  671. select CLKDEV_LOOKUP
  672. select GENERIC_ALLOCATOR
  673. select GENERIC_CLOCKEVENTS
  674. select GENERIC_IRQ_CHIP
  675. select HAVE_IDE
  676. select TI_PRIV_EDMA
  677. select USE_OF
  678. select ZONE_DMA
  679. help
  680. Support for TI's DaVinci platform.
  681. config ARCH_OMAP1
  682. bool "TI OMAP1"
  683. depends on MMU
  684. select ARCH_HAS_HOLES_MEMORYMODEL
  685. select ARCH_OMAP
  686. select ARCH_REQUIRE_GPIOLIB
  687. select CLKDEV_LOOKUP
  688. select CLKSRC_MMIO
  689. select GENERIC_CLOCKEVENTS
  690. select GENERIC_IRQ_CHIP
  691. select HAVE_IDE
  692. select IRQ_DOMAIN
  693. select NEED_MACH_IO_H if PCCARD
  694. select NEED_MACH_MEMORY_H
  695. help
  696. Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
  697. endchoice
  698. menu "Multiple platform selection"
  699. depends on ARCH_MULTIPLATFORM
  700. comment "CPU Core family selection"
  701. config ARCH_MULTI_V4
  702. bool "ARMv4 based platforms (FA526)"
  703. depends on !ARCH_MULTI_V6_V7
  704. select ARCH_MULTI_V4_V5
  705. select CPU_FA526
  706. config ARCH_MULTI_V4T
  707. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  708. depends on !ARCH_MULTI_V6_V7
  709. select ARCH_MULTI_V4_V5
  710. select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
  711. CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
  712. CPU_ARM925T || CPU_ARM940T)
  713. config ARCH_MULTI_V5
  714. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  715. depends on !ARCH_MULTI_V6_V7
  716. select ARCH_MULTI_V4_V5
  717. select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
  718. CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
  719. CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
  720. config ARCH_MULTI_V4_V5
  721. bool
  722. config ARCH_MULTI_V6
  723. bool "ARMv6 based platforms (ARM11)"
  724. select ARCH_MULTI_V6_V7
  725. select CPU_V6K
  726. config ARCH_MULTI_V7
  727. bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
  728. default y
  729. select ARCH_MULTI_V6_V7
  730. select CPU_V7
  731. select HAVE_SMP
  732. config ARCH_MULTI_V6_V7
  733. bool
  734. select MIGHT_HAVE_CACHE_L2X0
  735. config ARCH_MULTI_CPU_AUTO
  736. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  737. select ARCH_MULTI_V5
  738. endmenu
  739. config ARCH_VIRT
  740. bool "Dummy Virtual Machine" if ARCH_MULTI_V7
  741. select ARM_AMBA
  742. select ARM_GIC
  743. select ARM_PSCI
  744. select HAVE_ARM_ARCH_TIMER
  745. #
  746. # This is sorted alphabetically by mach-* pathname. However, plat-*
  747. # Kconfigs may be included either alphabetically (according to the
  748. # plat- suffix) or along side the corresponding mach-* source.
  749. #
  750. source "arch/arm/mach-mvebu/Kconfig"
  751. source "arch/arm/mach-asm9260/Kconfig"
  752. source "arch/arm/mach-at91/Kconfig"
  753. source "arch/arm/mach-axxia/Kconfig"
  754. source "arch/arm/mach-bcm/Kconfig"
  755. source "arch/arm/mach-berlin/Kconfig"
  756. source "arch/arm/mach-clps711x/Kconfig"
  757. source "arch/arm/mach-cns3xxx/Kconfig"
  758. source "arch/arm/mach-davinci/Kconfig"
  759. source "arch/arm/mach-digicolor/Kconfig"
  760. source "arch/arm/mach-dove/Kconfig"
  761. source "arch/arm/mach-ep93xx/Kconfig"
  762. source "arch/arm/mach-footbridge/Kconfig"
  763. source "arch/arm/mach-gemini/Kconfig"
  764. source "arch/arm/mach-highbank/Kconfig"
  765. source "arch/arm/mach-hisi/Kconfig"
  766. source "arch/arm/mach-integrator/Kconfig"
  767. source "arch/arm/mach-iop32x/Kconfig"
  768. source "arch/arm/mach-iop33x/Kconfig"
  769. source "arch/arm/mach-iop13xx/Kconfig"
  770. source "arch/arm/mach-ixp4xx/Kconfig"
  771. source "arch/arm/mach-keystone/Kconfig"
  772. source "arch/arm/mach-ks8695/Kconfig"
  773. source "arch/arm/mach-meson/Kconfig"
  774. source "arch/arm/mach-msm/Kconfig"
  775. source "arch/arm/mach-moxart/Kconfig"
  776. source "arch/arm/mach-mv78xx0/Kconfig"
  777. source "arch/arm/mach-imx/Kconfig"
  778. source "arch/arm/mach-mediatek/Kconfig"
  779. source "arch/arm/mach-mxs/Kconfig"
  780. source "arch/arm/mach-netx/Kconfig"
  781. source "arch/arm/mach-nomadik/Kconfig"
  782. source "arch/arm/mach-nspire/Kconfig"
  783. source "arch/arm/plat-omap/Kconfig"
  784. source "arch/arm/mach-omap1/Kconfig"
  785. source "arch/arm/mach-omap2/Kconfig"
  786. source "arch/arm/mach-orion5x/Kconfig"
  787. source "arch/arm/mach-picoxcell/Kconfig"
  788. source "arch/arm/mach-pxa/Kconfig"
  789. source "arch/arm/plat-pxa/Kconfig"
  790. source "arch/arm/mach-mmp/Kconfig"
  791. source "arch/arm/mach-qcom/Kconfig"
  792. source "arch/arm/mach-realview/Kconfig"
  793. source "arch/arm/mach-rockchip/Kconfig"
  794. source "arch/arm/mach-sa1100/Kconfig"
  795. source "arch/arm/mach-socfpga/Kconfig"
  796. source "arch/arm/mach-spear/Kconfig"
  797. source "arch/arm/mach-sti/Kconfig"
  798. source "arch/arm/mach-s3c24xx/Kconfig"
  799. source "arch/arm/mach-s3c64xx/Kconfig"
  800. source "arch/arm/mach-s5pv210/Kconfig"
  801. source "arch/arm/mach-exynos/Kconfig"
  802. source "arch/arm/plat-samsung/Kconfig"
  803. source "arch/arm/mach-shmobile/Kconfig"
  804. source "arch/arm/mach-sunxi/Kconfig"
  805. source "arch/arm/mach-prima2/Kconfig"
  806. source "arch/arm/mach-tegra/Kconfig"
  807. source "arch/arm/mach-u300/Kconfig"
  808. source "arch/arm/mach-ux500/Kconfig"
  809. source "arch/arm/mach-versatile/Kconfig"
  810. source "arch/arm/mach-vexpress/Kconfig"
  811. source "arch/arm/plat-versatile/Kconfig"
  812. source "arch/arm/mach-vt8500/Kconfig"
  813. source "arch/arm/mach-w90x900/Kconfig"
  814. source "arch/arm/mach-zynq/Kconfig"
  815. # Definitions to make life easier
  816. config ARCH_ACORN
  817. bool
  818. config PLAT_IOP
  819. bool
  820. select GENERIC_CLOCKEVENTS
  821. config PLAT_ORION
  822. bool
  823. select CLKSRC_MMIO
  824. select COMMON_CLK
  825. select GENERIC_IRQ_CHIP
  826. select IRQ_DOMAIN
  827. config PLAT_ORION_LEGACY
  828. bool
  829. select PLAT_ORION
  830. config PLAT_PXA
  831. bool
  832. config PLAT_VERSATILE
  833. bool
  834. config ARM_TIMER_SP804
  835. bool
  836. select CLKSRC_MMIO
  837. select CLKSRC_OF if OF
  838. source "arch/arm/firmware/Kconfig"
  839. source arch/arm/mm/Kconfig
  840. config IWMMXT
  841. bool "Enable iWMMXt support"
  842. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
  843. default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
  844. help
  845. Enable support for iWMMXt context switching at run time if
  846. running on a CPU that supports it.
  847. config MULTI_IRQ_HANDLER
  848. bool
  849. help
  850. Allow each machine to specify it's own IRQ handler at run time.
  851. if !MMU
  852. source "arch/arm/Kconfig-nommu"
  853. endif
  854. config PJ4B_ERRATA_4742
  855. bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
  856. depends on CPU_PJ4B && MACH_ARMADA_370
  857. default y
  858. help
  859. When coming out of either a Wait for Interrupt (WFI) or a Wait for
  860. Event (WFE) IDLE states, a specific timing sensitivity exists between
  861. the retiring WFI/WFE instructions and the newly issued subsequent
  862. instructions. This sensitivity can result in a CPU hang scenario.
  863. Workaround:
  864. The software must insert either a Data Synchronization Barrier (DSB)
  865. or Data Memory Barrier (DMB) command immediately after the WFI/WFE
  866. instruction
  867. config ARM_ERRATA_326103
  868. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  869. depends on CPU_V6
  870. help
  871. Executing a SWP instruction to read-only memory does not set bit 11
  872. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  873. treat the access as a read, preventing a COW from occurring and
  874. causing the faulting task to livelock.
  875. config ARM_ERRATA_411920
  876. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  877. depends on CPU_V6 || CPU_V6K
  878. help
  879. Invalidation of the Instruction Cache operation can
  880. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  881. It does not affect the MPCore. This option enables the ARM Ltd.
  882. recommended workaround.
  883. config ARM_ERRATA_430973
  884. bool "ARM errata: Stale prediction on replaced interworking branch"
  885. depends on CPU_V7
  886. help
  887. This option enables the workaround for the 430973 Cortex-A8
  888. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  889. interworking branch is replaced with another code sequence at the
  890. same virtual address, whether due to self-modifying code or virtual
  891. to physical address re-mapping, Cortex-A8 does not recover from the
  892. stale interworking branch prediction. This results in Cortex-A8
  893. executing the new code sequence in the incorrect ARM or Thumb state.
  894. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  895. and also flushes the branch target cache at every context switch.
  896. Note that setting specific bits in the ACTLR register may not be
  897. available in non-secure mode.
  898. config ARM_ERRATA_458693
  899. bool "ARM errata: Processor deadlock when a false hazard is created"
  900. depends on CPU_V7
  901. depends on !ARCH_MULTIPLATFORM
  902. help
  903. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  904. erratum. For very specific sequences of memory operations, it is
  905. possible for a hazard condition intended for a cache line to instead
  906. be incorrectly associated with a different cache line. This false
  907. hazard might then cause a processor deadlock. The workaround enables
  908. the L1 caching of the NEON accesses and disables the PLD instruction
  909. in the ACTLR register. Note that setting specific bits in the ACTLR
  910. register may not be available in non-secure mode.
  911. config ARM_ERRATA_460075
  912. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  913. depends on CPU_V7
  914. depends on !ARCH_MULTIPLATFORM
  915. help
  916. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  917. erratum. Any asynchronous access to the L2 cache may encounter a
  918. situation in which recent store transactions to the L2 cache are lost
  919. and overwritten with stale memory contents from external memory. The
  920. workaround disables the write-allocate mode for the L2 cache via the
  921. ACTLR register. Note that setting specific bits in the ACTLR register
  922. may not be available in non-secure mode.
  923. config ARM_ERRATA_742230
  924. bool "ARM errata: DMB operation may be faulty"
  925. depends on CPU_V7 && SMP
  926. depends on !ARCH_MULTIPLATFORM
  927. help
  928. This option enables the workaround for the 742230 Cortex-A9
  929. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  930. between two write operations may not ensure the correct visibility
  931. ordering of the two writes. This workaround sets a specific bit in
  932. the diagnostic register of the Cortex-A9 which causes the DMB
  933. instruction to behave as a DSB, ensuring the correct behaviour of
  934. the two writes.
  935. config ARM_ERRATA_742231
  936. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  937. depends on CPU_V7 && SMP
  938. depends on !ARCH_MULTIPLATFORM
  939. help
  940. This option enables the workaround for the 742231 Cortex-A9
  941. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  942. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  943. accessing some data located in the same cache line, may get corrupted
  944. data due to bad handling of the address hazard when the line gets
  945. replaced from one of the CPUs at the same time as another CPU is
  946. accessing it. This workaround sets specific bits in the diagnostic
  947. register of the Cortex-A9 which reduces the linefill issuing
  948. capabilities of the processor.
  949. config ARM_ERRATA_643719
  950. bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
  951. depends on CPU_V7 && SMP
  952. help
  953. This option enables the workaround for the 643719 Cortex-A9 (prior to
  954. r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
  955. register returns zero when it should return one. The workaround
  956. corrects this value, ensuring cache maintenance operations which use
  957. it behave as intended and avoiding data corruption.
  958. config ARM_ERRATA_720789
  959. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  960. depends on CPU_V7
  961. help
  962. This option enables the workaround for the 720789 Cortex-A9 (prior to
  963. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  964. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  965. As a consequence of this erratum, some TLB entries which should be
  966. invalidated are not, resulting in an incoherency in the system page
  967. tables. The workaround changes the TLB flushing routines to invalidate
  968. entries regardless of the ASID.
  969. config ARM_ERRATA_743622
  970. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  971. depends on CPU_V7
  972. depends on !ARCH_MULTIPLATFORM
  973. help
  974. This option enables the workaround for the 743622 Cortex-A9
  975. (r2p*) erratum. Under very rare conditions, a faulty
  976. optimisation in the Cortex-A9 Store Buffer may lead to data
  977. corruption. This workaround sets a specific bit in the diagnostic
  978. register of the Cortex-A9 which disables the Store Buffer
  979. optimisation, preventing the defect from occurring. This has no
  980. visible impact on the overall performance or power consumption of the
  981. processor.
  982. config ARM_ERRATA_751472
  983. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  984. depends on CPU_V7
  985. depends on !ARCH_MULTIPLATFORM
  986. help
  987. This option enables the workaround for the 751472 Cortex-A9 (prior
  988. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  989. completion of a following broadcasted operation if the second
  990. operation is received by a CPU before the ICIALLUIS has completed,
  991. potentially leading to corrupted entries in the cache or TLB.
  992. config ARM_ERRATA_754322
  993. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  994. depends on CPU_V7
  995. help
  996. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  997. r3p*) erratum. A speculative memory access may cause a page table walk
  998. which starts prior to an ASID switch but completes afterwards. This
  999. can populate the micro-TLB with a stale entry which may be hit with
  1000. the new ASID. This workaround places two dsb instructions in the mm
  1001. switching code so that no page table walks can cross the ASID switch.
  1002. config ARM_ERRATA_754327
  1003. bool "ARM errata: no automatic Store Buffer drain"
  1004. depends on CPU_V7 && SMP
  1005. help
  1006. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1007. r2p0) erratum. The Store Buffer does not have any automatic draining
  1008. mechanism and therefore a livelock may occur if an external agent
  1009. continuously polls a memory location waiting to observe an update.
  1010. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1011. written polling loops from denying visibility of updates to memory.
  1012. config ARM_ERRATA_364296
  1013. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1014. depends on CPU_V6
  1015. help
  1016. This options enables the workaround for the 364296 ARM1136
  1017. r0p2 erratum (possible cache data corruption with
  1018. hit-under-miss enabled). It sets the undocumented bit 31 in
  1019. the auxiliary control register and the FI bit in the control
  1020. register, thus disabling hit-under-miss without putting the
  1021. processor into full low interrupt latency mode. ARM11MPCore
  1022. is not affected.
  1023. config ARM_ERRATA_764369
  1024. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1025. depends on CPU_V7 && SMP
  1026. help
  1027. This option enables the workaround for erratum 764369
  1028. affecting Cortex-A9 MPCore with two or more processors (all
  1029. current revisions). Under certain timing circumstances, a data
  1030. cache line maintenance operation by MVA targeting an Inner
  1031. Shareable memory region may fail to proceed up to either the
  1032. Point of Coherency or to the Point of Unification of the
  1033. system. This workaround adds a DSB instruction before the
  1034. relevant cache maintenance functions and sets a specific bit
  1035. in the diagnostic control register of the SCU.
  1036. config ARM_ERRATA_775420
  1037. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  1038. depends on CPU_V7
  1039. help
  1040. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  1041. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  1042. operation aborts with MMU exception, it might cause the processor
  1043. to deadlock. This workaround puts DSB before executing ISB if
  1044. an abort may occur on cache maintenance.
  1045. config ARM_ERRATA_798181
  1046. bool "ARM errata: TLBI/DSB failure on Cortex-A15"
  1047. depends on CPU_V7 && SMP
  1048. help
  1049. On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
  1050. adequately shooting down all use of the old entries. This
  1051. option enables the Linux kernel workaround for this erratum
  1052. which sends an IPI to the CPUs that are running the same ASID
  1053. as the one being invalidated.
  1054. config ARM_ERRATA_773022
  1055. bool "ARM errata: incorrect instructions may be executed from loop buffer"
  1056. depends on CPU_V7
  1057. help
  1058. This option enables the workaround for the 773022 Cortex-A15
  1059. (up to r0p4) erratum. In certain rare sequences of code, the
  1060. loop buffer may deliver incorrect instructions. This
  1061. workaround disables the loop buffer to avoid the erratum.
  1062. endmenu
  1063. source "arch/arm/common/Kconfig"
  1064. menu "Bus support"
  1065. config ISA
  1066. bool
  1067. help
  1068. Find out whether you have ISA slots on your motherboard. ISA is the
  1069. name of a bus system, i.e. the way the CPU talks to the other stuff
  1070. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1071. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1072. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1073. # Select ISA DMA controller support
  1074. config ISA_DMA
  1075. bool
  1076. select ISA_DMA_API
  1077. # Select ISA DMA interface
  1078. config ISA_DMA_API
  1079. bool
  1080. config PCI
  1081. bool "PCI support" if MIGHT_HAVE_PCI
  1082. help
  1083. Find out whether you have a PCI motherboard. PCI is the name of a
  1084. bus system, i.e. the way the CPU talks to the other stuff inside
  1085. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1086. VESA. If you have PCI, say Y, otherwise N.
  1087. config PCI_DOMAINS
  1088. bool
  1089. depends on PCI
  1090. config PCI_DOMAINS_GENERIC
  1091. def_bool PCI_DOMAINS
  1092. config PCI_NANOENGINE
  1093. bool "BSE nanoEngine PCI support"
  1094. depends on SA1100_NANOENGINE
  1095. help
  1096. Enable PCI on the BSE nanoEngine board.
  1097. config PCI_SYSCALL
  1098. def_bool PCI
  1099. config PCI_HOST_ITE8152
  1100. bool
  1101. depends on PCI && MACH_ARMCORE
  1102. default y
  1103. select DMABOUNCE
  1104. source "drivers/pci/Kconfig"
  1105. source "drivers/pci/pcie/Kconfig"
  1106. source "drivers/pcmcia/Kconfig"
  1107. endmenu
  1108. menu "Kernel Features"
  1109. config HAVE_SMP
  1110. bool
  1111. help
  1112. This option should be selected by machines which have an SMP-
  1113. capable CPU.
  1114. The only effect of this option is to make the SMP-related
  1115. options available to the user for configuration.
  1116. config SMP
  1117. bool "Symmetric Multi-Processing"
  1118. depends on CPU_V6K || CPU_V7
  1119. depends on GENERIC_CLOCKEVENTS
  1120. depends on HAVE_SMP
  1121. depends on MMU || ARM_MPU
  1122. help
  1123. This enables support for systems with more than one CPU. If you have
  1124. a system with only one CPU, say N. If you have a system with more
  1125. than one CPU, say Y.
  1126. If you say N here, the kernel will run on uni- and multiprocessor
  1127. machines, but will use only one CPU of a multiprocessor machine. If
  1128. you say Y here, the kernel will run on many, but not all,
  1129. uniprocessor machines. On a uniprocessor machine, the kernel
  1130. will run faster if you say N here.
  1131. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1132. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1133. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1134. If you don't know what to do here, say N.
  1135. config SMP_ON_UP
  1136. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1137. depends on SMP && !XIP_KERNEL && MMU
  1138. default y
  1139. help
  1140. SMP kernels contain instructions which fail on non-SMP processors.
  1141. Enabling this option allows the kernel to modify itself to make
  1142. these instructions safe. Disabling it allows about 1K of space
  1143. savings.
  1144. If you don't know what to do here, say Y.
  1145. config ARM_CPU_TOPOLOGY
  1146. bool "Support cpu topology definition"
  1147. depends on SMP && CPU_V7
  1148. default y
  1149. help
  1150. Support ARM cpu topology definition. The MPIDR register defines
  1151. affinity between processors which is then used to describe the cpu
  1152. topology of an ARM System.
  1153. config SCHED_MC
  1154. bool "Multi-core scheduler support"
  1155. depends on ARM_CPU_TOPOLOGY
  1156. help
  1157. Multi-core scheduler support improves the CPU scheduler's decision
  1158. making when dealing with multi-core CPU chips at a cost of slightly
  1159. increased overhead in some places. If unsure say N here.
  1160. config SCHED_SMT
  1161. bool "SMT scheduler support"
  1162. depends on ARM_CPU_TOPOLOGY
  1163. help
  1164. Improves the CPU scheduler's decision making when dealing with
  1165. MultiThreading at a cost of slightly increased overhead in some
  1166. places. If unsure say N here.
  1167. config HAVE_ARM_SCU
  1168. bool
  1169. help
  1170. This option enables support for the ARM system coherency unit
  1171. config HAVE_ARM_ARCH_TIMER
  1172. bool "Architected timer support"
  1173. depends on CPU_V7
  1174. select ARM_ARCH_TIMER
  1175. select GENERIC_CLOCKEVENTS
  1176. help
  1177. This option enables support for the ARM architected timer
  1178. config HAVE_ARM_TWD
  1179. bool
  1180. depends on SMP
  1181. select CLKSRC_OF if OF
  1182. help
  1183. This options enables support for the ARM timer and watchdog unit
  1184. config MCPM
  1185. bool "Multi-Cluster Power Management"
  1186. depends on CPU_V7 && SMP
  1187. help
  1188. This option provides the common power management infrastructure
  1189. for (multi-)cluster based systems, such as big.LITTLE based
  1190. systems.
  1191. config MCPM_QUAD_CLUSTER
  1192. bool
  1193. depends on MCPM
  1194. help
  1195. To avoid wasting resources unnecessarily, MCPM only supports up
  1196. to 2 clusters by default.
  1197. Platforms with 3 or 4 clusters that use MCPM must select this
  1198. option to allow the additional clusters to be managed.
  1199. config BIG_LITTLE
  1200. bool "big.LITTLE support (Experimental)"
  1201. depends on CPU_V7 && SMP
  1202. select MCPM
  1203. help
  1204. This option enables support selections for the big.LITTLE
  1205. system architecture.
  1206. config BL_SWITCHER
  1207. bool "big.LITTLE switcher support"
  1208. depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
  1209. select ARM_CPU_SUSPEND
  1210. select CPU_PM
  1211. help
  1212. The big.LITTLE "switcher" provides the core functionality to
  1213. transparently handle transition between a cluster of A15's
  1214. and a cluster of A7's in a big.LITTLE system.
  1215. config BL_SWITCHER_DUMMY_IF
  1216. tristate "Simple big.LITTLE switcher user interface"
  1217. depends on BL_SWITCHER && DEBUG_KERNEL
  1218. help
  1219. This is a simple and dummy char dev interface to control
  1220. the big.LITTLE switcher core code. It is meant for
  1221. debugging purposes only.
  1222. choice
  1223. prompt "Memory split"
  1224. depends on MMU
  1225. default VMSPLIT_3G
  1226. help
  1227. Select the desired split between kernel and user memory.
  1228. If you are not absolutely sure what you are doing, leave this
  1229. option alone!
  1230. config VMSPLIT_3G
  1231. bool "3G/1G user/kernel split"
  1232. config VMSPLIT_2G
  1233. bool "2G/2G user/kernel split"
  1234. config VMSPLIT_1G
  1235. bool "1G/3G user/kernel split"
  1236. endchoice
  1237. config PAGE_OFFSET
  1238. hex
  1239. default PHYS_OFFSET if !MMU
  1240. default 0x40000000 if VMSPLIT_1G
  1241. default 0x80000000 if VMSPLIT_2G
  1242. default 0xC0000000
  1243. config NR_CPUS
  1244. int "Maximum number of CPUs (2-32)"
  1245. range 2 32
  1246. depends on SMP
  1247. default "4"
  1248. config HOTPLUG_CPU
  1249. bool "Support for hot-pluggable CPUs"
  1250. depends on SMP
  1251. help
  1252. Say Y here to experiment with turning CPUs off and on. CPUs
  1253. can be controlled through /sys/devices/system/cpu.
  1254. config ARM_PSCI
  1255. bool "Support for the ARM Power State Coordination Interface (PSCI)"
  1256. depends on CPU_V7
  1257. help
  1258. Say Y here if you want Linux to communicate with system firmware
  1259. implementing the PSCI specification for CPU-centric power
  1260. management operations described in ARM document number ARM DEN
  1261. 0022A ("Power State Coordination Interface System Software on
  1262. ARM processors").
  1263. # The GPIO number here must be sorted by descending number. In case of
  1264. # a multiplatform kernel, we just want the highest value required by the
  1265. # selected platforms.
  1266. config ARCH_NR_GPIO
  1267. int
  1268. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA || ARCH_ZYNQ
  1269. default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
  1270. SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
  1271. default 416 if ARCH_SUNXI
  1272. default 392 if ARCH_U8500
  1273. default 352 if ARCH_VT8500
  1274. default 288 if ARCH_ROCKCHIP
  1275. default 264 if MACH_H4700
  1276. default 0
  1277. help
  1278. Maximum number of GPIOs in the system.
  1279. If unsure, leave the default value.
  1280. source kernel/Kconfig.preempt
  1281. config HZ_FIXED
  1282. int
  1283. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
  1284. ARCH_S5PV210 || ARCH_EXYNOS4
  1285. default AT91_TIMER_HZ if ARCH_AT91
  1286. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
  1287. default 0
  1288. choice
  1289. depends on HZ_FIXED = 0
  1290. prompt "Timer frequency"
  1291. config HZ_100
  1292. bool "100 Hz"
  1293. config HZ_200
  1294. bool "200 Hz"
  1295. config HZ_250
  1296. bool "250 Hz"
  1297. config HZ_300
  1298. bool "300 Hz"
  1299. config HZ_500
  1300. bool "500 Hz"
  1301. config HZ_1000
  1302. bool "1000 Hz"
  1303. endchoice
  1304. config HZ
  1305. int
  1306. default HZ_FIXED if HZ_FIXED != 0
  1307. default 100 if HZ_100
  1308. default 200 if HZ_200
  1309. default 250 if HZ_250
  1310. default 300 if HZ_300
  1311. default 500 if HZ_500
  1312. default 1000
  1313. config SCHED_HRTICK
  1314. def_bool HIGH_RES_TIMERS
  1315. config THUMB2_KERNEL
  1316. bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
  1317. depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
  1318. default y if CPU_THUMBONLY
  1319. select AEABI
  1320. select ARM_ASM_UNIFIED
  1321. select ARM_UNWIND
  1322. help
  1323. By enabling this option, the kernel will be compiled in
  1324. Thumb-2 mode. A compiler/assembler that understand the unified
  1325. ARM-Thumb syntax is needed.
  1326. If unsure, say N.
  1327. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1328. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1329. depends on THUMB2_KERNEL && MODULES
  1330. default y
  1331. help
  1332. Various binutils versions can resolve Thumb-2 branches to
  1333. locally-defined, preemptible global symbols as short-range "b.n"
  1334. branch instructions.
  1335. This is a problem, because there's no guarantee the final
  1336. destination of the symbol, or any candidate locations for a
  1337. trampoline, are within range of the branch. For this reason, the
  1338. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1339. relocation in modules at all, and it makes little sense to add
  1340. support.
  1341. The symptom is that the kernel fails with an "unsupported
  1342. relocation" error when loading some modules.
  1343. Until fixed tools are available, passing
  1344. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1345. code which hits this problem, at the cost of a bit of extra runtime
  1346. stack usage in some cases.
  1347. The problem is described in more detail at:
  1348. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1349. Only Thumb-2 kernels are affected.
  1350. Unless you are sure your tools don't have this problem, say Y.
  1351. config ARM_ASM_UNIFIED
  1352. bool
  1353. config AEABI
  1354. bool "Use the ARM EABI to compile the kernel"
  1355. help
  1356. This option allows for the kernel to be compiled using the latest
  1357. ARM ABI (aka EABI). This is only useful if you are using a user
  1358. space environment that is also compiled with EABI.
  1359. Since there are major incompatibilities between the legacy ABI and
  1360. EABI, especially with regard to structure member alignment, this
  1361. option also changes the kernel syscall calling convention to
  1362. disambiguate both ABIs and allow for backward compatibility support
  1363. (selected with CONFIG_OABI_COMPAT).
  1364. To use this you need GCC version 4.0.0 or later.
  1365. config OABI_COMPAT
  1366. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1367. depends on AEABI && !THUMB2_KERNEL
  1368. help
  1369. This option preserves the old syscall interface along with the
  1370. new (ARM EABI) one. It also provides a compatibility layer to
  1371. intercept syscalls that have structure arguments which layout
  1372. in memory differs between the legacy ABI and the new ARM EABI
  1373. (only for non "thumb" binaries). This option adds a tiny
  1374. overhead to all syscalls and produces a slightly larger kernel.
  1375. The seccomp filter system will not be available when this is
  1376. selected, since there is no way yet to sensibly distinguish
  1377. between calling conventions during filtering.
  1378. If you know you'll be using only pure EABI user space then you
  1379. can say N here. If this option is not selected and you attempt
  1380. to execute a legacy ABI binary then the result will be
  1381. UNPREDICTABLE (in fact it can be predicted that it won't work
  1382. at all). If in doubt say N.
  1383. config ARCH_HAS_HOLES_MEMORYMODEL
  1384. bool
  1385. config ARCH_SPARSEMEM_ENABLE
  1386. bool
  1387. config ARCH_SPARSEMEM_DEFAULT
  1388. def_bool ARCH_SPARSEMEM_ENABLE
  1389. config ARCH_SELECT_MEMORY_MODEL
  1390. def_bool ARCH_SPARSEMEM_ENABLE
  1391. config HAVE_ARCH_PFN_VALID
  1392. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1393. config HAVE_GENERIC_RCU_GUP
  1394. def_bool y
  1395. depends on ARM_LPAE
  1396. config HIGHMEM
  1397. bool "High Memory Support"
  1398. depends on MMU
  1399. help
  1400. The address space of ARM processors is only 4 Gigabytes large
  1401. and it has to accommodate user address space, kernel address
  1402. space as well as some memory mapped IO. That means that, if you
  1403. have a large amount of physical memory and/or IO, not all of the
  1404. memory can be "permanently mapped" by the kernel. The physical
  1405. memory that is not permanently mapped is called "high memory".
  1406. Depending on the selected kernel/user memory split, minimum
  1407. vmalloc space and actual amount of RAM, you may not need this
  1408. option which should result in a slightly faster kernel.
  1409. If unsure, say n.
  1410. config HIGHPTE
  1411. bool "Allocate 2nd-level pagetables from highmem"
  1412. depends on HIGHMEM
  1413. config HW_PERF_EVENTS
  1414. bool "Enable hardware performance counter support for perf events"
  1415. depends on PERF_EVENTS
  1416. default y
  1417. help
  1418. Enable hardware performance counter support for perf events. If
  1419. disabled, perf events will use software events only.
  1420. config SYS_SUPPORTS_HUGETLBFS
  1421. def_bool y
  1422. depends on ARM_LPAE
  1423. config HAVE_ARCH_TRANSPARENT_HUGEPAGE
  1424. def_bool y
  1425. depends on ARM_LPAE
  1426. config ARCH_WANT_GENERAL_HUGETLB
  1427. def_bool y
  1428. source "mm/Kconfig"
  1429. config FORCE_MAX_ZONEORDER
  1430. int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
  1431. range 11 64 if ARCH_SHMOBILE_LEGACY
  1432. default "12" if SOC_AM33XX
  1433. default "9" if SA1111 || ARCH_EFM32
  1434. default "11"
  1435. help
  1436. The kernel memory allocator divides physically contiguous memory
  1437. blocks into "zones", where each zone is a power of two number of
  1438. pages. This option selects the largest power of two that the kernel
  1439. keeps in the memory allocator. If you need to allocate very large
  1440. blocks of physically contiguous memory, then you may need to
  1441. increase this value.
  1442. This config option is actually maximum order plus one. For example,
  1443. a value of 11 means that the largest free memory block is 2^10 pages.
  1444. config ALIGNMENT_TRAP
  1445. bool
  1446. depends on CPU_CP15_MMU
  1447. default y if !ARCH_EBSA110
  1448. select HAVE_PROC_CPU if PROC_FS
  1449. help
  1450. ARM processors cannot fetch/store information which is not
  1451. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1452. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1453. fetch/store instructions will be emulated in software if you say
  1454. here, which has a severe performance impact. This is necessary for
  1455. correct operation of some network protocols. With an IP-only
  1456. configuration it is safe to say N, otherwise say Y.
  1457. config UACCESS_WITH_MEMCPY
  1458. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1459. depends on MMU
  1460. default y if CPU_FEROCEON
  1461. help
  1462. Implement faster copy_to_user and clear_user methods for CPU
  1463. cores where a 8-word STM instruction give significantly higher
  1464. memory write throughput than a sequence of individual 32bit stores.
  1465. A possible side effect is a slight increase in scheduling latency
  1466. between threads sharing the same address space if they invoke
  1467. such copy operations with large buffers.
  1468. However, if the CPU data cache is using a write-allocate mode,
  1469. this option is unlikely to provide any performance gain.
  1470. config SECCOMP
  1471. bool
  1472. prompt "Enable seccomp to safely compute untrusted bytecode"
  1473. ---help---
  1474. This kernel feature is useful for number crunching applications
  1475. that may need to compute untrusted bytecode during their
  1476. execution. By using pipes or other transports made available to
  1477. the process as file descriptors supporting the read/write
  1478. syscalls, it's possible to isolate those applications in
  1479. their own address space using seccomp. Once seccomp is
  1480. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1481. and the task is only allowed to execute a few safe syscalls
  1482. defined by each seccomp mode.
  1483. config SWIOTLB
  1484. def_bool y
  1485. config IOMMU_HELPER
  1486. def_bool SWIOTLB
  1487. config XEN_DOM0
  1488. def_bool y
  1489. depends on XEN
  1490. config XEN
  1491. bool "Xen guest support on ARM"
  1492. depends on ARM && AEABI && OF
  1493. depends on CPU_V7 && !CPU_V6
  1494. depends on !GENERIC_ATOMIC64
  1495. depends on MMU
  1496. select ARCH_DMA_ADDR_T_64BIT
  1497. select ARM_PSCI
  1498. select SWIOTLB_XEN
  1499. help
  1500. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1501. endmenu
  1502. menu "Boot options"
  1503. config USE_OF
  1504. bool "Flattened Device Tree support"
  1505. select IRQ_DOMAIN
  1506. select OF
  1507. select OF_EARLY_FLATTREE
  1508. select OF_RESERVED_MEM
  1509. help
  1510. Include support for flattened device tree machine descriptions.
  1511. config ATAGS
  1512. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1513. default y
  1514. help
  1515. This is the traditional way of passing data to the kernel at boot
  1516. time. If you are solely relying on the flattened device tree (or
  1517. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1518. to remove ATAGS support from your kernel binary. If unsure,
  1519. leave this to y.
  1520. config DEPRECATED_PARAM_STRUCT
  1521. bool "Provide old way to pass kernel parameters"
  1522. depends on ATAGS
  1523. help
  1524. This was deprecated in 2001 and announced to live on for 5 years.
  1525. Some old boot loaders still use this way.
  1526. # Compressed boot loader in ROM. Yes, we really want to ask about
  1527. # TEXT and BSS so we preserve their values in the config files.
  1528. config ZBOOT_ROM_TEXT
  1529. hex "Compressed ROM boot loader base address"
  1530. default "0"
  1531. help
  1532. The physical address at which the ROM-able zImage is to be
  1533. placed in the target. Platforms which normally make use of
  1534. ROM-able zImage formats normally set this to a suitable
  1535. value in their defconfig file.
  1536. If ZBOOT_ROM is not enabled, this has no effect.
  1537. config ZBOOT_ROM_BSS
  1538. hex "Compressed ROM boot loader BSS address"
  1539. default "0"
  1540. help
  1541. The base address of an area of read/write memory in the target
  1542. for the ROM-able zImage which must be available while the
  1543. decompressor is running. It must be large enough to hold the
  1544. entire decompressed kernel plus an additional 128 KiB.
  1545. Platforms which normally make use of ROM-able zImage formats
  1546. normally set this to a suitable value in their defconfig file.
  1547. If ZBOOT_ROM is not enabled, this has no effect.
  1548. config ZBOOT_ROM
  1549. bool "Compressed boot loader in ROM/flash"
  1550. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1551. depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
  1552. help
  1553. Say Y here if you intend to execute your compressed kernel image
  1554. (zImage) directly from ROM or flash. If unsure, say N.
  1555. choice
  1556. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1557. depends on ZBOOT_ROM && ARCH_SH7372
  1558. default ZBOOT_ROM_NONE
  1559. help
  1560. Include experimental SD/MMC loading code in the ROM-able zImage.
  1561. With this enabled it is possible to write the ROM-able zImage
  1562. kernel image to an MMC or SD card and boot the kernel straight
  1563. from the reset vector. At reset the processor Mask ROM will load
  1564. the first part of the ROM-able zImage which in turn loads the
  1565. rest the kernel image to RAM.
  1566. config ZBOOT_ROM_NONE
  1567. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1568. help
  1569. Do not load image from SD or MMC
  1570. config ZBOOT_ROM_MMCIF
  1571. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1572. help
  1573. Load image from MMCIF hardware block.
  1574. config ZBOOT_ROM_SH_MOBILE_SDHI
  1575. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1576. help
  1577. Load image from SDHI hardware block
  1578. endchoice
  1579. config ARM_APPENDED_DTB
  1580. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1581. depends on OF
  1582. help
  1583. With this option, the boot code will look for a device tree binary
  1584. (DTB) appended to zImage
  1585. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1586. This is meant as a backward compatibility convenience for those
  1587. systems with a bootloader that can't be upgraded to accommodate
  1588. the documented boot protocol using a device tree.
  1589. Beware that there is very little in terms of protection against
  1590. this option being confused by leftover garbage in memory that might
  1591. look like a DTB header after a reboot if no actual DTB is appended
  1592. to zImage. Do not leave this option active in a production kernel
  1593. if you don't intend to always append a DTB. Proper passing of the
  1594. location into r2 of a bootloader provided DTB is always preferable
  1595. to this option.
  1596. config ARM_ATAG_DTB_COMPAT
  1597. bool "Supplement the appended DTB with traditional ATAG information"
  1598. depends on ARM_APPENDED_DTB
  1599. help
  1600. Some old bootloaders can't be updated to a DTB capable one, yet
  1601. they provide ATAGs with memory configuration, the ramdisk address,
  1602. the kernel cmdline string, etc. Such information is dynamically
  1603. provided by the bootloader and can't always be stored in a static
  1604. DTB. To allow a device tree enabled kernel to be used with such
  1605. bootloaders, this option allows zImage to extract the information
  1606. from the ATAG list and store it at run time into the appended DTB.
  1607. choice
  1608. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1609. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1610. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1611. bool "Use bootloader kernel arguments if available"
  1612. help
  1613. Uses the command-line options passed by the boot loader instead of
  1614. the device tree bootargs property. If the boot loader doesn't provide
  1615. any, the device tree bootargs property will be used.
  1616. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1617. bool "Extend with bootloader kernel arguments"
  1618. help
  1619. The command-line arguments provided by the boot loader will be
  1620. appended to the the device tree bootargs property.
  1621. endchoice
  1622. config CMDLINE
  1623. string "Default kernel command string"
  1624. default ""
  1625. help
  1626. On some architectures (EBSA110 and CATS), there is currently no way
  1627. for the boot loader to pass arguments to the kernel. For these
  1628. architectures, you should supply some command-line options at build
  1629. time by entering them here. As a minimum, you should specify the
  1630. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1631. choice
  1632. prompt "Kernel command line type" if CMDLINE != ""
  1633. default CMDLINE_FROM_BOOTLOADER
  1634. depends on ATAGS
  1635. config CMDLINE_FROM_BOOTLOADER
  1636. bool "Use bootloader kernel arguments if available"
  1637. help
  1638. Uses the command-line options passed by the boot loader. If
  1639. the boot loader doesn't provide any, the default kernel command
  1640. string provided in CMDLINE will be used.
  1641. config CMDLINE_EXTEND
  1642. bool "Extend bootloader kernel arguments"
  1643. help
  1644. The command-line arguments provided by the boot loader will be
  1645. appended to the default kernel command string.
  1646. config CMDLINE_FORCE
  1647. bool "Always use the default kernel command string"
  1648. help
  1649. Always use the default kernel command string, even if the boot
  1650. loader passes other arguments to the kernel.
  1651. This is useful if you cannot or don't want to change the
  1652. command-line options your boot loader passes to the kernel.
  1653. endchoice
  1654. config XIP_KERNEL
  1655. bool "Kernel Execute-In-Place from ROM"
  1656. depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
  1657. help
  1658. Execute-In-Place allows the kernel to run from non-volatile storage
  1659. directly addressable by the CPU, such as NOR flash. This saves RAM
  1660. space since the text section of the kernel is not loaded from flash
  1661. to RAM. Read-write sections, such as the data section and stack,
  1662. are still copied to RAM. The XIP kernel is not compressed since
  1663. it has to run directly from flash, so it will take more space to
  1664. store it. The flash address used to link the kernel object files,
  1665. and for storing it, is configuration dependent. Therefore, if you
  1666. say Y here, you must know the proper physical address where to
  1667. store the kernel image depending on your own flash memory usage.
  1668. Also note that the make target becomes "make xipImage" rather than
  1669. "make zImage" or "make Image". The final kernel binary to put in
  1670. ROM memory will be arch/arm/boot/xipImage.
  1671. If unsure, say N.
  1672. config XIP_PHYS_ADDR
  1673. hex "XIP Kernel Physical Location"
  1674. depends on XIP_KERNEL
  1675. default "0x00080000"
  1676. help
  1677. This is the physical address in your flash memory the kernel will
  1678. be linked for and stored to. This address is dependent on your
  1679. own flash usage.
  1680. config KEXEC
  1681. bool "Kexec system call (EXPERIMENTAL)"
  1682. depends on (!SMP || PM_SLEEP_SMP)
  1683. help
  1684. kexec is a system call that implements the ability to shutdown your
  1685. current kernel, and to start another kernel. It is like a reboot
  1686. but it is independent of the system firmware. And like a reboot
  1687. you can start any kernel with it, not just Linux.
  1688. It is an ongoing process to be certain the hardware in a machine
  1689. is properly shutdown, so do not be surprised if this code does not
  1690. initially work for you.
  1691. config ATAGS_PROC
  1692. bool "Export atags in procfs"
  1693. depends on ATAGS && KEXEC
  1694. default y
  1695. help
  1696. Should the atags used to boot the kernel be exported in an "atags"
  1697. file in procfs. Useful with kexec.
  1698. config CRASH_DUMP
  1699. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1700. help
  1701. Generate crash dump after being started by kexec. This should
  1702. be normally only set in special crash dump kernels which are
  1703. loaded in the main kernel with kexec-tools into a specially
  1704. reserved region and then later executed after a crash by
  1705. kdump/kexec. The crash dump kernel must be compiled to a
  1706. memory address not used by the main kernel
  1707. For more details see Documentation/kdump/kdump.txt
  1708. config AUTO_ZRELADDR
  1709. bool "Auto calculation of the decompressed kernel image address"
  1710. help
  1711. ZRELADDR is the physical address where the decompressed kernel
  1712. image will be placed. If AUTO_ZRELADDR is selected, the address
  1713. will be determined at run-time by masking the current IP with
  1714. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1715. from start of memory.
  1716. endmenu
  1717. menu "CPU Power Management"
  1718. source "drivers/cpufreq/Kconfig"
  1719. source "drivers/cpuidle/Kconfig"
  1720. endmenu
  1721. menu "Floating point emulation"
  1722. comment "At least one emulation must be selected"
  1723. config FPE_NWFPE
  1724. bool "NWFPE math emulation"
  1725. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1726. ---help---
  1727. Say Y to include the NWFPE floating point emulator in the kernel.
  1728. This is necessary to run most binaries. Linux does not currently
  1729. support floating point hardware so you need to say Y here even if
  1730. your machine has an FPA or floating point co-processor podule.
  1731. You may say N here if you are going to load the Acorn FPEmulator
  1732. early in the bootup.
  1733. config FPE_NWFPE_XP
  1734. bool "Support extended precision"
  1735. depends on FPE_NWFPE
  1736. help
  1737. Say Y to include 80-bit support in the kernel floating-point
  1738. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1739. Note that gcc does not generate 80-bit operations by default,
  1740. so in most cases this option only enlarges the size of the
  1741. floating point emulator without any good reason.
  1742. You almost surely want to say N here.
  1743. config FPE_FASTFPE
  1744. bool "FastFPE math emulation (EXPERIMENTAL)"
  1745. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
  1746. ---help---
  1747. Say Y here to include the FAST floating point emulator in the kernel.
  1748. This is an experimental much faster emulator which now also has full
  1749. precision for the mantissa. It does not support any exceptions.
  1750. It is very simple, and approximately 3-6 times faster than NWFPE.
  1751. It should be sufficient for most programs. It may be not suitable
  1752. for scientific calculations, but you have to check this for yourself.
  1753. If you do not feel you need a faster FP emulation you should better
  1754. choose NWFPE.
  1755. config VFP
  1756. bool "VFP-format floating point maths"
  1757. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1758. help
  1759. Say Y to include VFP support code in the kernel. This is needed
  1760. if your hardware includes a VFP unit.
  1761. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1762. release notes and additional status information.
  1763. Say N if your target does not have VFP hardware.
  1764. config VFPv3
  1765. bool
  1766. depends on VFP
  1767. default y if CPU_V7
  1768. config NEON
  1769. bool "Advanced SIMD (NEON) Extension support"
  1770. depends on VFPv3 && CPU_V7
  1771. help
  1772. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1773. Extension.
  1774. config KERNEL_MODE_NEON
  1775. bool "Support for NEON in kernel mode"
  1776. depends on NEON && AEABI
  1777. help
  1778. Say Y to include support for NEON in kernel mode.
  1779. endmenu
  1780. menu "Userspace binary formats"
  1781. source "fs/Kconfig.binfmt"
  1782. config ARTHUR
  1783. tristate "RISC OS personality"
  1784. depends on !AEABI
  1785. help
  1786. Say Y here to include the kernel code necessary if you want to run
  1787. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1788. experimental; if this sounds frightening, say N and sleep in peace.
  1789. You can also say M here to compile this support as a module (which
  1790. will be called arthur).
  1791. endmenu
  1792. menu "Power management options"
  1793. source "kernel/power/Kconfig"
  1794. config ARCH_SUSPEND_POSSIBLE
  1795. depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
  1796. CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1797. def_bool y
  1798. config ARM_CPU_SUSPEND
  1799. def_bool PM_SLEEP
  1800. config ARCH_HIBERNATION_POSSIBLE
  1801. bool
  1802. depends on MMU
  1803. default y if ARCH_SUSPEND_POSSIBLE
  1804. endmenu
  1805. source "net/Kconfig"
  1806. source "drivers/Kconfig"
  1807. source "fs/Kconfig"
  1808. source "arch/arm/Kconfig.debug"
  1809. source "security/Kconfig"
  1810. source "crypto/Kconfig"
  1811. source "lib/Kconfig"
  1812. source "arch/arm/kvm/Kconfig"