amdgpu_pm.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824
  1. /*
  2. * Copyright 2017 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Rafał Miłecki <zajec5@gmail.com>
  23. * Alex Deucher <alexdeucher@gmail.com>
  24. */
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_drv.h"
  28. #include "amdgpu_pm.h"
  29. #include "amdgpu_dpm.h"
  30. #include "atom.h"
  31. #include <linux/power_supply.h>
  32. #include <linux/hwmon.h>
  33. #include <linux/hwmon-sysfs.h>
  34. static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
  35. static const struct cg_flag_name clocks[] = {
  36. {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"},
  37. {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"},
  38. {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"},
  39. {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"},
  40. {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"},
  41. {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"},
  42. {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"},
  43. {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"},
  44. {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"},
  45. {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"},
  46. {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"},
  47. {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"},
  48. {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"},
  49. {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"},
  50. {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"},
  51. {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"},
  52. {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"},
  53. {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"},
  54. {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"},
  55. {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"},
  56. {AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"},
  57. {AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"},
  58. {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"},
  59. {AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"},
  60. {0, NULL},
  61. };
  62. void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
  63. {
  64. if (adev->pm.dpm_enabled) {
  65. mutex_lock(&adev->pm.mutex);
  66. if (power_supply_is_system_supplied() > 0)
  67. adev->pm.dpm.ac_power = true;
  68. else
  69. adev->pm.dpm.ac_power = false;
  70. if (adev->powerplay.pp_funcs->enable_bapm)
  71. amdgpu_dpm_enable_bapm(adev, adev->pm.dpm.ac_power);
  72. mutex_unlock(&adev->pm.mutex);
  73. }
  74. }
  75. static ssize_t amdgpu_get_dpm_state(struct device *dev,
  76. struct device_attribute *attr,
  77. char *buf)
  78. {
  79. struct drm_device *ddev = dev_get_drvdata(dev);
  80. struct amdgpu_device *adev = ddev->dev_private;
  81. enum amd_pm_state_type pm;
  82. if (adev->powerplay.pp_funcs->get_current_power_state)
  83. pm = amdgpu_dpm_get_current_power_state(adev);
  84. else
  85. pm = adev->pm.dpm.user_state;
  86. return snprintf(buf, PAGE_SIZE, "%s\n",
  87. (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
  88. (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
  89. }
  90. static ssize_t amdgpu_set_dpm_state(struct device *dev,
  91. struct device_attribute *attr,
  92. const char *buf,
  93. size_t count)
  94. {
  95. struct drm_device *ddev = dev_get_drvdata(dev);
  96. struct amdgpu_device *adev = ddev->dev_private;
  97. enum amd_pm_state_type state;
  98. if (strncmp("battery", buf, strlen("battery")) == 0)
  99. state = POWER_STATE_TYPE_BATTERY;
  100. else if (strncmp("balanced", buf, strlen("balanced")) == 0)
  101. state = POWER_STATE_TYPE_BALANCED;
  102. else if (strncmp("performance", buf, strlen("performance")) == 0)
  103. state = POWER_STATE_TYPE_PERFORMANCE;
  104. else {
  105. count = -EINVAL;
  106. goto fail;
  107. }
  108. if (adev->powerplay.pp_funcs->dispatch_tasks) {
  109. amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_ENABLE_USER_STATE, &state);
  110. } else {
  111. mutex_lock(&adev->pm.mutex);
  112. adev->pm.dpm.user_state = state;
  113. mutex_unlock(&adev->pm.mutex);
  114. /* Can't set dpm state when the card is off */
  115. if (!(adev->flags & AMD_IS_PX) ||
  116. (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
  117. amdgpu_pm_compute_clocks(adev);
  118. }
  119. fail:
  120. return count;
  121. }
  122. static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
  123. struct device_attribute *attr,
  124. char *buf)
  125. {
  126. struct drm_device *ddev = dev_get_drvdata(dev);
  127. struct amdgpu_device *adev = ddev->dev_private;
  128. enum amd_dpm_forced_level level = 0xff;
  129. if ((adev->flags & AMD_IS_PX) &&
  130. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  131. return snprintf(buf, PAGE_SIZE, "off\n");
  132. if (adev->powerplay.pp_funcs->get_performance_level)
  133. level = amdgpu_dpm_get_performance_level(adev);
  134. else
  135. level = adev->pm.dpm.forced_level;
  136. return snprintf(buf, PAGE_SIZE, "%s\n",
  137. (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  138. (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
  139. (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
  140. (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
  141. (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" :
  142. (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" :
  143. (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" :
  144. (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" :
  145. "unknown");
  146. }
  147. static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
  148. struct device_attribute *attr,
  149. const char *buf,
  150. size_t count)
  151. {
  152. struct drm_device *ddev = dev_get_drvdata(dev);
  153. struct amdgpu_device *adev = ddev->dev_private;
  154. enum amd_dpm_forced_level level;
  155. enum amd_dpm_forced_level current_level = 0xff;
  156. int ret = 0;
  157. /* Can't force performance level when the card is off */
  158. if ((adev->flags & AMD_IS_PX) &&
  159. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  160. return -EINVAL;
  161. if (adev->powerplay.pp_funcs->get_performance_level)
  162. current_level = amdgpu_dpm_get_performance_level(adev);
  163. if (strncmp("low", buf, strlen("low")) == 0) {
  164. level = AMD_DPM_FORCED_LEVEL_LOW;
  165. } else if (strncmp("high", buf, strlen("high")) == 0) {
  166. level = AMD_DPM_FORCED_LEVEL_HIGH;
  167. } else if (strncmp("auto", buf, strlen("auto")) == 0) {
  168. level = AMD_DPM_FORCED_LEVEL_AUTO;
  169. } else if (strncmp("manual", buf, strlen("manual")) == 0) {
  170. level = AMD_DPM_FORCED_LEVEL_MANUAL;
  171. } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) {
  172. level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT;
  173. } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) {
  174. level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD;
  175. } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) {
  176. level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK;
  177. } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) {
  178. level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK;
  179. } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) {
  180. level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;
  181. } else {
  182. count = -EINVAL;
  183. goto fail;
  184. }
  185. if (current_level == level)
  186. return count;
  187. if (adev->powerplay.pp_funcs->force_performance_level) {
  188. mutex_lock(&adev->pm.mutex);
  189. if (adev->pm.dpm.thermal_active) {
  190. count = -EINVAL;
  191. mutex_unlock(&adev->pm.mutex);
  192. goto fail;
  193. }
  194. ret = amdgpu_dpm_force_performance_level(adev, level);
  195. if (ret)
  196. count = -EINVAL;
  197. else
  198. adev->pm.dpm.forced_level = level;
  199. mutex_unlock(&adev->pm.mutex);
  200. }
  201. fail:
  202. return count;
  203. }
  204. static ssize_t amdgpu_get_pp_num_states(struct device *dev,
  205. struct device_attribute *attr,
  206. char *buf)
  207. {
  208. struct drm_device *ddev = dev_get_drvdata(dev);
  209. struct amdgpu_device *adev = ddev->dev_private;
  210. struct pp_states_info data;
  211. int i, buf_len;
  212. if (adev->powerplay.pp_funcs->get_pp_num_states)
  213. amdgpu_dpm_get_pp_num_states(adev, &data);
  214. buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
  215. for (i = 0; i < data.nums; i++)
  216. buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
  217. (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
  218. (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
  219. (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
  220. (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
  221. return buf_len;
  222. }
  223. static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
  224. struct device_attribute *attr,
  225. char *buf)
  226. {
  227. struct drm_device *ddev = dev_get_drvdata(dev);
  228. struct amdgpu_device *adev = ddev->dev_private;
  229. struct pp_states_info data;
  230. enum amd_pm_state_type pm = 0;
  231. int i = 0;
  232. if (adev->powerplay.pp_funcs->get_current_power_state
  233. && adev->powerplay.pp_funcs->get_pp_num_states) {
  234. pm = amdgpu_dpm_get_current_power_state(adev);
  235. amdgpu_dpm_get_pp_num_states(adev, &data);
  236. for (i = 0; i < data.nums; i++) {
  237. if (pm == data.states[i])
  238. break;
  239. }
  240. if (i == data.nums)
  241. i = -EINVAL;
  242. }
  243. return snprintf(buf, PAGE_SIZE, "%d\n", i);
  244. }
  245. static ssize_t amdgpu_get_pp_force_state(struct device *dev,
  246. struct device_attribute *attr,
  247. char *buf)
  248. {
  249. struct drm_device *ddev = dev_get_drvdata(dev);
  250. struct amdgpu_device *adev = ddev->dev_private;
  251. if (adev->pp_force_state_enabled)
  252. return amdgpu_get_pp_cur_state(dev, attr, buf);
  253. else
  254. return snprintf(buf, PAGE_SIZE, "\n");
  255. }
  256. static ssize_t amdgpu_set_pp_force_state(struct device *dev,
  257. struct device_attribute *attr,
  258. const char *buf,
  259. size_t count)
  260. {
  261. struct drm_device *ddev = dev_get_drvdata(dev);
  262. struct amdgpu_device *adev = ddev->dev_private;
  263. enum amd_pm_state_type state = 0;
  264. unsigned long idx;
  265. int ret;
  266. if (strlen(buf) == 1)
  267. adev->pp_force_state_enabled = false;
  268. else if (adev->powerplay.pp_funcs->dispatch_tasks &&
  269. adev->powerplay.pp_funcs->get_pp_num_states) {
  270. struct pp_states_info data;
  271. ret = kstrtoul(buf, 0, &idx);
  272. if (ret || idx >= ARRAY_SIZE(data.states)) {
  273. count = -EINVAL;
  274. goto fail;
  275. }
  276. amdgpu_dpm_get_pp_num_states(adev, &data);
  277. state = data.states[idx];
  278. /* only set user selected power states */
  279. if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
  280. state != POWER_STATE_TYPE_DEFAULT) {
  281. amdgpu_dpm_dispatch_task(adev,
  282. AMD_PP_TASK_ENABLE_USER_STATE, &state);
  283. adev->pp_force_state_enabled = true;
  284. }
  285. }
  286. fail:
  287. return count;
  288. }
  289. static ssize_t amdgpu_get_pp_table(struct device *dev,
  290. struct device_attribute *attr,
  291. char *buf)
  292. {
  293. struct drm_device *ddev = dev_get_drvdata(dev);
  294. struct amdgpu_device *adev = ddev->dev_private;
  295. char *table = NULL;
  296. int size;
  297. if (adev->powerplay.pp_funcs->get_pp_table)
  298. size = amdgpu_dpm_get_pp_table(adev, &table);
  299. else
  300. return 0;
  301. if (size >= PAGE_SIZE)
  302. size = PAGE_SIZE - 1;
  303. memcpy(buf, table, size);
  304. return size;
  305. }
  306. static ssize_t amdgpu_set_pp_table(struct device *dev,
  307. struct device_attribute *attr,
  308. const char *buf,
  309. size_t count)
  310. {
  311. struct drm_device *ddev = dev_get_drvdata(dev);
  312. struct amdgpu_device *adev = ddev->dev_private;
  313. if (adev->powerplay.pp_funcs->set_pp_table)
  314. amdgpu_dpm_set_pp_table(adev, buf, count);
  315. return count;
  316. }
  317. static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev,
  318. struct device_attribute *attr,
  319. const char *buf,
  320. size_t count)
  321. {
  322. struct drm_device *ddev = dev_get_drvdata(dev);
  323. struct amdgpu_device *adev = ddev->dev_private;
  324. int ret;
  325. uint32_t parameter_size = 0;
  326. long parameter[64];
  327. char buf_cpy[128];
  328. char *tmp_str;
  329. char *sub_str;
  330. const char delimiter[3] = {' ', '\n', '\0'};
  331. uint32_t type;
  332. if (count > 127)
  333. return -EINVAL;
  334. if (*buf == 's')
  335. type = PP_OD_EDIT_SCLK_VDDC_TABLE;
  336. else if (*buf == 'm')
  337. type = PP_OD_EDIT_MCLK_VDDC_TABLE;
  338. else if(*buf == 'r')
  339. type = PP_OD_RESTORE_DEFAULT_TABLE;
  340. else if (*buf == 'c')
  341. type = PP_OD_COMMIT_DPM_TABLE;
  342. else
  343. return -EINVAL;
  344. memcpy(buf_cpy, buf, count+1);
  345. tmp_str = buf_cpy;
  346. while (isspace(*++tmp_str));
  347. while (tmp_str[0]) {
  348. sub_str = strsep(&tmp_str, delimiter);
  349. ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
  350. if (ret)
  351. return -EINVAL;
  352. parameter_size++;
  353. while (isspace(*tmp_str))
  354. tmp_str++;
  355. }
  356. if (adev->powerplay.pp_funcs->odn_edit_dpm_table)
  357. ret = amdgpu_dpm_odn_edit_dpm_table(adev, type,
  358. parameter, parameter_size);
  359. if (ret)
  360. return -EINVAL;
  361. if (type == PP_OD_COMMIT_DPM_TABLE) {
  362. if (adev->powerplay.pp_funcs->dispatch_tasks) {
  363. amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
  364. return count;
  365. } else {
  366. return -EINVAL;
  367. }
  368. }
  369. return count;
  370. }
  371. static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev,
  372. struct device_attribute *attr,
  373. char *buf)
  374. {
  375. struct drm_device *ddev = dev_get_drvdata(dev);
  376. struct amdgpu_device *adev = ddev->dev_private;
  377. uint32_t size = 0;
  378. if (adev->powerplay.pp_funcs->print_clock_levels) {
  379. size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf);
  380. size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf+size);
  381. return size;
  382. } else {
  383. return snprintf(buf, PAGE_SIZE, "\n");
  384. }
  385. }
  386. static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
  387. struct device_attribute *attr,
  388. char *buf)
  389. {
  390. struct drm_device *ddev = dev_get_drvdata(dev);
  391. struct amdgpu_device *adev = ddev->dev_private;
  392. if (adev->powerplay.pp_funcs->print_clock_levels)
  393. return amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
  394. else
  395. return snprintf(buf, PAGE_SIZE, "\n");
  396. }
  397. static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
  398. struct device_attribute *attr,
  399. const char *buf,
  400. size_t count)
  401. {
  402. struct drm_device *ddev = dev_get_drvdata(dev);
  403. struct amdgpu_device *adev = ddev->dev_private;
  404. int ret;
  405. long level;
  406. uint32_t i, mask = 0;
  407. char sub_str[2];
  408. for (i = 0; i < strlen(buf); i++) {
  409. if (*(buf + i) == '\n')
  410. continue;
  411. sub_str[0] = *(buf + i);
  412. sub_str[1] = '\0';
  413. ret = kstrtol(sub_str, 0, &level);
  414. if (ret) {
  415. count = -EINVAL;
  416. goto fail;
  417. }
  418. mask |= 1 << level;
  419. }
  420. if (adev->powerplay.pp_funcs->force_clock_level)
  421. amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
  422. fail:
  423. return count;
  424. }
  425. static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
  426. struct device_attribute *attr,
  427. char *buf)
  428. {
  429. struct drm_device *ddev = dev_get_drvdata(dev);
  430. struct amdgpu_device *adev = ddev->dev_private;
  431. if (adev->powerplay.pp_funcs->print_clock_levels)
  432. return amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
  433. else
  434. return snprintf(buf, PAGE_SIZE, "\n");
  435. }
  436. static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
  437. struct device_attribute *attr,
  438. const char *buf,
  439. size_t count)
  440. {
  441. struct drm_device *ddev = dev_get_drvdata(dev);
  442. struct amdgpu_device *adev = ddev->dev_private;
  443. int ret;
  444. long level;
  445. uint32_t i, mask = 0;
  446. char sub_str[2];
  447. for (i = 0; i < strlen(buf); i++) {
  448. if (*(buf + i) == '\n')
  449. continue;
  450. sub_str[0] = *(buf + i);
  451. sub_str[1] = '\0';
  452. ret = kstrtol(sub_str, 0, &level);
  453. if (ret) {
  454. count = -EINVAL;
  455. goto fail;
  456. }
  457. mask |= 1 << level;
  458. }
  459. if (adev->powerplay.pp_funcs->force_clock_level)
  460. amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
  461. fail:
  462. return count;
  463. }
  464. static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
  465. struct device_attribute *attr,
  466. char *buf)
  467. {
  468. struct drm_device *ddev = dev_get_drvdata(dev);
  469. struct amdgpu_device *adev = ddev->dev_private;
  470. if (adev->powerplay.pp_funcs->print_clock_levels)
  471. return amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
  472. else
  473. return snprintf(buf, PAGE_SIZE, "\n");
  474. }
  475. static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
  476. struct device_attribute *attr,
  477. const char *buf,
  478. size_t count)
  479. {
  480. struct drm_device *ddev = dev_get_drvdata(dev);
  481. struct amdgpu_device *adev = ddev->dev_private;
  482. int ret;
  483. long level;
  484. uint32_t i, mask = 0;
  485. char sub_str[2];
  486. for (i = 0; i < strlen(buf); i++) {
  487. if (*(buf + i) == '\n')
  488. continue;
  489. sub_str[0] = *(buf + i);
  490. sub_str[1] = '\0';
  491. ret = kstrtol(sub_str, 0, &level);
  492. if (ret) {
  493. count = -EINVAL;
  494. goto fail;
  495. }
  496. mask |= 1 << level;
  497. }
  498. if (adev->powerplay.pp_funcs->force_clock_level)
  499. amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
  500. fail:
  501. return count;
  502. }
  503. static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
  504. struct device_attribute *attr,
  505. char *buf)
  506. {
  507. struct drm_device *ddev = dev_get_drvdata(dev);
  508. struct amdgpu_device *adev = ddev->dev_private;
  509. uint32_t value = 0;
  510. if (adev->powerplay.pp_funcs->get_sclk_od)
  511. value = amdgpu_dpm_get_sclk_od(adev);
  512. return snprintf(buf, PAGE_SIZE, "%d\n", value);
  513. }
  514. static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
  515. struct device_attribute *attr,
  516. const char *buf,
  517. size_t count)
  518. {
  519. struct drm_device *ddev = dev_get_drvdata(dev);
  520. struct amdgpu_device *adev = ddev->dev_private;
  521. int ret;
  522. long int value;
  523. ret = kstrtol(buf, 0, &value);
  524. if (ret) {
  525. count = -EINVAL;
  526. goto fail;
  527. }
  528. if (adev->powerplay.pp_funcs->set_sclk_od)
  529. amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
  530. if (adev->powerplay.pp_funcs->dispatch_tasks) {
  531. amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
  532. } else {
  533. adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
  534. amdgpu_pm_compute_clocks(adev);
  535. }
  536. fail:
  537. return count;
  538. }
  539. static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
  540. struct device_attribute *attr,
  541. char *buf)
  542. {
  543. struct drm_device *ddev = dev_get_drvdata(dev);
  544. struct amdgpu_device *adev = ddev->dev_private;
  545. uint32_t value = 0;
  546. if (adev->powerplay.pp_funcs->get_mclk_od)
  547. value = amdgpu_dpm_get_mclk_od(adev);
  548. return snprintf(buf, PAGE_SIZE, "%d\n", value);
  549. }
  550. static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
  551. struct device_attribute *attr,
  552. const char *buf,
  553. size_t count)
  554. {
  555. struct drm_device *ddev = dev_get_drvdata(dev);
  556. struct amdgpu_device *adev = ddev->dev_private;
  557. int ret;
  558. long int value;
  559. ret = kstrtol(buf, 0, &value);
  560. if (ret) {
  561. count = -EINVAL;
  562. goto fail;
  563. }
  564. if (adev->powerplay.pp_funcs->set_mclk_od)
  565. amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
  566. if (adev->powerplay.pp_funcs->dispatch_tasks) {
  567. amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
  568. } else {
  569. adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
  570. amdgpu_pm_compute_clocks(adev);
  571. }
  572. fail:
  573. return count;
  574. }
  575. static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev,
  576. struct device_attribute *attr,
  577. char *buf)
  578. {
  579. struct drm_device *ddev = dev_get_drvdata(dev);
  580. struct amdgpu_device *adev = ddev->dev_private;
  581. if (adev->powerplay.pp_funcs->get_power_profile_mode)
  582. return amdgpu_dpm_get_power_profile_mode(adev, buf);
  583. return snprintf(buf, PAGE_SIZE, "\n");
  584. }
  585. static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev,
  586. struct device_attribute *attr,
  587. const char *buf,
  588. size_t count)
  589. {
  590. int ret = 0xff;
  591. struct drm_device *ddev = dev_get_drvdata(dev);
  592. struct amdgpu_device *adev = ddev->dev_private;
  593. uint32_t parameter_size = 0;
  594. long parameter[64];
  595. char *sub_str, buf_cpy[128];
  596. char *tmp_str;
  597. uint32_t i = 0;
  598. char tmp[2];
  599. long int profile_mode = 0;
  600. const char delimiter[3] = {' ', '\n', '\0'};
  601. tmp[0] = *(buf);
  602. tmp[1] = '\0';
  603. ret = kstrtol(tmp, 0, &profile_mode);
  604. if (ret)
  605. goto fail;
  606. if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) {
  607. if (count < 2 || count > 127)
  608. return -EINVAL;
  609. while (isspace(*++buf))
  610. i++;
  611. memcpy(buf_cpy, buf, count-i);
  612. tmp_str = buf_cpy;
  613. while (tmp_str[0]) {
  614. sub_str = strsep(&tmp_str, delimiter);
  615. ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
  616. if (ret) {
  617. count = -EINVAL;
  618. goto fail;
  619. }
  620. pr_info("value is %ld \n", parameter[parameter_size]);
  621. parameter_size++;
  622. while (isspace(*tmp_str))
  623. tmp_str++;
  624. }
  625. }
  626. parameter[parameter_size] = profile_mode;
  627. if (adev->powerplay.pp_funcs->set_power_profile_mode)
  628. ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size);
  629. if (!ret)
  630. return count;
  631. fail:
  632. return -EINVAL;
  633. }
  634. static ssize_t amdgpu_get_pp_power_profile(struct device *dev,
  635. char *buf, struct amd_pp_profile *query)
  636. {
  637. struct drm_device *ddev = dev_get_drvdata(dev);
  638. struct amdgpu_device *adev = ddev->dev_private;
  639. int ret = 0xff;
  640. if (adev->powerplay.pp_funcs->get_power_profile_state)
  641. ret = amdgpu_dpm_get_power_profile_state(
  642. adev, query);
  643. if (ret)
  644. return ret;
  645. return snprintf(buf, PAGE_SIZE,
  646. "%d %d %d %d %d\n",
  647. query->min_sclk / 100,
  648. query->min_mclk / 100,
  649. query->activity_threshold,
  650. query->up_hyst,
  651. query->down_hyst);
  652. }
  653. static ssize_t amdgpu_get_pp_gfx_power_profile(struct device *dev,
  654. struct device_attribute *attr,
  655. char *buf)
  656. {
  657. struct amd_pp_profile query = {0};
  658. query.type = AMD_PP_GFX_PROFILE;
  659. return amdgpu_get_pp_power_profile(dev, buf, &query);
  660. }
  661. static ssize_t amdgpu_get_pp_compute_power_profile(struct device *dev,
  662. struct device_attribute *attr,
  663. char *buf)
  664. {
  665. struct amd_pp_profile query = {0};
  666. query.type = AMD_PP_COMPUTE_PROFILE;
  667. return amdgpu_get_pp_power_profile(dev, buf, &query);
  668. }
  669. static ssize_t amdgpu_set_pp_power_profile(struct device *dev,
  670. const char *buf,
  671. size_t count,
  672. struct amd_pp_profile *request)
  673. {
  674. struct drm_device *ddev = dev_get_drvdata(dev);
  675. struct amdgpu_device *adev = ddev->dev_private;
  676. uint32_t loop = 0;
  677. char *sub_str, buf_cpy[128], *tmp_str;
  678. const char delimiter[3] = {' ', '\n', '\0'};
  679. long int value;
  680. int ret = 0xff;
  681. if (strncmp("reset", buf, strlen("reset")) == 0) {
  682. if (adev->powerplay.pp_funcs->reset_power_profile_state)
  683. ret = amdgpu_dpm_reset_power_profile_state(
  684. adev, request);
  685. if (ret) {
  686. count = -EINVAL;
  687. goto fail;
  688. }
  689. return count;
  690. }
  691. if (strncmp("set", buf, strlen("set")) == 0) {
  692. if (adev->powerplay.pp_funcs->set_power_profile_state)
  693. ret = amdgpu_dpm_set_power_profile_state(
  694. adev, request);
  695. if (ret) {
  696. count = -EINVAL;
  697. goto fail;
  698. }
  699. return count;
  700. }
  701. if (count + 1 >= 128) {
  702. count = -EINVAL;
  703. goto fail;
  704. }
  705. memcpy(buf_cpy, buf, count + 1);
  706. tmp_str = buf_cpy;
  707. while (tmp_str[0]) {
  708. sub_str = strsep(&tmp_str, delimiter);
  709. ret = kstrtol(sub_str, 0, &value);
  710. if (ret) {
  711. count = -EINVAL;
  712. goto fail;
  713. }
  714. switch (loop) {
  715. case 0:
  716. /* input unit MHz convert to dpm table unit 10KHz*/
  717. request->min_sclk = (uint32_t)value * 100;
  718. break;
  719. case 1:
  720. /* input unit MHz convert to dpm table unit 10KHz*/
  721. request->min_mclk = (uint32_t)value * 100;
  722. break;
  723. case 2:
  724. request->activity_threshold = (uint16_t)value;
  725. break;
  726. case 3:
  727. request->up_hyst = (uint8_t)value;
  728. break;
  729. case 4:
  730. request->down_hyst = (uint8_t)value;
  731. break;
  732. default:
  733. break;
  734. }
  735. loop++;
  736. }
  737. if (adev->powerplay.pp_funcs->set_power_profile_state)
  738. ret = amdgpu_dpm_set_power_profile_state(adev, request);
  739. if (ret)
  740. count = -EINVAL;
  741. fail:
  742. return count;
  743. }
  744. static ssize_t amdgpu_set_pp_gfx_power_profile(struct device *dev,
  745. struct device_attribute *attr,
  746. const char *buf,
  747. size_t count)
  748. {
  749. struct amd_pp_profile request = {0};
  750. request.type = AMD_PP_GFX_PROFILE;
  751. return amdgpu_set_pp_power_profile(dev, buf, count, &request);
  752. }
  753. static ssize_t amdgpu_set_pp_compute_power_profile(struct device *dev,
  754. struct device_attribute *attr,
  755. const char *buf,
  756. size_t count)
  757. {
  758. struct amd_pp_profile request = {0};
  759. request.type = AMD_PP_COMPUTE_PROFILE;
  760. return amdgpu_set_pp_power_profile(dev, buf, count, &request);
  761. }
  762. static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
  763. static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
  764. amdgpu_get_dpm_forced_performance_level,
  765. amdgpu_set_dpm_forced_performance_level);
  766. static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
  767. static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
  768. static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
  769. amdgpu_get_pp_force_state,
  770. amdgpu_set_pp_force_state);
  771. static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
  772. amdgpu_get_pp_table,
  773. amdgpu_set_pp_table);
  774. static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
  775. amdgpu_get_pp_dpm_sclk,
  776. amdgpu_set_pp_dpm_sclk);
  777. static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
  778. amdgpu_get_pp_dpm_mclk,
  779. amdgpu_set_pp_dpm_mclk);
  780. static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
  781. amdgpu_get_pp_dpm_pcie,
  782. amdgpu_set_pp_dpm_pcie);
  783. static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
  784. amdgpu_get_pp_sclk_od,
  785. amdgpu_set_pp_sclk_od);
  786. static DEVICE_ATTR(pp_mclk_od, S_IRUGO | S_IWUSR,
  787. amdgpu_get_pp_mclk_od,
  788. amdgpu_set_pp_mclk_od);
  789. static DEVICE_ATTR(pp_gfx_power_profile, S_IRUGO | S_IWUSR,
  790. amdgpu_get_pp_gfx_power_profile,
  791. amdgpu_set_pp_gfx_power_profile);
  792. static DEVICE_ATTR(pp_compute_power_profile, S_IRUGO | S_IWUSR,
  793. amdgpu_get_pp_compute_power_profile,
  794. amdgpu_set_pp_compute_power_profile);
  795. static DEVICE_ATTR(pp_power_profile_mode, S_IRUGO | S_IWUSR,
  796. amdgpu_get_pp_power_profile_mode,
  797. amdgpu_set_pp_power_profile_mode);
  798. static DEVICE_ATTR(pp_od_clk_voltage, S_IRUGO | S_IWUSR,
  799. amdgpu_get_pp_od_clk_voltage,
  800. amdgpu_set_pp_od_clk_voltage);
  801. static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
  802. struct device_attribute *attr,
  803. char *buf)
  804. {
  805. struct amdgpu_device *adev = dev_get_drvdata(dev);
  806. struct drm_device *ddev = adev->ddev;
  807. int temp;
  808. /* Can't get temperature when the card is off */
  809. if ((adev->flags & AMD_IS_PX) &&
  810. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  811. return -EINVAL;
  812. if (!adev->powerplay.pp_funcs->get_temperature)
  813. temp = 0;
  814. else
  815. temp = amdgpu_dpm_get_temperature(adev);
  816. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  817. }
  818. static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
  819. struct device_attribute *attr,
  820. char *buf)
  821. {
  822. struct amdgpu_device *adev = dev_get_drvdata(dev);
  823. int hyst = to_sensor_dev_attr(attr)->index;
  824. int temp;
  825. if (hyst)
  826. temp = adev->pm.dpm.thermal.min_temp;
  827. else
  828. temp = adev->pm.dpm.thermal.max_temp;
  829. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  830. }
  831. static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
  832. struct device_attribute *attr,
  833. char *buf)
  834. {
  835. struct amdgpu_device *adev = dev_get_drvdata(dev);
  836. u32 pwm_mode = 0;
  837. if (!adev->powerplay.pp_funcs->get_fan_control_mode)
  838. return -EINVAL;
  839. pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
  840. return sprintf(buf, "%i\n", pwm_mode);
  841. }
  842. static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
  843. struct device_attribute *attr,
  844. const char *buf,
  845. size_t count)
  846. {
  847. struct amdgpu_device *adev = dev_get_drvdata(dev);
  848. int err;
  849. int value;
  850. /* Can't adjust fan when the card is off */
  851. if ((adev->flags & AMD_IS_PX) &&
  852. (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  853. return -EINVAL;
  854. if (!adev->powerplay.pp_funcs->set_fan_control_mode)
  855. return -EINVAL;
  856. err = kstrtoint(buf, 10, &value);
  857. if (err)
  858. return err;
  859. amdgpu_dpm_set_fan_control_mode(adev, value);
  860. return count;
  861. }
  862. static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
  863. struct device_attribute *attr,
  864. char *buf)
  865. {
  866. return sprintf(buf, "%i\n", 0);
  867. }
  868. static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
  869. struct device_attribute *attr,
  870. char *buf)
  871. {
  872. return sprintf(buf, "%i\n", 255);
  873. }
  874. static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
  875. struct device_attribute *attr,
  876. const char *buf, size_t count)
  877. {
  878. struct amdgpu_device *adev = dev_get_drvdata(dev);
  879. int err;
  880. u32 value;
  881. /* Can't adjust fan when the card is off */
  882. if ((adev->flags & AMD_IS_PX) &&
  883. (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  884. return -EINVAL;
  885. err = kstrtou32(buf, 10, &value);
  886. if (err)
  887. return err;
  888. value = (value * 100) / 255;
  889. if (adev->powerplay.pp_funcs->set_fan_speed_percent) {
  890. err = amdgpu_dpm_set_fan_speed_percent(adev, value);
  891. if (err)
  892. return err;
  893. }
  894. return count;
  895. }
  896. static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
  897. struct device_attribute *attr,
  898. char *buf)
  899. {
  900. struct amdgpu_device *adev = dev_get_drvdata(dev);
  901. int err;
  902. u32 speed = 0;
  903. /* Can't adjust fan when the card is off */
  904. if ((adev->flags & AMD_IS_PX) &&
  905. (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  906. return -EINVAL;
  907. if (adev->powerplay.pp_funcs->get_fan_speed_percent) {
  908. err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
  909. if (err)
  910. return err;
  911. }
  912. speed = (speed * 255) / 100;
  913. return sprintf(buf, "%i\n", speed);
  914. }
  915. static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
  916. struct device_attribute *attr,
  917. char *buf)
  918. {
  919. struct amdgpu_device *adev = dev_get_drvdata(dev);
  920. int err;
  921. u32 speed = 0;
  922. /* Can't adjust fan when the card is off */
  923. if ((adev->flags & AMD_IS_PX) &&
  924. (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  925. return -EINVAL;
  926. if (adev->powerplay.pp_funcs->get_fan_speed_rpm) {
  927. err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
  928. if (err)
  929. return err;
  930. }
  931. return sprintf(buf, "%i\n", speed);
  932. }
  933. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
  934. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
  935. static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
  936. static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
  937. static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
  938. static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
  939. static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
  940. static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
  941. static struct attribute *hwmon_attributes[] = {
  942. &sensor_dev_attr_temp1_input.dev_attr.attr,
  943. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  944. &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
  945. &sensor_dev_attr_pwm1.dev_attr.attr,
  946. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  947. &sensor_dev_attr_pwm1_min.dev_attr.attr,
  948. &sensor_dev_attr_pwm1_max.dev_attr.attr,
  949. &sensor_dev_attr_fan1_input.dev_attr.attr,
  950. NULL
  951. };
  952. static umode_t hwmon_attributes_visible(struct kobject *kobj,
  953. struct attribute *attr, int index)
  954. {
  955. struct device *dev = kobj_to_dev(kobj);
  956. struct amdgpu_device *adev = dev_get_drvdata(dev);
  957. umode_t effective_mode = attr->mode;
  958. /* no skipping for powerplay */
  959. if (adev->powerplay.cgs_device)
  960. return effective_mode;
  961. /* Skip limit attributes if DPM is not enabled */
  962. if (!adev->pm.dpm_enabled &&
  963. (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
  964. attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
  965. attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  966. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  967. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  968. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  969. return 0;
  970. /* Skip fan attributes if fan is not present */
  971. if (adev->pm.no_fan &&
  972. (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  973. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  974. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  975. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  976. return 0;
  977. /* mask fan attributes if we have no bindings for this asic to expose */
  978. if ((!adev->powerplay.pp_funcs->get_fan_speed_percent &&
  979. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
  980. (!adev->powerplay.pp_funcs->get_fan_control_mode &&
  981. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
  982. effective_mode &= ~S_IRUGO;
  983. if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
  984. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
  985. (!adev->powerplay.pp_funcs->set_fan_control_mode &&
  986. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
  987. effective_mode &= ~S_IWUSR;
  988. /* hide max/min values if we can't both query and manage the fan */
  989. if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
  990. !adev->powerplay.pp_funcs->get_fan_speed_percent) &&
  991. (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  992. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  993. return 0;
  994. /* requires powerplay */
  995. if (attr == &sensor_dev_attr_fan1_input.dev_attr.attr)
  996. return 0;
  997. return effective_mode;
  998. }
  999. static const struct attribute_group hwmon_attrgroup = {
  1000. .attrs = hwmon_attributes,
  1001. .is_visible = hwmon_attributes_visible,
  1002. };
  1003. static const struct attribute_group *hwmon_groups[] = {
  1004. &hwmon_attrgroup,
  1005. NULL
  1006. };
  1007. void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
  1008. {
  1009. struct amdgpu_device *adev =
  1010. container_of(work, struct amdgpu_device,
  1011. pm.dpm.thermal.work);
  1012. /* switch to the thermal state */
  1013. enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
  1014. if (!adev->pm.dpm_enabled)
  1015. return;
  1016. if (adev->powerplay.pp_funcs->get_temperature) {
  1017. int temp = amdgpu_dpm_get_temperature(adev);
  1018. if (temp < adev->pm.dpm.thermal.min_temp)
  1019. /* switch back the user state */
  1020. dpm_state = adev->pm.dpm.user_state;
  1021. } else {
  1022. if (adev->pm.dpm.thermal.high_to_low)
  1023. /* switch back the user state */
  1024. dpm_state = adev->pm.dpm.user_state;
  1025. }
  1026. mutex_lock(&adev->pm.mutex);
  1027. if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
  1028. adev->pm.dpm.thermal_active = true;
  1029. else
  1030. adev->pm.dpm.thermal_active = false;
  1031. adev->pm.dpm.state = dpm_state;
  1032. mutex_unlock(&adev->pm.mutex);
  1033. amdgpu_pm_compute_clocks(adev);
  1034. }
  1035. static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
  1036. enum amd_pm_state_type dpm_state)
  1037. {
  1038. int i;
  1039. struct amdgpu_ps *ps;
  1040. u32 ui_class;
  1041. bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
  1042. true : false;
  1043. /* check if the vblank period is too short to adjust the mclk */
  1044. if (single_display && adev->powerplay.pp_funcs->vblank_too_short) {
  1045. if (amdgpu_dpm_vblank_too_short(adev))
  1046. single_display = false;
  1047. }
  1048. /* certain older asics have a separare 3D performance state,
  1049. * so try that first if the user selected performance
  1050. */
  1051. if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
  1052. dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
  1053. /* balanced states don't exist at the moment */
  1054. if (dpm_state == POWER_STATE_TYPE_BALANCED)
  1055. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  1056. restart_search:
  1057. /* Pick the best power state based on current conditions */
  1058. for (i = 0; i < adev->pm.dpm.num_ps; i++) {
  1059. ps = &adev->pm.dpm.ps[i];
  1060. ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
  1061. switch (dpm_state) {
  1062. /* user states */
  1063. case POWER_STATE_TYPE_BATTERY:
  1064. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
  1065. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  1066. if (single_display)
  1067. return ps;
  1068. } else
  1069. return ps;
  1070. }
  1071. break;
  1072. case POWER_STATE_TYPE_BALANCED:
  1073. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
  1074. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  1075. if (single_display)
  1076. return ps;
  1077. } else
  1078. return ps;
  1079. }
  1080. break;
  1081. case POWER_STATE_TYPE_PERFORMANCE:
  1082. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  1083. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  1084. if (single_display)
  1085. return ps;
  1086. } else
  1087. return ps;
  1088. }
  1089. break;
  1090. /* internal states */
  1091. case POWER_STATE_TYPE_INTERNAL_UVD:
  1092. if (adev->pm.dpm.uvd_ps)
  1093. return adev->pm.dpm.uvd_ps;
  1094. else
  1095. break;
  1096. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  1097. if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  1098. return ps;
  1099. break;
  1100. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  1101. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  1102. return ps;
  1103. break;
  1104. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  1105. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  1106. return ps;
  1107. break;
  1108. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  1109. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  1110. return ps;
  1111. break;
  1112. case POWER_STATE_TYPE_INTERNAL_BOOT:
  1113. return adev->pm.dpm.boot_ps;
  1114. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  1115. if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  1116. return ps;
  1117. break;
  1118. case POWER_STATE_TYPE_INTERNAL_ACPI:
  1119. if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  1120. return ps;
  1121. break;
  1122. case POWER_STATE_TYPE_INTERNAL_ULV:
  1123. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  1124. return ps;
  1125. break;
  1126. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  1127. if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  1128. return ps;
  1129. break;
  1130. default:
  1131. break;
  1132. }
  1133. }
  1134. /* use a fallback state if we didn't match */
  1135. switch (dpm_state) {
  1136. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  1137. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  1138. goto restart_search;
  1139. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  1140. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  1141. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  1142. if (adev->pm.dpm.uvd_ps) {
  1143. return adev->pm.dpm.uvd_ps;
  1144. } else {
  1145. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  1146. goto restart_search;
  1147. }
  1148. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  1149. dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
  1150. goto restart_search;
  1151. case POWER_STATE_TYPE_INTERNAL_ACPI:
  1152. dpm_state = POWER_STATE_TYPE_BATTERY;
  1153. goto restart_search;
  1154. case POWER_STATE_TYPE_BATTERY:
  1155. case POWER_STATE_TYPE_BALANCED:
  1156. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  1157. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  1158. goto restart_search;
  1159. default:
  1160. break;
  1161. }
  1162. return NULL;
  1163. }
  1164. static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
  1165. {
  1166. struct amdgpu_ps *ps;
  1167. enum amd_pm_state_type dpm_state;
  1168. int ret;
  1169. bool equal = false;
  1170. /* if dpm init failed */
  1171. if (!adev->pm.dpm_enabled)
  1172. return;
  1173. if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
  1174. /* add other state override checks here */
  1175. if ((!adev->pm.dpm.thermal_active) &&
  1176. (!adev->pm.dpm.uvd_active))
  1177. adev->pm.dpm.state = adev->pm.dpm.user_state;
  1178. }
  1179. dpm_state = adev->pm.dpm.state;
  1180. ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
  1181. if (ps)
  1182. adev->pm.dpm.requested_ps = ps;
  1183. else
  1184. return;
  1185. if (amdgpu_dpm == 1 && adev->powerplay.pp_funcs->print_power_state) {
  1186. printk("switching from power state:\n");
  1187. amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
  1188. printk("switching to power state:\n");
  1189. amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
  1190. }
  1191. /* update whether vce is active */
  1192. ps->vce_active = adev->pm.dpm.vce_active;
  1193. if (adev->powerplay.pp_funcs->display_configuration_changed)
  1194. amdgpu_dpm_display_configuration_changed(adev);
  1195. ret = amdgpu_dpm_pre_set_power_state(adev);
  1196. if (ret)
  1197. return;
  1198. if (adev->powerplay.pp_funcs->check_state_equal) {
  1199. if (0 != amdgpu_dpm_check_state_equal(adev, adev->pm.dpm.current_ps, adev->pm.dpm.requested_ps, &equal))
  1200. equal = false;
  1201. }
  1202. if (equal)
  1203. return;
  1204. amdgpu_dpm_set_power_state(adev);
  1205. amdgpu_dpm_post_set_power_state(adev);
  1206. adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
  1207. adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
  1208. if (adev->powerplay.pp_funcs->force_performance_level) {
  1209. if (adev->pm.dpm.thermal_active) {
  1210. enum amd_dpm_forced_level level = adev->pm.dpm.forced_level;
  1211. /* force low perf level for thermal */
  1212. amdgpu_dpm_force_performance_level(adev, AMD_DPM_FORCED_LEVEL_LOW);
  1213. /* save the user's level */
  1214. adev->pm.dpm.forced_level = level;
  1215. } else {
  1216. /* otherwise, user selected level */
  1217. amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
  1218. }
  1219. }
  1220. }
  1221. void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
  1222. {
  1223. if (adev->powerplay.pp_funcs->powergate_uvd) {
  1224. /* enable/disable UVD */
  1225. mutex_lock(&adev->pm.mutex);
  1226. amdgpu_dpm_powergate_uvd(adev, !enable);
  1227. mutex_unlock(&adev->pm.mutex);
  1228. } else {
  1229. if (enable) {
  1230. mutex_lock(&adev->pm.mutex);
  1231. adev->pm.dpm.uvd_active = true;
  1232. adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_UVD;
  1233. mutex_unlock(&adev->pm.mutex);
  1234. } else {
  1235. mutex_lock(&adev->pm.mutex);
  1236. adev->pm.dpm.uvd_active = false;
  1237. mutex_unlock(&adev->pm.mutex);
  1238. }
  1239. amdgpu_pm_compute_clocks(adev);
  1240. }
  1241. }
  1242. void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
  1243. {
  1244. if (adev->powerplay.pp_funcs->powergate_vce) {
  1245. /* enable/disable VCE */
  1246. mutex_lock(&adev->pm.mutex);
  1247. amdgpu_dpm_powergate_vce(adev, !enable);
  1248. mutex_unlock(&adev->pm.mutex);
  1249. } else {
  1250. if (enable) {
  1251. mutex_lock(&adev->pm.mutex);
  1252. adev->pm.dpm.vce_active = true;
  1253. /* XXX select vce level based on ring/task */
  1254. adev->pm.dpm.vce_level = AMD_VCE_LEVEL_AC_ALL;
  1255. mutex_unlock(&adev->pm.mutex);
  1256. amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1257. AMD_CG_STATE_UNGATE);
  1258. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1259. AMD_PG_STATE_UNGATE);
  1260. amdgpu_pm_compute_clocks(adev);
  1261. } else {
  1262. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1263. AMD_PG_STATE_GATE);
  1264. amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1265. AMD_CG_STATE_GATE);
  1266. mutex_lock(&adev->pm.mutex);
  1267. adev->pm.dpm.vce_active = false;
  1268. mutex_unlock(&adev->pm.mutex);
  1269. amdgpu_pm_compute_clocks(adev);
  1270. }
  1271. }
  1272. }
  1273. void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
  1274. {
  1275. int i;
  1276. if (adev->powerplay.pp_funcs->print_power_state == NULL)
  1277. return;
  1278. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  1279. amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
  1280. }
  1281. int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
  1282. {
  1283. int ret;
  1284. if (adev->pm.sysfs_initialized)
  1285. return 0;
  1286. if (adev->pm.dpm_enabled == 0)
  1287. return 0;
  1288. if (adev->powerplay.pp_funcs->get_temperature == NULL)
  1289. return 0;
  1290. adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
  1291. DRIVER_NAME, adev,
  1292. hwmon_groups);
  1293. if (IS_ERR(adev->pm.int_hwmon_dev)) {
  1294. ret = PTR_ERR(adev->pm.int_hwmon_dev);
  1295. dev_err(adev->dev,
  1296. "Unable to register hwmon device: %d\n", ret);
  1297. return ret;
  1298. }
  1299. ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
  1300. if (ret) {
  1301. DRM_ERROR("failed to create device file for dpm state\n");
  1302. return ret;
  1303. }
  1304. ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
  1305. if (ret) {
  1306. DRM_ERROR("failed to create device file for dpm state\n");
  1307. return ret;
  1308. }
  1309. ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
  1310. if (ret) {
  1311. DRM_ERROR("failed to create device file pp_num_states\n");
  1312. return ret;
  1313. }
  1314. ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
  1315. if (ret) {
  1316. DRM_ERROR("failed to create device file pp_cur_state\n");
  1317. return ret;
  1318. }
  1319. ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
  1320. if (ret) {
  1321. DRM_ERROR("failed to create device file pp_force_state\n");
  1322. return ret;
  1323. }
  1324. ret = device_create_file(adev->dev, &dev_attr_pp_table);
  1325. if (ret) {
  1326. DRM_ERROR("failed to create device file pp_table\n");
  1327. return ret;
  1328. }
  1329. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
  1330. if (ret) {
  1331. DRM_ERROR("failed to create device file pp_dpm_sclk\n");
  1332. return ret;
  1333. }
  1334. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
  1335. if (ret) {
  1336. DRM_ERROR("failed to create device file pp_dpm_mclk\n");
  1337. return ret;
  1338. }
  1339. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
  1340. if (ret) {
  1341. DRM_ERROR("failed to create device file pp_dpm_pcie\n");
  1342. return ret;
  1343. }
  1344. ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
  1345. if (ret) {
  1346. DRM_ERROR("failed to create device file pp_sclk_od\n");
  1347. return ret;
  1348. }
  1349. ret = device_create_file(adev->dev, &dev_attr_pp_mclk_od);
  1350. if (ret) {
  1351. DRM_ERROR("failed to create device file pp_mclk_od\n");
  1352. return ret;
  1353. }
  1354. ret = device_create_file(adev->dev,
  1355. &dev_attr_pp_gfx_power_profile);
  1356. if (ret) {
  1357. DRM_ERROR("failed to create device file "
  1358. "pp_gfx_power_profile\n");
  1359. return ret;
  1360. }
  1361. ret = device_create_file(adev->dev,
  1362. &dev_attr_pp_compute_power_profile);
  1363. if (ret) {
  1364. DRM_ERROR("failed to create device file "
  1365. "pp_compute_power_profile\n");
  1366. return ret;
  1367. }
  1368. ret = device_create_file(adev->dev,
  1369. &dev_attr_pp_power_profile_mode);
  1370. if (ret) {
  1371. DRM_ERROR("failed to create device file "
  1372. "pp_power_profile_mode\n");
  1373. return ret;
  1374. }
  1375. ret = device_create_file(adev->dev,
  1376. &dev_attr_pp_od_clk_voltage);
  1377. if (ret) {
  1378. DRM_ERROR("failed to create device file "
  1379. "pp_od_clk_voltage\n");
  1380. return ret;
  1381. }
  1382. ret = amdgpu_debugfs_pm_init(adev);
  1383. if (ret) {
  1384. DRM_ERROR("Failed to register debugfs file for dpm!\n");
  1385. return ret;
  1386. }
  1387. adev->pm.sysfs_initialized = true;
  1388. return 0;
  1389. }
  1390. void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
  1391. {
  1392. if (adev->pm.dpm_enabled == 0)
  1393. return;
  1394. if (adev->pm.int_hwmon_dev)
  1395. hwmon_device_unregister(adev->pm.int_hwmon_dev);
  1396. device_remove_file(adev->dev, &dev_attr_power_dpm_state);
  1397. device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
  1398. device_remove_file(adev->dev, &dev_attr_pp_num_states);
  1399. device_remove_file(adev->dev, &dev_attr_pp_cur_state);
  1400. device_remove_file(adev->dev, &dev_attr_pp_force_state);
  1401. device_remove_file(adev->dev, &dev_attr_pp_table);
  1402. device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
  1403. device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
  1404. device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
  1405. device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
  1406. device_remove_file(adev->dev, &dev_attr_pp_mclk_od);
  1407. device_remove_file(adev->dev,
  1408. &dev_attr_pp_gfx_power_profile);
  1409. device_remove_file(adev->dev,
  1410. &dev_attr_pp_compute_power_profile);
  1411. device_remove_file(adev->dev,
  1412. &dev_attr_pp_power_profile_mode);
  1413. device_remove_file(adev->dev,
  1414. &dev_attr_pp_od_clk_voltage);
  1415. }
  1416. void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
  1417. {
  1418. struct drm_device *ddev = adev->ddev;
  1419. struct drm_crtc *crtc;
  1420. struct amdgpu_crtc *amdgpu_crtc;
  1421. int i = 0;
  1422. if (!adev->pm.dpm_enabled)
  1423. return;
  1424. if (adev->mode_info.num_crtc)
  1425. amdgpu_display_bandwidth_update(adev);
  1426. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  1427. struct amdgpu_ring *ring = adev->rings[i];
  1428. if (ring && ring->ready)
  1429. amdgpu_fence_wait_empty(ring);
  1430. }
  1431. if (adev->powerplay.pp_funcs->dispatch_tasks) {
  1432. amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_DISPLAY_CONFIG_CHANGE, NULL);
  1433. } else {
  1434. mutex_lock(&adev->pm.mutex);
  1435. adev->pm.dpm.new_active_crtcs = 0;
  1436. adev->pm.dpm.new_active_crtc_count = 0;
  1437. if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
  1438. list_for_each_entry(crtc,
  1439. &ddev->mode_config.crtc_list, head) {
  1440. amdgpu_crtc = to_amdgpu_crtc(crtc);
  1441. if (amdgpu_crtc->enabled) {
  1442. adev->pm.dpm.new_active_crtcs |= (1 << amdgpu_crtc->crtc_id);
  1443. adev->pm.dpm.new_active_crtc_count++;
  1444. }
  1445. }
  1446. }
  1447. /* update battery/ac status */
  1448. if (power_supply_is_system_supplied() > 0)
  1449. adev->pm.dpm.ac_power = true;
  1450. else
  1451. adev->pm.dpm.ac_power = false;
  1452. amdgpu_dpm_change_power_state_locked(adev);
  1453. mutex_unlock(&adev->pm.mutex);
  1454. }
  1455. }
  1456. /*
  1457. * Debugfs info
  1458. */
  1459. #if defined(CONFIG_DEBUG_FS)
  1460. static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
  1461. {
  1462. uint32_t value;
  1463. struct pp_gpu_power query = {0};
  1464. int size;
  1465. /* sanity check PP is enabled */
  1466. if (!(adev->powerplay.pp_funcs &&
  1467. adev->powerplay.pp_funcs->read_sensor))
  1468. return -EINVAL;
  1469. /* GPU Clocks */
  1470. size = sizeof(value);
  1471. seq_printf(m, "GFX Clocks and Power:\n");
  1472. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size))
  1473. seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
  1474. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size))
  1475. seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
  1476. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size))
  1477. seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100);
  1478. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size))
  1479. seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100);
  1480. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size))
  1481. seq_printf(m, "\t%u mV (VDDGFX)\n", value);
  1482. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size))
  1483. seq_printf(m, "\t%u mV (VDDNB)\n", value);
  1484. size = sizeof(query);
  1485. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size)) {
  1486. seq_printf(m, "\t%u.%u W (VDDC)\n", query.vddc_power >> 8,
  1487. query.vddc_power & 0xff);
  1488. seq_printf(m, "\t%u.%u W (VDDCI)\n", query.vddci_power >> 8,
  1489. query.vddci_power & 0xff);
  1490. seq_printf(m, "\t%u.%u W (max GPU)\n", query.max_gpu_power >> 8,
  1491. query.max_gpu_power & 0xff);
  1492. seq_printf(m, "\t%u.%u W (average GPU)\n", query.average_gpu_power >> 8,
  1493. query.average_gpu_power & 0xff);
  1494. }
  1495. size = sizeof(value);
  1496. seq_printf(m, "\n");
  1497. /* GPU Temp */
  1498. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size))
  1499. seq_printf(m, "GPU Temperature: %u C\n", value/1000);
  1500. /* GPU Load */
  1501. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size))
  1502. seq_printf(m, "GPU Load: %u %%\n", value);
  1503. seq_printf(m, "\n");
  1504. /* UVD clocks */
  1505. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) {
  1506. if (!value) {
  1507. seq_printf(m, "UVD: Disabled\n");
  1508. } else {
  1509. seq_printf(m, "UVD: Enabled\n");
  1510. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
  1511. seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
  1512. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
  1513. seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
  1514. }
  1515. }
  1516. seq_printf(m, "\n");
  1517. /* VCE clocks */
  1518. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) {
  1519. if (!value) {
  1520. seq_printf(m, "VCE: Disabled\n");
  1521. } else {
  1522. seq_printf(m, "VCE: Enabled\n");
  1523. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size))
  1524. seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
  1525. }
  1526. }
  1527. return 0;
  1528. }
  1529. static void amdgpu_parse_cg_state(struct seq_file *m, u32 flags)
  1530. {
  1531. int i;
  1532. for (i = 0; clocks[i].flag; i++)
  1533. seq_printf(m, "\t%s: %s\n", clocks[i].name,
  1534. (flags & clocks[i].flag) ? "On" : "Off");
  1535. }
  1536. static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
  1537. {
  1538. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1539. struct drm_device *dev = node->minor->dev;
  1540. struct amdgpu_device *adev = dev->dev_private;
  1541. struct drm_device *ddev = adev->ddev;
  1542. u32 flags = 0;
  1543. amdgpu_device_ip_get_clockgating_state(adev, &flags);
  1544. seq_printf(m, "Clock Gating Flags Mask: 0x%x\n", flags);
  1545. amdgpu_parse_cg_state(m, flags);
  1546. seq_printf(m, "\n");
  1547. if (!adev->pm.dpm_enabled) {
  1548. seq_printf(m, "dpm not enabled\n");
  1549. return 0;
  1550. }
  1551. if ((adev->flags & AMD_IS_PX) &&
  1552. (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
  1553. seq_printf(m, "PX asic powered off\n");
  1554. } else if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level) {
  1555. mutex_lock(&adev->pm.mutex);
  1556. if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level)
  1557. adev->powerplay.pp_funcs->debugfs_print_current_performance_level(adev, m);
  1558. else
  1559. seq_printf(m, "Debugfs support not implemented for this asic\n");
  1560. mutex_unlock(&adev->pm.mutex);
  1561. } else {
  1562. return amdgpu_debugfs_pm_info_pp(m, adev);
  1563. }
  1564. return 0;
  1565. }
  1566. static const struct drm_info_list amdgpu_pm_info_list[] = {
  1567. {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
  1568. };
  1569. #endif
  1570. static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
  1571. {
  1572. #if defined(CONFIG_DEBUG_FS)
  1573. return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
  1574. #else
  1575. return 0;
  1576. #endif
  1577. }