intel_ringbuffer.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721
  1. #ifndef _INTEL_RINGBUFFER_H_
  2. #define _INTEL_RINGBUFFER_H_
  3. #include <linux/hashtable.h>
  4. #include "i915_gem_batch_pool.h"
  5. #include "i915_gem_request.h"
  6. #include "i915_gem_timeline.h"
  7. #include "i915_selftest.h"
  8. #define I915_CMD_HASH_ORDER 9
  9. /* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
  10. * but keeps the logic simple. Indeed, the whole purpose of this macro is just
  11. * to give some inclination as to some of the magic values used in the various
  12. * workarounds!
  13. */
  14. #define CACHELINE_BYTES 64
  15. #define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t))
  16. struct intel_hw_status_page {
  17. struct i915_vma *vma;
  18. u32 *page_addr;
  19. u32 ggtt_offset;
  20. };
  21. #define I915_READ_TAIL(engine) I915_READ(RING_TAIL((engine)->mmio_base))
  22. #define I915_WRITE_TAIL(engine, val) I915_WRITE(RING_TAIL((engine)->mmio_base), val)
  23. #define I915_READ_START(engine) I915_READ(RING_START((engine)->mmio_base))
  24. #define I915_WRITE_START(engine, val) I915_WRITE(RING_START((engine)->mmio_base), val)
  25. #define I915_READ_HEAD(engine) I915_READ(RING_HEAD((engine)->mmio_base))
  26. #define I915_WRITE_HEAD(engine, val) I915_WRITE(RING_HEAD((engine)->mmio_base), val)
  27. #define I915_READ_CTL(engine) I915_READ(RING_CTL((engine)->mmio_base))
  28. #define I915_WRITE_CTL(engine, val) I915_WRITE(RING_CTL((engine)->mmio_base), val)
  29. #define I915_READ_IMR(engine) I915_READ(RING_IMR((engine)->mmio_base))
  30. #define I915_WRITE_IMR(engine, val) I915_WRITE(RING_IMR((engine)->mmio_base), val)
  31. #define I915_READ_MODE(engine) I915_READ(RING_MI_MODE((engine)->mmio_base))
  32. #define I915_WRITE_MODE(engine, val) I915_WRITE(RING_MI_MODE((engine)->mmio_base), val)
  33. /* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
  34. * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
  35. */
  36. #define gen8_semaphore_seqno_size sizeof(uint64_t)
  37. #define GEN8_SEMAPHORE_OFFSET(__from, __to) \
  38. (((__from) * I915_NUM_ENGINES + (__to)) * gen8_semaphore_seqno_size)
  39. #define GEN8_SIGNAL_OFFSET(__ring, to) \
  40. (dev_priv->semaphore->node.start + \
  41. GEN8_SEMAPHORE_OFFSET((__ring)->id, (to)))
  42. #define GEN8_WAIT_OFFSET(__ring, from) \
  43. (dev_priv->semaphore->node.start + \
  44. GEN8_SEMAPHORE_OFFSET(from, (__ring)->id))
  45. enum intel_engine_hangcheck_action {
  46. ENGINE_IDLE = 0,
  47. ENGINE_WAIT,
  48. ENGINE_ACTIVE_SEQNO,
  49. ENGINE_ACTIVE_HEAD,
  50. ENGINE_ACTIVE_SUBUNITS,
  51. ENGINE_WAIT_KICK,
  52. ENGINE_DEAD,
  53. };
  54. static inline const char *
  55. hangcheck_action_to_str(const enum intel_engine_hangcheck_action a)
  56. {
  57. switch (a) {
  58. case ENGINE_IDLE:
  59. return "idle";
  60. case ENGINE_WAIT:
  61. return "wait";
  62. case ENGINE_ACTIVE_SEQNO:
  63. return "active seqno";
  64. case ENGINE_ACTIVE_HEAD:
  65. return "active head";
  66. case ENGINE_ACTIVE_SUBUNITS:
  67. return "active subunits";
  68. case ENGINE_WAIT_KICK:
  69. return "wait kick";
  70. case ENGINE_DEAD:
  71. return "dead";
  72. }
  73. return "unknown";
  74. }
  75. #define I915_MAX_SLICES 3
  76. #define I915_MAX_SUBSLICES 3
  77. #define instdone_slice_mask(dev_priv__) \
  78. (INTEL_GEN(dev_priv__) == 7 ? \
  79. 1 : INTEL_INFO(dev_priv__)->sseu.slice_mask)
  80. #define instdone_subslice_mask(dev_priv__) \
  81. (INTEL_GEN(dev_priv__) == 7 ? \
  82. 1 : INTEL_INFO(dev_priv__)->sseu.subslice_mask)
  83. #define for_each_instdone_slice_subslice(dev_priv__, slice__, subslice__) \
  84. for ((slice__) = 0, (subslice__) = 0; \
  85. (slice__) < I915_MAX_SLICES; \
  86. (subslice__) = ((subslice__) + 1) < I915_MAX_SUBSLICES ? (subslice__) + 1 : 0, \
  87. (slice__) += ((subslice__) == 0)) \
  88. for_each_if((BIT(slice__) & instdone_slice_mask(dev_priv__)) && \
  89. (BIT(subslice__) & instdone_subslice_mask(dev_priv__)))
  90. struct intel_instdone {
  91. u32 instdone;
  92. /* The following exist only in the RCS engine */
  93. u32 slice_common;
  94. u32 sampler[I915_MAX_SLICES][I915_MAX_SUBSLICES];
  95. u32 row[I915_MAX_SLICES][I915_MAX_SUBSLICES];
  96. };
  97. struct intel_engine_hangcheck {
  98. u64 acthd;
  99. u32 seqno;
  100. enum intel_engine_hangcheck_action action;
  101. unsigned long action_timestamp;
  102. int deadlock;
  103. struct intel_instdone instdone;
  104. bool stalled;
  105. };
  106. struct intel_ring {
  107. struct i915_vma *vma;
  108. void *vaddr;
  109. struct list_head request_list;
  110. u32 head;
  111. u32 tail;
  112. u32 emit;
  113. u32 space;
  114. u32 size;
  115. u32 effective_size;
  116. };
  117. struct i915_gem_context;
  118. struct drm_i915_reg_table;
  119. /*
  120. * we use a single page to load ctx workarounds so all of these
  121. * values are referred in terms of dwords
  122. *
  123. * struct i915_wa_ctx_bb:
  124. * offset: specifies batch starting position, also helpful in case
  125. * if we want to have multiple batches at different offsets based on
  126. * some criteria. It is not a requirement at the moment but provides
  127. * an option for future use.
  128. * size: size of the batch in DWORDS
  129. */
  130. struct i915_ctx_workarounds {
  131. struct i915_wa_ctx_bb {
  132. u32 offset;
  133. u32 size;
  134. } indirect_ctx, per_ctx;
  135. struct i915_vma *vma;
  136. };
  137. struct drm_i915_gem_request;
  138. struct intel_render_state;
  139. /*
  140. * Engine IDs definitions.
  141. * Keep instances of the same type engine together.
  142. */
  143. enum intel_engine_id {
  144. RCS = 0,
  145. BCS,
  146. VCS,
  147. VCS2,
  148. #define _VCS(n) (VCS + (n))
  149. VECS
  150. };
  151. #define INTEL_ENGINE_CS_MAX_NAME 8
  152. struct intel_engine_cs {
  153. struct drm_i915_private *i915;
  154. char name[INTEL_ENGINE_CS_MAX_NAME];
  155. enum intel_engine_id id;
  156. unsigned int uabi_id;
  157. unsigned int hw_id;
  158. unsigned int guc_id;
  159. u8 class;
  160. u8 instance;
  161. u32 context_size;
  162. u32 mmio_base;
  163. unsigned int irq_shift;
  164. struct intel_ring *buffer;
  165. struct intel_timeline *timeline;
  166. struct intel_render_state *render_state;
  167. atomic_t irq_count;
  168. unsigned long irq_posted;
  169. #define ENGINE_IRQ_BREADCRUMB 0
  170. #define ENGINE_IRQ_EXECLIST 1
  171. /* Rather than have every client wait upon all user interrupts,
  172. * with the herd waking after every interrupt and each doing the
  173. * heavyweight seqno dance, we delegate the task (of being the
  174. * bottom-half of the user interrupt) to the first client. After
  175. * every interrupt, we wake up one client, who does the heavyweight
  176. * coherent seqno read and either goes back to sleep (if incomplete),
  177. * or wakes up all the completed clients in parallel, before then
  178. * transferring the bottom-half status to the next client in the queue.
  179. *
  180. * Compared to walking the entire list of waiters in a single dedicated
  181. * bottom-half, we reduce the latency of the first waiter by avoiding
  182. * a context switch, but incur additional coherent seqno reads when
  183. * following the chain of request breadcrumbs. Since it is most likely
  184. * that we have a single client waiting on each seqno, then reducing
  185. * the overhead of waking that client is much preferred.
  186. */
  187. struct intel_breadcrumbs {
  188. spinlock_t irq_lock; /* protects irq_*; irqsafe */
  189. struct intel_wait *irq_wait; /* oldest waiter by retirement */
  190. spinlock_t rb_lock; /* protects the rb and wraps irq_lock */
  191. struct rb_root waiters; /* sorted by retirement, priority */
  192. struct rb_root signals; /* sorted by retirement */
  193. struct task_struct *signaler; /* used for fence signalling */
  194. struct drm_i915_gem_request __rcu *first_signal;
  195. struct timer_list fake_irq; /* used after a missed interrupt */
  196. struct timer_list hangcheck; /* detect missed interrupts */
  197. unsigned int hangcheck_interrupts;
  198. bool irq_armed : 1;
  199. bool irq_enabled : 1;
  200. I915_SELFTEST_DECLARE(bool mock : 1);
  201. } breadcrumbs;
  202. /*
  203. * A pool of objects to use as shadow copies of client batch buffers
  204. * when the command parser is enabled. Prevents the client from
  205. * modifying the batch contents after software parsing.
  206. */
  207. struct i915_gem_batch_pool batch_pool;
  208. struct intel_hw_status_page status_page;
  209. struct i915_ctx_workarounds wa_ctx;
  210. struct i915_vma *scratch;
  211. u32 irq_keep_mask; /* always keep these interrupts */
  212. u32 irq_enable_mask; /* bitmask to enable ring interrupt */
  213. void (*irq_enable)(struct intel_engine_cs *engine);
  214. void (*irq_disable)(struct intel_engine_cs *engine);
  215. int (*init_hw)(struct intel_engine_cs *engine);
  216. void (*reset_hw)(struct intel_engine_cs *engine,
  217. struct drm_i915_gem_request *req);
  218. void (*set_default_submission)(struct intel_engine_cs *engine);
  219. struct intel_ring *(*context_pin)(struct intel_engine_cs *engine,
  220. struct i915_gem_context *ctx);
  221. void (*context_unpin)(struct intel_engine_cs *engine,
  222. struct i915_gem_context *ctx);
  223. int (*request_alloc)(struct drm_i915_gem_request *req);
  224. int (*init_context)(struct drm_i915_gem_request *req);
  225. int (*emit_flush)(struct drm_i915_gem_request *request,
  226. u32 mode);
  227. #define EMIT_INVALIDATE BIT(0)
  228. #define EMIT_FLUSH BIT(1)
  229. #define EMIT_BARRIER (EMIT_INVALIDATE | EMIT_FLUSH)
  230. int (*emit_bb_start)(struct drm_i915_gem_request *req,
  231. u64 offset, u32 length,
  232. unsigned int dispatch_flags);
  233. #define I915_DISPATCH_SECURE BIT(0)
  234. #define I915_DISPATCH_PINNED BIT(1)
  235. #define I915_DISPATCH_RS BIT(2)
  236. void (*emit_breadcrumb)(struct drm_i915_gem_request *req,
  237. u32 *cs);
  238. int emit_breadcrumb_sz;
  239. /* Pass the request to the hardware queue (e.g. directly into
  240. * the legacy ringbuffer or to the end of an execlist).
  241. *
  242. * This is called from an atomic context with irqs disabled; must
  243. * be irq safe.
  244. */
  245. void (*submit_request)(struct drm_i915_gem_request *req);
  246. /* Call when the priority on a request has changed and it and its
  247. * dependencies may need rescheduling. Note the request itself may
  248. * not be ready to run!
  249. *
  250. * Called under the struct_mutex.
  251. */
  252. void (*schedule)(struct drm_i915_gem_request *request,
  253. int priority);
  254. /* Some chipsets are not quite as coherent as advertised and need
  255. * an expensive kick to force a true read of the up-to-date seqno.
  256. * However, the up-to-date seqno is not always required and the last
  257. * seen value is good enough. Note that the seqno will always be
  258. * monotonic, even if not coherent.
  259. */
  260. void (*irq_seqno_barrier)(struct intel_engine_cs *engine);
  261. void (*cleanup)(struct intel_engine_cs *engine);
  262. /* GEN8 signal/wait table - never trust comments!
  263. * signal to signal to signal to signal to signal to
  264. * RCS VCS BCS VECS VCS2
  265. * --------------------------------------------------------------------
  266. * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
  267. * |-------------------------------------------------------------------
  268. * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
  269. * |-------------------------------------------------------------------
  270. * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
  271. * |-------------------------------------------------------------------
  272. * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
  273. * |-------------------------------------------------------------------
  274. * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
  275. * |-------------------------------------------------------------------
  276. *
  277. * Generalization:
  278. * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
  279. * ie. transpose of g(x, y)
  280. *
  281. * sync from sync from sync from sync from sync from
  282. * RCS VCS BCS VECS VCS2
  283. * --------------------------------------------------------------------
  284. * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
  285. * |-------------------------------------------------------------------
  286. * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
  287. * |-------------------------------------------------------------------
  288. * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
  289. * |-------------------------------------------------------------------
  290. * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
  291. * |-------------------------------------------------------------------
  292. * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
  293. * |-------------------------------------------------------------------
  294. *
  295. * Generalization:
  296. * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
  297. * ie. transpose of f(x, y)
  298. */
  299. struct {
  300. union {
  301. #define GEN6_SEMAPHORE_LAST VECS_HW
  302. #define GEN6_NUM_SEMAPHORES (GEN6_SEMAPHORE_LAST + 1)
  303. #define GEN6_SEMAPHORES_MASK GENMASK(GEN6_SEMAPHORE_LAST, 0)
  304. struct {
  305. /* our mbox written by others */
  306. u32 wait[GEN6_NUM_SEMAPHORES];
  307. /* mboxes this ring signals to */
  308. i915_reg_t signal[GEN6_NUM_SEMAPHORES];
  309. } mbox;
  310. u64 signal_ggtt[I915_NUM_ENGINES];
  311. };
  312. /* AKA wait() */
  313. int (*sync_to)(struct drm_i915_gem_request *req,
  314. struct drm_i915_gem_request *signal);
  315. u32 *(*signal)(struct drm_i915_gem_request *req, u32 *cs);
  316. } semaphore;
  317. /* Execlists */
  318. struct tasklet_struct irq_tasklet;
  319. struct execlist_port {
  320. struct drm_i915_gem_request *request;
  321. unsigned int count;
  322. GEM_DEBUG_DECL(u32 context_id);
  323. } execlist_port[2];
  324. struct rb_root execlist_queue;
  325. struct rb_node *execlist_first;
  326. unsigned int fw_domains;
  327. /* Contexts are pinned whilst they are active on the GPU. The last
  328. * context executed remains active whilst the GPU is idle - the
  329. * switch away and write to the context object only occurs on the
  330. * next execution. Contexts are only unpinned on retirement of the
  331. * following request ensuring that we can always write to the object
  332. * on the context switch even after idling. Across suspend, we switch
  333. * to the kernel context and trash it as the save may not happen
  334. * before the hardware is powered down.
  335. */
  336. struct i915_gem_context *last_retired_context;
  337. /* We track the current MI_SET_CONTEXT in order to eliminate
  338. * redudant context switches. This presumes that requests are not
  339. * reordered! Or when they are the tracking is updated along with
  340. * the emission of individual requests into the legacy command
  341. * stream (ring).
  342. */
  343. struct i915_gem_context *legacy_active_context;
  344. /* status_notifier: list of callbacks for context-switch changes */
  345. struct atomic_notifier_head context_status_notifier;
  346. struct intel_engine_hangcheck hangcheck;
  347. bool needs_cmd_parser;
  348. /*
  349. * Table of commands the command parser needs to know about
  350. * for this engine.
  351. */
  352. DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
  353. /*
  354. * Table of registers allowed in commands that read/write registers.
  355. */
  356. const struct drm_i915_reg_table *reg_tables;
  357. int reg_table_count;
  358. /*
  359. * Returns the bitmask for the length field of the specified command.
  360. * Return 0 for an unrecognized/invalid command.
  361. *
  362. * If the command parser finds an entry for a command in the engine's
  363. * cmd_tables, it gets the command's length based on the table entry.
  364. * If not, it calls this function to determine the per-engine length
  365. * field encoding for the command (i.e. different opcode ranges use
  366. * certain bits to encode the command length in the header).
  367. */
  368. u32 (*get_cmd_length_mask)(u32 cmd_header);
  369. };
  370. static inline unsigned int
  371. intel_engine_flag(const struct intel_engine_cs *engine)
  372. {
  373. return BIT(engine->id);
  374. }
  375. static inline u32
  376. intel_read_status_page(struct intel_engine_cs *engine, int reg)
  377. {
  378. /* Ensure that the compiler doesn't optimize away the load. */
  379. return READ_ONCE(engine->status_page.page_addr[reg]);
  380. }
  381. static inline void
  382. intel_write_status_page(struct intel_engine_cs *engine, int reg, u32 value)
  383. {
  384. /* Writing into the status page should be done sparingly. Since
  385. * we do when we are uncertain of the device state, we take a bit
  386. * of extra paranoia to try and ensure that the HWS takes the value
  387. * we give and that it doesn't end up trapped inside the CPU!
  388. */
  389. if (static_cpu_has(X86_FEATURE_CLFLUSH)) {
  390. mb();
  391. clflush(&engine->status_page.page_addr[reg]);
  392. engine->status_page.page_addr[reg] = value;
  393. clflush(&engine->status_page.page_addr[reg]);
  394. mb();
  395. } else {
  396. WRITE_ONCE(engine->status_page.page_addr[reg], value);
  397. }
  398. }
  399. /*
  400. * Reads a dword out of the status page, which is written to from the command
  401. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  402. * MI_STORE_DATA_IMM.
  403. *
  404. * The following dwords have a reserved meaning:
  405. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  406. * 0x04: ring 0 head pointer
  407. * 0x05: ring 1 head pointer (915-class)
  408. * 0x06: ring 2 head pointer (915-class)
  409. * 0x10-0x1b: Context status DWords (GM45)
  410. * 0x1f: Last written status offset. (GM45)
  411. * 0x20-0x2f: Reserved (Gen6+)
  412. *
  413. * The area from dword 0x30 to 0x3ff is available for driver usage.
  414. */
  415. #define I915_GEM_HWS_INDEX 0x30
  416. #define I915_GEM_HWS_INDEX_ADDR (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
  417. #define I915_GEM_HWS_SCRATCH_INDEX 0x40
  418. #define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
  419. struct intel_ring *
  420. intel_engine_create_ring(struct intel_engine_cs *engine, int size);
  421. int intel_ring_pin(struct intel_ring *ring,
  422. struct drm_i915_private *i915,
  423. unsigned int offset_bias);
  424. void intel_ring_reset(struct intel_ring *ring, u32 tail);
  425. unsigned int intel_ring_update_space(struct intel_ring *ring);
  426. void intel_ring_unpin(struct intel_ring *ring);
  427. void intel_ring_free(struct intel_ring *ring);
  428. void intel_engine_stop(struct intel_engine_cs *engine);
  429. void intel_engine_cleanup(struct intel_engine_cs *engine);
  430. void intel_legacy_submission_resume(struct drm_i915_private *dev_priv);
  431. int __must_check intel_ring_cacheline_align(struct drm_i915_gem_request *req);
  432. u32 __must_check *intel_ring_begin(struct drm_i915_gem_request *req,
  433. unsigned int n);
  434. static inline void
  435. intel_ring_advance(struct drm_i915_gem_request *req, u32 *cs)
  436. {
  437. /* Dummy function.
  438. *
  439. * This serves as a placeholder in the code so that the reader
  440. * can compare against the preceding intel_ring_begin() and
  441. * check that the number of dwords emitted matches the space
  442. * reserved for the command packet (i.e. the value passed to
  443. * intel_ring_begin()).
  444. */
  445. GEM_BUG_ON((req->ring->vaddr + req->ring->emit) != cs);
  446. }
  447. static inline u32
  448. intel_ring_wrap(const struct intel_ring *ring, u32 pos)
  449. {
  450. return pos & (ring->size - 1);
  451. }
  452. static inline u32
  453. intel_ring_offset(const struct drm_i915_gem_request *req, void *addr)
  454. {
  455. /* Don't write ring->size (equivalent to 0) as that hangs some GPUs. */
  456. u32 offset = addr - req->ring->vaddr;
  457. GEM_BUG_ON(offset > req->ring->size);
  458. return intel_ring_wrap(req->ring, offset);
  459. }
  460. static inline void
  461. assert_ring_tail_valid(const struct intel_ring *ring, unsigned int tail)
  462. {
  463. /* We could combine these into a single tail operation, but keeping
  464. * them as seperate tests will help identify the cause should one
  465. * ever fire.
  466. */
  467. GEM_BUG_ON(!IS_ALIGNED(tail, 8));
  468. GEM_BUG_ON(tail >= ring->size);
  469. /*
  470. * "Ring Buffer Use"
  471. * Gen2 BSpec "1. Programming Environment" / 1.4.4.6
  472. * Gen3 BSpec "1c Memory Interface Functions" / 2.3.4.5
  473. * Gen4+ BSpec "1c Memory Interface and Command Stream" / 5.3.4.5
  474. * "If the Ring Buffer Head Pointer and the Tail Pointer are on the
  475. * same cacheline, the Head Pointer must not be greater than the Tail
  476. * Pointer."
  477. *
  478. * We use ring->head as the last known location of the actual RING_HEAD,
  479. * it may have advanced but in the worst case it is equally the same
  480. * as ring->head and so we should never program RING_TAIL to advance
  481. * into the same cacheline as ring->head.
  482. */
  483. #define cacheline(a) round_down(a, CACHELINE_BYTES)
  484. GEM_BUG_ON(cacheline(tail) == cacheline(ring->head) &&
  485. tail < ring->head);
  486. #undef cacheline
  487. }
  488. static inline unsigned int
  489. intel_ring_set_tail(struct intel_ring *ring, unsigned int tail)
  490. {
  491. /* Whilst writes to the tail are strictly order, there is no
  492. * serialisation between readers and the writers. The tail may be
  493. * read by i915_gem_request_retire() just as it is being updated
  494. * by execlists, as although the breadcrumb is complete, the context
  495. * switch hasn't been seen.
  496. */
  497. assert_ring_tail_valid(ring, tail);
  498. ring->tail = tail;
  499. return tail;
  500. }
  501. void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno);
  502. void intel_engine_setup_common(struct intel_engine_cs *engine);
  503. int intel_engine_init_common(struct intel_engine_cs *engine);
  504. int intel_engine_create_scratch(struct intel_engine_cs *engine, int size);
  505. void intel_engine_cleanup_common(struct intel_engine_cs *engine);
  506. int intel_init_render_ring_buffer(struct intel_engine_cs *engine);
  507. int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine);
  508. int intel_init_blt_ring_buffer(struct intel_engine_cs *engine);
  509. int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine);
  510. u64 intel_engine_get_active_head(struct intel_engine_cs *engine);
  511. u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine);
  512. static inline u32 intel_engine_get_seqno(struct intel_engine_cs *engine)
  513. {
  514. return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
  515. }
  516. static inline u32 intel_engine_last_submit(struct intel_engine_cs *engine)
  517. {
  518. /* We are only peeking at the tail of the submit queue (and not the
  519. * queue itself) in order to gain a hint as to the current active
  520. * state of the engine. Callers are not expected to be taking
  521. * engine->timeline->lock, nor are they expected to be concerned
  522. * wtih serialising this hint with anything, so document it as
  523. * a hint and nothing more.
  524. */
  525. return READ_ONCE(engine->timeline->seqno);
  526. }
  527. int init_workarounds_ring(struct intel_engine_cs *engine);
  528. int intel_ring_workarounds_emit(struct drm_i915_gem_request *req);
  529. void intel_engine_get_instdone(struct intel_engine_cs *engine,
  530. struct intel_instdone *instdone);
  531. /*
  532. * Arbitrary size for largest possible 'add request' sequence. The code paths
  533. * are complex and variable. Empirical measurement shows that the worst case
  534. * is BDW at 192 bytes (6 + 6 + 36 dwords), then ILK at 136 bytes. However,
  535. * we need to allocate double the largest single packet within that emission
  536. * to account for tail wraparound (so 6 + 6 + 72 dwords for BDW).
  537. */
  538. #define MIN_SPACE_FOR_ADD_REQUEST 336
  539. static inline u32 intel_hws_seqno_address(struct intel_engine_cs *engine)
  540. {
  541. return engine->status_page.ggtt_offset + I915_GEM_HWS_INDEX_ADDR;
  542. }
  543. /* intel_breadcrumbs.c -- user interrupt bottom-half for waiters */
  544. int intel_engine_init_breadcrumbs(struct intel_engine_cs *engine);
  545. static inline void intel_wait_init(struct intel_wait *wait,
  546. struct drm_i915_gem_request *rq)
  547. {
  548. wait->tsk = current;
  549. wait->request = rq;
  550. }
  551. static inline void intel_wait_init_for_seqno(struct intel_wait *wait, u32 seqno)
  552. {
  553. wait->tsk = current;
  554. wait->seqno = seqno;
  555. }
  556. static inline bool intel_wait_has_seqno(const struct intel_wait *wait)
  557. {
  558. return wait->seqno;
  559. }
  560. static inline bool
  561. intel_wait_update_seqno(struct intel_wait *wait, u32 seqno)
  562. {
  563. wait->seqno = seqno;
  564. return intel_wait_has_seqno(wait);
  565. }
  566. static inline bool
  567. intel_wait_update_request(struct intel_wait *wait,
  568. const struct drm_i915_gem_request *rq)
  569. {
  570. return intel_wait_update_seqno(wait, i915_gem_request_global_seqno(rq));
  571. }
  572. static inline bool
  573. intel_wait_check_seqno(const struct intel_wait *wait, u32 seqno)
  574. {
  575. return wait->seqno == seqno;
  576. }
  577. static inline bool
  578. intel_wait_check_request(const struct intel_wait *wait,
  579. const struct drm_i915_gem_request *rq)
  580. {
  581. return intel_wait_check_seqno(wait, i915_gem_request_global_seqno(rq));
  582. }
  583. static inline bool intel_wait_complete(const struct intel_wait *wait)
  584. {
  585. return RB_EMPTY_NODE(&wait->node);
  586. }
  587. bool intel_engine_add_wait(struct intel_engine_cs *engine,
  588. struct intel_wait *wait);
  589. void intel_engine_remove_wait(struct intel_engine_cs *engine,
  590. struct intel_wait *wait);
  591. void intel_engine_enable_signaling(struct drm_i915_gem_request *request,
  592. bool wakeup);
  593. void intel_engine_cancel_signaling(struct drm_i915_gem_request *request);
  594. static inline bool intel_engine_has_waiter(const struct intel_engine_cs *engine)
  595. {
  596. return READ_ONCE(engine->breadcrumbs.irq_wait);
  597. }
  598. unsigned int intel_engine_wakeup(struct intel_engine_cs *engine);
  599. #define ENGINE_WAKEUP_WAITER BIT(0)
  600. #define ENGINE_WAKEUP_ASLEEP BIT(1)
  601. void __intel_engine_disarm_breadcrumbs(struct intel_engine_cs *engine);
  602. void intel_engine_disarm_breadcrumbs(struct intel_engine_cs *engine);
  603. void intel_engine_reset_breadcrumbs(struct intel_engine_cs *engine);
  604. void intel_engine_fini_breadcrumbs(struct intel_engine_cs *engine);
  605. bool intel_breadcrumbs_busy(struct intel_engine_cs *engine);
  606. static inline u32 *gen8_emit_pipe_control(u32 *batch, u32 flags, u32 offset)
  607. {
  608. memset(batch, 0, 6 * sizeof(u32));
  609. batch[0] = GFX_OP_PIPE_CONTROL(6);
  610. batch[1] = flags;
  611. batch[2] = offset;
  612. return batch + 6;
  613. }
  614. bool intel_engine_is_idle(struct intel_engine_cs *engine);
  615. bool intel_engines_are_idle(struct drm_i915_private *dev_priv);
  616. void intel_engines_reset_default_submission(struct drm_i915_private *i915);
  617. #endif /* _INTEL_RINGBUFFER_H_ */