omap_crtc.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739
  1. /*
  2. * drivers/gpu/drm/omapdrm/omap_crtc.c
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. * Author: Rob Clark <rob@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "omap_drv.h"
  20. #include <drm/drm_mode.h>
  21. #include <drm/drm_plane_helper.h>
  22. #include "drm_crtc.h"
  23. #include "drm_crtc_helper.h"
  24. #define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
  25. struct omap_crtc {
  26. struct drm_crtc base;
  27. const char *name;
  28. int pipe;
  29. enum omap_channel channel;
  30. struct omap_overlay_manager_info info;
  31. struct drm_encoder *current_encoder;
  32. /*
  33. * Temporary: eventually this will go away, but it is needed
  34. * for now to keep the output's happy. (They only need
  35. * mgr->id.) Eventually this will be replaced w/ something
  36. * more common-panel-framework-y
  37. */
  38. struct omap_overlay_manager *mgr;
  39. struct omap_video_timings timings;
  40. bool enabled;
  41. bool full_update;
  42. struct omap_drm_apply apply;
  43. struct omap_drm_irq apply_irq;
  44. struct omap_drm_irq error_irq;
  45. /* list of in-progress apply's: */
  46. struct list_head pending_applies;
  47. /* list of queued apply's: */
  48. struct list_head queued_applies;
  49. /* for handling queued and in-progress applies: */
  50. struct work_struct apply_work;
  51. /* if there is a pending flip, these will be non-null: */
  52. struct drm_pending_vblank_event *event;
  53. struct drm_framebuffer *old_fb;
  54. /* for handling page flips without caring about what
  55. * the callback is called from. Possibly we should just
  56. * make omap_gem always call the cb from the worker so
  57. * we don't have to care about this..
  58. *
  59. * XXX maybe fold into apply_work??
  60. */
  61. struct work_struct page_flip_work;
  62. };
  63. uint32_t pipe2vbl(struct drm_crtc *crtc)
  64. {
  65. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  66. return dispc_mgr_get_vsync_irq(omap_crtc->channel);
  67. }
  68. /*
  69. * Manager-ops, callbacks from output when they need to configure
  70. * the upstream part of the video pipe.
  71. *
  72. * Most of these we can ignore until we add support for command-mode
  73. * panels.. for video-mode the crtc-helpers already do an adequate
  74. * job of sequencing the setup of the video pipe in the proper order
  75. */
  76. /* ovl-mgr-id -> crtc */
  77. static struct omap_crtc *omap_crtcs[8];
  78. /* we can probably ignore these until we support command-mode panels: */
  79. static int omap_crtc_connect(struct omap_overlay_manager *mgr,
  80. struct omap_dss_device *dst)
  81. {
  82. if (mgr->output)
  83. return -EINVAL;
  84. if ((mgr->supported_outputs & dst->id) == 0)
  85. return -EINVAL;
  86. dst->manager = mgr;
  87. mgr->output = dst;
  88. return 0;
  89. }
  90. static void omap_crtc_disconnect(struct omap_overlay_manager *mgr,
  91. struct omap_dss_device *dst)
  92. {
  93. mgr->output->manager = NULL;
  94. mgr->output = NULL;
  95. }
  96. static void omap_crtc_start_update(struct omap_overlay_manager *mgr)
  97. {
  98. }
  99. static void set_enabled(struct drm_crtc *crtc, bool enable);
  100. static int omap_crtc_enable(struct omap_overlay_manager *mgr)
  101. {
  102. struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
  103. dispc_mgr_setup(omap_crtc->channel, &omap_crtc->info);
  104. dispc_mgr_set_timings(omap_crtc->channel,
  105. &omap_crtc->timings);
  106. set_enabled(&omap_crtc->base, true);
  107. return 0;
  108. }
  109. static void omap_crtc_disable(struct omap_overlay_manager *mgr)
  110. {
  111. struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
  112. set_enabled(&omap_crtc->base, false);
  113. }
  114. static void omap_crtc_set_timings(struct omap_overlay_manager *mgr,
  115. const struct omap_video_timings *timings)
  116. {
  117. struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
  118. DBG("%s", omap_crtc->name);
  119. omap_crtc->timings = *timings;
  120. omap_crtc->full_update = true;
  121. }
  122. static void omap_crtc_set_lcd_config(struct omap_overlay_manager *mgr,
  123. const struct dss_lcd_mgr_config *config)
  124. {
  125. struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
  126. DBG("%s", omap_crtc->name);
  127. dispc_mgr_set_lcd_config(omap_crtc->channel, config);
  128. }
  129. static int omap_crtc_register_framedone_handler(
  130. struct omap_overlay_manager *mgr,
  131. void (*handler)(void *), void *data)
  132. {
  133. return 0;
  134. }
  135. static void omap_crtc_unregister_framedone_handler(
  136. struct omap_overlay_manager *mgr,
  137. void (*handler)(void *), void *data)
  138. {
  139. }
  140. static const struct dss_mgr_ops mgr_ops = {
  141. .connect = omap_crtc_connect,
  142. .disconnect = omap_crtc_disconnect,
  143. .start_update = omap_crtc_start_update,
  144. .enable = omap_crtc_enable,
  145. .disable = omap_crtc_disable,
  146. .set_timings = omap_crtc_set_timings,
  147. .set_lcd_config = omap_crtc_set_lcd_config,
  148. .register_framedone_handler = omap_crtc_register_framedone_handler,
  149. .unregister_framedone_handler = omap_crtc_unregister_framedone_handler,
  150. };
  151. /*
  152. * CRTC funcs:
  153. */
  154. static void omap_crtc_destroy(struct drm_crtc *crtc)
  155. {
  156. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  157. DBG("%s", omap_crtc->name);
  158. WARN_ON(omap_crtc->apply_irq.registered);
  159. omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);
  160. drm_crtc_cleanup(crtc);
  161. kfree(omap_crtc);
  162. }
  163. static void omap_crtc_dpms(struct drm_crtc *crtc, int mode)
  164. {
  165. struct omap_drm_private *priv = crtc->dev->dev_private;
  166. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  167. bool enabled = (mode == DRM_MODE_DPMS_ON);
  168. int i;
  169. DBG("%s: %d", omap_crtc->name, mode);
  170. if (enabled != omap_crtc->enabled) {
  171. omap_crtc->enabled = enabled;
  172. omap_crtc->full_update = true;
  173. omap_crtc_apply(crtc, &omap_crtc->apply);
  174. /* Enable/disable all planes associated with the CRTC. */
  175. for (i = 0; i < priv->num_planes; i++) {
  176. struct drm_plane *plane = priv->planes[i];
  177. if (plane->crtc == crtc)
  178. WARN_ON(omap_plane_set_enable(plane, enabled));
  179. }
  180. }
  181. }
  182. static bool omap_crtc_mode_fixup(struct drm_crtc *crtc,
  183. const struct drm_display_mode *mode,
  184. struct drm_display_mode *adjusted_mode)
  185. {
  186. return true;
  187. }
  188. static int omap_crtc_mode_set(struct drm_crtc *crtc,
  189. struct drm_display_mode *mode,
  190. struct drm_display_mode *adjusted_mode,
  191. int x, int y,
  192. struct drm_framebuffer *old_fb)
  193. {
  194. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  195. mode = adjusted_mode;
  196. DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
  197. omap_crtc->name, mode->base.id, mode->name,
  198. mode->vrefresh, mode->clock,
  199. mode->hdisplay, mode->hsync_start,
  200. mode->hsync_end, mode->htotal,
  201. mode->vdisplay, mode->vsync_start,
  202. mode->vsync_end, mode->vtotal,
  203. mode->type, mode->flags);
  204. copy_timings_drm_to_omap(&omap_crtc->timings, mode);
  205. omap_crtc->full_update = true;
  206. /*
  207. * The primary plane CRTC can be reset if the plane is disabled directly
  208. * through the universal plane API. Set it again here.
  209. */
  210. crtc->primary->crtc = crtc;
  211. return omap_plane_mode_set(crtc->primary, crtc, crtc->primary->fb,
  212. 0, 0, mode->hdisplay, mode->vdisplay,
  213. x << 16, y << 16,
  214. mode->hdisplay << 16, mode->vdisplay << 16,
  215. NULL, NULL);
  216. }
  217. static void omap_crtc_prepare(struct drm_crtc *crtc)
  218. {
  219. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  220. DBG("%s", omap_crtc->name);
  221. omap_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  222. }
  223. static void omap_crtc_commit(struct drm_crtc *crtc)
  224. {
  225. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  226. DBG("%s", omap_crtc->name);
  227. omap_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  228. }
  229. static int omap_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
  230. struct drm_framebuffer *old_fb)
  231. {
  232. struct drm_plane *plane = crtc->primary;
  233. struct drm_display_mode *mode = &crtc->mode;
  234. return omap_plane_mode_set(plane, crtc, crtc->primary->fb,
  235. 0, 0, mode->hdisplay, mode->vdisplay,
  236. x << 16, y << 16,
  237. mode->hdisplay << 16, mode->vdisplay << 16,
  238. NULL, NULL);
  239. }
  240. static void vblank_cb(void *arg)
  241. {
  242. struct drm_crtc *crtc = arg;
  243. struct drm_device *dev = crtc->dev;
  244. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  245. unsigned long flags;
  246. spin_lock_irqsave(&dev->event_lock, flags);
  247. /* wakeup userspace */
  248. if (omap_crtc->event)
  249. drm_send_vblank_event(dev, omap_crtc->pipe, omap_crtc->event);
  250. omap_crtc->event = NULL;
  251. omap_crtc->old_fb = NULL;
  252. spin_unlock_irqrestore(&dev->event_lock, flags);
  253. }
  254. static void page_flip_worker(struct work_struct *work)
  255. {
  256. struct omap_crtc *omap_crtc =
  257. container_of(work, struct omap_crtc, page_flip_work);
  258. struct drm_crtc *crtc = &omap_crtc->base;
  259. struct drm_display_mode *mode = &crtc->mode;
  260. struct drm_gem_object *bo;
  261. drm_modeset_lock(&crtc->mutex, NULL);
  262. omap_plane_mode_set(crtc->primary, crtc, crtc->primary->fb,
  263. 0, 0, mode->hdisplay, mode->vdisplay,
  264. crtc->x << 16, crtc->y << 16,
  265. mode->hdisplay << 16, mode->vdisplay << 16,
  266. vblank_cb, crtc);
  267. drm_modeset_unlock(&crtc->mutex);
  268. bo = omap_framebuffer_bo(crtc->primary->fb, 0);
  269. drm_gem_object_unreference_unlocked(bo);
  270. }
  271. static void page_flip_cb(void *arg)
  272. {
  273. struct drm_crtc *crtc = arg;
  274. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  275. struct omap_drm_private *priv = crtc->dev->dev_private;
  276. /* avoid assumptions about what ctxt we are called from: */
  277. queue_work(priv->wq, &omap_crtc->page_flip_work);
  278. }
  279. static int omap_crtc_page_flip_locked(struct drm_crtc *crtc,
  280. struct drm_framebuffer *fb,
  281. struct drm_pending_vblank_event *event,
  282. uint32_t page_flip_flags)
  283. {
  284. struct drm_device *dev = crtc->dev;
  285. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  286. struct drm_plane *primary = crtc->primary;
  287. struct drm_gem_object *bo;
  288. unsigned long flags;
  289. DBG("%d -> %d (event=%p)", primary->fb ? primary->fb->base.id : -1,
  290. fb->base.id, event);
  291. spin_lock_irqsave(&dev->event_lock, flags);
  292. if (omap_crtc->old_fb) {
  293. spin_unlock_irqrestore(&dev->event_lock, flags);
  294. dev_err(dev->dev, "already a pending flip\n");
  295. return -EINVAL;
  296. }
  297. omap_crtc->event = event;
  298. omap_crtc->old_fb = primary->fb = fb;
  299. spin_unlock_irqrestore(&dev->event_lock, flags);
  300. /*
  301. * Hold a reference temporarily until the crtc is updated
  302. * and takes the reference to the bo. This avoids it
  303. * getting freed from under us:
  304. */
  305. bo = omap_framebuffer_bo(fb, 0);
  306. drm_gem_object_reference(bo);
  307. omap_gem_op_async(bo, OMAP_GEM_READ, page_flip_cb, crtc);
  308. return 0;
  309. }
  310. static int omap_crtc_set_property(struct drm_crtc *crtc,
  311. struct drm_property *property, uint64_t val)
  312. {
  313. struct omap_drm_private *priv = crtc->dev->dev_private;
  314. if (property == priv->rotation_prop) {
  315. crtc->invert_dimensions =
  316. !!(val & ((1LL << DRM_ROTATE_90) | (1LL << DRM_ROTATE_270)));
  317. }
  318. return omap_plane_set_property(crtc->primary, property, val);
  319. }
  320. static const struct drm_crtc_funcs omap_crtc_funcs = {
  321. .set_config = drm_crtc_helper_set_config,
  322. .destroy = omap_crtc_destroy,
  323. .page_flip = omap_crtc_page_flip_locked,
  324. .set_property = omap_crtc_set_property,
  325. };
  326. static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
  327. .dpms = omap_crtc_dpms,
  328. .mode_fixup = omap_crtc_mode_fixup,
  329. .mode_set = omap_crtc_mode_set,
  330. .prepare = omap_crtc_prepare,
  331. .commit = omap_crtc_commit,
  332. .mode_set_base = omap_crtc_mode_set_base,
  333. };
  334. const struct omap_video_timings *omap_crtc_timings(struct drm_crtc *crtc)
  335. {
  336. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  337. return &omap_crtc->timings;
  338. }
  339. enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
  340. {
  341. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  342. return omap_crtc->channel;
  343. }
  344. static void omap_crtc_error_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
  345. {
  346. struct omap_crtc *omap_crtc =
  347. container_of(irq, struct omap_crtc, error_irq);
  348. struct drm_crtc *crtc = &omap_crtc->base;
  349. DRM_ERROR("%s: errors: %08x\n", omap_crtc->name, irqstatus);
  350. /* avoid getting in a flood, unregister the irq until next vblank */
  351. __omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);
  352. }
  353. static void omap_crtc_apply_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
  354. {
  355. struct omap_crtc *omap_crtc =
  356. container_of(irq, struct omap_crtc, apply_irq);
  357. struct drm_crtc *crtc = &omap_crtc->base;
  358. if (!omap_crtc->error_irq.registered)
  359. __omap_irq_register(crtc->dev, &omap_crtc->error_irq);
  360. if (!dispc_mgr_go_busy(omap_crtc->channel)) {
  361. struct omap_drm_private *priv =
  362. crtc->dev->dev_private;
  363. DBG("%s: apply done", omap_crtc->name);
  364. __omap_irq_unregister(crtc->dev, &omap_crtc->apply_irq);
  365. queue_work(priv->wq, &omap_crtc->apply_work);
  366. }
  367. }
  368. static void apply_worker(struct work_struct *work)
  369. {
  370. struct omap_crtc *omap_crtc =
  371. container_of(work, struct omap_crtc, apply_work);
  372. struct drm_crtc *crtc = &omap_crtc->base;
  373. struct drm_device *dev = crtc->dev;
  374. struct omap_drm_apply *apply, *n;
  375. bool need_apply;
  376. /*
  377. * Synchronize everything on mode_config.mutex, to keep
  378. * the callbacks and list modification all serialized
  379. * with respect to modesetting ioctls from userspace.
  380. */
  381. drm_modeset_lock(&crtc->mutex, NULL);
  382. dispc_runtime_get();
  383. /*
  384. * If we are still pending a previous update, wait.. when the
  385. * pending update completes, we get kicked again.
  386. */
  387. if (omap_crtc->apply_irq.registered)
  388. goto out;
  389. /* finish up previous apply's: */
  390. list_for_each_entry_safe(apply, n,
  391. &omap_crtc->pending_applies, pending_node) {
  392. apply->post_apply(apply);
  393. list_del(&apply->pending_node);
  394. }
  395. need_apply = !list_empty(&omap_crtc->queued_applies);
  396. /* then handle the next round of of queued apply's: */
  397. list_for_each_entry_safe(apply, n,
  398. &omap_crtc->queued_applies, queued_node) {
  399. apply->pre_apply(apply);
  400. list_del(&apply->queued_node);
  401. apply->queued = false;
  402. list_add_tail(&apply->pending_node,
  403. &omap_crtc->pending_applies);
  404. }
  405. if (need_apply) {
  406. enum omap_channel channel = omap_crtc->channel;
  407. DBG("%s: GO", omap_crtc->name);
  408. if (dispc_mgr_is_enabled(channel)) {
  409. dispc_mgr_go(channel);
  410. omap_irq_register(dev, &omap_crtc->apply_irq);
  411. } else {
  412. struct omap_drm_private *priv = dev->dev_private;
  413. queue_work(priv->wq, &omap_crtc->apply_work);
  414. }
  415. }
  416. out:
  417. dispc_runtime_put();
  418. drm_modeset_unlock(&crtc->mutex);
  419. }
  420. int omap_crtc_apply(struct drm_crtc *crtc,
  421. struct omap_drm_apply *apply)
  422. {
  423. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  424. WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
  425. /* no need to queue it again if it is already queued: */
  426. if (apply->queued)
  427. return 0;
  428. apply->queued = true;
  429. list_add_tail(&apply->queued_node, &omap_crtc->queued_applies);
  430. /*
  431. * If there are no currently pending updates, then go ahead and
  432. * kick the worker immediately, otherwise it will run again when
  433. * the current update finishes.
  434. */
  435. if (list_empty(&omap_crtc->pending_applies)) {
  436. struct omap_drm_private *priv = crtc->dev->dev_private;
  437. queue_work(priv->wq, &omap_crtc->apply_work);
  438. }
  439. return 0;
  440. }
  441. /* called only from apply */
  442. static void set_enabled(struct drm_crtc *crtc, bool enable)
  443. {
  444. struct drm_device *dev = crtc->dev;
  445. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  446. enum omap_channel channel = omap_crtc->channel;
  447. struct omap_irq_wait *wait;
  448. u32 framedone_irq, vsync_irq;
  449. int ret;
  450. if (dispc_mgr_is_enabled(channel) == enable)
  451. return;
  452. /*
  453. * Digit output produces some sync lost interrupts during the first
  454. * frame when enabling, so we need to ignore those.
  455. */
  456. omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);
  457. framedone_irq = dispc_mgr_get_framedone_irq(channel);
  458. vsync_irq = dispc_mgr_get_vsync_irq(channel);
  459. if (enable) {
  460. wait = omap_irq_wait_init(dev, vsync_irq, 1);
  461. } else {
  462. /*
  463. * When we disable the digit output, we need to wait for
  464. * FRAMEDONE to know that DISPC has finished with the output.
  465. *
  466. * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
  467. * that case we need to use vsync interrupt, and wait for both
  468. * even and odd frames.
  469. */
  470. if (framedone_irq)
  471. wait = omap_irq_wait_init(dev, framedone_irq, 1);
  472. else
  473. wait = omap_irq_wait_init(dev, vsync_irq, 2);
  474. }
  475. dispc_mgr_enable(channel, enable);
  476. ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
  477. if (ret) {
  478. dev_err(dev->dev, "%s: timeout waiting for %s\n",
  479. omap_crtc->name, enable ? "enable" : "disable");
  480. }
  481. omap_irq_register(crtc->dev, &omap_crtc->error_irq);
  482. }
  483. static void omap_crtc_pre_apply(struct omap_drm_apply *apply)
  484. {
  485. struct omap_crtc *omap_crtc =
  486. container_of(apply, struct omap_crtc, apply);
  487. struct drm_crtc *crtc = &omap_crtc->base;
  488. struct drm_encoder *encoder = NULL;
  489. DBG("%s: enabled=%d, full=%d", omap_crtc->name,
  490. omap_crtc->enabled, omap_crtc->full_update);
  491. if (omap_crtc->full_update) {
  492. struct omap_drm_private *priv = crtc->dev->dev_private;
  493. int i;
  494. for (i = 0; i < priv->num_encoders; i++) {
  495. if (priv->encoders[i]->crtc == crtc) {
  496. encoder = priv->encoders[i];
  497. break;
  498. }
  499. }
  500. }
  501. if (omap_crtc->current_encoder && encoder != omap_crtc->current_encoder)
  502. omap_encoder_set_enabled(omap_crtc->current_encoder, false);
  503. omap_crtc->current_encoder = encoder;
  504. if (!omap_crtc->enabled) {
  505. if (encoder)
  506. omap_encoder_set_enabled(encoder, false);
  507. } else {
  508. if (encoder) {
  509. omap_encoder_set_enabled(encoder, false);
  510. omap_encoder_update(encoder, omap_crtc->mgr,
  511. &omap_crtc->timings);
  512. omap_encoder_set_enabled(encoder, true);
  513. }
  514. }
  515. omap_crtc->full_update = false;
  516. }
  517. static void omap_crtc_post_apply(struct omap_drm_apply *apply)
  518. {
  519. /* nothing needed for post-apply */
  520. }
  521. void omap_crtc_flush(struct drm_crtc *crtc)
  522. {
  523. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  524. int loops = 0;
  525. while (!list_empty(&omap_crtc->pending_applies) ||
  526. !list_empty(&omap_crtc->queued_applies) ||
  527. omap_crtc->event || omap_crtc->old_fb) {
  528. if (++loops > 10) {
  529. dev_err(crtc->dev->dev,
  530. "omap_crtc_flush() timeout\n");
  531. break;
  532. }
  533. schedule_timeout_uninterruptible(msecs_to_jiffies(20));
  534. }
  535. }
  536. static const char *channel_names[] = {
  537. [OMAP_DSS_CHANNEL_LCD] = "lcd",
  538. [OMAP_DSS_CHANNEL_DIGIT] = "tv",
  539. [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
  540. [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
  541. };
  542. void omap_crtc_pre_init(void)
  543. {
  544. dss_install_mgr_ops(&mgr_ops);
  545. }
  546. void omap_crtc_pre_uninit(void)
  547. {
  548. dss_uninstall_mgr_ops();
  549. }
  550. /* initialize crtc */
  551. struct drm_crtc *omap_crtc_init(struct drm_device *dev,
  552. struct drm_plane *plane, enum omap_channel channel, int id)
  553. {
  554. struct drm_crtc *crtc = NULL;
  555. struct omap_crtc *omap_crtc;
  556. struct omap_overlay_manager_info *info;
  557. int ret;
  558. DBG("%s", channel_names[channel]);
  559. omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
  560. if (!omap_crtc)
  561. return NULL;
  562. crtc = &omap_crtc->base;
  563. INIT_WORK(&omap_crtc->page_flip_work, page_flip_worker);
  564. INIT_WORK(&omap_crtc->apply_work, apply_worker);
  565. INIT_LIST_HEAD(&omap_crtc->pending_applies);
  566. INIT_LIST_HEAD(&omap_crtc->queued_applies);
  567. omap_crtc->apply.pre_apply = omap_crtc_pre_apply;
  568. omap_crtc->apply.post_apply = omap_crtc_post_apply;
  569. omap_crtc->channel = channel;
  570. omap_crtc->name = channel_names[channel];
  571. omap_crtc->pipe = id;
  572. omap_crtc->apply_irq.irqmask = pipe2vbl(crtc);
  573. omap_crtc->apply_irq.irq = omap_crtc_apply_irq;
  574. omap_crtc->error_irq.irqmask =
  575. dispc_mgr_get_sync_lost_irq(channel);
  576. omap_crtc->error_irq.irq = omap_crtc_error_irq;
  577. omap_irq_register(dev, &omap_crtc->error_irq);
  578. /* temporary: */
  579. omap_crtc->mgr = omap_dss_get_overlay_manager(channel);
  580. /* TODO: fix hard-coded setup.. add properties! */
  581. info = &omap_crtc->info;
  582. info->default_color = 0x00000000;
  583. info->trans_key = 0x00000000;
  584. info->trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST;
  585. info->trans_enabled = false;
  586. ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
  587. &omap_crtc_funcs);
  588. if (ret < 0) {
  589. kfree(omap_crtc);
  590. return NULL;
  591. }
  592. drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
  593. omap_plane_install_properties(crtc->primary, &crtc->base);
  594. omap_crtcs[channel] = omap_crtc;
  595. return crtc;
  596. }