omap_hwmod.c 110 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | ({read,write}l_relaxed, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk-provider.h>
  133. #include <linux/delay.h>
  134. #include <linux/err.h>
  135. #include <linux/list.h>
  136. #include <linux/mutex.h>
  137. #include <linux/spinlock.h>
  138. #include <linux/slab.h>
  139. #include <linux/bootmem.h>
  140. #include <linux/cpu.h>
  141. #include <linux/of.h>
  142. #include <linux/of_address.h>
  143. #include <asm/system_misc.h>
  144. #include "clock.h"
  145. #include "omap_hwmod.h"
  146. #include "soc.h"
  147. #include "common.h"
  148. #include "clockdomain.h"
  149. #include "powerdomain.h"
  150. #include "cm2xxx.h"
  151. #include "cm3xxx.h"
  152. #include "cm33xx.h"
  153. #include "prm.h"
  154. #include "prm3xxx.h"
  155. #include "prm44xx.h"
  156. #include "prm33xx.h"
  157. #include "prminst44xx.h"
  158. #include "mux.h"
  159. #include "pm.h"
  160. /* Name of the OMAP hwmod for the MPU */
  161. #define MPU_INITIATOR_NAME "mpu"
  162. /*
  163. * Number of struct omap_hwmod_link records per struct
  164. * omap_hwmod_ocp_if record (master->slave and slave->master)
  165. */
  166. #define LINKS_PER_OCP_IF 2
  167. /*
  168. * Address offset (in bytes) between the reset control and the reset
  169. * status registers: 4 bytes on OMAP4
  170. */
  171. #define OMAP4_RST_CTRL_ST_OFFSET 4
  172. /**
  173. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  174. * @enable_module: function to enable a module (via MODULEMODE)
  175. * @disable_module: function to disable a module (via MODULEMODE)
  176. *
  177. * XXX Eventually this functionality will be hidden inside the PRM/CM
  178. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  179. * conditionals in this code.
  180. */
  181. struct omap_hwmod_soc_ops {
  182. void (*enable_module)(struct omap_hwmod *oh);
  183. int (*disable_module)(struct omap_hwmod *oh);
  184. int (*wait_target_ready)(struct omap_hwmod *oh);
  185. int (*assert_hardreset)(struct omap_hwmod *oh,
  186. struct omap_hwmod_rst_info *ohri);
  187. int (*deassert_hardreset)(struct omap_hwmod *oh,
  188. struct omap_hwmod_rst_info *ohri);
  189. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  190. struct omap_hwmod_rst_info *ohri);
  191. int (*init_clkdm)(struct omap_hwmod *oh);
  192. void (*update_context_lost)(struct omap_hwmod *oh);
  193. int (*get_context_lost)(struct omap_hwmod *oh);
  194. };
  195. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  196. static struct omap_hwmod_soc_ops soc_ops;
  197. /* omap_hwmod_list contains all registered struct omap_hwmods */
  198. static LIST_HEAD(omap_hwmod_list);
  199. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  200. static struct omap_hwmod *mpu_oh;
  201. /* io_chain_lock: used to serialize reconfigurations of the I/O chain */
  202. static DEFINE_SPINLOCK(io_chain_lock);
  203. /*
  204. * linkspace: ptr to a buffer that struct omap_hwmod_link records are
  205. * allocated from - used to reduce the number of small memory
  206. * allocations, which has a significant impact on performance
  207. */
  208. static struct omap_hwmod_link *linkspace;
  209. /*
  210. * free_ls, max_ls: array indexes into linkspace; representing the
  211. * next free struct omap_hwmod_link index, and the maximum number of
  212. * struct omap_hwmod_link records allocated (respectively)
  213. */
  214. static unsigned short free_ls, max_ls, ls_supp;
  215. /* inited: set to true once the hwmod code is initialized */
  216. static bool inited;
  217. /* Private functions */
  218. /**
  219. * _fetch_next_ocp_if - return the next OCP interface in a list
  220. * @p: ptr to a ptr to the list_head inside the ocp_if to return
  221. * @i: pointer to the index of the element pointed to by @p in the list
  222. *
  223. * Return a pointer to the struct omap_hwmod_ocp_if record
  224. * containing the struct list_head pointed to by @p, and increment
  225. * @p such that a future call to this routine will return the next
  226. * record.
  227. */
  228. static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
  229. int *i)
  230. {
  231. struct omap_hwmod_ocp_if *oi;
  232. oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
  233. *p = (*p)->next;
  234. *i = *i + 1;
  235. return oi;
  236. }
  237. /**
  238. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  239. * @oh: struct omap_hwmod *
  240. *
  241. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  242. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  243. * OCP_SYSCONFIG register or 0 upon success.
  244. */
  245. static int _update_sysc_cache(struct omap_hwmod *oh)
  246. {
  247. if (!oh->class->sysc) {
  248. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  249. return -EINVAL;
  250. }
  251. /* XXX ensure module interface clock is up */
  252. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  253. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  254. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  255. return 0;
  256. }
  257. /**
  258. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  259. * @v: OCP_SYSCONFIG value to write
  260. * @oh: struct omap_hwmod *
  261. *
  262. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  263. * one. No return value.
  264. */
  265. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  266. {
  267. if (!oh->class->sysc) {
  268. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  269. return;
  270. }
  271. /* XXX ensure module interface clock is up */
  272. /* Module might have lost context, always update cache and register */
  273. oh->_sysc_cache = v;
  274. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  275. }
  276. /**
  277. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  278. * @oh: struct omap_hwmod *
  279. * @standbymode: MIDLEMODE field bits
  280. * @v: pointer to register contents to modify
  281. *
  282. * Update the master standby mode bits in @v to be @standbymode for
  283. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  284. * upon error or 0 upon success.
  285. */
  286. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  287. u32 *v)
  288. {
  289. u32 mstandby_mask;
  290. u8 mstandby_shift;
  291. if (!oh->class->sysc ||
  292. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  293. return -EINVAL;
  294. if (!oh->class->sysc->sysc_fields) {
  295. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  296. return -EINVAL;
  297. }
  298. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  299. mstandby_mask = (0x3 << mstandby_shift);
  300. *v &= ~mstandby_mask;
  301. *v |= __ffs(standbymode) << mstandby_shift;
  302. return 0;
  303. }
  304. /**
  305. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  306. * @oh: struct omap_hwmod *
  307. * @idlemode: SIDLEMODE field bits
  308. * @v: pointer to register contents to modify
  309. *
  310. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  311. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  312. * or 0 upon success.
  313. */
  314. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  315. {
  316. u32 sidle_mask;
  317. u8 sidle_shift;
  318. if (!oh->class->sysc ||
  319. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  320. return -EINVAL;
  321. if (!oh->class->sysc->sysc_fields) {
  322. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  323. return -EINVAL;
  324. }
  325. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  326. sidle_mask = (0x3 << sidle_shift);
  327. *v &= ~sidle_mask;
  328. *v |= __ffs(idlemode) << sidle_shift;
  329. return 0;
  330. }
  331. /**
  332. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  333. * @oh: struct omap_hwmod *
  334. * @clockact: CLOCKACTIVITY field bits
  335. * @v: pointer to register contents to modify
  336. *
  337. * Update the clockactivity mode bits in @v to be @clockact for the
  338. * @oh hwmod. Used for additional powersaving on some modules. Does
  339. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  340. * success.
  341. */
  342. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  343. {
  344. u32 clkact_mask;
  345. u8 clkact_shift;
  346. if (!oh->class->sysc ||
  347. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  348. return -EINVAL;
  349. if (!oh->class->sysc->sysc_fields) {
  350. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  351. return -EINVAL;
  352. }
  353. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  354. clkact_mask = (0x3 << clkact_shift);
  355. *v &= ~clkact_mask;
  356. *v |= clockact << clkact_shift;
  357. return 0;
  358. }
  359. /**
  360. * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
  361. * @oh: struct omap_hwmod *
  362. * @v: pointer to register contents to modify
  363. *
  364. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  365. * error or 0 upon success.
  366. */
  367. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  368. {
  369. u32 softrst_mask;
  370. if (!oh->class->sysc ||
  371. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  372. return -EINVAL;
  373. if (!oh->class->sysc->sysc_fields) {
  374. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  375. return -EINVAL;
  376. }
  377. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  378. *v |= softrst_mask;
  379. return 0;
  380. }
  381. /**
  382. * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
  383. * @oh: struct omap_hwmod *
  384. * @v: pointer to register contents to modify
  385. *
  386. * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  387. * error or 0 upon success.
  388. */
  389. static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
  390. {
  391. u32 softrst_mask;
  392. if (!oh->class->sysc ||
  393. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  394. return -EINVAL;
  395. if (!oh->class->sysc->sysc_fields) {
  396. WARN(1,
  397. "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
  398. oh->name);
  399. return -EINVAL;
  400. }
  401. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  402. *v &= ~softrst_mask;
  403. return 0;
  404. }
  405. /**
  406. * _wait_softreset_complete - wait for an OCP softreset to complete
  407. * @oh: struct omap_hwmod * to wait on
  408. *
  409. * Wait until the IP block represented by @oh reports that its OCP
  410. * softreset is complete. This can be triggered by software (see
  411. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  412. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  413. * microseconds. Returns the number of microseconds waited.
  414. */
  415. static int _wait_softreset_complete(struct omap_hwmod *oh)
  416. {
  417. struct omap_hwmod_class_sysconfig *sysc;
  418. u32 softrst_mask;
  419. int c = 0;
  420. sysc = oh->class->sysc;
  421. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  422. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  423. & SYSS_RESETDONE_MASK),
  424. MAX_MODULE_SOFTRESET_WAIT, c);
  425. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  426. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  427. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  428. & softrst_mask),
  429. MAX_MODULE_SOFTRESET_WAIT, c);
  430. }
  431. return c;
  432. }
  433. /**
  434. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  435. * @oh: struct omap_hwmod *
  436. *
  437. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  438. * of some modules. When the DMA must perform read/write accesses, the
  439. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  440. * for power management, software must set the DMADISABLE bit back to 1.
  441. *
  442. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  443. * error or 0 upon success.
  444. */
  445. static int _set_dmadisable(struct omap_hwmod *oh)
  446. {
  447. u32 v;
  448. u32 dmadisable_mask;
  449. if (!oh->class->sysc ||
  450. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  451. return -EINVAL;
  452. if (!oh->class->sysc->sysc_fields) {
  453. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  454. return -EINVAL;
  455. }
  456. /* clocks must be on for this operation */
  457. if (oh->_state != _HWMOD_STATE_ENABLED) {
  458. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  459. return -EINVAL;
  460. }
  461. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  462. v = oh->_sysc_cache;
  463. dmadisable_mask =
  464. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  465. v |= dmadisable_mask;
  466. _write_sysconfig(v, oh);
  467. return 0;
  468. }
  469. /**
  470. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  471. * @oh: struct omap_hwmod *
  472. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  473. * @v: pointer to register contents to modify
  474. *
  475. * Update the module autoidle bit in @v to be @autoidle for the @oh
  476. * hwmod. The autoidle bit controls whether the module can gate
  477. * internal clocks automatically when it isn't doing anything; the
  478. * exact function of this bit varies on a per-module basis. This
  479. * function does not write to the hardware. Returns -EINVAL upon
  480. * error or 0 upon success.
  481. */
  482. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  483. u32 *v)
  484. {
  485. u32 autoidle_mask;
  486. u8 autoidle_shift;
  487. if (!oh->class->sysc ||
  488. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  489. return -EINVAL;
  490. if (!oh->class->sysc->sysc_fields) {
  491. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  492. return -EINVAL;
  493. }
  494. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  495. autoidle_mask = (0x1 << autoidle_shift);
  496. *v &= ~autoidle_mask;
  497. *v |= autoidle << autoidle_shift;
  498. return 0;
  499. }
  500. /**
  501. * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
  502. * @oh: struct omap_hwmod *
  503. * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
  504. *
  505. * Set or clear the I/O pad wakeup flag in the mux entries for the
  506. * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
  507. * in memory. If the hwmod is currently idled, and the new idle
  508. * values don't match the previous ones, this function will also
  509. * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
  510. * currently idled, this function won't touch the hardware: the new
  511. * mux settings are written to the SCM PADCTRL registers when the
  512. * hwmod is idled. No return value.
  513. */
  514. static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
  515. {
  516. struct omap_device_pad *pad;
  517. bool change = false;
  518. u16 prev_idle;
  519. int j;
  520. if (!oh->mux || !oh->mux->enabled)
  521. return;
  522. for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
  523. pad = oh->mux->pads_dynamic[j];
  524. if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
  525. continue;
  526. prev_idle = pad->idle;
  527. if (set_wake)
  528. pad->idle |= OMAP_WAKEUP_EN;
  529. else
  530. pad->idle &= ~OMAP_WAKEUP_EN;
  531. if (prev_idle != pad->idle)
  532. change = true;
  533. }
  534. if (change && oh->_state == _HWMOD_STATE_IDLE)
  535. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  536. }
  537. /**
  538. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  539. * @oh: struct omap_hwmod *
  540. *
  541. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  542. * upon error or 0 upon success.
  543. */
  544. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  545. {
  546. if (!oh->class->sysc ||
  547. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  548. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  549. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  550. return -EINVAL;
  551. if (!oh->class->sysc->sysc_fields) {
  552. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  553. return -EINVAL;
  554. }
  555. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  556. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  557. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  558. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  559. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  560. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  561. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  562. return 0;
  563. }
  564. /**
  565. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  566. * @oh: struct omap_hwmod *
  567. *
  568. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  569. * upon error or 0 upon success.
  570. */
  571. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  572. {
  573. if (!oh->class->sysc ||
  574. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  575. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  576. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  577. return -EINVAL;
  578. if (!oh->class->sysc->sysc_fields) {
  579. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  580. return -EINVAL;
  581. }
  582. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  583. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  584. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  585. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  586. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  587. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  588. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  589. return 0;
  590. }
  591. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  592. {
  593. struct clk_hw_omap *clk;
  594. if (oh->clkdm) {
  595. return oh->clkdm;
  596. } else if (oh->_clk) {
  597. if (__clk_get_flags(oh->_clk) & CLK_IS_BASIC)
  598. return NULL;
  599. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  600. return clk->clkdm;
  601. }
  602. return NULL;
  603. }
  604. /**
  605. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  606. * @oh: struct omap_hwmod *
  607. *
  608. * Prevent the hardware module @oh from entering idle while the
  609. * hardare module initiator @init_oh is active. Useful when a module
  610. * will be accessed by a particular initiator (e.g., if a module will
  611. * be accessed by the IVA, there should be a sleepdep between the IVA
  612. * initiator and the module). Only applies to modules in smart-idle
  613. * mode. If the clockdomain is marked as not needing autodeps, return
  614. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  615. * passes along clkdm_add_sleepdep() value upon success.
  616. */
  617. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  618. {
  619. struct clockdomain *clkdm, *init_clkdm;
  620. clkdm = _get_clkdm(oh);
  621. init_clkdm = _get_clkdm(init_oh);
  622. if (!clkdm || !init_clkdm)
  623. return -EINVAL;
  624. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  625. return 0;
  626. return clkdm_add_sleepdep(clkdm, init_clkdm);
  627. }
  628. /**
  629. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  630. * @oh: struct omap_hwmod *
  631. *
  632. * Allow the hardware module @oh to enter idle while the hardare
  633. * module initiator @init_oh is active. Useful when a module will not
  634. * be accessed by a particular initiator (e.g., if a module will not
  635. * be accessed by the IVA, there should be no sleepdep between the IVA
  636. * initiator and the module). Only applies to modules in smart-idle
  637. * mode. If the clockdomain is marked as not needing autodeps, return
  638. * 0 without doing anything. Returns -EINVAL upon error or passes
  639. * along clkdm_del_sleepdep() value upon success.
  640. */
  641. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  642. {
  643. struct clockdomain *clkdm, *init_clkdm;
  644. clkdm = _get_clkdm(oh);
  645. init_clkdm = _get_clkdm(init_oh);
  646. if (!clkdm || !init_clkdm)
  647. return -EINVAL;
  648. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  649. return 0;
  650. return clkdm_del_sleepdep(clkdm, init_clkdm);
  651. }
  652. /**
  653. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  654. * @oh: struct omap_hwmod *
  655. *
  656. * Called from _init_clocks(). Populates the @oh _clk (main
  657. * functional clock pointer) if a main_clk is present. Returns 0 on
  658. * success or -EINVAL on error.
  659. */
  660. static int _init_main_clk(struct omap_hwmod *oh)
  661. {
  662. int ret = 0;
  663. if (!oh->main_clk)
  664. return 0;
  665. oh->_clk = clk_get(NULL, oh->main_clk);
  666. if (IS_ERR(oh->_clk)) {
  667. pr_warn("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  668. oh->name, oh->main_clk);
  669. return -EINVAL;
  670. }
  671. /*
  672. * HACK: This needs a re-visit once clk_prepare() is implemented
  673. * to do something meaningful. Today its just a no-op.
  674. * If clk_prepare() is used at some point to do things like
  675. * voltage scaling etc, then this would have to be moved to
  676. * some point where subsystems like i2c and pmic become
  677. * available.
  678. */
  679. clk_prepare(oh->_clk);
  680. if (!_get_clkdm(oh))
  681. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  682. oh->name, oh->main_clk);
  683. return ret;
  684. }
  685. /**
  686. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  687. * @oh: struct omap_hwmod *
  688. *
  689. * Called from _init_clocks(). Populates the @oh OCP slave interface
  690. * clock pointers. Returns 0 on success or -EINVAL on error.
  691. */
  692. static int _init_interface_clks(struct omap_hwmod *oh)
  693. {
  694. struct omap_hwmod_ocp_if *os;
  695. struct list_head *p;
  696. struct clk *c;
  697. int i = 0;
  698. int ret = 0;
  699. p = oh->slave_ports.next;
  700. while (i < oh->slaves_cnt) {
  701. os = _fetch_next_ocp_if(&p, &i);
  702. if (!os->clk)
  703. continue;
  704. c = clk_get(NULL, os->clk);
  705. if (IS_ERR(c)) {
  706. pr_warn("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  707. oh->name, os->clk);
  708. ret = -EINVAL;
  709. continue;
  710. }
  711. os->_clk = c;
  712. /*
  713. * HACK: This needs a re-visit once clk_prepare() is implemented
  714. * to do something meaningful. Today its just a no-op.
  715. * If clk_prepare() is used at some point to do things like
  716. * voltage scaling etc, then this would have to be moved to
  717. * some point where subsystems like i2c and pmic become
  718. * available.
  719. */
  720. clk_prepare(os->_clk);
  721. }
  722. return ret;
  723. }
  724. /**
  725. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  726. * @oh: struct omap_hwmod *
  727. *
  728. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  729. * clock pointers. Returns 0 on success or -EINVAL on error.
  730. */
  731. static int _init_opt_clks(struct omap_hwmod *oh)
  732. {
  733. struct omap_hwmod_opt_clk *oc;
  734. struct clk *c;
  735. int i;
  736. int ret = 0;
  737. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  738. c = clk_get(NULL, oc->clk);
  739. if (IS_ERR(c)) {
  740. pr_warn("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  741. oh->name, oc->clk);
  742. ret = -EINVAL;
  743. continue;
  744. }
  745. oc->_clk = c;
  746. /*
  747. * HACK: This needs a re-visit once clk_prepare() is implemented
  748. * to do something meaningful. Today its just a no-op.
  749. * If clk_prepare() is used at some point to do things like
  750. * voltage scaling etc, then this would have to be moved to
  751. * some point where subsystems like i2c and pmic become
  752. * available.
  753. */
  754. clk_prepare(oc->_clk);
  755. }
  756. return ret;
  757. }
  758. /**
  759. * _enable_clocks - enable hwmod main clock and interface clocks
  760. * @oh: struct omap_hwmod *
  761. *
  762. * Enables all clocks necessary for register reads and writes to succeed
  763. * on the hwmod @oh. Returns 0.
  764. */
  765. static int _enable_clocks(struct omap_hwmod *oh)
  766. {
  767. struct omap_hwmod_ocp_if *os;
  768. struct list_head *p;
  769. int i = 0;
  770. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  771. if (oh->_clk)
  772. clk_enable(oh->_clk);
  773. p = oh->slave_ports.next;
  774. while (i < oh->slaves_cnt) {
  775. os = _fetch_next_ocp_if(&p, &i);
  776. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  777. clk_enable(os->_clk);
  778. }
  779. /* The opt clocks are controlled by the device driver. */
  780. return 0;
  781. }
  782. /**
  783. * _disable_clocks - disable hwmod main clock and interface clocks
  784. * @oh: struct omap_hwmod *
  785. *
  786. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  787. */
  788. static int _disable_clocks(struct omap_hwmod *oh)
  789. {
  790. struct omap_hwmod_ocp_if *os;
  791. struct list_head *p;
  792. int i = 0;
  793. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  794. if (oh->_clk)
  795. clk_disable(oh->_clk);
  796. p = oh->slave_ports.next;
  797. while (i < oh->slaves_cnt) {
  798. os = _fetch_next_ocp_if(&p, &i);
  799. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  800. clk_disable(os->_clk);
  801. }
  802. /* The opt clocks are controlled by the device driver. */
  803. return 0;
  804. }
  805. static void _enable_optional_clocks(struct omap_hwmod *oh)
  806. {
  807. struct omap_hwmod_opt_clk *oc;
  808. int i;
  809. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  810. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  811. if (oc->_clk) {
  812. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  813. __clk_get_name(oc->_clk));
  814. clk_enable(oc->_clk);
  815. }
  816. }
  817. static void _disable_optional_clocks(struct omap_hwmod *oh)
  818. {
  819. struct omap_hwmod_opt_clk *oc;
  820. int i;
  821. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  822. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  823. if (oc->_clk) {
  824. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  825. __clk_get_name(oc->_clk));
  826. clk_disable(oc->_clk);
  827. }
  828. }
  829. /**
  830. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  831. * @oh: struct omap_hwmod *
  832. *
  833. * Enables the PRCM module mode related to the hwmod @oh.
  834. * No return value.
  835. */
  836. static void _omap4_enable_module(struct omap_hwmod *oh)
  837. {
  838. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  839. return;
  840. pr_debug("omap_hwmod: %s: %s: %d\n",
  841. oh->name, __func__, oh->prcm.omap4.modulemode);
  842. omap_cm_module_enable(oh->prcm.omap4.modulemode,
  843. oh->clkdm->prcm_partition,
  844. oh->clkdm->cm_inst, oh->prcm.omap4.clkctrl_offs);
  845. }
  846. /**
  847. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  848. * @oh: struct omap_hwmod *
  849. *
  850. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  851. * does not have an IDLEST bit or if the module successfully enters
  852. * slave idle; otherwise, pass along the return value of the
  853. * appropriate *_cm*_wait_module_idle() function.
  854. */
  855. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  856. {
  857. if (!oh)
  858. return -EINVAL;
  859. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  860. return 0;
  861. if (oh->flags & HWMOD_NO_IDLEST)
  862. return 0;
  863. return omap_cm_wait_module_idle(oh->clkdm->prcm_partition,
  864. oh->clkdm->cm_inst,
  865. oh->prcm.omap4.clkctrl_offs, 0);
  866. }
  867. /**
  868. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  869. * @oh: struct omap_hwmod *oh
  870. *
  871. * Count and return the number of MPU IRQs associated with the hwmod
  872. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  873. * NULL.
  874. */
  875. static int _count_mpu_irqs(struct omap_hwmod *oh)
  876. {
  877. struct omap_hwmod_irq_info *ohii;
  878. int i = 0;
  879. if (!oh || !oh->mpu_irqs)
  880. return 0;
  881. do {
  882. ohii = &oh->mpu_irqs[i++];
  883. } while (ohii->irq != -1);
  884. return i-1;
  885. }
  886. /**
  887. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  888. * @oh: struct omap_hwmod *oh
  889. *
  890. * Count and return the number of SDMA request lines associated with
  891. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  892. * if @oh is NULL.
  893. */
  894. static int _count_sdma_reqs(struct omap_hwmod *oh)
  895. {
  896. struct omap_hwmod_dma_info *ohdi;
  897. int i = 0;
  898. if (!oh || !oh->sdma_reqs)
  899. return 0;
  900. do {
  901. ohdi = &oh->sdma_reqs[i++];
  902. } while (ohdi->dma_req != -1);
  903. return i-1;
  904. }
  905. /**
  906. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  907. * @oh: struct omap_hwmod *oh
  908. *
  909. * Count and return the number of address space ranges associated with
  910. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  911. * if @oh is NULL.
  912. */
  913. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  914. {
  915. struct omap_hwmod_addr_space *mem;
  916. int i = 0;
  917. if (!os || !os->addr)
  918. return 0;
  919. do {
  920. mem = &os->addr[i++];
  921. } while (mem->pa_start != mem->pa_end);
  922. return i-1;
  923. }
  924. /**
  925. * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
  926. * @oh: struct omap_hwmod * to operate on
  927. * @name: pointer to the name of the MPU interrupt number to fetch (optional)
  928. * @irq: pointer to an unsigned int to store the MPU IRQ number to
  929. *
  930. * Retrieve a MPU hardware IRQ line number named by @name associated
  931. * with the IP block pointed to by @oh. The IRQ number will be filled
  932. * into the address pointed to by @dma. When @name is non-null, the
  933. * IRQ line number associated with the named entry will be returned.
  934. * If @name is null, the first matching entry will be returned. Data
  935. * order is not meaningful in hwmod data, so callers are strongly
  936. * encouraged to use a non-null @name whenever possible to avoid
  937. * unpredictable effects if hwmod data is later added that causes data
  938. * ordering to change. Returns 0 upon success or a negative error
  939. * code upon error.
  940. */
  941. static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
  942. unsigned int *irq)
  943. {
  944. int i;
  945. bool found = false;
  946. if (!oh->mpu_irqs)
  947. return -ENOENT;
  948. i = 0;
  949. while (oh->mpu_irqs[i].irq != -1) {
  950. if (name == oh->mpu_irqs[i].name ||
  951. !strcmp(name, oh->mpu_irqs[i].name)) {
  952. found = true;
  953. break;
  954. }
  955. i++;
  956. }
  957. if (!found)
  958. return -ENOENT;
  959. *irq = oh->mpu_irqs[i].irq;
  960. return 0;
  961. }
  962. /**
  963. * _get_sdma_req_by_name - fetch SDMA request line ID by name
  964. * @oh: struct omap_hwmod * to operate on
  965. * @name: pointer to the name of the SDMA request line to fetch (optional)
  966. * @dma: pointer to an unsigned int to store the request line ID to
  967. *
  968. * Retrieve an SDMA request line ID named by @name on the IP block
  969. * pointed to by @oh. The ID will be filled into the address pointed
  970. * to by @dma. When @name is non-null, the request line ID associated
  971. * with the named entry will be returned. If @name is null, the first
  972. * matching entry will be returned. Data order is not meaningful in
  973. * hwmod data, so callers are strongly encouraged to use a non-null
  974. * @name whenever possible to avoid unpredictable effects if hwmod
  975. * data is later added that causes data ordering to change. Returns 0
  976. * upon success or a negative error code upon error.
  977. */
  978. static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
  979. unsigned int *dma)
  980. {
  981. int i;
  982. bool found = false;
  983. if (!oh->sdma_reqs)
  984. return -ENOENT;
  985. i = 0;
  986. while (oh->sdma_reqs[i].dma_req != -1) {
  987. if (name == oh->sdma_reqs[i].name ||
  988. !strcmp(name, oh->sdma_reqs[i].name)) {
  989. found = true;
  990. break;
  991. }
  992. i++;
  993. }
  994. if (!found)
  995. return -ENOENT;
  996. *dma = oh->sdma_reqs[i].dma_req;
  997. return 0;
  998. }
  999. /**
  1000. * _get_addr_space_by_name - fetch address space start & end by name
  1001. * @oh: struct omap_hwmod * to operate on
  1002. * @name: pointer to the name of the address space to fetch (optional)
  1003. * @pa_start: pointer to a u32 to store the starting address to
  1004. * @pa_end: pointer to a u32 to store the ending address to
  1005. *
  1006. * Retrieve address space start and end addresses for the IP block
  1007. * pointed to by @oh. The data will be filled into the addresses
  1008. * pointed to by @pa_start and @pa_end. When @name is non-null, the
  1009. * address space data associated with the named entry will be
  1010. * returned. If @name is null, the first matching entry will be
  1011. * returned. Data order is not meaningful in hwmod data, so callers
  1012. * are strongly encouraged to use a non-null @name whenever possible
  1013. * to avoid unpredictable effects if hwmod data is later added that
  1014. * causes data ordering to change. Returns 0 upon success or a
  1015. * negative error code upon error.
  1016. */
  1017. static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
  1018. u32 *pa_start, u32 *pa_end)
  1019. {
  1020. int i, j;
  1021. struct omap_hwmod_ocp_if *os;
  1022. struct list_head *p = NULL;
  1023. bool found = false;
  1024. p = oh->slave_ports.next;
  1025. i = 0;
  1026. while (i < oh->slaves_cnt) {
  1027. os = _fetch_next_ocp_if(&p, &i);
  1028. if (!os->addr)
  1029. return -ENOENT;
  1030. j = 0;
  1031. while (os->addr[j].pa_start != os->addr[j].pa_end) {
  1032. if (name == os->addr[j].name ||
  1033. !strcmp(name, os->addr[j].name)) {
  1034. found = true;
  1035. break;
  1036. }
  1037. j++;
  1038. }
  1039. if (found)
  1040. break;
  1041. }
  1042. if (!found)
  1043. return -ENOENT;
  1044. *pa_start = os->addr[j].pa_start;
  1045. *pa_end = os->addr[j].pa_end;
  1046. return 0;
  1047. }
  1048. /**
  1049. * _save_mpu_port_index - find and save the index to @oh's MPU port
  1050. * @oh: struct omap_hwmod *
  1051. *
  1052. * Determines the array index of the OCP slave port that the MPU uses
  1053. * to address the device, and saves it into the struct omap_hwmod.
  1054. * Intended to be called during hwmod registration only. No return
  1055. * value.
  1056. */
  1057. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  1058. {
  1059. struct omap_hwmod_ocp_if *os = NULL;
  1060. struct list_head *p;
  1061. int i = 0;
  1062. if (!oh)
  1063. return;
  1064. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  1065. p = oh->slave_ports.next;
  1066. while (i < oh->slaves_cnt) {
  1067. os = _fetch_next_ocp_if(&p, &i);
  1068. if (os->user & OCP_USER_MPU) {
  1069. oh->_mpu_port = os;
  1070. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  1071. break;
  1072. }
  1073. }
  1074. return;
  1075. }
  1076. /**
  1077. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  1078. * @oh: struct omap_hwmod *
  1079. *
  1080. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  1081. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  1082. * communicate with the IP block. This interface need not be directly
  1083. * connected to the MPU (and almost certainly is not), but is directly
  1084. * connected to the IP block represented by @oh. Returns a pointer
  1085. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  1086. * error or if there does not appear to be a path from the MPU to this
  1087. * IP block.
  1088. */
  1089. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  1090. {
  1091. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  1092. return NULL;
  1093. return oh->_mpu_port;
  1094. };
  1095. /**
  1096. * _find_mpu_rt_addr_space - return MPU register target address space for @oh
  1097. * @oh: struct omap_hwmod *
  1098. *
  1099. * Returns a pointer to the struct omap_hwmod_addr_space record representing
  1100. * the register target MPU address space; or returns NULL upon error.
  1101. */
  1102. static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
  1103. {
  1104. struct omap_hwmod_ocp_if *os;
  1105. struct omap_hwmod_addr_space *mem;
  1106. int found = 0, i = 0;
  1107. os = _find_mpu_rt_port(oh);
  1108. if (!os || !os->addr)
  1109. return NULL;
  1110. do {
  1111. mem = &os->addr[i++];
  1112. if (mem->flags & ADDR_TYPE_RT)
  1113. found = 1;
  1114. } while (!found && mem->pa_start != mem->pa_end);
  1115. return (found) ? mem : NULL;
  1116. }
  1117. /**
  1118. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  1119. * @oh: struct omap_hwmod *
  1120. *
  1121. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  1122. * by @oh is set to indicate to the PRCM that the IP block is active.
  1123. * Usually this means placing the module into smart-idle mode and
  1124. * smart-standby, but if there is a bug in the automatic idle handling
  1125. * for the IP block, it may need to be placed into the force-idle or
  1126. * no-idle variants of these modes. No return value.
  1127. */
  1128. static void _enable_sysc(struct omap_hwmod *oh)
  1129. {
  1130. u8 idlemode, sf;
  1131. u32 v;
  1132. bool clkdm_act;
  1133. struct clockdomain *clkdm;
  1134. if (!oh->class->sysc)
  1135. return;
  1136. /*
  1137. * Wait until reset has completed, this is needed as the IP
  1138. * block is reset automatically by hardware in some cases
  1139. * (off-mode for example), and the drivers require the
  1140. * IP to be ready when they access it
  1141. */
  1142. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1143. _enable_optional_clocks(oh);
  1144. _wait_softreset_complete(oh);
  1145. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1146. _disable_optional_clocks(oh);
  1147. v = oh->_sysc_cache;
  1148. sf = oh->class->sysc->sysc_flags;
  1149. clkdm = _get_clkdm(oh);
  1150. if (sf & SYSC_HAS_SIDLEMODE) {
  1151. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1152. oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
  1153. idlemode = HWMOD_IDLEMODE_NO;
  1154. } else {
  1155. if (sf & SYSC_HAS_ENAWAKEUP)
  1156. _enable_wakeup(oh, &v);
  1157. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1158. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1159. else
  1160. idlemode = HWMOD_IDLEMODE_SMART;
  1161. }
  1162. /*
  1163. * This is special handling for some IPs like
  1164. * 32k sync timer. Force them to idle!
  1165. */
  1166. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1167. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1168. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1169. idlemode = HWMOD_IDLEMODE_FORCE;
  1170. _set_slave_idlemode(oh, idlemode, &v);
  1171. }
  1172. if (sf & SYSC_HAS_MIDLEMODE) {
  1173. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1174. idlemode = HWMOD_IDLEMODE_FORCE;
  1175. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1176. idlemode = HWMOD_IDLEMODE_NO;
  1177. } else {
  1178. if (sf & SYSC_HAS_ENAWAKEUP)
  1179. _enable_wakeup(oh, &v);
  1180. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1181. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1182. else
  1183. idlemode = HWMOD_IDLEMODE_SMART;
  1184. }
  1185. _set_master_standbymode(oh, idlemode, &v);
  1186. }
  1187. /*
  1188. * XXX The clock framework should handle this, by
  1189. * calling into this code. But this must wait until the
  1190. * clock structures are tagged with omap_hwmod entries
  1191. */
  1192. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1193. (sf & SYSC_HAS_CLOCKACTIVITY))
  1194. _set_clockactivity(oh, oh->class->sysc->clockact, &v);
  1195. /* If the cached value is the same as the new value, skip the write */
  1196. if (oh->_sysc_cache != v)
  1197. _write_sysconfig(v, oh);
  1198. /*
  1199. * Set the autoidle bit only after setting the smartidle bit
  1200. * Setting this will not have any impact on the other modules.
  1201. */
  1202. if (sf & SYSC_HAS_AUTOIDLE) {
  1203. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1204. 0 : 1;
  1205. _set_module_autoidle(oh, idlemode, &v);
  1206. _write_sysconfig(v, oh);
  1207. }
  1208. }
  1209. /**
  1210. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1211. * @oh: struct omap_hwmod *
  1212. *
  1213. * If module is marked as SWSUP_SIDLE, force the module into slave
  1214. * idle; otherwise, configure it for smart-idle. If module is marked
  1215. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1216. * configure it for smart-standby. No return value.
  1217. */
  1218. static void _idle_sysc(struct omap_hwmod *oh)
  1219. {
  1220. u8 idlemode, sf;
  1221. u32 v;
  1222. if (!oh->class->sysc)
  1223. return;
  1224. v = oh->_sysc_cache;
  1225. sf = oh->class->sysc->sysc_flags;
  1226. if (sf & SYSC_HAS_SIDLEMODE) {
  1227. if (oh->flags & HWMOD_SWSUP_SIDLE) {
  1228. idlemode = HWMOD_IDLEMODE_FORCE;
  1229. } else {
  1230. if (sf & SYSC_HAS_ENAWAKEUP)
  1231. _enable_wakeup(oh, &v);
  1232. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1233. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1234. else
  1235. idlemode = HWMOD_IDLEMODE_SMART;
  1236. }
  1237. _set_slave_idlemode(oh, idlemode, &v);
  1238. }
  1239. if (sf & SYSC_HAS_MIDLEMODE) {
  1240. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1241. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1242. idlemode = HWMOD_IDLEMODE_FORCE;
  1243. } else {
  1244. if (sf & SYSC_HAS_ENAWAKEUP)
  1245. _enable_wakeup(oh, &v);
  1246. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1247. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1248. else
  1249. idlemode = HWMOD_IDLEMODE_SMART;
  1250. }
  1251. _set_master_standbymode(oh, idlemode, &v);
  1252. }
  1253. _write_sysconfig(v, oh);
  1254. }
  1255. /**
  1256. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1257. * @oh: struct omap_hwmod *
  1258. *
  1259. * Force the module into slave idle and master suspend. No return
  1260. * value.
  1261. */
  1262. static void _shutdown_sysc(struct omap_hwmod *oh)
  1263. {
  1264. u32 v;
  1265. u8 sf;
  1266. if (!oh->class->sysc)
  1267. return;
  1268. v = oh->_sysc_cache;
  1269. sf = oh->class->sysc->sysc_flags;
  1270. if (sf & SYSC_HAS_SIDLEMODE)
  1271. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1272. if (sf & SYSC_HAS_MIDLEMODE)
  1273. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1274. if (sf & SYSC_HAS_AUTOIDLE)
  1275. _set_module_autoidle(oh, 1, &v);
  1276. _write_sysconfig(v, oh);
  1277. }
  1278. /**
  1279. * _lookup - find an omap_hwmod by name
  1280. * @name: find an omap_hwmod by name
  1281. *
  1282. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1283. */
  1284. static struct omap_hwmod *_lookup(const char *name)
  1285. {
  1286. struct omap_hwmod *oh, *temp_oh;
  1287. oh = NULL;
  1288. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1289. if (!strcmp(name, temp_oh->name)) {
  1290. oh = temp_oh;
  1291. break;
  1292. }
  1293. }
  1294. return oh;
  1295. }
  1296. /**
  1297. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1298. * @oh: struct omap_hwmod *
  1299. *
  1300. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1301. * clockdomain pointer, and save it into the struct omap_hwmod.
  1302. * Return -EINVAL if the clkdm_name lookup failed.
  1303. */
  1304. static int _init_clkdm(struct omap_hwmod *oh)
  1305. {
  1306. if (!oh->clkdm_name) {
  1307. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1308. return 0;
  1309. }
  1310. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1311. if (!oh->clkdm) {
  1312. pr_warn("omap_hwmod: %s: could not associate to clkdm %s\n",
  1313. oh->name, oh->clkdm_name);
  1314. return 0;
  1315. }
  1316. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1317. oh->name, oh->clkdm_name);
  1318. return 0;
  1319. }
  1320. /**
  1321. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1322. * well the clockdomain.
  1323. * @oh: struct omap_hwmod *
  1324. * @data: not used; pass NULL
  1325. *
  1326. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1327. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1328. * success, or a negative error code on failure.
  1329. */
  1330. static int _init_clocks(struct omap_hwmod *oh, void *data)
  1331. {
  1332. int ret = 0;
  1333. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1334. return 0;
  1335. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1336. if (soc_ops.init_clkdm)
  1337. ret |= soc_ops.init_clkdm(oh);
  1338. ret |= _init_main_clk(oh);
  1339. ret |= _init_interface_clks(oh);
  1340. ret |= _init_opt_clks(oh);
  1341. if (!ret)
  1342. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1343. else
  1344. pr_warn("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1345. return ret;
  1346. }
  1347. /**
  1348. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1349. * @oh: struct omap_hwmod *
  1350. * @name: name of the reset line in the context of this hwmod
  1351. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1352. *
  1353. * Return the bit position of the reset line that match the
  1354. * input name. Return -ENOENT if not found.
  1355. */
  1356. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1357. struct omap_hwmod_rst_info *ohri)
  1358. {
  1359. int i;
  1360. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1361. const char *rst_line = oh->rst_lines[i].name;
  1362. if (!strcmp(rst_line, name)) {
  1363. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1364. ohri->st_shift = oh->rst_lines[i].st_shift;
  1365. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1366. oh->name, __func__, rst_line, ohri->rst_shift,
  1367. ohri->st_shift);
  1368. return 0;
  1369. }
  1370. }
  1371. return -ENOENT;
  1372. }
  1373. /**
  1374. * _assert_hardreset - assert the HW reset line of submodules
  1375. * contained in the hwmod module.
  1376. * @oh: struct omap_hwmod *
  1377. * @name: name of the reset line to lookup and assert
  1378. *
  1379. * Some IP like dsp, ipu or iva contain processor that require an HW
  1380. * reset line to be assert / deassert in order to enable fully the IP.
  1381. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1382. * asserting the hardreset line on the currently-booted SoC, or passes
  1383. * along the return value from _lookup_hardreset() or the SoC's
  1384. * assert_hardreset code.
  1385. */
  1386. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1387. {
  1388. struct omap_hwmod_rst_info ohri;
  1389. int ret = -EINVAL;
  1390. if (!oh)
  1391. return -EINVAL;
  1392. if (!soc_ops.assert_hardreset)
  1393. return -ENOSYS;
  1394. ret = _lookup_hardreset(oh, name, &ohri);
  1395. if (ret < 0)
  1396. return ret;
  1397. ret = soc_ops.assert_hardreset(oh, &ohri);
  1398. return ret;
  1399. }
  1400. /**
  1401. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1402. * in the hwmod module.
  1403. * @oh: struct omap_hwmod *
  1404. * @name: name of the reset line to look up and deassert
  1405. *
  1406. * Some IP like dsp, ipu or iva contain processor that require an HW
  1407. * reset line to be assert / deassert in order to enable fully the IP.
  1408. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1409. * deasserting the hardreset line on the currently-booted SoC, or passes
  1410. * along the return value from _lookup_hardreset() or the SoC's
  1411. * deassert_hardreset code.
  1412. */
  1413. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1414. {
  1415. struct omap_hwmod_rst_info ohri;
  1416. int ret = -EINVAL;
  1417. int hwsup = 0;
  1418. if (!oh)
  1419. return -EINVAL;
  1420. if (!soc_ops.deassert_hardreset)
  1421. return -ENOSYS;
  1422. ret = _lookup_hardreset(oh, name, &ohri);
  1423. if (ret < 0)
  1424. return ret;
  1425. if (oh->clkdm) {
  1426. /*
  1427. * A clockdomain must be in SW_SUP otherwise reset
  1428. * might not be completed. The clockdomain can be set
  1429. * in HW_AUTO only when the module become ready.
  1430. */
  1431. hwsup = clkdm_in_hwsup(oh->clkdm);
  1432. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1433. if (ret) {
  1434. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1435. oh->name, oh->clkdm->name, ret);
  1436. return ret;
  1437. }
  1438. }
  1439. _enable_clocks(oh);
  1440. if (soc_ops.enable_module)
  1441. soc_ops.enable_module(oh);
  1442. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1443. if (soc_ops.disable_module)
  1444. soc_ops.disable_module(oh);
  1445. _disable_clocks(oh);
  1446. if (ret == -EBUSY)
  1447. pr_warn("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1448. if (oh->clkdm) {
  1449. /*
  1450. * Set the clockdomain to HW_AUTO, assuming that the
  1451. * previous state was HW_AUTO.
  1452. */
  1453. if (hwsup)
  1454. clkdm_allow_idle(oh->clkdm);
  1455. clkdm_hwmod_disable(oh->clkdm, oh);
  1456. }
  1457. return ret;
  1458. }
  1459. /**
  1460. * _read_hardreset - read the HW reset line state of submodules
  1461. * contained in the hwmod module
  1462. * @oh: struct omap_hwmod *
  1463. * @name: name of the reset line to look up and read
  1464. *
  1465. * Return the state of the reset line. Returns -EINVAL if @oh is
  1466. * null, -ENOSYS if we have no way of reading the hardreset line
  1467. * status on the currently-booted SoC, or passes along the return
  1468. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1469. * code.
  1470. */
  1471. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1472. {
  1473. struct omap_hwmod_rst_info ohri;
  1474. int ret = -EINVAL;
  1475. if (!oh)
  1476. return -EINVAL;
  1477. if (!soc_ops.is_hardreset_asserted)
  1478. return -ENOSYS;
  1479. ret = _lookup_hardreset(oh, name, &ohri);
  1480. if (ret < 0)
  1481. return ret;
  1482. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1483. }
  1484. /**
  1485. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1486. * @oh: struct omap_hwmod *
  1487. *
  1488. * If all hardreset lines associated with @oh are asserted, then return true.
  1489. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1490. * associated with @oh are asserted, then return false.
  1491. * This function is used to avoid executing some parts of the IP block
  1492. * enable/disable sequence if its hardreset line is set.
  1493. */
  1494. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1495. {
  1496. int i, rst_cnt = 0;
  1497. if (oh->rst_lines_cnt == 0)
  1498. return false;
  1499. for (i = 0; i < oh->rst_lines_cnt; i++)
  1500. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1501. rst_cnt++;
  1502. if (oh->rst_lines_cnt == rst_cnt)
  1503. return true;
  1504. return false;
  1505. }
  1506. /**
  1507. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1508. * hard-reset
  1509. * @oh: struct omap_hwmod *
  1510. *
  1511. * If any hardreset lines associated with @oh are asserted, then
  1512. * return true. Otherwise, if no hardreset lines associated with @oh
  1513. * are asserted, or if @oh has no hardreset lines, then return false.
  1514. * This function is used to avoid executing some parts of the IP block
  1515. * enable/disable sequence if any hardreset line is set.
  1516. */
  1517. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1518. {
  1519. int rst_cnt = 0;
  1520. int i;
  1521. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1522. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1523. rst_cnt++;
  1524. return (rst_cnt) ? true : false;
  1525. }
  1526. /**
  1527. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1528. * @oh: struct omap_hwmod *
  1529. *
  1530. * Disable the PRCM module mode related to the hwmod @oh.
  1531. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1532. */
  1533. static int _omap4_disable_module(struct omap_hwmod *oh)
  1534. {
  1535. int v;
  1536. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1537. return -EINVAL;
  1538. /*
  1539. * Since integration code might still be doing something, only
  1540. * disable if all lines are under hardreset.
  1541. */
  1542. if (_are_any_hardreset_lines_asserted(oh))
  1543. return 0;
  1544. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1545. omap_cm_module_disable(oh->clkdm->prcm_partition, oh->clkdm->cm_inst,
  1546. oh->prcm.omap4.clkctrl_offs);
  1547. v = _omap4_wait_target_disable(oh);
  1548. if (v)
  1549. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1550. oh->name);
  1551. return 0;
  1552. }
  1553. /**
  1554. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1555. * @oh: struct omap_hwmod *
  1556. *
  1557. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1558. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1559. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1560. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1561. *
  1562. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1563. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1564. * use the SYSCONFIG softreset bit to provide the status.
  1565. *
  1566. * Note that some IP like McBSP do have reset control but don't have
  1567. * reset status.
  1568. */
  1569. static int _ocp_softreset(struct omap_hwmod *oh)
  1570. {
  1571. u32 v;
  1572. int c = 0;
  1573. int ret = 0;
  1574. if (!oh->class->sysc ||
  1575. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1576. return -ENOENT;
  1577. /* clocks must be on for this operation */
  1578. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1579. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1580. oh->name);
  1581. return -EINVAL;
  1582. }
  1583. /* For some modules, all optionnal clocks need to be enabled as well */
  1584. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1585. _enable_optional_clocks(oh);
  1586. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1587. v = oh->_sysc_cache;
  1588. ret = _set_softreset(oh, &v);
  1589. if (ret)
  1590. goto dis_opt_clks;
  1591. _write_sysconfig(v, oh);
  1592. if (oh->class->sysc->srst_udelay)
  1593. udelay(oh->class->sysc->srst_udelay);
  1594. c = _wait_softreset_complete(oh);
  1595. if (c == MAX_MODULE_SOFTRESET_WAIT) {
  1596. pr_warn("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1597. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1598. ret = -ETIMEDOUT;
  1599. goto dis_opt_clks;
  1600. } else {
  1601. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1602. }
  1603. ret = _clear_softreset(oh, &v);
  1604. if (ret)
  1605. goto dis_opt_clks;
  1606. _write_sysconfig(v, oh);
  1607. /*
  1608. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1609. * _wait_target_ready() or _reset()
  1610. */
  1611. dis_opt_clks:
  1612. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1613. _disable_optional_clocks(oh);
  1614. return ret;
  1615. }
  1616. /**
  1617. * _reset - reset an omap_hwmod
  1618. * @oh: struct omap_hwmod *
  1619. *
  1620. * Resets an omap_hwmod @oh. If the module has a custom reset
  1621. * function pointer defined, then call it to reset the IP block, and
  1622. * pass along its return value to the caller. Otherwise, if the IP
  1623. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1624. * associated with it, call a function to reset the IP block via that
  1625. * method, and pass along the return value to the caller. Finally, if
  1626. * the IP block has some hardreset lines associated with it, assert
  1627. * all of those, but do _not_ deassert them. (This is because driver
  1628. * authors have expressed an apparent requirement to control the
  1629. * deassertion of the hardreset lines themselves.)
  1630. *
  1631. * The default software reset mechanism for most OMAP IP blocks is
  1632. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1633. * hwmods cannot be reset via this method. Some are not targets and
  1634. * therefore have no OCP header registers to access. Others (like the
  1635. * IVA) have idiosyncratic reset sequences. So for these relatively
  1636. * rare cases, custom reset code can be supplied in the struct
  1637. * omap_hwmod_class .reset function pointer.
  1638. *
  1639. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1640. * does not prevent idling of the system. This is necessary for cases
  1641. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1642. * kernel without disabling dma.
  1643. *
  1644. * Passes along the return value from either _ocp_softreset() or the
  1645. * custom reset function - these must return -EINVAL if the hwmod
  1646. * cannot be reset this way or if the hwmod is in the wrong state,
  1647. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1648. */
  1649. static int _reset(struct omap_hwmod *oh)
  1650. {
  1651. int i, r;
  1652. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1653. if (oh->class->reset) {
  1654. r = oh->class->reset(oh);
  1655. } else {
  1656. if (oh->rst_lines_cnt > 0) {
  1657. for (i = 0; i < oh->rst_lines_cnt; i++)
  1658. _assert_hardreset(oh, oh->rst_lines[i].name);
  1659. return 0;
  1660. } else {
  1661. r = _ocp_softreset(oh);
  1662. if (r == -ENOENT)
  1663. r = 0;
  1664. }
  1665. }
  1666. _set_dmadisable(oh);
  1667. /*
  1668. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1669. * softreset. The _enable() function should be split to avoid
  1670. * the rewrite of the OCP_SYSCONFIG register.
  1671. */
  1672. if (oh->class->sysc) {
  1673. _update_sysc_cache(oh);
  1674. _enable_sysc(oh);
  1675. }
  1676. return r;
  1677. }
  1678. /**
  1679. * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
  1680. *
  1681. * Call the appropriate PRM function to clear any logged I/O chain
  1682. * wakeups and to reconfigure the chain. This apparently needs to be
  1683. * done upon every mux change. Since hwmods can be concurrently
  1684. * enabled and idled, hold a spinlock around the I/O chain
  1685. * reconfiguration sequence. No return value.
  1686. *
  1687. * XXX When the PRM code is moved to drivers, this function can be removed,
  1688. * as the PRM infrastructure should abstract this.
  1689. */
  1690. static void _reconfigure_io_chain(void)
  1691. {
  1692. unsigned long flags;
  1693. spin_lock_irqsave(&io_chain_lock, flags);
  1694. omap_prm_reconfigure_io_chain();
  1695. spin_unlock_irqrestore(&io_chain_lock, flags);
  1696. }
  1697. /**
  1698. * _omap4_update_context_lost - increment hwmod context loss counter if
  1699. * hwmod context was lost, and clear hardware context loss reg
  1700. * @oh: hwmod to check for context loss
  1701. *
  1702. * If the PRCM indicates that the hwmod @oh lost context, increment
  1703. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1704. * bits. No return value.
  1705. */
  1706. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1707. {
  1708. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1709. return;
  1710. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1711. oh->clkdm->pwrdm.ptr->prcm_offs,
  1712. oh->prcm.omap4.context_offs))
  1713. return;
  1714. oh->prcm.omap4.context_lost_counter++;
  1715. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1716. oh->clkdm->pwrdm.ptr->prcm_offs,
  1717. oh->prcm.omap4.context_offs);
  1718. }
  1719. /**
  1720. * _omap4_get_context_lost - get context loss counter for a hwmod
  1721. * @oh: hwmod to get context loss counter for
  1722. *
  1723. * Returns the in-memory context loss counter for a hwmod.
  1724. */
  1725. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1726. {
  1727. return oh->prcm.omap4.context_lost_counter;
  1728. }
  1729. /**
  1730. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1731. * @oh: struct omap_hwmod *
  1732. *
  1733. * Some IP blocks (such as AESS) require some additional programming
  1734. * after enable before they can enter idle. If a function pointer to
  1735. * do so is present in the hwmod data, then call it and pass along the
  1736. * return value; otherwise, return 0.
  1737. */
  1738. static int _enable_preprogram(struct omap_hwmod *oh)
  1739. {
  1740. if (!oh->class->enable_preprogram)
  1741. return 0;
  1742. return oh->class->enable_preprogram(oh);
  1743. }
  1744. /**
  1745. * _enable - enable an omap_hwmod
  1746. * @oh: struct omap_hwmod *
  1747. *
  1748. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1749. * register target. Returns -EINVAL if the hwmod is in the wrong
  1750. * state or passes along the return value of _wait_target_ready().
  1751. */
  1752. static int _enable(struct omap_hwmod *oh)
  1753. {
  1754. int r;
  1755. int hwsup = 0;
  1756. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1757. /*
  1758. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1759. * state at init. Now that someone is really trying to enable
  1760. * them, just ensure that the hwmod mux is set.
  1761. */
  1762. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1763. /*
  1764. * If the caller has mux data populated, do the mux'ing
  1765. * which wouldn't have been done as part of the _enable()
  1766. * done during setup.
  1767. */
  1768. if (oh->mux)
  1769. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1770. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1771. return 0;
  1772. }
  1773. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1774. oh->_state != _HWMOD_STATE_IDLE &&
  1775. oh->_state != _HWMOD_STATE_DISABLED) {
  1776. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1777. oh->name);
  1778. return -EINVAL;
  1779. }
  1780. /*
  1781. * If an IP block contains HW reset lines and all of them are
  1782. * asserted, we let integration code associated with that
  1783. * block handle the enable. We've received very little
  1784. * information on what those driver authors need, and until
  1785. * detailed information is provided and the driver code is
  1786. * posted to the public lists, this is probably the best we
  1787. * can do.
  1788. */
  1789. if (_are_all_hardreset_lines_asserted(oh))
  1790. return 0;
  1791. /* Mux pins for device runtime if populated */
  1792. if (oh->mux && (!oh->mux->enabled ||
  1793. ((oh->_state == _HWMOD_STATE_IDLE) &&
  1794. oh->mux->pads_dynamic))) {
  1795. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1796. _reconfigure_io_chain();
  1797. } else if (oh->flags & HWMOD_RECONFIG_IO_CHAIN) {
  1798. _reconfigure_io_chain();
  1799. }
  1800. _add_initiator_dep(oh, mpu_oh);
  1801. if (oh->clkdm) {
  1802. /*
  1803. * A clockdomain must be in SW_SUP before enabling
  1804. * completely the module. The clockdomain can be set
  1805. * in HW_AUTO only when the module become ready.
  1806. */
  1807. hwsup = clkdm_in_hwsup(oh->clkdm) &&
  1808. !clkdm_missing_idle_reporting(oh->clkdm);
  1809. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1810. if (r) {
  1811. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1812. oh->name, oh->clkdm->name, r);
  1813. return r;
  1814. }
  1815. }
  1816. _enable_clocks(oh);
  1817. if (soc_ops.enable_module)
  1818. soc_ops.enable_module(oh);
  1819. if (oh->flags & HWMOD_BLOCK_WFI)
  1820. cpu_idle_poll_ctrl(true);
  1821. if (soc_ops.update_context_lost)
  1822. soc_ops.update_context_lost(oh);
  1823. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1824. -EINVAL;
  1825. if (!r) {
  1826. /*
  1827. * Set the clockdomain to HW_AUTO only if the target is ready,
  1828. * assuming that the previous state was HW_AUTO
  1829. */
  1830. if (oh->clkdm && hwsup)
  1831. clkdm_allow_idle(oh->clkdm);
  1832. oh->_state = _HWMOD_STATE_ENABLED;
  1833. /* Access the sysconfig only if the target is ready */
  1834. if (oh->class->sysc) {
  1835. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1836. _update_sysc_cache(oh);
  1837. _enable_sysc(oh);
  1838. }
  1839. r = _enable_preprogram(oh);
  1840. } else {
  1841. if (soc_ops.disable_module)
  1842. soc_ops.disable_module(oh);
  1843. _disable_clocks(oh);
  1844. pr_err("omap_hwmod: %s: _wait_target_ready failed: %d\n",
  1845. oh->name, r);
  1846. if (oh->clkdm)
  1847. clkdm_hwmod_disable(oh->clkdm, oh);
  1848. }
  1849. return r;
  1850. }
  1851. /**
  1852. * _idle - idle an omap_hwmod
  1853. * @oh: struct omap_hwmod *
  1854. *
  1855. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1856. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1857. * state or returns 0.
  1858. */
  1859. static int _idle(struct omap_hwmod *oh)
  1860. {
  1861. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1862. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1863. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1864. oh->name);
  1865. return -EINVAL;
  1866. }
  1867. if (_are_all_hardreset_lines_asserted(oh))
  1868. return 0;
  1869. if (oh->class->sysc)
  1870. _idle_sysc(oh);
  1871. _del_initiator_dep(oh, mpu_oh);
  1872. if (oh->flags & HWMOD_BLOCK_WFI)
  1873. cpu_idle_poll_ctrl(false);
  1874. if (soc_ops.disable_module)
  1875. soc_ops.disable_module(oh);
  1876. /*
  1877. * The module must be in idle mode before disabling any parents
  1878. * clocks. Otherwise, the parent clock might be disabled before
  1879. * the module transition is done, and thus will prevent the
  1880. * transition to complete properly.
  1881. */
  1882. _disable_clocks(oh);
  1883. if (oh->clkdm)
  1884. clkdm_hwmod_disable(oh->clkdm, oh);
  1885. /* Mux pins for device idle if populated */
  1886. if (oh->mux && oh->mux->pads_dynamic) {
  1887. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  1888. _reconfigure_io_chain();
  1889. } else if (oh->flags & HWMOD_RECONFIG_IO_CHAIN) {
  1890. _reconfigure_io_chain();
  1891. }
  1892. oh->_state = _HWMOD_STATE_IDLE;
  1893. return 0;
  1894. }
  1895. /**
  1896. * _shutdown - shutdown an omap_hwmod
  1897. * @oh: struct omap_hwmod *
  1898. *
  1899. * Shut down an omap_hwmod @oh. This should be called when the driver
  1900. * used for the hwmod is removed or unloaded or if the driver is not
  1901. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1902. * state or returns 0.
  1903. */
  1904. static int _shutdown(struct omap_hwmod *oh)
  1905. {
  1906. int ret, i;
  1907. u8 prev_state;
  1908. if (oh->_state != _HWMOD_STATE_IDLE &&
  1909. oh->_state != _HWMOD_STATE_ENABLED) {
  1910. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1911. oh->name);
  1912. return -EINVAL;
  1913. }
  1914. if (_are_all_hardreset_lines_asserted(oh))
  1915. return 0;
  1916. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1917. if (oh->class->pre_shutdown) {
  1918. prev_state = oh->_state;
  1919. if (oh->_state == _HWMOD_STATE_IDLE)
  1920. _enable(oh);
  1921. ret = oh->class->pre_shutdown(oh);
  1922. if (ret) {
  1923. if (prev_state == _HWMOD_STATE_IDLE)
  1924. _idle(oh);
  1925. return ret;
  1926. }
  1927. }
  1928. if (oh->class->sysc) {
  1929. if (oh->_state == _HWMOD_STATE_IDLE)
  1930. _enable(oh);
  1931. _shutdown_sysc(oh);
  1932. }
  1933. /* clocks and deps are already disabled in idle */
  1934. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1935. _del_initiator_dep(oh, mpu_oh);
  1936. /* XXX what about the other system initiators here? dma, dsp */
  1937. if (oh->flags & HWMOD_BLOCK_WFI)
  1938. cpu_idle_poll_ctrl(false);
  1939. if (soc_ops.disable_module)
  1940. soc_ops.disable_module(oh);
  1941. _disable_clocks(oh);
  1942. if (oh->clkdm)
  1943. clkdm_hwmod_disable(oh->clkdm, oh);
  1944. }
  1945. /* XXX Should this code also force-disable the optional clocks? */
  1946. for (i = 0; i < oh->rst_lines_cnt; i++)
  1947. _assert_hardreset(oh, oh->rst_lines[i].name);
  1948. /* Mux pins to safe mode or use populated off mode values */
  1949. if (oh->mux)
  1950. omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
  1951. oh->_state = _HWMOD_STATE_DISABLED;
  1952. return 0;
  1953. }
  1954. static int of_dev_find_hwmod(struct device_node *np,
  1955. struct omap_hwmod *oh)
  1956. {
  1957. int count, i, res;
  1958. const char *p;
  1959. count = of_property_count_strings(np, "ti,hwmods");
  1960. if (count < 1)
  1961. return -ENODEV;
  1962. for (i = 0; i < count; i++) {
  1963. res = of_property_read_string_index(np, "ti,hwmods",
  1964. i, &p);
  1965. if (res)
  1966. continue;
  1967. if (!strcmp(p, oh->name)) {
  1968. pr_debug("omap_hwmod: dt %s[%i] uses hwmod %s\n",
  1969. np->name, i, oh->name);
  1970. return i;
  1971. }
  1972. }
  1973. return -ENODEV;
  1974. }
  1975. /**
  1976. * of_dev_hwmod_lookup - look up needed hwmod from dt blob
  1977. * @np: struct device_node *
  1978. * @oh: struct omap_hwmod *
  1979. * @index: index of the entry found
  1980. * @found: struct device_node * found or NULL
  1981. *
  1982. * Parse the dt blob and find out needed hwmod. Recursive function is
  1983. * implemented to take care hierarchical dt blob parsing.
  1984. * Return: Returns 0 on success, -ENODEV when not found.
  1985. */
  1986. static int of_dev_hwmod_lookup(struct device_node *np,
  1987. struct omap_hwmod *oh,
  1988. int *index,
  1989. struct device_node **found)
  1990. {
  1991. struct device_node *np0 = NULL;
  1992. int res;
  1993. res = of_dev_find_hwmod(np, oh);
  1994. if (res >= 0) {
  1995. *found = np;
  1996. *index = res;
  1997. return 0;
  1998. }
  1999. for_each_child_of_node(np, np0) {
  2000. struct device_node *fc;
  2001. int i;
  2002. res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
  2003. if (res == 0) {
  2004. *found = fc;
  2005. *index = i;
  2006. return 0;
  2007. }
  2008. }
  2009. *found = NULL;
  2010. *index = 0;
  2011. return -ENODEV;
  2012. }
  2013. /**
  2014. * _init_mpu_rt_base - populate the virtual address for a hwmod
  2015. * @oh: struct omap_hwmod * to locate the virtual address
  2016. * @data: (unused, caller should pass NULL)
  2017. * @index: index of the reg entry iospace in device tree
  2018. * @np: struct device_node * of the IP block's device node in the DT data
  2019. *
  2020. * Cache the virtual address used by the MPU to access this IP block's
  2021. * registers. This address is needed early so the OCP registers that
  2022. * are part of the device's address space can be ioremapped properly.
  2023. *
  2024. * If SYSC access is not needed, the registers will not be remapped
  2025. * and non-availability of MPU access is not treated as an error.
  2026. *
  2027. * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
  2028. * -ENXIO on absent or invalid register target address space.
  2029. */
  2030. static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
  2031. int index, struct device_node *np)
  2032. {
  2033. struct omap_hwmod_addr_space *mem;
  2034. void __iomem *va_start = NULL;
  2035. if (!oh)
  2036. return -EINVAL;
  2037. _save_mpu_port_index(oh);
  2038. /* if we don't need sysc access we don't need to ioremap */
  2039. if (!oh->class->sysc)
  2040. return 0;
  2041. /* we can't continue without MPU PORT if we need sysc access */
  2042. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  2043. return -ENXIO;
  2044. mem = _find_mpu_rt_addr_space(oh);
  2045. if (!mem) {
  2046. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  2047. oh->name);
  2048. /* Extract the IO space from device tree blob */
  2049. if (!np) {
  2050. pr_err("omap_hwmod: %s: no dt node\n", oh->name);
  2051. return -ENXIO;
  2052. }
  2053. va_start = of_iomap(np, index + oh->mpu_rt_idx);
  2054. } else {
  2055. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  2056. }
  2057. if (!va_start) {
  2058. if (mem)
  2059. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  2060. else
  2061. pr_err("omap_hwmod: %s: Missing dt reg%i for %s\n",
  2062. oh->name, index, np->full_name);
  2063. return -ENXIO;
  2064. }
  2065. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  2066. oh->name, va_start);
  2067. oh->_mpu_rt_va = va_start;
  2068. return 0;
  2069. }
  2070. /**
  2071. * _init - initialize internal data for the hwmod @oh
  2072. * @oh: struct omap_hwmod *
  2073. * @n: (unused)
  2074. *
  2075. * Look up the clocks and the address space used by the MPU to access
  2076. * registers belonging to the hwmod @oh. @oh must already be
  2077. * registered at this point. This is the first of two phases for
  2078. * hwmod initialization. Code called here does not touch any hardware
  2079. * registers, it simply prepares internal data structures. Returns 0
  2080. * upon success or if the hwmod isn't registered or if the hwmod's
  2081. * address space is not defined, or -EINVAL upon failure.
  2082. */
  2083. static int __init _init(struct omap_hwmod *oh, void *data)
  2084. {
  2085. int r, index;
  2086. struct device_node *np = NULL;
  2087. if (oh->_state != _HWMOD_STATE_REGISTERED)
  2088. return 0;
  2089. if (of_have_populated_dt()) {
  2090. struct device_node *bus;
  2091. bus = of_find_node_by_name(NULL, "ocp");
  2092. if (!bus)
  2093. return -ENODEV;
  2094. r = of_dev_hwmod_lookup(bus, oh, &index, &np);
  2095. if (r)
  2096. pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
  2097. else if (np && index)
  2098. pr_warn("omap_hwmod: %s using broken dt data from %s\n",
  2099. oh->name, np->name);
  2100. }
  2101. r = _init_mpu_rt_base(oh, NULL, index, np);
  2102. if (r < 0) {
  2103. WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
  2104. oh->name);
  2105. return 0;
  2106. }
  2107. r = _init_clocks(oh, NULL);
  2108. if (r < 0) {
  2109. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2110. return -EINVAL;
  2111. }
  2112. if (np) {
  2113. if (of_find_property(np, "ti,no-reset-on-init", NULL))
  2114. oh->flags |= HWMOD_INIT_NO_RESET;
  2115. if (of_find_property(np, "ti,no-idle-on-init", NULL))
  2116. oh->flags |= HWMOD_INIT_NO_IDLE;
  2117. }
  2118. oh->_state = _HWMOD_STATE_INITIALIZED;
  2119. return 0;
  2120. }
  2121. /**
  2122. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2123. * @oh: struct omap_hwmod *
  2124. *
  2125. * Set up the module's interface clocks. XXX This function is still mostly
  2126. * a stub; implementing this properly requires iclk autoidle usecounting in
  2127. * the clock code. No return value.
  2128. */
  2129. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  2130. {
  2131. struct omap_hwmod_ocp_if *os;
  2132. struct list_head *p;
  2133. int i = 0;
  2134. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2135. return;
  2136. p = oh->slave_ports.next;
  2137. while (i < oh->slaves_cnt) {
  2138. os = _fetch_next_ocp_if(&p, &i);
  2139. if (!os->_clk)
  2140. continue;
  2141. if (os->flags & OCPIF_SWSUP_IDLE) {
  2142. /* XXX omap_iclk_deny_idle(c); */
  2143. } else {
  2144. /* XXX omap_iclk_allow_idle(c); */
  2145. clk_enable(os->_clk);
  2146. }
  2147. }
  2148. return;
  2149. }
  2150. /**
  2151. * _setup_reset - reset an IP block during the setup process
  2152. * @oh: struct omap_hwmod *
  2153. *
  2154. * Reset the IP block corresponding to the hwmod @oh during the setup
  2155. * process. The IP block is first enabled so it can be successfully
  2156. * reset. Returns 0 upon success or a negative error code upon
  2157. * failure.
  2158. */
  2159. static int __init _setup_reset(struct omap_hwmod *oh)
  2160. {
  2161. int r;
  2162. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2163. return -EINVAL;
  2164. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2165. return -EPERM;
  2166. if (oh->rst_lines_cnt == 0) {
  2167. r = _enable(oh);
  2168. if (r) {
  2169. pr_warn("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2170. oh->name, oh->_state);
  2171. return -EINVAL;
  2172. }
  2173. }
  2174. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2175. r = _reset(oh);
  2176. return r;
  2177. }
  2178. /**
  2179. * _setup_postsetup - transition to the appropriate state after _setup
  2180. * @oh: struct omap_hwmod *
  2181. *
  2182. * Place an IP block represented by @oh into a "post-setup" state --
  2183. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2184. * this function is called at the end of _setup().) The postsetup
  2185. * state for an IP block can be changed by calling
  2186. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2187. * before one of the omap_hwmod_setup*() functions are called for the
  2188. * IP block.
  2189. *
  2190. * The IP block stays in this state until a PM runtime-based driver is
  2191. * loaded for that IP block. A post-setup state of IDLE is
  2192. * appropriate for almost all IP blocks with runtime PM-enabled
  2193. * drivers, since those drivers are able to enable the IP block. A
  2194. * post-setup state of ENABLED is appropriate for kernels with PM
  2195. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2196. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2197. * included, since the WDTIMER starts running on reset and will reset
  2198. * the MPU if left active.
  2199. *
  2200. * This post-setup mechanism is deprecated. Once all of the OMAP
  2201. * drivers have been converted to use PM runtime, and all of the IP
  2202. * block data and interconnect data is available to the hwmod code, it
  2203. * should be possible to replace this mechanism with a "lazy reset"
  2204. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2205. * when the driver first probes, then all remaining IP blocks without
  2206. * drivers are either shut down or enabled after the drivers have
  2207. * loaded. However, this cannot take place until the above
  2208. * preconditions have been met, since otherwise the late reset code
  2209. * has no way of knowing which IP blocks are in use by drivers, and
  2210. * which ones are unused.
  2211. *
  2212. * No return value.
  2213. */
  2214. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2215. {
  2216. u8 postsetup_state;
  2217. if (oh->rst_lines_cnt > 0)
  2218. return;
  2219. postsetup_state = oh->_postsetup_state;
  2220. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2221. postsetup_state = _HWMOD_STATE_ENABLED;
  2222. /*
  2223. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2224. * it should be set by the core code as a runtime flag during startup
  2225. */
  2226. if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
  2227. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2228. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2229. postsetup_state = _HWMOD_STATE_ENABLED;
  2230. }
  2231. if (postsetup_state == _HWMOD_STATE_IDLE)
  2232. _idle(oh);
  2233. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2234. _shutdown(oh);
  2235. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2236. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2237. oh->name, postsetup_state);
  2238. return;
  2239. }
  2240. /**
  2241. * _setup - prepare IP block hardware for use
  2242. * @oh: struct omap_hwmod *
  2243. * @n: (unused, pass NULL)
  2244. *
  2245. * Configure the IP block represented by @oh. This may include
  2246. * enabling the IP block, resetting it, and placing it into a
  2247. * post-setup state, depending on the type of IP block and applicable
  2248. * flags. IP blocks are reset to prevent any previous configuration
  2249. * by the bootloader or previous operating system from interfering
  2250. * with power management or other parts of the system. The reset can
  2251. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2252. * two phases for hwmod initialization. Code called here generally
  2253. * affects the IP block hardware, or system integration hardware
  2254. * associated with the IP block. Returns 0.
  2255. */
  2256. static int __init _setup(struct omap_hwmod *oh, void *data)
  2257. {
  2258. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2259. return 0;
  2260. if (oh->parent_hwmod) {
  2261. int r;
  2262. r = _enable(oh->parent_hwmod);
  2263. WARN(r, "hwmod: %s: setup: failed to enable parent hwmod %s\n",
  2264. oh->name, oh->parent_hwmod->name);
  2265. }
  2266. _setup_iclk_autoidle(oh);
  2267. if (!_setup_reset(oh))
  2268. _setup_postsetup(oh);
  2269. if (oh->parent_hwmod) {
  2270. u8 postsetup_state;
  2271. postsetup_state = oh->parent_hwmod->_postsetup_state;
  2272. if (postsetup_state == _HWMOD_STATE_IDLE)
  2273. _idle(oh->parent_hwmod);
  2274. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2275. _shutdown(oh->parent_hwmod);
  2276. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2277. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2278. oh->parent_hwmod->name, postsetup_state);
  2279. }
  2280. return 0;
  2281. }
  2282. /**
  2283. * _register - register a struct omap_hwmod
  2284. * @oh: struct omap_hwmod *
  2285. *
  2286. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2287. * already has been registered by the same name; -EINVAL if the
  2288. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2289. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2290. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2291. * success.
  2292. *
  2293. * XXX The data should be copied into bootmem, so the original data
  2294. * should be marked __initdata and freed after init. This would allow
  2295. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2296. * that the copy process would be relatively complex due to the large number
  2297. * of substructures.
  2298. */
  2299. static int __init _register(struct omap_hwmod *oh)
  2300. {
  2301. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2302. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2303. return -EINVAL;
  2304. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2305. if (_lookup(oh->name))
  2306. return -EEXIST;
  2307. list_add_tail(&oh->node, &omap_hwmod_list);
  2308. INIT_LIST_HEAD(&oh->master_ports);
  2309. INIT_LIST_HEAD(&oh->slave_ports);
  2310. spin_lock_init(&oh->_lock);
  2311. lockdep_set_class(&oh->_lock, &oh->hwmod_key);
  2312. oh->_state = _HWMOD_STATE_REGISTERED;
  2313. /*
  2314. * XXX Rather than doing a strcmp(), this should test a flag
  2315. * set in the hwmod data, inserted by the autogenerator code.
  2316. */
  2317. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2318. mpu_oh = oh;
  2319. return 0;
  2320. }
  2321. /**
  2322. * _alloc_links - return allocated memory for hwmod links
  2323. * @ml: pointer to a struct omap_hwmod_link * for the master link
  2324. * @sl: pointer to a struct omap_hwmod_link * for the slave link
  2325. *
  2326. * Return pointers to two struct omap_hwmod_link records, via the
  2327. * addresses pointed to by @ml and @sl. Will first attempt to return
  2328. * memory allocated as part of a large initial block, but if that has
  2329. * been exhausted, will allocate memory itself. Since ideally this
  2330. * second allocation path will never occur, the number of these
  2331. * 'supplemental' allocations will be logged when debugging is
  2332. * enabled. Returns 0.
  2333. */
  2334. static int __init _alloc_links(struct omap_hwmod_link **ml,
  2335. struct omap_hwmod_link **sl)
  2336. {
  2337. unsigned int sz;
  2338. if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
  2339. *ml = &linkspace[free_ls++];
  2340. *sl = &linkspace[free_ls++];
  2341. return 0;
  2342. }
  2343. sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
  2344. *sl = NULL;
  2345. *ml = memblock_virt_alloc(sz, 0);
  2346. *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
  2347. ls_supp++;
  2348. pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
  2349. ls_supp * LINKS_PER_OCP_IF);
  2350. return 0;
  2351. };
  2352. /**
  2353. * _add_link - add an interconnect between two IP blocks
  2354. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2355. *
  2356. * Add struct omap_hwmod_link records connecting the master IP block
  2357. * specified in @oi->master to @oi, and connecting the slave IP block
  2358. * specified in @oi->slave to @oi. This code is assumed to run before
  2359. * preemption or SMP has been enabled, thus avoiding the need for
  2360. * locking in this code. Changes to this assumption will require
  2361. * additional locking. Returns 0.
  2362. */
  2363. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2364. {
  2365. struct omap_hwmod_link *ml, *sl;
  2366. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2367. oi->slave->name);
  2368. _alloc_links(&ml, &sl);
  2369. ml->ocp_if = oi;
  2370. list_add(&ml->node, &oi->master->master_ports);
  2371. oi->master->masters_cnt++;
  2372. sl->ocp_if = oi;
  2373. list_add(&sl->node, &oi->slave->slave_ports);
  2374. oi->slave->slaves_cnt++;
  2375. return 0;
  2376. }
  2377. /**
  2378. * _register_link - register a struct omap_hwmod_ocp_if
  2379. * @oi: struct omap_hwmod_ocp_if *
  2380. *
  2381. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2382. * has already been registered; -EINVAL if @oi is NULL or if the
  2383. * record pointed to by @oi is missing required fields; or 0 upon
  2384. * success.
  2385. *
  2386. * XXX The data should be copied into bootmem, so the original data
  2387. * should be marked __initdata and freed after init. This would allow
  2388. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2389. */
  2390. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2391. {
  2392. if (!oi || !oi->master || !oi->slave || !oi->user)
  2393. return -EINVAL;
  2394. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2395. return -EEXIST;
  2396. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2397. oi->master->name, oi->slave->name);
  2398. /*
  2399. * Register the connected hwmods, if they haven't been
  2400. * registered already
  2401. */
  2402. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2403. _register(oi->master);
  2404. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2405. _register(oi->slave);
  2406. _add_link(oi);
  2407. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2408. return 0;
  2409. }
  2410. /**
  2411. * _alloc_linkspace - allocate large block of hwmod links
  2412. * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
  2413. *
  2414. * Allocate a large block of struct omap_hwmod_link records. This
  2415. * improves boot time significantly by avoiding the need to allocate
  2416. * individual records one by one. If the number of records to
  2417. * allocate in the block hasn't been manually specified, this function
  2418. * will count the number of struct omap_hwmod_ocp_if records in @ois
  2419. * and use that to determine the allocation size. For SoC families
  2420. * that require multiple list registrations, such as OMAP3xxx, this
  2421. * estimation process isn't optimal, so manual estimation is advised
  2422. * in those cases. Returns -EEXIST if the allocation has already occurred
  2423. * or 0 upon success.
  2424. */
  2425. static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
  2426. {
  2427. unsigned int i = 0;
  2428. unsigned int sz;
  2429. if (linkspace) {
  2430. WARN(1, "linkspace already allocated\n");
  2431. return -EEXIST;
  2432. }
  2433. if (max_ls == 0)
  2434. while (ois[i++])
  2435. max_ls += LINKS_PER_OCP_IF;
  2436. sz = sizeof(struct omap_hwmod_link) * max_ls;
  2437. pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
  2438. __func__, sz, max_ls);
  2439. linkspace = memblock_virt_alloc(sz, 0);
  2440. return 0;
  2441. }
  2442. /* Static functions intended only for use in soc_ops field function pointers */
  2443. /**
  2444. * _omap2xxx_3xxx_wait_target_ready - wait for a module to leave slave idle
  2445. * @oh: struct omap_hwmod *
  2446. *
  2447. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2448. * does not have an IDLEST bit or if the module successfully leaves
  2449. * slave idle; otherwise, pass along the return value of the
  2450. * appropriate *_cm*_wait_module_ready() function.
  2451. */
  2452. static int _omap2xxx_3xxx_wait_target_ready(struct omap_hwmod *oh)
  2453. {
  2454. if (!oh)
  2455. return -EINVAL;
  2456. if (oh->flags & HWMOD_NO_IDLEST)
  2457. return 0;
  2458. if (!_find_mpu_rt_port(oh))
  2459. return 0;
  2460. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2461. return omap_cm_wait_module_ready(0, oh->prcm.omap2.module_offs,
  2462. oh->prcm.omap2.idlest_reg_id,
  2463. oh->prcm.omap2.idlest_idle_bit);
  2464. }
  2465. /**
  2466. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2467. * @oh: struct omap_hwmod *
  2468. *
  2469. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2470. * does not have an IDLEST bit or if the module successfully leaves
  2471. * slave idle; otherwise, pass along the return value of the
  2472. * appropriate *_cm*_wait_module_ready() function.
  2473. */
  2474. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2475. {
  2476. if (!oh)
  2477. return -EINVAL;
  2478. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2479. return 0;
  2480. if (!_find_mpu_rt_port(oh))
  2481. return 0;
  2482. /* XXX check module SIDLEMODE, hardreset status */
  2483. return omap_cm_wait_module_ready(oh->clkdm->prcm_partition,
  2484. oh->clkdm->cm_inst,
  2485. oh->prcm.omap4.clkctrl_offs, 0);
  2486. }
  2487. /**
  2488. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2489. * @oh: struct omap_hwmod * to assert hardreset
  2490. * @ohri: hardreset line data
  2491. *
  2492. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2493. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2494. * use as an soc_ops function pointer. Passes along the return value
  2495. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2496. * for removal when the PRM code is moved into drivers/.
  2497. */
  2498. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2499. struct omap_hwmod_rst_info *ohri)
  2500. {
  2501. return omap_prm_assert_hardreset(ohri->rst_shift, 0,
  2502. oh->prcm.omap2.module_offs, 0);
  2503. }
  2504. /**
  2505. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2506. * @oh: struct omap_hwmod * to deassert hardreset
  2507. * @ohri: hardreset line data
  2508. *
  2509. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2510. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2511. * use as an soc_ops function pointer. Passes along the return value
  2512. * from omap2_prm_deassert_hardreset(). XXX This function is
  2513. * scheduled for removal when the PRM code is moved into drivers/.
  2514. */
  2515. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2516. struct omap_hwmod_rst_info *ohri)
  2517. {
  2518. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 0,
  2519. oh->prcm.omap2.module_offs, 0, 0);
  2520. }
  2521. /**
  2522. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2523. * @oh: struct omap_hwmod * to test hardreset
  2524. * @ohri: hardreset line data
  2525. *
  2526. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2527. * from the hwmod @oh and the hardreset line data @ohri. Only
  2528. * intended for use as an soc_ops function pointer. Passes along the
  2529. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2530. * function is scheduled for removal when the PRM code is moved into
  2531. * drivers/.
  2532. */
  2533. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2534. struct omap_hwmod_rst_info *ohri)
  2535. {
  2536. return omap_prm_is_hardreset_asserted(ohri->st_shift, 0,
  2537. oh->prcm.omap2.module_offs, 0);
  2538. }
  2539. /**
  2540. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2541. * @oh: struct omap_hwmod * to assert hardreset
  2542. * @ohri: hardreset line data
  2543. *
  2544. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2545. * from the hwmod @oh and the hardreset line data @ohri. Only
  2546. * intended for use as an soc_ops function pointer. Passes along the
  2547. * return value from omap4_prminst_assert_hardreset(). XXX This
  2548. * function is scheduled for removal when the PRM code is moved into
  2549. * drivers/.
  2550. */
  2551. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2552. struct omap_hwmod_rst_info *ohri)
  2553. {
  2554. if (!oh->clkdm)
  2555. return -EINVAL;
  2556. return omap_prm_assert_hardreset(ohri->rst_shift,
  2557. oh->clkdm->pwrdm.ptr->prcm_partition,
  2558. oh->clkdm->pwrdm.ptr->prcm_offs,
  2559. oh->prcm.omap4.rstctrl_offs);
  2560. }
  2561. /**
  2562. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2563. * @oh: struct omap_hwmod * to deassert hardreset
  2564. * @ohri: hardreset line data
  2565. *
  2566. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2567. * from the hwmod @oh and the hardreset line data @ohri. Only
  2568. * intended for use as an soc_ops function pointer. Passes along the
  2569. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2570. * function is scheduled for removal when the PRM code is moved into
  2571. * drivers/.
  2572. */
  2573. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2574. struct omap_hwmod_rst_info *ohri)
  2575. {
  2576. if (!oh->clkdm)
  2577. return -EINVAL;
  2578. if (ohri->st_shift)
  2579. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2580. oh->name, ohri->name);
  2581. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->rst_shift,
  2582. oh->clkdm->pwrdm.ptr->prcm_partition,
  2583. oh->clkdm->pwrdm.ptr->prcm_offs,
  2584. oh->prcm.omap4.rstctrl_offs,
  2585. oh->prcm.omap4.rstctrl_offs +
  2586. OMAP4_RST_CTRL_ST_OFFSET);
  2587. }
  2588. /**
  2589. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2590. * @oh: struct omap_hwmod * to test hardreset
  2591. * @ohri: hardreset line data
  2592. *
  2593. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2594. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2595. * Only intended for use as an soc_ops function pointer. Passes along
  2596. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2597. * This function is scheduled for removal when the PRM code is moved
  2598. * into drivers/.
  2599. */
  2600. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2601. struct omap_hwmod_rst_info *ohri)
  2602. {
  2603. if (!oh->clkdm)
  2604. return -EINVAL;
  2605. return omap_prm_is_hardreset_asserted(ohri->rst_shift,
  2606. oh->clkdm->pwrdm.ptr->
  2607. prcm_partition,
  2608. oh->clkdm->pwrdm.ptr->prcm_offs,
  2609. oh->prcm.omap4.rstctrl_offs);
  2610. }
  2611. /**
  2612. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2613. * @oh: struct omap_hwmod * to deassert hardreset
  2614. * @ohri: hardreset line data
  2615. *
  2616. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2617. * from the hwmod @oh and the hardreset line data @ohri. Only
  2618. * intended for use as an soc_ops function pointer. Passes along the
  2619. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2620. * function is scheduled for removal when the PRM code is moved into
  2621. * drivers/.
  2622. */
  2623. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2624. struct omap_hwmod_rst_info *ohri)
  2625. {
  2626. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift,
  2627. oh->clkdm->pwrdm.ptr->prcm_partition,
  2628. oh->clkdm->pwrdm.ptr->prcm_offs,
  2629. oh->prcm.omap4.rstctrl_offs,
  2630. oh->prcm.omap4.rstst_offs);
  2631. }
  2632. /* Public functions */
  2633. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2634. {
  2635. if (oh->flags & HWMOD_16BIT_REG)
  2636. return readw_relaxed(oh->_mpu_rt_va + reg_offs);
  2637. else
  2638. return readl_relaxed(oh->_mpu_rt_va + reg_offs);
  2639. }
  2640. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2641. {
  2642. if (oh->flags & HWMOD_16BIT_REG)
  2643. writew_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2644. else
  2645. writel_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2646. }
  2647. /**
  2648. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2649. * @oh: struct omap_hwmod *
  2650. *
  2651. * This is a public function exposed to drivers. Some drivers may need to do
  2652. * some settings before and after resetting the device. Those drivers after
  2653. * doing the necessary settings could use this function to start a reset by
  2654. * setting the SYSCONFIG.SOFTRESET bit.
  2655. */
  2656. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2657. {
  2658. u32 v;
  2659. int ret;
  2660. if (!oh || !(oh->_sysc_cache))
  2661. return -EINVAL;
  2662. v = oh->_sysc_cache;
  2663. ret = _set_softreset(oh, &v);
  2664. if (ret)
  2665. goto error;
  2666. _write_sysconfig(v, oh);
  2667. ret = _clear_softreset(oh, &v);
  2668. if (ret)
  2669. goto error;
  2670. _write_sysconfig(v, oh);
  2671. error:
  2672. return ret;
  2673. }
  2674. /**
  2675. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2676. * @name: name of the omap_hwmod to look up
  2677. *
  2678. * Given a @name of an omap_hwmod, return a pointer to the registered
  2679. * struct omap_hwmod *, or NULL upon error.
  2680. */
  2681. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2682. {
  2683. struct omap_hwmod *oh;
  2684. if (!name)
  2685. return NULL;
  2686. oh = _lookup(name);
  2687. return oh;
  2688. }
  2689. /**
  2690. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2691. * @fn: pointer to a callback function
  2692. * @data: void * data to pass to callback function
  2693. *
  2694. * Call @fn for each registered omap_hwmod, passing @data to each
  2695. * function. @fn must return 0 for success or any other value for
  2696. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2697. * will stop and the non-zero return value will be passed to the
  2698. * caller of omap_hwmod_for_each(). @fn is called with
  2699. * omap_hwmod_for_each() held.
  2700. */
  2701. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2702. void *data)
  2703. {
  2704. struct omap_hwmod *temp_oh;
  2705. int ret = 0;
  2706. if (!fn)
  2707. return -EINVAL;
  2708. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2709. ret = (*fn)(temp_oh, data);
  2710. if (ret)
  2711. break;
  2712. }
  2713. return ret;
  2714. }
  2715. /**
  2716. * omap_hwmod_register_links - register an array of hwmod links
  2717. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2718. *
  2719. * Intended to be called early in boot before the clock framework is
  2720. * initialized. If @ois is not null, will register all omap_hwmods
  2721. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2722. * omap_hwmod_init() hasn't been called before calling this function,
  2723. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2724. * success.
  2725. */
  2726. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2727. {
  2728. int r, i;
  2729. if (!inited)
  2730. return -EINVAL;
  2731. if (!ois)
  2732. return 0;
  2733. if (ois[0] == NULL) /* Empty list */
  2734. return 0;
  2735. if (!linkspace) {
  2736. if (_alloc_linkspace(ois)) {
  2737. pr_err("omap_hwmod: could not allocate link space\n");
  2738. return -ENOMEM;
  2739. }
  2740. }
  2741. i = 0;
  2742. do {
  2743. r = _register_link(ois[i]);
  2744. WARN(r && r != -EEXIST,
  2745. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2746. ois[i]->master->name, ois[i]->slave->name, r);
  2747. } while (ois[++i]);
  2748. return 0;
  2749. }
  2750. /**
  2751. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2752. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2753. *
  2754. * If the hwmod data corresponding to the MPU subsystem IP block
  2755. * hasn't been initialized and set up yet, do so now. This must be
  2756. * done first since sleep dependencies may be added from other hwmods
  2757. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2758. * return value.
  2759. */
  2760. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2761. {
  2762. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2763. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2764. __func__, MPU_INITIATOR_NAME);
  2765. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2766. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2767. }
  2768. /**
  2769. * omap_hwmod_setup_one - set up a single hwmod
  2770. * @oh_name: const char * name of the already-registered hwmod to set up
  2771. *
  2772. * Initialize and set up a single hwmod. Intended to be used for a
  2773. * small number of early devices, such as the timer IP blocks used for
  2774. * the scheduler clock. Must be called after omap2_clk_init().
  2775. * Resolves the struct clk names to struct clk pointers for each
  2776. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2777. * -EINVAL upon error or 0 upon success.
  2778. */
  2779. int __init omap_hwmod_setup_one(const char *oh_name)
  2780. {
  2781. struct omap_hwmod *oh;
  2782. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2783. oh = _lookup(oh_name);
  2784. if (!oh) {
  2785. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2786. return -EINVAL;
  2787. }
  2788. _ensure_mpu_hwmod_is_setup(oh);
  2789. _init(oh, NULL);
  2790. _setup(oh, NULL);
  2791. return 0;
  2792. }
  2793. /**
  2794. * omap_hwmod_setup_all - set up all registered IP blocks
  2795. *
  2796. * Initialize and set up all IP blocks registered with the hwmod code.
  2797. * Must be called after omap2_clk_init(). Resolves the struct clk
  2798. * names to struct clk pointers for each registered omap_hwmod. Also
  2799. * calls _setup() on each hwmod. Returns 0 upon success.
  2800. */
  2801. static int __init omap_hwmod_setup_all(void)
  2802. {
  2803. _ensure_mpu_hwmod_is_setup(NULL);
  2804. omap_hwmod_for_each(_init, NULL);
  2805. omap_hwmod_for_each(_setup, NULL);
  2806. return 0;
  2807. }
  2808. omap_core_initcall(omap_hwmod_setup_all);
  2809. /**
  2810. * omap_hwmod_enable - enable an omap_hwmod
  2811. * @oh: struct omap_hwmod *
  2812. *
  2813. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2814. * Returns -EINVAL on error or passes along the return value from _enable().
  2815. */
  2816. int omap_hwmod_enable(struct omap_hwmod *oh)
  2817. {
  2818. int r;
  2819. unsigned long flags;
  2820. if (!oh)
  2821. return -EINVAL;
  2822. spin_lock_irqsave(&oh->_lock, flags);
  2823. r = _enable(oh);
  2824. spin_unlock_irqrestore(&oh->_lock, flags);
  2825. return r;
  2826. }
  2827. /**
  2828. * omap_hwmod_idle - idle an omap_hwmod
  2829. * @oh: struct omap_hwmod *
  2830. *
  2831. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2832. * Returns -EINVAL on error or passes along the return value from _idle().
  2833. */
  2834. int omap_hwmod_idle(struct omap_hwmod *oh)
  2835. {
  2836. int r;
  2837. unsigned long flags;
  2838. if (!oh)
  2839. return -EINVAL;
  2840. spin_lock_irqsave(&oh->_lock, flags);
  2841. r = _idle(oh);
  2842. spin_unlock_irqrestore(&oh->_lock, flags);
  2843. return r;
  2844. }
  2845. /**
  2846. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2847. * @oh: struct omap_hwmod *
  2848. *
  2849. * Shutdown an omap_hwmod @oh. Intended to be called by
  2850. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2851. * the return value from _shutdown().
  2852. */
  2853. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2854. {
  2855. int r;
  2856. unsigned long flags;
  2857. if (!oh)
  2858. return -EINVAL;
  2859. spin_lock_irqsave(&oh->_lock, flags);
  2860. r = _shutdown(oh);
  2861. spin_unlock_irqrestore(&oh->_lock, flags);
  2862. return r;
  2863. }
  2864. /*
  2865. * IP block data retrieval functions
  2866. */
  2867. /**
  2868. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  2869. * @oh: struct omap_hwmod *
  2870. * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
  2871. *
  2872. * Count the number of struct resource array elements necessary to
  2873. * contain omap_hwmod @oh resources. Intended to be called by code
  2874. * that registers omap_devices. Intended to be used to determine the
  2875. * size of a dynamically-allocated struct resource array, before
  2876. * calling omap_hwmod_fill_resources(). Returns the number of struct
  2877. * resource array elements needed.
  2878. *
  2879. * XXX This code is not optimized. It could attempt to merge adjacent
  2880. * resource IDs.
  2881. *
  2882. */
  2883. int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
  2884. {
  2885. int ret = 0;
  2886. if (flags & IORESOURCE_IRQ)
  2887. ret += _count_mpu_irqs(oh);
  2888. if (flags & IORESOURCE_DMA)
  2889. ret += _count_sdma_reqs(oh);
  2890. if (flags & IORESOURCE_MEM) {
  2891. int i = 0;
  2892. struct omap_hwmod_ocp_if *os;
  2893. struct list_head *p = oh->slave_ports.next;
  2894. while (i < oh->slaves_cnt) {
  2895. os = _fetch_next_ocp_if(&p, &i);
  2896. ret += _count_ocp_if_addr_spaces(os);
  2897. }
  2898. }
  2899. return ret;
  2900. }
  2901. /**
  2902. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  2903. * @oh: struct omap_hwmod *
  2904. * @res: pointer to the first element of an array of struct resource to fill
  2905. *
  2906. * Fill the struct resource array @res with resource data from the
  2907. * omap_hwmod @oh. Intended to be called by code that registers
  2908. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2909. * number of array elements filled.
  2910. */
  2911. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  2912. {
  2913. struct omap_hwmod_ocp_if *os;
  2914. struct list_head *p;
  2915. int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
  2916. int r = 0;
  2917. /* For each IRQ, DMA, memory area, fill in array.*/
  2918. mpu_irqs_cnt = _count_mpu_irqs(oh);
  2919. for (i = 0; i < mpu_irqs_cnt; i++) {
  2920. unsigned int irq;
  2921. if (oh->xlate_irq)
  2922. irq = oh->xlate_irq((oh->mpu_irqs + i)->irq);
  2923. else
  2924. irq = (oh->mpu_irqs + i)->irq;
  2925. (res + r)->name = (oh->mpu_irqs + i)->name;
  2926. (res + r)->start = irq;
  2927. (res + r)->end = irq;
  2928. (res + r)->flags = IORESOURCE_IRQ;
  2929. r++;
  2930. }
  2931. sdma_reqs_cnt = _count_sdma_reqs(oh);
  2932. for (i = 0; i < sdma_reqs_cnt; i++) {
  2933. (res + r)->name = (oh->sdma_reqs + i)->name;
  2934. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  2935. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  2936. (res + r)->flags = IORESOURCE_DMA;
  2937. r++;
  2938. }
  2939. p = oh->slave_ports.next;
  2940. i = 0;
  2941. while (i < oh->slaves_cnt) {
  2942. os = _fetch_next_ocp_if(&p, &i);
  2943. addr_cnt = _count_ocp_if_addr_spaces(os);
  2944. for (j = 0; j < addr_cnt; j++) {
  2945. (res + r)->name = (os->addr + j)->name;
  2946. (res + r)->start = (os->addr + j)->pa_start;
  2947. (res + r)->end = (os->addr + j)->pa_end;
  2948. (res + r)->flags = IORESOURCE_MEM;
  2949. r++;
  2950. }
  2951. }
  2952. return r;
  2953. }
  2954. /**
  2955. * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
  2956. * @oh: struct omap_hwmod *
  2957. * @res: pointer to the array of struct resource to fill
  2958. *
  2959. * Fill the struct resource array @res with dma resource data from the
  2960. * omap_hwmod @oh. Intended to be called by code that registers
  2961. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2962. * number of array elements filled.
  2963. */
  2964. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
  2965. {
  2966. int i, sdma_reqs_cnt;
  2967. int r = 0;
  2968. sdma_reqs_cnt = _count_sdma_reqs(oh);
  2969. for (i = 0; i < sdma_reqs_cnt; i++) {
  2970. (res + r)->name = (oh->sdma_reqs + i)->name;
  2971. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  2972. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  2973. (res + r)->flags = IORESOURCE_DMA;
  2974. r++;
  2975. }
  2976. return r;
  2977. }
  2978. /**
  2979. * omap_hwmod_get_resource_byname - fetch IP block integration data by name
  2980. * @oh: struct omap_hwmod * to operate on
  2981. * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
  2982. * @name: pointer to the name of the data to fetch (optional)
  2983. * @rsrc: pointer to a struct resource, allocated by the caller
  2984. *
  2985. * Retrieve MPU IRQ, SDMA request line, or address space start/end
  2986. * data for the IP block pointed to by @oh. The data will be filled
  2987. * into a struct resource record pointed to by @rsrc. The struct
  2988. * resource must be allocated by the caller. When @name is non-null,
  2989. * the data associated with the matching entry in the IRQ/SDMA/address
  2990. * space hwmod data arrays will be returned. If @name is null, the
  2991. * first array entry will be returned. Data order is not meaningful
  2992. * in hwmod data, so callers are strongly encouraged to use a non-null
  2993. * @name whenever possible to avoid unpredictable effects if hwmod
  2994. * data is later added that causes data ordering to change. This
  2995. * function is only intended for use by OMAP core code. Device
  2996. * drivers should not call this function - the appropriate bus-related
  2997. * data accessor functions should be used instead. Returns 0 upon
  2998. * success or a negative error code upon error.
  2999. */
  3000. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  3001. const char *name, struct resource *rsrc)
  3002. {
  3003. int r;
  3004. unsigned int irq, dma;
  3005. u32 pa_start, pa_end;
  3006. if (!oh || !rsrc)
  3007. return -EINVAL;
  3008. if (type == IORESOURCE_IRQ) {
  3009. r = _get_mpu_irq_by_name(oh, name, &irq);
  3010. if (r)
  3011. return r;
  3012. rsrc->start = irq;
  3013. rsrc->end = irq;
  3014. } else if (type == IORESOURCE_DMA) {
  3015. r = _get_sdma_req_by_name(oh, name, &dma);
  3016. if (r)
  3017. return r;
  3018. rsrc->start = dma;
  3019. rsrc->end = dma;
  3020. } else if (type == IORESOURCE_MEM) {
  3021. r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
  3022. if (r)
  3023. return r;
  3024. rsrc->start = pa_start;
  3025. rsrc->end = pa_end;
  3026. } else {
  3027. return -EINVAL;
  3028. }
  3029. rsrc->flags = type;
  3030. rsrc->name = name;
  3031. return 0;
  3032. }
  3033. /**
  3034. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3035. * @oh: struct omap_hwmod *
  3036. *
  3037. * Return the powerdomain pointer associated with the OMAP module
  3038. * @oh's main clock. If @oh does not have a main clk, return the
  3039. * powerdomain associated with the interface clock associated with the
  3040. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3041. * instead?) Returns NULL on error, or a struct powerdomain * on
  3042. * success.
  3043. */
  3044. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3045. {
  3046. struct clk *c;
  3047. struct omap_hwmod_ocp_if *oi;
  3048. struct clockdomain *clkdm;
  3049. struct clk_hw_omap *clk;
  3050. if (!oh)
  3051. return NULL;
  3052. if (oh->clkdm)
  3053. return oh->clkdm->pwrdm.ptr;
  3054. if (oh->_clk) {
  3055. c = oh->_clk;
  3056. } else {
  3057. oi = _find_mpu_rt_port(oh);
  3058. if (!oi)
  3059. return NULL;
  3060. c = oi->_clk;
  3061. }
  3062. clk = to_clk_hw_omap(__clk_get_hw(c));
  3063. clkdm = clk->clkdm;
  3064. if (!clkdm)
  3065. return NULL;
  3066. return clkdm->pwrdm.ptr;
  3067. }
  3068. /**
  3069. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3070. * @oh: struct omap_hwmod *
  3071. *
  3072. * Returns the virtual address corresponding to the beginning of the
  3073. * module's register target, in the address range that is intended to
  3074. * be used by the MPU. Returns the virtual address upon success or NULL
  3075. * upon error.
  3076. */
  3077. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3078. {
  3079. if (!oh)
  3080. return NULL;
  3081. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3082. return NULL;
  3083. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3084. return NULL;
  3085. return oh->_mpu_rt_va;
  3086. }
  3087. /*
  3088. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3089. * for context save/restore operations?
  3090. */
  3091. /**
  3092. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3093. * @oh: struct omap_hwmod *
  3094. *
  3095. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3096. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3097. * this IP block if it has dynamic mux entries. Eventually this
  3098. * should set PRCM wakeup registers to cause the PRCM to receive
  3099. * wakeup events from the module. Does not set any wakeup routing
  3100. * registers beyond this point - if the module is to wake up any other
  3101. * module or subsystem, that must be set separately. Called by
  3102. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3103. */
  3104. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3105. {
  3106. unsigned long flags;
  3107. u32 v;
  3108. spin_lock_irqsave(&oh->_lock, flags);
  3109. if (oh->class->sysc &&
  3110. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3111. v = oh->_sysc_cache;
  3112. _enable_wakeup(oh, &v);
  3113. _write_sysconfig(v, oh);
  3114. }
  3115. _set_idle_ioring_wakeup(oh, true);
  3116. spin_unlock_irqrestore(&oh->_lock, flags);
  3117. return 0;
  3118. }
  3119. /**
  3120. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3121. * @oh: struct omap_hwmod *
  3122. *
  3123. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3124. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3125. * events for this IP block if it has dynamic mux entries. Eventually
  3126. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3127. * wakeup events from the module. Does not set any wakeup routing
  3128. * registers beyond this point - if the module is to wake up any other
  3129. * module or subsystem, that must be set separately. Called by
  3130. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3131. */
  3132. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3133. {
  3134. unsigned long flags;
  3135. u32 v;
  3136. spin_lock_irqsave(&oh->_lock, flags);
  3137. if (oh->class->sysc &&
  3138. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3139. v = oh->_sysc_cache;
  3140. _disable_wakeup(oh, &v);
  3141. _write_sysconfig(v, oh);
  3142. }
  3143. _set_idle_ioring_wakeup(oh, false);
  3144. spin_unlock_irqrestore(&oh->_lock, flags);
  3145. return 0;
  3146. }
  3147. /**
  3148. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3149. * contained in the hwmod module.
  3150. * @oh: struct omap_hwmod *
  3151. * @name: name of the reset line to lookup and assert
  3152. *
  3153. * Some IP like dsp, ipu or iva contain processor that require
  3154. * an HW reset line to be assert / deassert in order to enable fully
  3155. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3156. * yet supported on this OMAP; otherwise, passes along the return value
  3157. * from _assert_hardreset().
  3158. */
  3159. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3160. {
  3161. int ret;
  3162. unsigned long flags;
  3163. if (!oh)
  3164. return -EINVAL;
  3165. spin_lock_irqsave(&oh->_lock, flags);
  3166. ret = _assert_hardreset(oh, name);
  3167. spin_unlock_irqrestore(&oh->_lock, flags);
  3168. return ret;
  3169. }
  3170. /**
  3171. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3172. * contained in the hwmod module.
  3173. * @oh: struct omap_hwmod *
  3174. * @name: name of the reset line to look up and deassert
  3175. *
  3176. * Some IP like dsp, ipu or iva contain processor that require
  3177. * an HW reset line to be assert / deassert in order to enable fully
  3178. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3179. * yet supported on this OMAP; otherwise, passes along the return value
  3180. * from _deassert_hardreset().
  3181. */
  3182. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3183. {
  3184. int ret;
  3185. unsigned long flags;
  3186. if (!oh)
  3187. return -EINVAL;
  3188. spin_lock_irqsave(&oh->_lock, flags);
  3189. ret = _deassert_hardreset(oh, name);
  3190. spin_unlock_irqrestore(&oh->_lock, flags);
  3191. return ret;
  3192. }
  3193. /**
  3194. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3195. * @classname: struct omap_hwmod_class name to search for
  3196. * @fn: callback function pointer to call for each hwmod in class @classname
  3197. * @user: arbitrary context data to pass to the callback function
  3198. *
  3199. * For each omap_hwmod of class @classname, call @fn.
  3200. * If the callback function returns something other than
  3201. * zero, the iterator is terminated, and the callback function's return
  3202. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3203. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3204. */
  3205. int omap_hwmod_for_each_by_class(const char *classname,
  3206. int (*fn)(struct omap_hwmod *oh,
  3207. void *user),
  3208. void *user)
  3209. {
  3210. struct omap_hwmod *temp_oh;
  3211. int ret = 0;
  3212. if (!classname || !fn)
  3213. return -EINVAL;
  3214. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3215. __func__, classname);
  3216. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3217. if (!strcmp(temp_oh->class->name, classname)) {
  3218. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3219. __func__, temp_oh->name);
  3220. ret = (*fn)(temp_oh, user);
  3221. if (ret)
  3222. break;
  3223. }
  3224. }
  3225. if (ret)
  3226. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3227. __func__, ret);
  3228. return ret;
  3229. }
  3230. /**
  3231. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3232. * @oh: struct omap_hwmod *
  3233. * @state: state that _setup() should leave the hwmod in
  3234. *
  3235. * Sets the hwmod state that @oh will enter at the end of _setup()
  3236. * (called by omap_hwmod_setup_*()). See also the documentation
  3237. * for _setup_postsetup(), above. Returns 0 upon success or
  3238. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3239. * in the wrong state.
  3240. */
  3241. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3242. {
  3243. int ret;
  3244. unsigned long flags;
  3245. if (!oh)
  3246. return -EINVAL;
  3247. if (state != _HWMOD_STATE_DISABLED &&
  3248. state != _HWMOD_STATE_ENABLED &&
  3249. state != _HWMOD_STATE_IDLE)
  3250. return -EINVAL;
  3251. spin_lock_irqsave(&oh->_lock, flags);
  3252. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3253. ret = -EINVAL;
  3254. goto ohsps_unlock;
  3255. }
  3256. oh->_postsetup_state = state;
  3257. ret = 0;
  3258. ohsps_unlock:
  3259. spin_unlock_irqrestore(&oh->_lock, flags);
  3260. return ret;
  3261. }
  3262. /**
  3263. * omap_hwmod_get_context_loss_count - get lost context count
  3264. * @oh: struct omap_hwmod *
  3265. *
  3266. * Returns the context loss count of associated @oh
  3267. * upon success, or zero if no context loss data is available.
  3268. *
  3269. * On OMAP4, this queries the per-hwmod context loss register,
  3270. * assuming one exists. If not, or on OMAP2/3, this queries the
  3271. * enclosing powerdomain context loss count.
  3272. */
  3273. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3274. {
  3275. struct powerdomain *pwrdm;
  3276. int ret = 0;
  3277. if (soc_ops.get_context_lost)
  3278. return soc_ops.get_context_lost(oh);
  3279. pwrdm = omap_hwmod_get_pwrdm(oh);
  3280. if (pwrdm)
  3281. ret = pwrdm_get_context_loss_count(pwrdm);
  3282. return ret;
  3283. }
  3284. /**
  3285. * omap_hwmod_init - initialize the hwmod code
  3286. *
  3287. * Sets up some function pointers needed by the hwmod code to operate on the
  3288. * currently-booted SoC. Intended to be called once during kernel init
  3289. * before any hwmods are registered. No return value.
  3290. */
  3291. void __init omap_hwmod_init(void)
  3292. {
  3293. if (cpu_is_omap24xx()) {
  3294. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3295. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3296. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3297. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3298. } else if (cpu_is_omap34xx()) {
  3299. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3300. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3301. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3302. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3303. soc_ops.init_clkdm = _init_clkdm;
  3304. } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
  3305. soc_ops.enable_module = _omap4_enable_module;
  3306. soc_ops.disable_module = _omap4_disable_module;
  3307. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3308. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3309. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3310. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3311. soc_ops.init_clkdm = _init_clkdm;
  3312. soc_ops.update_context_lost = _omap4_update_context_lost;
  3313. soc_ops.get_context_lost = _omap4_get_context_lost;
  3314. } else if (cpu_is_ti816x() || soc_is_am33xx() || soc_is_am43xx()) {
  3315. soc_ops.enable_module = _omap4_enable_module;
  3316. soc_ops.disable_module = _omap4_disable_module;
  3317. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3318. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3319. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3320. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3321. soc_ops.init_clkdm = _init_clkdm;
  3322. } else {
  3323. WARN(1, "omap_hwmod: unknown SoC type\n");
  3324. }
  3325. inited = true;
  3326. }
  3327. /**
  3328. * omap_hwmod_get_main_clk - get pointer to main clock name
  3329. * @oh: struct omap_hwmod *
  3330. *
  3331. * Returns the main clock name assocated with @oh upon success,
  3332. * or NULL if @oh is NULL.
  3333. */
  3334. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3335. {
  3336. if (!oh)
  3337. return NULL;
  3338. return oh->main_clk;
  3339. }