amdgpu.h 71 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/interval_tree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include "amd_shared.h"
  46. #include "amdgpu_family.h"
  47. #include "amdgpu_mode.h"
  48. #include "amdgpu_ih.h"
  49. #include "amdgpu_irq.h"
  50. #include "amdgpu_ucode.h"
  51. #include "amdgpu_gds.h"
  52. /*
  53. * Modules parameters.
  54. */
  55. extern int amdgpu_modeset;
  56. extern int amdgpu_vram_limit;
  57. extern int amdgpu_gart_size;
  58. extern int amdgpu_benchmarking;
  59. extern int amdgpu_testing;
  60. extern int amdgpu_audio;
  61. extern int amdgpu_disp_priority;
  62. extern int amdgpu_hw_i2c;
  63. extern int amdgpu_pcie_gen2;
  64. extern int amdgpu_msi;
  65. extern int amdgpu_lockup_timeout;
  66. extern int amdgpu_dpm;
  67. extern int amdgpu_smc_load_fw;
  68. extern int amdgpu_aspm;
  69. extern int amdgpu_runtime_pm;
  70. extern int amdgpu_hard_reset;
  71. extern unsigned amdgpu_ip_block_mask;
  72. extern int amdgpu_bapm;
  73. extern int amdgpu_deep_color;
  74. extern int amdgpu_vm_size;
  75. extern int amdgpu_vm_block_size;
  76. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  77. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  78. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  79. #define AMDGPU_IB_POOL_SIZE 16
  80. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  81. #define AMDGPUFB_CONN_LIMIT 4
  82. #define AMDGPU_BIOS_NUM_SCRATCH 8
  83. /* max number of rings */
  84. #define AMDGPU_MAX_RINGS 16
  85. #define AMDGPU_MAX_GFX_RINGS 1
  86. #define AMDGPU_MAX_COMPUTE_RINGS 8
  87. #define AMDGPU_MAX_VCE_RINGS 2
  88. /* number of hw syncs before falling back on blocking */
  89. #define AMDGPU_NUM_SYNCS 4
  90. /* hardcode that limit for now */
  91. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  92. /* hard reset data */
  93. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  94. /* reset flags */
  95. #define AMDGPU_RESET_GFX (1 << 0)
  96. #define AMDGPU_RESET_COMPUTE (1 << 1)
  97. #define AMDGPU_RESET_DMA (1 << 2)
  98. #define AMDGPU_RESET_CP (1 << 3)
  99. #define AMDGPU_RESET_GRBM (1 << 4)
  100. #define AMDGPU_RESET_DMA1 (1 << 5)
  101. #define AMDGPU_RESET_RLC (1 << 6)
  102. #define AMDGPU_RESET_SEM (1 << 7)
  103. #define AMDGPU_RESET_IH (1 << 8)
  104. #define AMDGPU_RESET_VMC (1 << 9)
  105. #define AMDGPU_RESET_MC (1 << 10)
  106. #define AMDGPU_RESET_DISPLAY (1 << 11)
  107. #define AMDGPU_RESET_UVD (1 << 12)
  108. #define AMDGPU_RESET_VCE (1 << 13)
  109. #define AMDGPU_RESET_VCE1 (1 << 14)
  110. /* CG block flags */
  111. #define AMDGPU_CG_BLOCK_GFX (1 << 0)
  112. #define AMDGPU_CG_BLOCK_MC (1 << 1)
  113. #define AMDGPU_CG_BLOCK_SDMA (1 << 2)
  114. #define AMDGPU_CG_BLOCK_UVD (1 << 3)
  115. #define AMDGPU_CG_BLOCK_VCE (1 << 4)
  116. #define AMDGPU_CG_BLOCK_HDP (1 << 5)
  117. #define AMDGPU_CG_BLOCK_BIF (1 << 6)
  118. /* CG flags */
  119. #define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
  120. #define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
  121. #define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
  122. #define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
  123. #define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
  124. #define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
  125. #define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
  126. #define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
  127. #define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
  128. #define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
  129. #define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
  130. #define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
  131. #define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
  132. #define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
  133. #define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
  134. #define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
  135. #define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
  136. /* PG flags */
  137. #define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
  138. #define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
  139. #define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
  140. #define AMDGPU_PG_SUPPORT_UVD (1 << 3)
  141. #define AMDGPU_PG_SUPPORT_VCE (1 << 4)
  142. #define AMDGPU_PG_SUPPORT_CP (1 << 5)
  143. #define AMDGPU_PG_SUPPORT_GDS (1 << 6)
  144. #define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
  145. #define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
  146. #define AMDGPU_PG_SUPPORT_ACP (1 << 9)
  147. #define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
  148. /* GFX current status */
  149. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  150. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  151. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  152. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  153. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  154. /* max cursor sizes (in pixels) */
  155. #define CIK_CURSOR_WIDTH 128
  156. #define CIK_CURSOR_HEIGHT 128
  157. struct amdgpu_device;
  158. struct amdgpu_fence;
  159. struct amdgpu_ib;
  160. struct amdgpu_vm;
  161. struct amdgpu_ring;
  162. struct amdgpu_semaphore;
  163. struct amdgpu_cs_parser;
  164. struct amdgpu_irq_src;
  165. struct amdgpu_fpriv;
  166. enum amdgpu_cp_irq {
  167. AMDGPU_CP_IRQ_GFX_EOP = 0,
  168. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  169. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  170. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  171. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  172. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  173. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  174. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  175. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  176. AMDGPU_CP_IRQ_LAST
  177. };
  178. enum amdgpu_sdma_irq {
  179. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  180. AMDGPU_SDMA_IRQ_TRAP1,
  181. AMDGPU_SDMA_IRQ_LAST
  182. };
  183. enum amdgpu_thermal_irq {
  184. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  185. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  186. AMDGPU_THERMAL_IRQ_LAST
  187. };
  188. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  189. enum amd_ip_block_type block_type,
  190. enum amd_clockgating_state state);
  191. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  192. enum amd_ip_block_type block_type,
  193. enum amd_powergating_state state);
  194. struct amdgpu_ip_block_version {
  195. enum amd_ip_block_type type;
  196. u32 major;
  197. u32 minor;
  198. u32 rev;
  199. const struct amd_ip_funcs *funcs;
  200. };
  201. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  202. enum amd_ip_block_type type,
  203. u32 major, u32 minor);
  204. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  205. struct amdgpu_device *adev,
  206. enum amd_ip_block_type type);
  207. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  208. struct amdgpu_buffer_funcs {
  209. /* maximum bytes in a single operation */
  210. uint32_t copy_max_bytes;
  211. /* number of dw to reserve per operation */
  212. unsigned copy_num_dw;
  213. /* used for buffer migration */
  214. void (*emit_copy_buffer)(struct amdgpu_ring *ring,
  215. /* src addr in bytes */
  216. uint64_t src_offset,
  217. /* dst addr in bytes */
  218. uint64_t dst_offset,
  219. /* number of byte to transfer */
  220. uint32_t byte_count);
  221. /* maximum bytes in a single operation */
  222. uint32_t fill_max_bytes;
  223. /* number of dw to reserve per operation */
  224. unsigned fill_num_dw;
  225. /* used for buffer clearing */
  226. void (*emit_fill_buffer)(struct amdgpu_ring *ring,
  227. /* value to write to memory */
  228. uint32_t src_data,
  229. /* dst addr in bytes */
  230. uint64_t dst_offset,
  231. /* number of byte to fill */
  232. uint32_t byte_count);
  233. };
  234. /* provided by hw blocks that can write ptes, e.g., sdma */
  235. struct amdgpu_vm_pte_funcs {
  236. /* copy pte entries from GART */
  237. void (*copy_pte)(struct amdgpu_ib *ib,
  238. uint64_t pe, uint64_t src,
  239. unsigned count);
  240. /* write pte one entry at a time with addr mapping */
  241. void (*write_pte)(struct amdgpu_ib *ib,
  242. uint64_t pe,
  243. uint64_t addr, unsigned count,
  244. uint32_t incr, uint32_t flags);
  245. /* for linear pte/pde updates without addr mapping */
  246. void (*set_pte_pde)(struct amdgpu_ib *ib,
  247. uint64_t pe,
  248. uint64_t addr, unsigned count,
  249. uint32_t incr, uint32_t flags);
  250. /* pad the indirect buffer to the necessary number of dw */
  251. void (*pad_ib)(struct amdgpu_ib *ib);
  252. };
  253. /* provided by the gmc block */
  254. struct amdgpu_gart_funcs {
  255. /* flush the vm tlb via mmio */
  256. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  257. uint32_t vmid);
  258. /* write pte/pde updates using the cpu */
  259. int (*set_pte_pde)(struct amdgpu_device *adev,
  260. void *cpu_pt_addr, /* cpu addr of page table */
  261. uint32_t gpu_page_idx, /* pte/pde to update */
  262. uint64_t addr, /* addr to write into pte/pde */
  263. uint32_t flags); /* access flags */
  264. };
  265. /* provided by the ih block */
  266. struct amdgpu_ih_funcs {
  267. /* ring read/write ptr handling, called from interrupt context */
  268. u32 (*get_wptr)(struct amdgpu_device *adev);
  269. void (*decode_iv)(struct amdgpu_device *adev,
  270. struct amdgpu_iv_entry *entry);
  271. void (*set_rptr)(struct amdgpu_device *adev);
  272. };
  273. /* provided by hw blocks that expose a ring buffer for commands */
  274. struct amdgpu_ring_funcs {
  275. /* ring read/write ptr handling */
  276. u32 (*get_rptr)(struct amdgpu_ring *ring);
  277. u32 (*get_wptr)(struct amdgpu_ring *ring);
  278. void (*set_wptr)(struct amdgpu_ring *ring);
  279. /* validating and patching of IBs */
  280. int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
  281. /* command emit functions */
  282. void (*emit_ib)(struct amdgpu_ring *ring,
  283. struct amdgpu_ib *ib);
  284. void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
  285. uint64_t seq, unsigned flags);
  286. bool (*emit_semaphore)(struct amdgpu_ring *ring,
  287. struct amdgpu_semaphore *semaphore,
  288. bool emit_wait);
  289. void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
  290. uint64_t pd_addr);
  291. void (*emit_hdp_flush)(struct amdgpu_ring *ring);
  292. void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
  293. uint32_t gds_base, uint32_t gds_size,
  294. uint32_t gws_base, uint32_t gws_size,
  295. uint32_t oa_base, uint32_t oa_size);
  296. /* testing functions */
  297. int (*test_ring)(struct amdgpu_ring *ring);
  298. int (*test_ib)(struct amdgpu_ring *ring);
  299. bool (*is_lockup)(struct amdgpu_ring *ring);
  300. };
  301. /*
  302. * BIOS.
  303. */
  304. bool amdgpu_get_bios(struct amdgpu_device *adev);
  305. bool amdgpu_read_bios(struct amdgpu_device *adev);
  306. /*
  307. * Dummy page
  308. */
  309. struct amdgpu_dummy_page {
  310. struct page *page;
  311. dma_addr_t addr;
  312. };
  313. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  314. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  315. /*
  316. * Clocks
  317. */
  318. #define AMDGPU_MAX_PPLL 3
  319. struct amdgpu_clock {
  320. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  321. struct amdgpu_pll spll;
  322. struct amdgpu_pll mpll;
  323. /* 10 Khz units */
  324. uint32_t default_mclk;
  325. uint32_t default_sclk;
  326. uint32_t default_dispclk;
  327. uint32_t current_dispclk;
  328. uint32_t dp_extclk;
  329. uint32_t max_pixel_clock;
  330. };
  331. /*
  332. * Fences.
  333. */
  334. struct amdgpu_fence_driver {
  335. struct amdgpu_ring *ring;
  336. uint64_t gpu_addr;
  337. volatile uint32_t *cpu_addr;
  338. /* sync_seq is protected by ring emission lock */
  339. uint64_t sync_seq[AMDGPU_MAX_RINGS];
  340. atomic64_t last_seq;
  341. bool initialized;
  342. struct amdgpu_irq_src *irq_src;
  343. unsigned irq_type;
  344. struct delayed_work lockup_work;
  345. };
  346. /* some special values for the owner field */
  347. #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
  348. #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
  349. #define AMDGPU_FENCE_OWNER_MOVE ((void*)2ul)
  350. #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
  351. #define AMDGPU_FENCE_FLAG_INT (1 << 1)
  352. struct amdgpu_fence {
  353. struct fence base;
  354. /* RB, DMA, etc. */
  355. struct amdgpu_ring *ring;
  356. uint64_t seq;
  357. /* filp or special value for fence creator */
  358. void *owner;
  359. wait_queue_t fence_wake;
  360. };
  361. struct amdgpu_user_fence {
  362. /* write-back bo */
  363. struct amdgpu_bo *bo;
  364. /* write-back address offset to bo start */
  365. uint32_t offset;
  366. /* resulting sequence number */
  367. uint64_t sequence;
  368. };
  369. int amdgpu_fence_driver_init(struct amdgpu_device *adev);
  370. void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
  371. void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
  372. void amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
  373. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  374. struct amdgpu_irq_src *irq_src,
  375. unsigned irq_type);
  376. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
  377. void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
  378. int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
  379. struct amdgpu_fence **fence);
  380. void amdgpu_fence_process(struct amdgpu_ring *ring);
  381. int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
  382. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
  383. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
  384. bool amdgpu_fence_signaled(struct amdgpu_fence *fence);
  385. int amdgpu_fence_wait(struct amdgpu_fence *fence, bool interruptible);
  386. int amdgpu_fence_wait_any(struct amdgpu_device *adev,
  387. struct amdgpu_fence **fences,
  388. bool intr);
  389. struct amdgpu_fence *amdgpu_fence_ref(struct amdgpu_fence *fence);
  390. void amdgpu_fence_unref(struct amdgpu_fence **fence);
  391. bool amdgpu_fence_need_sync(struct amdgpu_fence *fence,
  392. struct amdgpu_ring *ring);
  393. void amdgpu_fence_note_sync(struct amdgpu_fence *fence,
  394. struct amdgpu_ring *ring);
  395. static inline struct amdgpu_fence *amdgpu_fence_later(struct amdgpu_fence *a,
  396. struct amdgpu_fence *b)
  397. {
  398. if (!a) {
  399. return b;
  400. }
  401. if (!b) {
  402. return a;
  403. }
  404. BUG_ON(a->ring != b->ring);
  405. if (a->seq > b->seq) {
  406. return a;
  407. } else {
  408. return b;
  409. }
  410. }
  411. static inline bool amdgpu_fence_is_earlier(struct amdgpu_fence *a,
  412. struct amdgpu_fence *b)
  413. {
  414. if (!a) {
  415. return false;
  416. }
  417. if (!b) {
  418. return true;
  419. }
  420. BUG_ON(a->ring != b->ring);
  421. return a->seq < b->seq;
  422. }
  423. int amdgpu_user_fence_emit(struct amdgpu_ring *ring, struct amdgpu_user_fence *user,
  424. void *owner, struct amdgpu_fence **fence);
  425. /*
  426. * TTM.
  427. */
  428. struct amdgpu_mman {
  429. struct ttm_bo_global_ref bo_global_ref;
  430. struct drm_global_reference mem_global_ref;
  431. struct ttm_bo_device bdev;
  432. bool mem_global_referenced;
  433. bool initialized;
  434. #if defined(CONFIG_DEBUG_FS)
  435. struct dentry *vram;
  436. struct dentry *gtt;
  437. #endif
  438. /* buffer handling */
  439. const struct amdgpu_buffer_funcs *buffer_funcs;
  440. struct amdgpu_ring *buffer_funcs_ring;
  441. };
  442. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  443. uint64_t src_offset,
  444. uint64_t dst_offset,
  445. uint32_t byte_count,
  446. struct reservation_object *resv,
  447. struct amdgpu_fence **fence);
  448. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
  449. struct amdgpu_bo_list_entry {
  450. struct amdgpu_bo *robj;
  451. struct ttm_validate_buffer tv;
  452. struct amdgpu_bo_va *bo_va;
  453. unsigned prefered_domains;
  454. unsigned allowed_domains;
  455. uint32_t priority;
  456. };
  457. struct amdgpu_bo_va_mapping {
  458. struct list_head list;
  459. struct interval_tree_node it;
  460. uint64_t offset;
  461. uint32_t flags;
  462. };
  463. /* bo virtual addresses in a specific vm */
  464. struct amdgpu_bo_va {
  465. /* protected by bo being reserved */
  466. struct list_head bo_list;
  467. uint64_t addr;
  468. struct amdgpu_fence *last_pt_update;
  469. unsigned ref_count;
  470. /* protected by vm mutex */
  471. struct list_head mappings;
  472. struct list_head vm_status;
  473. /* constant after initialization */
  474. struct amdgpu_vm *vm;
  475. struct amdgpu_bo *bo;
  476. };
  477. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  478. struct amdgpu_bo {
  479. /* Protected by gem.mutex */
  480. struct list_head list;
  481. /* Protected by tbo.reserved */
  482. u32 initial_domain;
  483. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  484. struct ttm_placement placement;
  485. struct ttm_buffer_object tbo;
  486. struct ttm_bo_kmap_obj kmap;
  487. u64 flags;
  488. unsigned pin_count;
  489. void *kptr;
  490. u64 tiling_flags;
  491. u64 metadata_flags;
  492. void *metadata;
  493. u32 metadata_size;
  494. /* list of all virtual address to which this bo
  495. * is associated to
  496. */
  497. struct list_head va;
  498. /* Constant after initialization */
  499. struct amdgpu_device *adev;
  500. struct drm_gem_object gem_base;
  501. struct ttm_bo_kmap_obj dma_buf_vmap;
  502. pid_t pid;
  503. struct amdgpu_mn *mn;
  504. struct list_head mn_list;
  505. };
  506. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  507. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  508. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  509. struct drm_file *file_priv);
  510. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  511. struct drm_file *file_priv);
  512. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  513. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  514. struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  515. struct dma_buf_attachment *attach,
  516. struct sg_table *sg);
  517. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  518. struct drm_gem_object *gobj,
  519. int flags);
  520. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  521. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  522. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  523. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  524. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  525. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  526. /* sub-allocation manager, it has to be protected by another lock.
  527. * By conception this is an helper for other part of the driver
  528. * like the indirect buffer or semaphore, which both have their
  529. * locking.
  530. *
  531. * Principe is simple, we keep a list of sub allocation in offset
  532. * order (first entry has offset == 0, last entry has the highest
  533. * offset).
  534. *
  535. * When allocating new object we first check if there is room at
  536. * the end total_size - (last_object_offset + last_object_size) >=
  537. * alloc_size. If so we allocate new object there.
  538. *
  539. * When there is not enough room at the end, we start waiting for
  540. * each sub object until we reach object_offset+object_size >=
  541. * alloc_size, this object then become the sub object we return.
  542. *
  543. * Alignment can't be bigger than page size.
  544. *
  545. * Hole are not considered for allocation to keep things simple.
  546. * Assumption is that there won't be hole (all object on same
  547. * alignment).
  548. */
  549. struct amdgpu_sa_manager {
  550. wait_queue_head_t wq;
  551. struct amdgpu_bo *bo;
  552. struct list_head *hole;
  553. struct list_head flist[AMDGPU_MAX_RINGS];
  554. struct list_head olist;
  555. unsigned size;
  556. uint64_t gpu_addr;
  557. void *cpu_ptr;
  558. uint32_t domain;
  559. uint32_t align;
  560. };
  561. struct amdgpu_sa_bo;
  562. /* sub-allocation buffer */
  563. struct amdgpu_sa_bo {
  564. struct list_head olist;
  565. struct list_head flist;
  566. struct amdgpu_sa_manager *manager;
  567. unsigned soffset;
  568. unsigned eoffset;
  569. struct amdgpu_fence *fence;
  570. };
  571. /*
  572. * GEM objects.
  573. */
  574. struct amdgpu_gem {
  575. struct mutex mutex;
  576. struct list_head objects;
  577. };
  578. int amdgpu_gem_init(struct amdgpu_device *adev);
  579. void amdgpu_gem_fini(struct amdgpu_device *adev);
  580. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  581. int alignment, u32 initial_domain,
  582. u64 flags, bool kernel,
  583. struct drm_gem_object **obj);
  584. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  585. struct drm_device *dev,
  586. struct drm_mode_create_dumb *args);
  587. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  588. struct drm_device *dev,
  589. uint32_t handle, uint64_t *offset_p);
  590. /*
  591. * Semaphores.
  592. */
  593. struct amdgpu_semaphore {
  594. struct amdgpu_sa_bo *sa_bo;
  595. signed waiters;
  596. uint64_t gpu_addr;
  597. };
  598. int amdgpu_semaphore_create(struct amdgpu_device *adev,
  599. struct amdgpu_semaphore **semaphore);
  600. bool amdgpu_semaphore_emit_signal(struct amdgpu_ring *ring,
  601. struct amdgpu_semaphore *semaphore);
  602. bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,
  603. struct amdgpu_semaphore *semaphore);
  604. void amdgpu_semaphore_free(struct amdgpu_device *adev,
  605. struct amdgpu_semaphore **semaphore,
  606. struct amdgpu_fence *fence);
  607. /*
  608. * Synchronization
  609. */
  610. struct amdgpu_sync {
  611. struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS];
  612. struct amdgpu_fence *sync_to[AMDGPU_MAX_RINGS];
  613. struct amdgpu_fence *last_vm_update;
  614. };
  615. void amdgpu_sync_create(struct amdgpu_sync *sync);
  616. int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  617. struct fence *f);
  618. int amdgpu_sync_resv(struct amdgpu_device *adev,
  619. struct amdgpu_sync *sync,
  620. struct reservation_object *resv,
  621. void *owner);
  622. int amdgpu_sync_rings(struct amdgpu_sync *sync,
  623. struct amdgpu_ring *ring);
  624. void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  625. struct amdgpu_fence *fence);
  626. /*
  627. * GART structures, functions & helpers
  628. */
  629. struct amdgpu_mc;
  630. #define AMDGPU_GPU_PAGE_SIZE 4096
  631. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  632. #define AMDGPU_GPU_PAGE_SHIFT 12
  633. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  634. struct amdgpu_gart {
  635. dma_addr_t table_addr;
  636. struct amdgpu_bo *robj;
  637. void *ptr;
  638. unsigned num_gpu_pages;
  639. unsigned num_cpu_pages;
  640. unsigned table_size;
  641. struct page **pages;
  642. dma_addr_t *pages_addr;
  643. bool ready;
  644. const struct amdgpu_gart_funcs *gart_funcs;
  645. };
  646. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  647. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  648. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  649. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  650. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  651. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  652. int amdgpu_gart_init(struct amdgpu_device *adev);
  653. void amdgpu_gart_fini(struct amdgpu_device *adev);
  654. void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
  655. int pages);
  656. int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
  657. int pages, struct page **pagelist,
  658. dma_addr_t *dma_addr, uint32_t flags);
  659. /*
  660. * GPU MC structures, functions & helpers
  661. */
  662. struct amdgpu_mc {
  663. resource_size_t aper_size;
  664. resource_size_t aper_base;
  665. resource_size_t agp_base;
  666. /* for some chips with <= 32MB we need to lie
  667. * about vram size near mc fb location */
  668. u64 mc_vram_size;
  669. u64 visible_vram_size;
  670. u64 gtt_size;
  671. u64 gtt_start;
  672. u64 gtt_end;
  673. u64 vram_start;
  674. u64 vram_end;
  675. unsigned vram_width;
  676. u64 real_vram_size;
  677. int vram_mtrr;
  678. u64 gtt_base_align;
  679. u64 mc_mask;
  680. const struct firmware *fw; /* MC firmware */
  681. uint32_t fw_version;
  682. struct amdgpu_irq_src vm_fault;
  683. uint32_t vram_type;
  684. };
  685. /*
  686. * GPU doorbell structures, functions & helpers
  687. */
  688. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  689. {
  690. AMDGPU_DOORBELL_KIQ = 0x000,
  691. AMDGPU_DOORBELL_HIQ = 0x001,
  692. AMDGPU_DOORBELL_DIQ = 0x002,
  693. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  694. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  695. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  696. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  697. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  698. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  699. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  700. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  701. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  702. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  703. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  704. AMDGPU_DOORBELL_IH = 0x1E8,
  705. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  706. AMDGPU_DOORBELL_INVALID = 0xFFFF
  707. } AMDGPU_DOORBELL_ASSIGNMENT;
  708. struct amdgpu_doorbell {
  709. /* doorbell mmio */
  710. resource_size_t base;
  711. resource_size_t size;
  712. u32 __iomem *ptr;
  713. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  714. };
  715. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  716. phys_addr_t *aperture_base,
  717. size_t *aperture_size,
  718. size_t *start_offset);
  719. /*
  720. * IRQS.
  721. */
  722. struct amdgpu_flip_work {
  723. struct work_struct flip_work;
  724. struct work_struct unpin_work;
  725. struct amdgpu_device *adev;
  726. int crtc_id;
  727. uint64_t base;
  728. struct drm_pending_vblank_event *event;
  729. struct amdgpu_bo *old_rbo;
  730. struct fence *fence;
  731. };
  732. /*
  733. * CP & rings.
  734. */
  735. struct amdgpu_ib {
  736. struct amdgpu_sa_bo *sa_bo;
  737. uint32_t length_dw;
  738. uint64_t gpu_addr;
  739. uint32_t *ptr;
  740. struct amdgpu_ring *ring;
  741. struct amdgpu_fence *fence;
  742. struct amdgpu_user_fence *user;
  743. struct amdgpu_vm *vm;
  744. struct amdgpu_ctx *ctx;
  745. struct amdgpu_sync sync;
  746. uint32_t gds_base, gds_size;
  747. uint32_t gws_base, gws_size;
  748. uint32_t oa_base, oa_size;
  749. uint32_t flags;
  750. };
  751. enum amdgpu_ring_type {
  752. AMDGPU_RING_TYPE_GFX,
  753. AMDGPU_RING_TYPE_COMPUTE,
  754. AMDGPU_RING_TYPE_SDMA,
  755. AMDGPU_RING_TYPE_UVD,
  756. AMDGPU_RING_TYPE_VCE
  757. };
  758. struct amdgpu_ring {
  759. struct amdgpu_device *adev;
  760. const struct amdgpu_ring_funcs *funcs;
  761. struct amdgpu_fence_driver fence_drv;
  762. struct mutex *ring_lock;
  763. struct amdgpu_bo *ring_obj;
  764. volatile uint32_t *ring;
  765. unsigned rptr_offs;
  766. u64 next_rptr_gpu_addr;
  767. volatile u32 *next_rptr_cpu_addr;
  768. unsigned wptr;
  769. unsigned wptr_old;
  770. unsigned ring_size;
  771. unsigned ring_free_dw;
  772. int count_dw;
  773. atomic_t last_rptr;
  774. atomic64_t last_activity;
  775. uint64_t gpu_addr;
  776. uint32_t align_mask;
  777. uint32_t ptr_mask;
  778. bool ready;
  779. u32 nop;
  780. u32 idx;
  781. u64 last_semaphore_signal_addr;
  782. u64 last_semaphore_wait_addr;
  783. u32 me;
  784. u32 pipe;
  785. u32 queue;
  786. struct amdgpu_bo *mqd_obj;
  787. u32 doorbell_index;
  788. bool use_doorbell;
  789. unsigned wptr_offs;
  790. unsigned next_rptr_offs;
  791. unsigned fence_offs;
  792. struct amdgpu_ctx *current_ctx;
  793. enum amdgpu_ring_type type;
  794. char name[16];
  795. };
  796. /*
  797. * VM
  798. */
  799. /* maximum number of VMIDs */
  800. #define AMDGPU_NUM_VM 16
  801. /* number of entries in page table */
  802. #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
  803. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  804. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  805. #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
  806. #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
  807. #define AMDGPU_PTE_VALID (1 << 0)
  808. #define AMDGPU_PTE_SYSTEM (1 << 1)
  809. #define AMDGPU_PTE_SNOOPED (1 << 2)
  810. /* VI only */
  811. #define AMDGPU_PTE_EXECUTABLE (1 << 4)
  812. #define AMDGPU_PTE_READABLE (1 << 5)
  813. #define AMDGPU_PTE_WRITEABLE (1 << 6)
  814. /* PTE (Page Table Entry) fragment field for different page sizes */
  815. #define AMDGPU_PTE_FRAG_4KB (0 << 7)
  816. #define AMDGPU_PTE_FRAG_64KB (4 << 7)
  817. #define AMDGPU_LOG2_PAGES_PER_FRAG 4
  818. struct amdgpu_vm_pt {
  819. struct amdgpu_bo *bo;
  820. uint64_t addr;
  821. };
  822. struct amdgpu_vm_id {
  823. unsigned id;
  824. uint64_t pd_gpu_addr;
  825. /* last flushed PD/PT update */
  826. struct amdgpu_fence *flushed_updates;
  827. /* last use of vmid */
  828. struct amdgpu_fence *last_id_use;
  829. };
  830. struct amdgpu_vm {
  831. struct mutex mutex;
  832. struct rb_root va;
  833. /* protecting invalidated and freed */
  834. spinlock_t status_lock;
  835. /* BOs moved, but not yet updated in the PT */
  836. struct list_head invalidated;
  837. /* BOs freed, but not yet updated in the PT */
  838. struct list_head freed;
  839. /* contains the page directory */
  840. struct amdgpu_bo *page_directory;
  841. unsigned max_pde_used;
  842. /* array of page tables, one for each page directory entry */
  843. struct amdgpu_vm_pt *page_tables;
  844. /* for id and flush management per ring */
  845. struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
  846. };
  847. struct amdgpu_vm_manager {
  848. struct amdgpu_fence *active[AMDGPU_NUM_VM];
  849. uint32_t max_pfn;
  850. /* number of VMIDs */
  851. unsigned nvm;
  852. /* vram base address for page table entry */
  853. u64 vram_base_offset;
  854. /* is vm enabled? */
  855. bool enabled;
  856. /* for hw to save the PD addr on suspend/resume */
  857. uint32_t saved_table_addr[AMDGPU_NUM_VM];
  858. /* vm pte handling */
  859. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  860. struct amdgpu_ring *vm_pte_funcs_ring;
  861. };
  862. /*
  863. * context related structures
  864. */
  865. #define AMDGPU_CTX_MAX_CS_PENDING 16
  866. struct amdgpu_ctx_ring {
  867. uint64_t sequence;
  868. struct fence *fences[AMDGPU_CTX_MAX_CS_PENDING];
  869. };
  870. struct amdgpu_ctx {
  871. struct kref refcount;
  872. unsigned reset_counter;
  873. spinlock_t ring_lock;
  874. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  875. };
  876. struct amdgpu_ctx_mgr {
  877. struct amdgpu_device *adev;
  878. struct mutex lock;
  879. /* protected by lock */
  880. struct idr ctx_handles;
  881. };
  882. int amdgpu_ctx_alloc(struct amdgpu_device *adev, struct amdgpu_fpriv *fpriv,
  883. uint32_t *id);
  884. int amdgpu_ctx_free(struct amdgpu_device *adev, struct amdgpu_fpriv *fpriv,
  885. uint32_t id);
  886. void amdgpu_ctx_fini(struct amdgpu_fpriv *fpriv);
  887. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  888. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  889. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  890. struct fence *fence);
  891. struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  892. struct amdgpu_ring *ring, uint64_t seq);
  893. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  894. struct drm_file *filp);
  895. /*
  896. * file private structure
  897. */
  898. struct amdgpu_fpriv {
  899. struct amdgpu_vm vm;
  900. struct mutex bo_list_lock;
  901. struct idr bo_list_handles;
  902. struct amdgpu_ctx_mgr ctx_mgr;
  903. };
  904. /*
  905. * residency list
  906. */
  907. struct amdgpu_bo_list {
  908. struct mutex lock;
  909. struct amdgpu_bo *gds_obj;
  910. struct amdgpu_bo *gws_obj;
  911. struct amdgpu_bo *oa_obj;
  912. bool has_userptr;
  913. unsigned num_entries;
  914. struct amdgpu_bo_list_entry *array;
  915. };
  916. struct amdgpu_bo_list *
  917. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  918. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  919. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  920. /*
  921. * GFX stuff
  922. */
  923. #include "clearstate_defs.h"
  924. struct amdgpu_rlc {
  925. /* for power gating */
  926. struct amdgpu_bo *save_restore_obj;
  927. uint64_t save_restore_gpu_addr;
  928. volatile uint32_t *sr_ptr;
  929. const u32 *reg_list;
  930. u32 reg_list_size;
  931. /* for clear state */
  932. struct amdgpu_bo *clear_state_obj;
  933. uint64_t clear_state_gpu_addr;
  934. volatile uint32_t *cs_ptr;
  935. const struct cs_section_def *cs_data;
  936. u32 clear_state_size;
  937. /* for cp tables */
  938. struct amdgpu_bo *cp_table_obj;
  939. uint64_t cp_table_gpu_addr;
  940. volatile uint32_t *cp_table_ptr;
  941. u32 cp_table_size;
  942. };
  943. struct amdgpu_mec {
  944. struct amdgpu_bo *hpd_eop_obj;
  945. u64 hpd_eop_gpu_addr;
  946. u32 num_pipe;
  947. u32 num_mec;
  948. u32 num_queue;
  949. };
  950. /*
  951. * GPU scratch registers structures, functions & helpers
  952. */
  953. struct amdgpu_scratch {
  954. unsigned num_reg;
  955. uint32_t reg_base;
  956. bool free[32];
  957. uint32_t reg[32];
  958. };
  959. /*
  960. * GFX configurations
  961. */
  962. struct amdgpu_gca_config {
  963. unsigned max_shader_engines;
  964. unsigned max_tile_pipes;
  965. unsigned max_cu_per_sh;
  966. unsigned max_sh_per_se;
  967. unsigned max_backends_per_se;
  968. unsigned max_texture_channel_caches;
  969. unsigned max_gprs;
  970. unsigned max_gs_threads;
  971. unsigned max_hw_contexts;
  972. unsigned sc_prim_fifo_size_frontend;
  973. unsigned sc_prim_fifo_size_backend;
  974. unsigned sc_hiz_tile_fifo_size;
  975. unsigned sc_earlyz_tile_fifo_size;
  976. unsigned num_tile_pipes;
  977. unsigned backend_enable_mask;
  978. unsigned mem_max_burst_length_bytes;
  979. unsigned mem_row_size_in_kb;
  980. unsigned shader_engine_tile_size;
  981. unsigned num_gpus;
  982. unsigned multi_gpu_tile_size;
  983. unsigned mc_arb_ramcfg;
  984. unsigned gb_addr_config;
  985. uint32_t tile_mode_array[32];
  986. uint32_t macrotile_mode_array[16];
  987. };
  988. struct amdgpu_gfx {
  989. struct mutex gpu_clock_mutex;
  990. struct amdgpu_gca_config config;
  991. struct amdgpu_rlc rlc;
  992. struct amdgpu_mec mec;
  993. struct amdgpu_scratch scratch;
  994. const struct firmware *me_fw; /* ME firmware */
  995. uint32_t me_fw_version;
  996. const struct firmware *pfp_fw; /* PFP firmware */
  997. uint32_t pfp_fw_version;
  998. const struct firmware *ce_fw; /* CE firmware */
  999. uint32_t ce_fw_version;
  1000. const struct firmware *rlc_fw; /* RLC firmware */
  1001. uint32_t rlc_fw_version;
  1002. const struct firmware *mec_fw; /* MEC firmware */
  1003. uint32_t mec_fw_version;
  1004. const struct firmware *mec2_fw; /* MEC2 firmware */
  1005. uint32_t mec2_fw_version;
  1006. uint32_t me_feature_version;
  1007. uint32_t ce_feature_version;
  1008. uint32_t pfp_feature_version;
  1009. uint32_t rlc_feature_version;
  1010. uint32_t mec_feature_version;
  1011. uint32_t mec2_feature_version;
  1012. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  1013. unsigned num_gfx_rings;
  1014. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  1015. unsigned num_compute_rings;
  1016. struct amdgpu_irq_src eop_irq;
  1017. struct amdgpu_irq_src priv_reg_irq;
  1018. struct amdgpu_irq_src priv_inst_irq;
  1019. /* gfx status */
  1020. uint32_t gfx_current_status;
  1021. /* sync signal for const engine */
  1022. unsigned ce_sync_offs;
  1023. /* ce ram size*/
  1024. unsigned ce_ram_size;
  1025. };
  1026. int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
  1027. unsigned size, struct amdgpu_ib *ib);
  1028. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
  1029. int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
  1030. struct amdgpu_ib *ib, void *owner);
  1031. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  1032. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  1033. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  1034. /* Ring access between begin & end cannot sleep */
  1035. void amdgpu_ring_free_size(struct amdgpu_ring *ring);
  1036. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
  1037. int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw);
  1038. void amdgpu_ring_commit(struct amdgpu_ring *ring);
  1039. void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring);
  1040. void amdgpu_ring_undo(struct amdgpu_ring *ring);
  1041. void amdgpu_ring_unlock_undo(struct amdgpu_ring *ring);
  1042. void amdgpu_ring_lockup_update(struct amdgpu_ring *ring);
  1043. bool amdgpu_ring_test_lockup(struct amdgpu_ring *ring);
  1044. unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
  1045. uint32_t **data);
  1046. int amdgpu_ring_restore(struct amdgpu_ring *ring,
  1047. unsigned size, uint32_t *data);
  1048. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  1049. unsigned ring_size, u32 nop, u32 align_mask,
  1050. struct amdgpu_irq_src *irq_src, unsigned irq_type,
  1051. enum amdgpu_ring_type ring_type);
  1052. void amdgpu_ring_fini(struct amdgpu_ring *ring);
  1053. /*
  1054. * CS.
  1055. */
  1056. struct amdgpu_cs_chunk {
  1057. uint32_t chunk_id;
  1058. uint32_t length_dw;
  1059. uint32_t *kdata;
  1060. void __user *user_ptr;
  1061. };
  1062. struct amdgpu_cs_parser {
  1063. struct amdgpu_device *adev;
  1064. struct drm_file *filp;
  1065. struct amdgpu_ctx *ctx;
  1066. struct amdgpu_bo_list *bo_list;
  1067. /* chunks */
  1068. unsigned nchunks;
  1069. struct amdgpu_cs_chunk *chunks;
  1070. /* relocations */
  1071. struct amdgpu_bo_list_entry *vm_bos;
  1072. struct list_head validated;
  1073. struct amdgpu_ib *ibs;
  1074. uint32_t num_ibs;
  1075. struct ww_acquire_ctx ticket;
  1076. /* user fence */
  1077. struct amdgpu_user_fence uf;
  1078. };
  1079. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx)
  1080. {
  1081. return p->ibs[ib_idx].ptr[idx];
  1082. }
  1083. /*
  1084. * Writeback
  1085. */
  1086. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1087. struct amdgpu_wb {
  1088. struct amdgpu_bo *wb_obj;
  1089. volatile uint32_t *wb;
  1090. uint64_t gpu_addr;
  1091. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1092. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1093. };
  1094. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1095. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1096. /**
  1097. * struct amdgpu_pm - power management datas
  1098. * It keeps track of various data needed to take powermanagement decision.
  1099. */
  1100. enum amdgpu_pm_state_type {
  1101. /* not used for dpm */
  1102. POWER_STATE_TYPE_DEFAULT,
  1103. POWER_STATE_TYPE_POWERSAVE,
  1104. /* user selectable states */
  1105. POWER_STATE_TYPE_BATTERY,
  1106. POWER_STATE_TYPE_BALANCED,
  1107. POWER_STATE_TYPE_PERFORMANCE,
  1108. /* internal states */
  1109. POWER_STATE_TYPE_INTERNAL_UVD,
  1110. POWER_STATE_TYPE_INTERNAL_UVD_SD,
  1111. POWER_STATE_TYPE_INTERNAL_UVD_HD,
  1112. POWER_STATE_TYPE_INTERNAL_UVD_HD2,
  1113. POWER_STATE_TYPE_INTERNAL_UVD_MVC,
  1114. POWER_STATE_TYPE_INTERNAL_BOOT,
  1115. POWER_STATE_TYPE_INTERNAL_THERMAL,
  1116. POWER_STATE_TYPE_INTERNAL_ACPI,
  1117. POWER_STATE_TYPE_INTERNAL_ULV,
  1118. POWER_STATE_TYPE_INTERNAL_3DPERF,
  1119. };
  1120. enum amdgpu_int_thermal_type {
  1121. THERMAL_TYPE_NONE,
  1122. THERMAL_TYPE_EXTERNAL,
  1123. THERMAL_TYPE_EXTERNAL_GPIO,
  1124. THERMAL_TYPE_RV6XX,
  1125. THERMAL_TYPE_RV770,
  1126. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1127. THERMAL_TYPE_EVERGREEN,
  1128. THERMAL_TYPE_SUMO,
  1129. THERMAL_TYPE_NI,
  1130. THERMAL_TYPE_SI,
  1131. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1132. THERMAL_TYPE_CI,
  1133. THERMAL_TYPE_KV,
  1134. };
  1135. enum amdgpu_dpm_auto_throttle_src {
  1136. AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1137. AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1138. };
  1139. enum amdgpu_dpm_event_src {
  1140. AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
  1141. AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
  1142. AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
  1143. AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1144. AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1145. };
  1146. #define AMDGPU_MAX_VCE_LEVELS 6
  1147. enum amdgpu_vce_level {
  1148. AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1149. AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1150. AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1151. AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1152. AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1153. AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1154. };
  1155. struct amdgpu_ps {
  1156. u32 caps; /* vbios flags */
  1157. u32 class; /* vbios flags */
  1158. u32 class2; /* vbios flags */
  1159. /* UVD clocks */
  1160. u32 vclk;
  1161. u32 dclk;
  1162. /* VCE clocks */
  1163. u32 evclk;
  1164. u32 ecclk;
  1165. bool vce_active;
  1166. enum amdgpu_vce_level vce_level;
  1167. /* asic priv */
  1168. void *ps_priv;
  1169. };
  1170. struct amdgpu_dpm_thermal {
  1171. /* thermal interrupt work */
  1172. struct work_struct work;
  1173. /* low temperature threshold */
  1174. int min_temp;
  1175. /* high temperature threshold */
  1176. int max_temp;
  1177. /* was last interrupt low to high or high to low */
  1178. bool high_to_low;
  1179. /* interrupt source */
  1180. struct amdgpu_irq_src irq;
  1181. };
  1182. enum amdgpu_clk_action
  1183. {
  1184. AMDGPU_SCLK_UP = 1,
  1185. AMDGPU_SCLK_DOWN
  1186. };
  1187. struct amdgpu_blacklist_clocks
  1188. {
  1189. u32 sclk;
  1190. u32 mclk;
  1191. enum amdgpu_clk_action action;
  1192. };
  1193. struct amdgpu_clock_and_voltage_limits {
  1194. u32 sclk;
  1195. u32 mclk;
  1196. u16 vddc;
  1197. u16 vddci;
  1198. };
  1199. struct amdgpu_clock_array {
  1200. u32 count;
  1201. u32 *values;
  1202. };
  1203. struct amdgpu_clock_voltage_dependency_entry {
  1204. u32 clk;
  1205. u16 v;
  1206. };
  1207. struct amdgpu_clock_voltage_dependency_table {
  1208. u32 count;
  1209. struct amdgpu_clock_voltage_dependency_entry *entries;
  1210. };
  1211. union amdgpu_cac_leakage_entry {
  1212. struct {
  1213. u16 vddc;
  1214. u32 leakage;
  1215. };
  1216. struct {
  1217. u16 vddc1;
  1218. u16 vddc2;
  1219. u16 vddc3;
  1220. };
  1221. };
  1222. struct amdgpu_cac_leakage_table {
  1223. u32 count;
  1224. union amdgpu_cac_leakage_entry *entries;
  1225. };
  1226. struct amdgpu_phase_shedding_limits_entry {
  1227. u16 voltage;
  1228. u32 sclk;
  1229. u32 mclk;
  1230. };
  1231. struct amdgpu_phase_shedding_limits_table {
  1232. u32 count;
  1233. struct amdgpu_phase_shedding_limits_entry *entries;
  1234. };
  1235. struct amdgpu_uvd_clock_voltage_dependency_entry {
  1236. u32 vclk;
  1237. u32 dclk;
  1238. u16 v;
  1239. };
  1240. struct amdgpu_uvd_clock_voltage_dependency_table {
  1241. u8 count;
  1242. struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
  1243. };
  1244. struct amdgpu_vce_clock_voltage_dependency_entry {
  1245. u32 ecclk;
  1246. u32 evclk;
  1247. u16 v;
  1248. };
  1249. struct amdgpu_vce_clock_voltage_dependency_table {
  1250. u8 count;
  1251. struct amdgpu_vce_clock_voltage_dependency_entry *entries;
  1252. };
  1253. struct amdgpu_ppm_table {
  1254. u8 ppm_design;
  1255. u16 cpu_core_number;
  1256. u32 platform_tdp;
  1257. u32 small_ac_platform_tdp;
  1258. u32 platform_tdc;
  1259. u32 small_ac_platform_tdc;
  1260. u32 apu_tdp;
  1261. u32 dgpu_tdp;
  1262. u32 dgpu_ulv_power;
  1263. u32 tj_max;
  1264. };
  1265. struct amdgpu_cac_tdp_table {
  1266. u16 tdp;
  1267. u16 configurable_tdp;
  1268. u16 tdc;
  1269. u16 battery_power_limit;
  1270. u16 small_power_limit;
  1271. u16 low_cac_leakage;
  1272. u16 high_cac_leakage;
  1273. u16 maximum_power_delivery_limit;
  1274. };
  1275. struct amdgpu_dpm_dynamic_state {
  1276. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1277. struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1278. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1279. struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1280. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1281. struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1282. struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1283. struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1284. struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1285. struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
  1286. struct amdgpu_clock_array valid_sclk_values;
  1287. struct amdgpu_clock_array valid_mclk_values;
  1288. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
  1289. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
  1290. u32 mclk_sclk_ratio;
  1291. u32 sclk_mclk_delta;
  1292. u16 vddc_vddci_delta;
  1293. u16 min_vddc_for_pcie_gen2;
  1294. struct amdgpu_cac_leakage_table cac_leakage_table;
  1295. struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
  1296. struct amdgpu_ppm_table *ppm_table;
  1297. struct amdgpu_cac_tdp_table *cac_tdp_table;
  1298. };
  1299. struct amdgpu_dpm_fan {
  1300. u16 t_min;
  1301. u16 t_med;
  1302. u16 t_high;
  1303. u16 pwm_min;
  1304. u16 pwm_med;
  1305. u16 pwm_high;
  1306. u8 t_hyst;
  1307. u32 cycle_delay;
  1308. u16 t_max;
  1309. u8 control_mode;
  1310. u16 default_max_fan_pwm;
  1311. u16 default_fan_output_sensitivity;
  1312. u16 fan_output_sensitivity;
  1313. bool ucode_fan_control;
  1314. };
  1315. enum amdgpu_pcie_gen {
  1316. AMDGPU_PCIE_GEN1 = 0,
  1317. AMDGPU_PCIE_GEN2 = 1,
  1318. AMDGPU_PCIE_GEN3 = 2,
  1319. AMDGPU_PCIE_GEN_INVALID = 0xffff
  1320. };
  1321. enum amdgpu_dpm_forced_level {
  1322. AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
  1323. AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
  1324. AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
  1325. };
  1326. struct amdgpu_vce_state {
  1327. /* vce clocks */
  1328. u32 evclk;
  1329. u32 ecclk;
  1330. /* gpu clocks */
  1331. u32 sclk;
  1332. u32 mclk;
  1333. u8 clk_idx;
  1334. u8 pstate;
  1335. };
  1336. struct amdgpu_dpm_funcs {
  1337. int (*get_temperature)(struct amdgpu_device *adev);
  1338. int (*pre_set_power_state)(struct amdgpu_device *adev);
  1339. int (*set_power_state)(struct amdgpu_device *adev);
  1340. void (*post_set_power_state)(struct amdgpu_device *adev);
  1341. void (*display_configuration_changed)(struct amdgpu_device *adev);
  1342. u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
  1343. u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
  1344. void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
  1345. void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
  1346. int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
  1347. bool (*vblank_too_short)(struct amdgpu_device *adev);
  1348. void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
  1349. void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
  1350. void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
  1351. void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
  1352. u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
  1353. int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
  1354. int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
  1355. };
  1356. struct amdgpu_dpm {
  1357. struct amdgpu_ps *ps;
  1358. /* number of valid power states */
  1359. int num_ps;
  1360. /* current power state that is active */
  1361. struct amdgpu_ps *current_ps;
  1362. /* requested power state */
  1363. struct amdgpu_ps *requested_ps;
  1364. /* boot up power state */
  1365. struct amdgpu_ps *boot_ps;
  1366. /* default uvd power state */
  1367. struct amdgpu_ps *uvd_ps;
  1368. /* vce requirements */
  1369. struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
  1370. enum amdgpu_vce_level vce_level;
  1371. enum amdgpu_pm_state_type state;
  1372. enum amdgpu_pm_state_type user_state;
  1373. u32 platform_caps;
  1374. u32 voltage_response_time;
  1375. u32 backbias_response_time;
  1376. void *priv;
  1377. u32 new_active_crtcs;
  1378. int new_active_crtc_count;
  1379. u32 current_active_crtcs;
  1380. int current_active_crtc_count;
  1381. struct amdgpu_dpm_dynamic_state dyn_state;
  1382. struct amdgpu_dpm_fan fan;
  1383. u32 tdp_limit;
  1384. u32 near_tdp_limit;
  1385. u32 near_tdp_limit_adjusted;
  1386. u32 sq_ramping_threshold;
  1387. u32 cac_leakage;
  1388. u16 tdp_od_limit;
  1389. u32 tdp_adjustment;
  1390. u16 load_line_slope;
  1391. bool power_control;
  1392. bool ac_power;
  1393. /* special states active */
  1394. bool thermal_active;
  1395. bool uvd_active;
  1396. bool vce_active;
  1397. /* thermal handling */
  1398. struct amdgpu_dpm_thermal thermal;
  1399. /* forced levels */
  1400. enum amdgpu_dpm_forced_level forced_level;
  1401. };
  1402. struct amdgpu_pm {
  1403. struct mutex mutex;
  1404. u32 current_sclk;
  1405. u32 current_mclk;
  1406. u32 default_sclk;
  1407. u32 default_mclk;
  1408. struct amdgpu_i2c_chan *i2c_bus;
  1409. /* internal thermal controller on rv6xx+ */
  1410. enum amdgpu_int_thermal_type int_thermal_type;
  1411. struct device *int_hwmon_dev;
  1412. /* fan control parameters */
  1413. bool no_fan;
  1414. u8 fan_pulses_per_revolution;
  1415. u8 fan_min_rpm;
  1416. u8 fan_max_rpm;
  1417. /* dpm */
  1418. bool dpm_enabled;
  1419. struct amdgpu_dpm dpm;
  1420. const struct firmware *fw; /* SMC firmware */
  1421. uint32_t fw_version;
  1422. const struct amdgpu_dpm_funcs *funcs;
  1423. };
  1424. /*
  1425. * UVD
  1426. */
  1427. #define AMDGPU_MAX_UVD_HANDLES 10
  1428. #define AMDGPU_UVD_STACK_SIZE (1024*1024)
  1429. #define AMDGPU_UVD_HEAP_SIZE (1024*1024)
  1430. #define AMDGPU_UVD_FIRMWARE_OFFSET 256
  1431. struct amdgpu_uvd {
  1432. struct amdgpu_bo *vcpu_bo;
  1433. void *cpu_addr;
  1434. uint64_t gpu_addr;
  1435. void *saved_bo;
  1436. atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
  1437. struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
  1438. struct delayed_work idle_work;
  1439. const struct firmware *fw; /* UVD firmware */
  1440. struct amdgpu_ring ring;
  1441. struct amdgpu_irq_src irq;
  1442. bool address_64_bit;
  1443. };
  1444. /*
  1445. * VCE
  1446. */
  1447. #define AMDGPU_MAX_VCE_HANDLES 16
  1448. #define AMDGPU_VCE_FIRMWARE_OFFSET 256
  1449. #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
  1450. #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
  1451. struct amdgpu_vce {
  1452. struct amdgpu_bo *vcpu_bo;
  1453. uint64_t gpu_addr;
  1454. unsigned fw_version;
  1455. unsigned fb_version;
  1456. atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
  1457. struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
  1458. uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
  1459. struct delayed_work idle_work;
  1460. const struct firmware *fw; /* VCE firmware */
  1461. struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
  1462. struct amdgpu_irq_src irq;
  1463. unsigned harvest_config;
  1464. };
  1465. /*
  1466. * SDMA
  1467. */
  1468. struct amdgpu_sdma {
  1469. /* SDMA firmware */
  1470. const struct firmware *fw;
  1471. uint32_t fw_version;
  1472. uint32_t feature_version;
  1473. struct amdgpu_ring ring;
  1474. };
  1475. /*
  1476. * Firmware
  1477. */
  1478. struct amdgpu_firmware {
  1479. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1480. bool smu_load;
  1481. struct amdgpu_bo *fw_buf;
  1482. unsigned int fw_size;
  1483. };
  1484. /*
  1485. * Benchmarking
  1486. */
  1487. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1488. /*
  1489. * Testing
  1490. */
  1491. void amdgpu_test_moves(struct amdgpu_device *adev);
  1492. void amdgpu_test_ring_sync(struct amdgpu_device *adev,
  1493. struct amdgpu_ring *cpA,
  1494. struct amdgpu_ring *cpB);
  1495. void amdgpu_test_syncing(struct amdgpu_device *adev);
  1496. /*
  1497. * MMU Notifier
  1498. */
  1499. #if defined(CONFIG_MMU_NOTIFIER)
  1500. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1501. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1502. #else
  1503. static int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1504. {
  1505. return -ENODEV;
  1506. }
  1507. static void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1508. #endif
  1509. /*
  1510. * Debugfs
  1511. */
  1512. struct amdgpu_debugfs {
  1513. struct drm_info_list *files;
  1514. unsigned num_files;
  1515. };
  1516. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1517. struct drm_info_list *files,
  1518. unsigned nfiles);
  1519. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1520. #if defined(CONFIG_DEBUG_FS)
  1521. int amdgpu_debugfs_init(struct drm_minor *minor);
  1522. void amdgpu_debugfs_cleanup(struct drm_minor *minor);
  1523. #endif
  1524. /*
  1525. * amdgpu smumgr functions
  1526. */
  1527. struct amdgpu_smumgr_funcs {
  1528. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1529. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1530. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1531. };
  1532. /*
  1533. * amdgpu smumgr
  1534. */
  1535. struct amdgpu_smumgr {
  1536. struct amdgpu_bo *toc_buf;
  1537. struct amdgpu_bo *smu_buf;
  1538. /* asic priv smu data */
  1539. void *priv;
  1540. spinlock_t smu_lock;
  1541. /* smumgr functions */
  1542. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1543. /* ucode loading complete flag */
  1544. uint32_t fw_flags;
  1545. };
  1546. /*
  1547. * ASIC specific register table accessible by UMD
  1548. */
  1549. struct amdgpu_allowed_register_entry {
  1550. uint32_t reg_offset;
  1551. bool untouched;
  1552. bool grbm_indexed;
  1553. };
  1554. struct amdgpu_cu_info {
  1555. uint32_t number; /* total active CU number */
  1556. uint32_t ao_cu_mask;
  1557. uint32_t bitmap[4][4];
  1558. };
  1559. /*
  1560. * ASIC specific functions.
  1561. */
  1562. struct amdgpu_asic_funcs {
  1563. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1564. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1565. u32 sh_num, u32 reg_offset, u32 *value);
  1566. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1567. int (*reset)(struct amdgpu_device *adev);
  1568. /* wait for mc_idle */
  1569. int (*wait_for_mc_idle)(struct amdgpu_device *adev);
  1570. /* get the reference clock */
  1571. u32 (*get_xclk)(struct amdgpu_device *adev);
  1572. /* get the gpu clock counter */
  1573. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  1574. int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
  1575. /* MM block clocks */
  1576. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1577. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1578. };
  1579. /*
  1580. * IOCTL.
  1581. */
  1582. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1583. struct drm_file *filp);
  1584. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1585. struct drm_file *filp);
  1586. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1587. struct drm_file *filp);
  1588. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1589. struct drm_file *filp);
  1590. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1591. struct drm_file *filp);
  1592. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1593. struct drm_file *filp);
  1594. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1595. struct drm_file *filp);
  1596. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1597. struct drm_file *filp);
  1598. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1599. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1600. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1601. struct drm_file *filp);
  1602. /* VRAM scratch page for HDP bug, default vram page */
  1603. struct amdgpu_vram_scratch {
  1604. struct amdgpu_bo *robj;
  1605. volatile uint32_t *ptr;
  1606. u64 gpu_addr;
  1607. };
  1608. /*
  1609. * ACPI
  1610. */
  1611. struct amdgpu_atif_notification_cfg {
  1612. bool enabled;
  1613. int command_code;
  1614. };
  1615. struct amdgpu_atif_notifications {
  1616. bool display_switch;
  1617. bool expansion_mode_change;
  1618. bool thermal_state;
  1619. bool forced_power_state;
  1620. bool system_power_state;
  1621. bool display_conf_change;
  1622. bool px_gfx_switch;
  1623. bool brightness_change;
  1624. bool dgpu_display_event;
  1625. };
  1626. struct amdgpu_atif_functions {
  1627. bool system_params;
  1628. bool sbios_requests;
  1629. bool select_active_disp;
  1630. bool lid_state;
  1631. bool get_tv_standard;
  1632. bool set_tv_standard;
  1633. bool get_panel_expansion_mode;
  1634. bool set_panel_expansion_mode;
  1635. bool temperature_change;
  1636. bool graphics_device_types;
  1637. };
  1638. struct amdgpu_atif {
  1639. struct amdgpu_atif_notifications notifications;
  1640. struct amdgpu_atif_functions functions;
  1641. struct amdgpu_atif_notification_cfg notification_cfg;
  1642. struct amdgpu_encoder *encoder_for_bl;
  1643. };
  1644. struct amdgpu_atcs_functions {
  1645. bool get_ext_state;
  1646. bool pcie_perf_req;
  1647. bool pcie_dev_rdy;
  1648. bool pcie_bus_width;
  1649. };
  1650. struct amdgpu_atcs {
  1651. struct amdgpu_atcs_functions functions;
  1652. };
  1653. /*
  1654. * CGS
  1655. */
  1656. void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1657. void amdgpu_cgs_destroy_device(void *cgs_device);
  1658. /*
  1659. * Core structure, functions and helpers.
  1660. */
  1661. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1662. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1663. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1664. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1665. struct amdgpu_ip_block_status {
  1666. bool valid;
  1667. bool sw;
  1668. bool hw;
  1669. };
  1670. struct amdgpu_device {
  1671. struct device *dev;
  1672. struct drm_device *ddev;
  1673. struct pci_dev *pdev;
  1674. struct rw_semaphore exclusive_lock;
  1675. /* ASIC */
  1676. enum amdgpu_asic_type asic_type;
  1677. uint32_t family;
  1678. uint32_t rev_id;
  1679. uint32_t external_rev_id;
  1680. unsigned long flags;
  1681. int usec_timeout;
  1682. const struct amdgpu_asic_funcs *asic_funcs;
  1683. bool shutdown;
  1684. bool suspend;
  1685. bool need_dma32;
  1686. bool accel_working;
  1687. bool needs_reset;
  1688. struct work_struct reset_work;
  1689. struct notifier_block acpi_nb;
  1690. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1691. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1692. unsigned debugfs_count;
  1693. #if defined(CONFIG_DEBUG_FS)
  1694. struct dentry *debugfs_regs;
  1695. #endif
  1696. struct amdgpu_atif atif;
  1697. struct amdgpu_atcs atcs;
  1698. struct mutex srbm_mutex;
  1699. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1700. struct mutex grbm_idx_mutex;
  1701. struct dev_pm_domain vga_pm_domain;
  1702. bool have_disp_power_ref;
  1703. /* BIOS */
  1704. uint8_t *bios;
  1705. bool is_atom_bios;
  1706. uint16_t bios_header_start;
  1707. struct amdgpu_bo *stollen_vga_memory;
  1708. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1709. /* Register/doorbell mmio */
  1710. resource_size_t rmmio_base;
  1711. resource_size_t rmmio_size;
  1712. void __iomem *rmmio;
  1713. /* protects concurrent MM_INDEX/DATA based register access */
  1714. spinlock_t mmio_idx_lock;
  1715. /* protects concurrent SMC based register access */
  1716. spinlock_t smc_idx_lock;
  1717. amdgpu_rreg_t smc_rreg;
  1718. amdgpu_wreg_t smc_wreg;
  1719. /* protects concurrent PCIE register access */
  1720. spinlock_t pcie_idx_lock;
  1721. amdgpu_rreg_t pcie_rreg;
  1722. amdgpu_wreg_t pcie_wreg;
  1723. /* protects concurrent UVD register access */
  1724. spinlock_t uvd_ctx_idx_lock;
  1725. amdgpu_rreg_t uvd_ctx_rreg;
  1726. amdgpu_wreg_t uvd_ctx_wreg;
  1727. /* protects concurrent DIDT register access */
  1728. spinlock_t didt_idx_lock;
  1729. amdgpu_rreg_t didt_rreg;
  1730. amdgpu_wreg_t didt_wreg;
  1731. /* protects concurrent ENDPOINT (audio) register access */
  1732. spinlock_t audio_endpt_idx_lock;
  1733. amdgpu_block_rreg_t audio_endpt_rreg;
  1734. amdgpu_block_wreg_t audio_endpt_wreg;
  1735. void __iomem *rio_mem;
  1736. resource_size_t rio_mem_size;
  1737. struct amdgpu_doorbell doorbell;
  1738. /* clock/pll info */
  1739. struct amdgpu_clock clock;
  1740. /* MC */
  1741. struct amdgpu_mc mc;
  1742. struct amdgpu_gart gart;
  1743. struct amdgpu_dummy_page dummy_page;
  1744. struct amdgpu_vm_manager vm_manager;
  1745. /* memory management */
  1746. struct amdgpu_mman mman;
  1747. struct amdgpu_gem gem;
  1748. struct amdgpu_vram_scratch vram_scratch;
  1749. struct amdgpu_wb wb;
  1750. atomic64_t vram_usage;
  1751. atomic64_t vram_vis_usage;
  1752. atomic64_t gtt_usage;
  1753. atomic64_t num_bytes_moved;
  1754. atomic_t gpu_reset_counter;
  1755. /* display */
  1756. struct amdgpu_mode_info mode_info;
  1757. struct work_struct hotplug_work;
  1758. struct amdgpu_irq_src crtc_irq;
  1759. struct amdgpu_irq_src pageflip_irq;
  1760. struct amdgpu_irq_src hpd_irq;
  1761. /* rings */
  1762. wait_queue_head_t fence_queue;
  1763. unsigned fence_context;
  1764. struct mutex ring_lock;
  1765. unsigned num_rings;
  1766. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1767. bool ib_pool_ready;
  1768. struct amdgpu_sa_manager ring_tmp_bo;
  1769. /* interrupts */
  1770. struct amdgpu_irq irq;
  1771. /* dpm */
  1772. struct amdgpu_pm pm;
  1773. u32 cg_flags;
  1774. u32 pg_flags;
  1775. /* amdgpu smumgr */
  1776. struct amdgpu_smumgr smu;
  1777. /* gfx */
  1778. struct amdgpu_gfx gfx;
  1779. /* sdma */
  1780. struct amdgpu_sdma sdma[2];
  1781. struct amdgpu_irq_src sdma_trap_irq;
  1782. struct amdgpu_irq_src sdma_illegal_inst_irq;
  1783. /* uvd */
  1784. bool has_uvd;
  1785. struct amdgpu_uvd uvd;
  1786. /* vce */
  1787. struct amdgpu_vce vce;
  1788. /* firmwares */
  1789. struct amdgpu_firmware firmware;
  1790. /* GDS */
  1791. struct amdgpu_gds gds;
  1792. const struct amdgpu_ip_block_version *ip_blocks;
  1793. int num_ip_blocks;
  1794. struct amdgpu_ip_block_status *ip_block_status;
  1795. struct mutex mn_lock;
  1796. DECLARE_HASHTABLE(mn_hash, 7);
  1797. /* tracking pinned memory */
  1798. u64 vram_pin_size;
  1799. u64 gart_pin_size;
  1800. /* amdkfd interface */
  1801. struct kfd_dev *kfd;
  1802. };
  1803. bool amdgpu_device_is_px(struct drm_device *dev);
  1804. int amdgpu_device_init(struct amdgpu_device *adev,
  1805. struct drm_device *ddev,
  1806. struct pci_dev *pdev,
  1807. uint32_t flags);
  1808. void amdgpu_device_fini(struct amdgpu_device *adev);
  1809. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1810. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1811. bool always_indirect);
  1812. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1813. bool always_indirect);
  1814. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1815. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1816. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1817. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1818. /*
  1819. * Cast helper
  1820. */
  1821. extern const struct fence_ops amdgpu_fence_ops;
  1822. static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
  1823. {
  1824. struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
  1825. if (__f->base.ops == &amdgpu_fence_ops)
  1826. return __f;
  1827. return NULL;
  1828. }
  1829. /*
  1830. * Registers read & write functions.
  1831. */
  1832. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
  1833. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
  1834. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
  1835. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
  1836. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
  1837. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1838. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1839. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1840. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1841. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1842. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1843. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1844. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1845. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1846. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1847. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1848. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1849. #define WREG32_P(reg, val, mask) \
  1850. do { \
  1851. uint32_t tmp_ = RREG32(reg); \
  1852. tmp_ &= (mask); \
  1853. tmp_ |= ((val) & ~(mask)); \
  1854. WREG32(reg, tmp_); \
  1855. } while (0)
  1856. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1857. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1858. #define WREG32_PLL_P(reg, val, mask) \
  1859. do { \
  1860. uint32_t tmp_ = RREG32_PLL(reg); \
  1861. tmp_ &= (mask); \
  1862. tmp_ |= ((val) & ~(mask)); \
  1863. WREG32_PLL(reg, tmp_); \
  1864. } while (0)
  1865. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1866. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1867. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1868. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1869. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1870. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1871. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1872. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1873. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1874. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1875. #define REG_GET_FIELD(value, reg, field) \
  1876. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1877. /*
  1878. * BIOS helpers.
  1879. */
  1880. #define RBIOS8(i) (adev->bios[i])
  1881. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1882. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1883. /*
  1884. * RING helpers.
  1885. */
  1886. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1887. {
  1888. if (ring->count_dw <= 0)
  1889. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1890. ring->ring[ring->wptr++] = v;
  1891. ring->wptr &= ring->ptr_mask;
  1892. ring->count_dw--;
  1893. ring->ring_free_dw--;
  1894. }
  1895. /*
  1896. * ASICs macro.
  1897. */
  1898. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1899. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1900. #define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
  1901. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1902. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1903. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1904. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1905. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1906. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1907. #define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
  1908. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1909. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1910. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1911. #define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags)))
  1912. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1913. #define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib)))
  1914. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1915. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1916. #define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
  1917. #define amdgpu_ring_is_lockup(r) (r)->funcs->is_lockup((r))
  1918. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1919. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1920. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1921. #define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
  1922. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1923. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1924. #define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait))
  1925. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1926. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1927. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1928. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1929. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1930. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1931. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1932. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1933. #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
  1934. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1935. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1936. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1937. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1938. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1939. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1940. #define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
  1941. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1942. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1943. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1944. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  1945. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  1946. #define amdgpu_emit_copy_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((r), (s), (d), (b))
  1947. #define amdgpu_emit_fill_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((r), (s), (d), (b))
  1948. #define amdgpu_dpm_get_temperature(adev) (adev)->pm.funcs->get_temperature((adev))
  1949. #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
  1950. #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
  1951. #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
  1952. #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
  1953. #define amdgpu_dpm_get_sclk(adev, l) (adev)->pm.funcs->get_sclk((adev), (l))
  1954. #define amdgpu_dpm_get_mclk(adev, l) (adev)->pm.funcs->get_mclk((adev), (l))
  1955. #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
  1956. #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m))
  1957. #define amdgpu_dpm_force_performance_level(adev, l) (adev)->pm.funcs->force_performance_level((adev), (l))
  1958. #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
  1959. #define amdgpu_dpm_powergate_uvd(adev, g) (adev)->pm.funcs->powergate_uvd((adev), (g))
  1960. #define amdgpu_dpm_powergate_vce(adev, g) (adev)->pm.funcs->powergate_vce((adev), (g))
  1961. #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
  1962. #define amdgpu_dpm_set_fan_control_mode(adev, m) (adev)->pm.funcs->set_fan_control_mode((adev), (m))
  1963. #define amdgpu_dpm_get_fan_control_mode(adev) (adev)->pm.funcs->get_fan_control_mode((adev))
  1964. #define amdgpu_dpm_set_fan_speed_percent(adev, s) (adev)->pm.funcs->set_fan_speed_percent((adev), (s))
  1965. #define amdgpu_dpm_get_fan_speed_percent(adev, s) (adev)->pm.funcs->get_fan_speed_percent((adev), (s))
  1966. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1967. /* Common functions */
  1968. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  1969. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  1970. bool amdgpu_card_posted(struct amdgpu_device *adev);
  1971. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  1972. bool amdgpu_boot_test_post_card(struct amdgpu_device *adev);
  1973. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  1974. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  1975. u32 ip_instance, u32 ring,
  1976. struct amdgpu_ring **out_ring);
  1977. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
  1978. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  1979. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  1980. uint32_t flags);
  1981. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  1982. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  1983. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  1984. struct ttm_mem_reg *mem);
  1985. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  1986. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  1987. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  1988. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  1989. const u32 *registers,
  1990. const u32 array_size);
  1991. bool amdgpu_device_is_px(struct drm_device *dev);
  1992. /* atpx handler */
  1993. #if defined(CONFIG_VGA_SWITCHEROO)
  1994. void amdgpu_register_atpx_handler(void);
  1995. void amdgpu_unregister_atpx_handler(void);
  1996. #else
  1997. static inline void amdgpu_register_atpx_handler(void) {}
  1998. static inline void amdgpu_unregister_atpx_handler(void) {}
  1999. #endif
  2000. /*
  2001. * KMS
  2002. */
  2003. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  2004. extern int amdgpu_max_kms_ioctl;
  2005. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  2006. int amdgpu_driver_unload_kms(struct drm_device *dev);
  2007. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  2008. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  2009. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  2010. struct drm_file *file_priv);
  2011. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  2012. struct drm_file *file_priv);
  2013. int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
  2014. int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  2015. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, int crtc);
  2016. int amdgpu_enable_vblank_kms(struct drm_device *dev, int crtc);
  2017. void amdgpu_disable_vblank_kms(struct drm_device *dev, int crtc);
  2018. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  2019. int *max_error,
  2020. struct timeval *vblank_time,
  2021. unsigned flags);
  2022. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  2023. unsigned long arg);
  2024. /*
  2025. * vm
  2026. */
  2027. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  2028. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  2029. struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,
  2030. struct amdgpu_vm *vm,
  2031. struct list_head *head);
  2032. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  2033. struct amdgpu_sync *sync);
  2034. void amdgpu_vm_flush(struct amdgpu_ring *ring,
  2035. struct amdgpu_vm *vm,
  2036. struct amdgpu_fence *updates);
  2037. void amdgpu_vm_fence(struct amdgpu_device *adev,
  2038. struct amdgpu_vm *vm,
  2039. struct amdgpu_fence *fence);
  2040. uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr);
  2041. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  2042. struct amdgpu_vm *vm);
  2043. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  2044. struct amdgpu_vm *vm);
  2045. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
  2046. struct amdgpu_vm *vm, struct amdgpu_sync *sync);
  2047. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  2048. struct amdgpu_bo_va *bo_va,
  2049. struct ttm_mem_reg *mem);
  2050. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  2051. struct amdgpu_bo *bo);
  2052. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  2053. struct amdgpu_bo *bo);
  2054. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  2055. struct amdgpu_vm *vm,
  2056. struct amdgpu_bo *bo);
  2057. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  2058. struct amdgpu_bo_va *bo_va,
  2059. uint64_t addr, uint64_t offset,
  2060. uint64_t size, uint32_t flags);
  2061. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  2062. struct amdgpu_bo_va *bo_va,
  2063. uint64_t addr);
  2064. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  2065. struct amdgpu_bo_va *bo_va);
  2066. /*
  2067. * functions used by amdgpu_encoder.c
  2068. */
  2069. struct amdgpu_afmt_acr {
  2070. u32 clock;
  2071. int n_32khz;
  2072. int cts_32khz;
  2073. int n_44_1khz;
  2074. int cts_44_1khz;
  2075. int n_48khz;
  2076. int cts_48khz;
  2077. };
  2078. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  2079. /* amdgpu_acpi.c */
  2080. #if defined(CONFIG_ACPI)
  2081. int amdgpu_acpi_init(struct amdgpu_device *adev);
  2082. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  2083. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  2084. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  2085. u8 perf_req, bool advertise);
  2086. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  2087. #else
  2088. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  2089. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  2090. #endif
  2091. struct amdgpu_bo_va_mapping *
  2092. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  2093. uint64_t addr, struct amdgpu_bo **bo);
  2094. #include "amdgpu_object.h"
  2095. #endif