opal-api.h 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121
  1. /*
  2. * OPAL API definitions.
  3. *
  4. * Copyright 2011-2015 IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #ifndef __OPAL_API_H
  12. #define __OPAL_API_H
  13. /****** OPAL APIs ******/
  14. /* Return codes */
  15. #define OPAL_SUCCESS 0
  16. #define OPAL_PARAMETER -1
  17. #define OPAL_BUSY -2
  18. #define OPAL_PARTIAL -3
  19. #define OPAL_CONSTRAINED -4
  20. #define OPAL_CLOSED -5
  21. #define OPAL_HARDWARE -6
  22. #define OPAL_UNSUPPORTED -7
  23. #define OPAL_PERMISSION -8
  24. #define OPAL_NO_MEM -9
  25. #define OPAL_RESOURCE -10
  26. #define OPAL_INTERNAL_ERROR -11
  27. #define OPAL_BUSY_EVENT -12
  28. #define OPAL_HARDWARE_FROZEN -13
  29. #define OPAL_WRONG_STATE -14
  30. #define OPAL_ASYNC_COMPLETION -15
  31. #define OPAL_EMPTY -16
  32. #define OPAL_I2C_TIMEOUT -17
  33. #define OPAL_I2C_INVALID_CMD -18
  34. #define OPAL_I2C_LBUS_PARITY -19
  35. #define OPAL_I2C_BKEND_OVERRUN -20
  36. #define OPAL_I2C_BKEND_ACCESS -21
  37. #define OPAL_I2C_ARBT_LOST -22
  38. #define OPAL_I2C_NACK_RCVD -23
  39. #define OPAL_I2C_STOP_ERR -24
  40. #define OPAL_XIVE_PROVISIONING -31
  41. #define OPAL_XIVE_FREE_ACTIVE -32
  42. #define OPAL_TIMEOUT -33
  43. /* API Tokens (in r0) */
  44. #define OPAL_INVALID_CALL -1
  45. #define OPAL_TEST 0
  46. #define OPAL_CONSOLE_WRITE 1
  47. #define OPAL_CONSOLE_READ 2
  48. #define OPAL_RTC_READ 3
  49. #define OPAL_RTC_WRITE 4
  50. #define OPAL_CEC_POWER_DOWN 5
  51. #define OPAL_CEC_REBOOT 6
  52. #define OPAL_READ_NVRAM 7
  53. #define OPAL_WRITE_NVRAM 8
  54. #define OPAL_HANDLE_INTERRUPT 9
  55. #define OPAL_POLL_EVENTS 10
  56. #define OPAL_PCI_SET_HUB_TCE_MEMORY 11
  57. #define OPAL_PCI_SET_PHB_TCE_MEMORY 12
  58. #define OPAL_PCI_CONFIG_READ_BYTE 13
  59. #define OPAL_PCI_CONFIG_READ_HALF_WORD 14
  60. #define OPAL_PCI_CONFIG_READ_WORD 15
  61. #define OPAL_PCI_CONFIG_WRITE_BYTE 16
  62. #define OPAL_PCI_CONFIG_WRITE_HALF_WORD 17
  63. #define OPAL_PCI_CONFIG_WRITE_WORD 18
  64. #define OPAL_SET_XIVE 19
  65. #define OPAL_GET_XIVE 20
  66. #define OPAL_GET_COMPLETION_TOKEN_STATUS 21 /* obsolete */
  67. #define OPAL_REGISTER_OPAL_EXCEPTION_HANDLER 22
  68. #define OPAL_PCI_EEH_FREEZE_STATUS 23
  69. #define OPAL_PCI_SHPC 24
  70. #define OPAL_CONSOLE_WRITE_BUFFER_SPACE 25
  71. #define OPAL_PCI_EEH_FREEZE_CLEAR 26
  72. #define OPAL_PCI_PHB_MMIO_ENABLE 27
  73. #define OPAL_PCI_SET_PHB_MEM_WINDOW 28
  74. #define OPAL_PCI_MAP_PE_MMIO_WINDOW 29
  75. #define OPAL_PCI_SET_PHB_TABLE_MEMORY 30
  76. #define OPAL_PCI_SET_PE 31
  77. #define OPAL_PCI_SET_PELTV 32
  78. #define OPAL_PCI_SET_MVE 33
  79. #define OPAL_PCI_SET_MVE_ENABLE 34
  80. #define OPAL_PCI_GET_XIVE_REISSUE 35
  81. #define OPAL_PCI_SET_XIVE_REISSUE 36
  82. #define OPAL_PCI_SET_XIVE_PE 37
  83. #define OPAL_GET_XIVE_SOURCE 38
  84. #define OPAL_GET_MSI_32 39
  85. #define OPAL_GET_MSI_64 40
  86. #define OPAL_START_CPU 41
  87. #define OPAL_QUERY_CPU_STATUS 42
  88. #define OPAL_WRITE_OPPANEL 43 /* unimplemented */
  89. #define OPAL_PCI_MAP_PE_DMA_WINDOW 44
  90. #define OPAL_PCI_MAP_PE_DMA_WINDOW_REAL 45
  91. #define OPAL_PCI_RESET 49
  92. #define OPAL_PCI_GET_HUB_DIAG_DATA 50
  93. #define OPAL_PCI_GET_PHB_DIAG_DATA 51
  94. #define OPAL_PCI_FENCE_PHB 52
  95. #define OPAL_PCI_REINIT 53
  96. #define OPAL_PCI_MASK_PE_ERROR 54
  97. #define OPAL_SET_SLOT_LED_STATUS 55
  98. #define OPAL_GET_EPOW_STATUS 56
  99. #define OPAL_SET_SYSTEM_ATTENTION_LED 57
  100. #define OPAL_RESERVED1 58
  101. #define OPAL_RESERVED2 59
  102. #define OPAL_PCI_NEXT_ERROR 60
  103. #define OPAL_PCI_EEH_FREEZE_STATUS2 61
  104. #define OPAL_PCI_POLL 62
  105. #define OPAL_PCI_MSI_EOI 63
  106. #define OPAL_PCI_GET_PHB_DIAG_DATA2 64
  107. #define OPAL_XSCOM_READ 65
  108. #define OPAL_XSCOM_WRITE 66
  109. #define OPAL_LPC_READ 67
  110. #define OPAL_LPC_WRITE 68
  111. #define OPAL_RETURN_CPU 69
  112. #define OPAL_REINIT_CPUS 70
  113. #define OPAL_ELOG_READ 71
  114. #define OPAL_ELOG_WRITE 72
  115. #define OPAL_ELOG_ACK 73
  116. #define OPAL_ELOG_RESEND 74
  117. #define OPAL_ELOG_SIZE 75
  118. #define OPAL_FLASH_VALIDATE 76
  119. #define OPAL_FLASH_MANAGE 77
  120. #define OPAL_FLASH_UPDATE 78
  121. #define OPAL_RESYNC_TIMEBASE 79
  122. #define OPAL_CHECK_TOKEN 80
  123. #define OPAL_DUMP_INIT 81
  124. #define OPAL_DUMP_INFO 82
  125. #define OPAL_DUMP_READ 83
  126. #define OPAL_DUMP_ACK 84
  127. #define OPAL_GET_MSG 85
  128. #define OPAL_CHECK_ASYNC_COMPLETION 86
  129. #define OPAL_SYNC_HOST_REBOOT 87
  130. #define OPAL_SENSOR_READ 88
  131. #define OPAL_GET_PARAM 89
  132. #define OPAL_SET_PARAM 90
  133. #define OPAL_DUMP_RESEND 91
  134. #define OPAL_ELOG_SEND 92 /* Deprecated */
  135. #define OPAL_PCI_SET_PHB_CAPI_MODE 93
  136. #define OPAL_DUMP_INFO2 94
  137. #define OPAL_WRITE_OPPANEL_ASYNC 95
  138. #define OPAL_PCI_ERR_INJECT 96
  139. #define OPAL_PCI_EEH_FREEZE_SET 97
  140. #define OPAL_HANDLE_HMI 98
  141. #define OPAL_CONFIG_CPU_IDLE_STATE 99
  142. #define OPAL_SLW_SET_REG 100
  143. #define OPAL_REGISTER_DUMP_REGION 101
  144. #define OPAL_UNREGISTER_DUMP_REGION 102
  145. #define OPAL_WRITE_TPO 103
  146. #define OPAL_READ_TPO 104
  147. #define OPAL_GET_DPO_STATUS 105
  148. #define OPAL_OLD_I2C_REQUEST 106 /* Deprecated */
  149. #define OPAL_IPMI_SEND 107
  150. #define OPAL_IPMI_RECV 108
  151. #define OPAL_I2C_REQUEST 109
  152. #define OPAL_FLASH_READ 110
  153. #define OPAL_FLASH_WRITE 111
  154. #define OPAL_FLASH_ERASE 112
  155. #define OPAL_PRD_MSG 113
  156. #define OPAL_LEDS_GET_INDICATOR 114
  157. #define OPAL_LEDS_SET_INDICATOR 115
  158. #define OPAL_CEC_REBOOT2 116
  159. #define OPAL_CONSOLE_FLUSH 117
  160. #define OPAL_GET_DEVICE_TREE 118
  161. #define OPAL_PCI_GET_PRESENCE_STATE 119
  162. #define OPAL_PCI_GET_POWER_STATE 120
  163. #define OPAL_PCI_SET_POWER_STATE 121
  164. #define OPAL_INT_GET_XIRR 122
  165. #define OPAL_INT_SET_CPPR 123
  166. #define OPAL_INT_EOI 124
  167. #define OPAL_INT_SET_MFRR 125
  168. #define OPAL_PCI_TCE_KILL 126
  169. #define OPAL_NMMU_SET_PTCR 127
  170. #define OPAL_XIVE_RESET 128
  171. #define OPAL_XIVE_GET_IRQ_INFO 129
  172. #define OPAL_XIVE_GET_IRQ_CONFIG 130
  173. #define OPAL_XIVE_SET_IRQ_CONFIG 131
  174. #define OPAL_XIVE_GET_QUEUE_INFO 132
  175. #define OPAL_XIVE_SET_QUEUE_INFO 133
  176. #define OPAL_XIVE_DONATE_PAGE 134
  177. #define OPAL_XIVE_ALLOCATE_VP_BLOCK 135
  178. #define OPAL_XIVE_FREE_VP_BLOCK 136
  179. #define OPAL_XIVE_GET_VP_INFO 137
  180. #define OPAL_XIVE_SET_VP_INFO 138
  181. #define OPAL_XIVE_ALLOCATE_IRQ 139
  182. #define OPAL_XIVE_FREE_IRQ 140
  183. #define OPAL_XIVE_SYNC 141
  184. #define OPAL_XIVE_DUMP 142
  185. #define OPAL_XIVE_RESERVED3 143
  186. #define OPAL_XIVE_RESERVED4 144
  187. #define OPAL_SIGNAL_SYSTEM_RESET 145
  188. #define OPAL_NPU_INIT_CONTEXT 146
  189. #define OPAL_NPU_DESTROY_CONTEXT 147
  190. #define OPAL_NPU_MAP_LPAR 148
  191. #define OPAL_IMC_COUNTERS_INIT 149
  192. #define OPAL_IMC_COUNTERS_START 150
  193. #define OPAL_IMC_COUNTERS_STOP 151
  194. #define OPAL_GET_POWERCAP 152
  195. #define OPAL_SET_POWERCAP 153
  196. #define OPAL_GET_POWER_SHIFT_RATIO 154
  197. #define OPAL_SET_POWER_SHIFT_RATIO 155
  198. #define OPAL_SENSOR_GROUP_CLEAR 156
  199. #define OPAL_PCI_SET_P2P 157
  200. #define OPAL_NPU_SPA_SETUP 159
  201. #define OPAL_NPU_SPA_CLEAR_CACHE 160
  202. #define OPAL_NPU_TL_SET 161
  203. #define OPAL_SENSOR_READ_U64 162
  204. #define OPAL_PCI_GET_PBCQ_TUNNEL_BAR 164
  205. #define OPAL_PCI_SET_PBCQ_TUNNEL_BAR 165
  206. #define OPAL_LAST 165
  207. /* Device tree flags */
  208. /*
  209. * Flags set in power-mgmt nodes in device tree describing
  210. * idle states that are supported in the platform.
  211. */
  212. #define OPAL_PM_TIMEBASE_STOP 0x00000002
  213. #define OPAL_PM_LOSE_HYP_CONTEXT 0x00002000
  214. #define OPAL_PM_LOSE_FULL_CONTEXT 0x00004000
  215. #define OPAL_PM_NAP_ENABLED 0x00010000
  216. #define OPAL_PM_SLEEP_ENABLED 0x00020000
  217. #define OPAL_PM_WINKLE_ENABLED 0x00040000
  218. #define OPAL_PM_SLEEP_ENABLED_ER1 0x00080000 /* with workaround */
  219. #define OPAL_PM_STOP_INST_FAST 0x00100000
  220. #define OPAL_PM_STOP_INST_DEEP 0x00200000
  221. /*
  222. * OPAL_CONFIG_CPU_IDLE_STATE parameters
  223. */
  224. #define OPAL_CONFIG_IDLE_FASTSLEEP 1
  225. #define OPAL_CONFIG_IDLE_UNDO 0
  226. #define OPAL_CONFIG_IDLE_APPLY 1
  227. #ifndef __ASSEMBLY__
  228. /* Other enums */
  229. enum OpalFreezeState {
  230. OPAL_EEH_STOPPED_NOT_FROZEN = 0,
  231. OPAL_EEH_STOPPED_MMIO_FREEZE = 1,
  232. OPAL_EEH_STOPPED_DMA_FREEZE = 2,
  233. OPAL_EEH_STOPPED_MMIO_DMA_FREEZE = 3,
  234. OPAL_EEH_STOPPED_RESET = 4,
  235. OPAL_EEH_STOPPED_TEMP_UNAVAIL = 5,
  236. OPAL_EEH_STOPPED_PERM_UNAVAIL = 6
  237. };
  238. enum OpalEehFreezeActionToken {
  239. OPAL_EEH_ACTION_CLEAR_FREEZE_MMIO = 1,
  240. OPAL_EEH_ACTION_CLEAR_FREEZE_DMA = 2,
  241. OPAL_EEH_ACTION_CLEAR_FREEZE_ALL = 3,
  242. OPAL_EEH_ACTION_SET_FREEZE_MMIO = 1,
  243. OPAL_EEH_ACTION_SET_FREEZE_DMA = 2,
  244. OPAL_EEH_ACTION_SET_FREEZE_ALL = 3
  245. };
  246. enum OpalPciStatusToken {
  247. OPAL_EEH_NO_ERROR = 0,
  248. OPAL_EEH_IOC_ERROR = 1,
  249. OPAL_EEH_PHB_ERROR = 2,
  250. OPAL_EEH_PE_ERROR = 3,
  251. OPAL_EEH_PE_MMIO_ERROR = 4,
  252. OPAL_EEH_PE_DMA_ERROR = 5
  253. };
  254. enum OpalPciErrorSeverity {
  255. OPAL_EEH_SEV_NO_ERROR = 0,
  256. OPAL_EEH_SEV_IOC_DEAD = 1,
  257. OPAL_EEH_SEV_PHB_DEAD = 2,
  258. OPAL_EEH_SEV_PHB_FENCED = 3,
  259. OPAL_EEH_SEV_PE_ER = 4,
  260. OPAL_EEH_SEV_INF = 5
  261. };
  262. enum OpalErrinjectType {
  263. OPAL_ERR_INJECT_TYPE_IOA_BUS_ERR = 0,
  264. OPAL_ERR_INJECT_TYPE_IOA_BUS_ERR64 = 1,
  265. };
  266. enum OpalErrinjectFunc {
  267. /* IOA bus specific errors */
  268. OPAL_ERR_INJECT_FUNC_IOA_LD_MEM_ADDR = 0,
  269. OPAL_ERR_INJECT_FUNC_IOA_LD_MEM_DATA = 1,
  270. OPAL_ERR_INJECT_FUNC_IOA_LD_IO_ADDR = 2,
  271. OPAL_ERR_INJECT_FUNC_IOA_LD_IO_DATA = 3,
  272. OPAL_ERR_INJECT_FUNC_IOA_LD_CFG_ADDR = 4,
  273. OPAL_ERR_INJECT_FUNC_IOA_LD_CFG_DATA = 5,
  274. OPAL_ERR_INJECT_FUNC_IOA_ST_MEM_ADDR = 6,
  275. OPAL_ERR_INJECT_FUNC_IOA_ST_MEM_DATA = 7,
  276. OPAL_ERR_INJECT_FUNC_IOA_ST_IO_ADDR = 8,
  277. OPAL_ERR_INJECT_FUNC_IOA_ST_IO_DATA = 9,
  278. OPAL_ERR_INJECT_FUNC_IOA_ST_CFG_ADDR = 10,
  279. OPAL_ERR_INJECT_FUNC_IOA_ST_CFG_DATA = 11,
  280. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_ADDR = 12,
  281. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_DATA = 13,
  282. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_MASTER = 14,
  283. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_TARGET = 15,
  284. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_ADDR = 16,
  285. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_DATA = 17,
  286. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_MASTER = 18,
  287. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_TARGET = 19,
  288. };
  289. enum OpalMmioWindowType {
  290. OPAL_M32_WINDOW_TYPE = 1,
  291. OPAL_M64_WINDOW_TYPE = 2,
  292. OPAL_IO_WINDOW_TYPE = 3
  293. };
  294. enum OpalExceptionHandler {
  295. OPAL_MACHINE_CHECK_HANDLER = 1,
  296. OPAL_HYPERVISOR_MAINTENANCE_HANDLER = 2,
  297. OPAL_SOFTPATCH_HANDLER = 3
  298. };
  299. enum OpalPendingState {
  300. OPAL_EVENT_OPAL_INTERNAL = 0x1,
  301. OPAL_EVENT_NVRAM = 0x2,
  302. OPAL_EVENT_RTC = 0x4,
  303. OPAL_EVENT_CONSOLE_OUTPUT = 0x8,
  304. OPAL_EVENT_CONSOLE_INPUT = 0x10,
  305. OPAL_EVENT_ERROR_LOG_AVAIL = 0x20,
  306. OPAL_EVENT_ERROR_LOG = 0x40,
  307. OPAL_EVENT_EPOW = 0x80,
  308. OPAL_EVENT_LED_STATUS = 0x100,
  309. OPAL_EVENT_PCI_ERROR = 0x200,
  310. OPAL_EVENT_DUMP_AVAIL = 0x400,
  311. OPAL_EVENT_MSG_PENDING = 0x800,
  312. };
  313. enum OpalThreadStatus {
  314. OPAL_THREAD_INACTIVE = 0x0,
  315. OPAL_THREAD_STARTED = 0x1,
  316. OPAL_THREAD_UNAVAILABLE = 0x2 /* opal-v3 */
  317. };
  318. enum OpalPciBusCompare {
  319. OpalPciBusAny = 0, /* Any bus number match */
  320. OpalPciBus3Bits = 2, /* Match top 3 bits of bus number */
  321. OpalPciBus4Bits = 3, /* Match top 4 bits of bus number */
  322. OpalPciBus5Bits = 4, /* Match top 5 bits of bus number */
  323. OpalPciBus6Bits = 5, /* Match top 6 bits of bus number */
  324. OpalPciBus7Bits = 6, /* Match top 7 bits of bus number */
  325. OpalPciBusAll = 7, /* Match bus number exactly */
  326. };
  327. enum OpalDeviceCompare {
  328. OPAL_IGNORE_RID_DEVICE_NUMBER = 0,
  329. OPAL_COMPARE_RID_DEVICE_NUMBER = 1
  330. };
  331. enum OpalFuncCompare {
  332. OPAL_IGNORE_RID_FUNCTION_NUMBER = 0,
  333. OPAL_COMPARE_RID_FUNCTION_NUMBER = 1
  334. };
  335. enum OpalPeAction {
  336. OPAL_UNMAP_PE = 0,
  337. OPAL_MAP_PE = 1
  338. };
  339. enum OpalPeltvAction {
  340. OPAL_REMOVE_PE_FROM_DOMAIN = 0,
  341. OPAL_ADD_PE_TO_DOMAIN = 1
  342. };
  343. enum OpalMveEnableAction {
  344. OPAL_DISABLE_MVE = 0,
  345. OPAL_ENABLE_MVE = 1
  346. };
  347. enum OpalM64Action {
  348. OPAL_DISABLE_M64 = 0,
  349. OPAL_ENABLE_M64_SPLIT = 1,
  350. OPAL_ENABLE_M64_NON_SPLIT = 2
  351. };
  352. enum OpalPciResetScope {
  353. OPAL_RESET_PHB_COMPLETE = 1,
  354. OPAL_RESET_PCI_LINK = 2,
  355. OPAL_RESET_PHB_ERROR = 3,
  356. OPAL_RESET_PCI_HOT = 4,
  357. OPAL_RESET_PCI_FUNDAMENTAL = 5,
  358. OPAL_RESET_PCI_IODA_TABLE = 6
  359. };
  360. enum OpalPciReinitScope {
  361. /*
  362. * Note: we chose values that do not overlap
  363. * OpalPciResetScope as OPAL v2 used the same
  364. * enum for both
  365. */
  366. OPAL_REINIT_PCI_DEV = 1000
  367. };
  368. enum OpalPciResetState {
  369. OPAL_DEASSERT_RESET = 0,
  370. OPAL_ASSERT_RESET = 1
  371. };
  372. enum OpalPciSlotPresence {
  373. OPAL_PCI_SLOT_EMPTY = 0,
  374. OPAL_PCI_SLOT_PRESENT = 1
  375. };
  376. enum OpalPciSlotPower {
  377. OPAL_PCI_SLOT_POWER_OFF = 0,
  378. OPAL_PCI_SLOT_POWER_ON = 1,
  379. OPAL_PCI_SLOT_OFFLINE = 2,
  380. OPAL_PCI_SLOT_ONLINE = 3
  381. };
  382. enum OpalSlotLedType {
  383. OPAL_SLOT_LED_TYPE_ID = 0, /* IDENTIFY LED */
  384. OPAL_SLOT_LED_TYPE_FAULT = 1, /* FAULT LED */
  385. OPAL_SLOT_LED_TYPE_ATTN = 2, /* System Attention LED */
  386. OPAL_SLOT_LED_TYPE_MAX = 3
  387. };
  388. enum OpalSlotLedState {
  389. OPAL_SLOT_LED_STATE_OFF = 0, /* LED is OFF */
  390. OPAL_SLOT_LED_STATE_ON = 1 /* LED is ON */
  391. };
  392. /*
  393. * Address cycle types for LPC accesses. These also correspond
  394. * to the content of the first cell of the "reg" property for
  395. * device nodes on the LPC bus
  396. */
  397. enum OpalLPCAddressType {
  398. OPAL_LPC_MEM = 0,
  399. OPAL_LPC_IO = 1,
  400. OPAL_LPC_FW = 2,
  401. };
  402. enum opal_msg_type {
  403. OPAL_MSG_ASYNC_COMP = 0, /* params[0] = token, params[1] = rc,
  404. * additional params function-specific
  405. */
  406. OPAL_MSG_MEM_ERR = 1,
  407. OPAL_MSG_EPOW = 2,
  408. OPAL_MSG_SHUTDOWN = 3, /* params[0] = 1 reboot, 0 shutdown */
  409. OPAL_MSG_HMI_EVT = 4,
  410. OPAL_MSG_DPO = 5,
  411. OPAL_MSG_PRD = 6,
  412. OPAL_MSG_OCC = 7,
  413. OPAL_MSG_TYPE_MAX,
  414. };
  415. struct opal_msg {
  416. __be32 msg_type;
  417. __be32 reserved;
  418. __be64 params[8];
  419. };
  420. /* System parameter permission */
  421. enum OpalSysparamPerm {
  422. OPAL_SYSPARAM_READ = 0x1,
  423. OPAL_SYSPARAM_WRITE = 0x2,
  424. OPAL_SYSPARAM_RW = (OPAL_SYSPARAM_READ | OPAL_SYSPARAM_WRITE),
  425. };
  426. enum {
  427. OPAL_IPMI_MSG_FORMAT_VERSION_1 = 1,
  428. };
  429. struct opal_ipmi_msg {
  430. uint8_t version;
  431. uint8_t netfn;
  432. uint8_t cmd;
  433. uint8_t data[];
  434. };
  435. /* FSP memory errors handling */
  436. enum OpalMemErr_Version {
  437. OpalMemErr_V1 = 1,
  438. };
  439. enum OpalMemErrType {
  440. OPAL_MEM_ERR_TYPE_RESILIENCE = 0,
  441. OPAL_MEM_ERR_TYPE_DYN_DALLOC,
  442. };
  443. /* Memory Reilience error type */
  444. enum OpalMemErr_ResilErrType {
  445. OPAL_MEM_RESILIENCE_CE = 0,
  446. OPAL_MEM_RESILIENCE_UE,
  447. OPAL_MEM_RESILIENCE_UE_SCRUB,
  448. };
  449. /* Dynamic Memory Deallocation type */
  450. enum OpalMemErr_DynErrType {
  451. OPAL_MEM_DYNAMIC_DEALLOC = 0,
  452. };
  453. struct OpalMemoryErrorData {
  454. enum OpalMemErr_Version version:8; /* 0x00 */
  455. enum OpalMemErrType type:8; /* 0x01 */
  456. __be16 flags; /* 0x02 */
  457. uint8_t reserved_1[4]; /* 0x04 */
  458. union {
  459. /* Memory Resilience corrected/uncorrected error info */
  460. struct {
  461. enum OpalMemErr_ResilErrType resil_err_type:8;
  462. uint8_t reserved_1[7];
  463. __be64 physical_address_start;
  464. __be64 physical_address_end;
  465. } resilience;
  466. /* Dynamic memory deallocation error info */
  467. struct {
  468. enum OpalMemErr_DynErrType dyn_err_type:8;
  469. uint8_t reserved_1[7];
  470. __be64 physical_address_start;
  471. __be64 physical_address_end;
  472. } dyn_dealloc;
  473. } u;
  474. };
  475. /* HMI interrupt event */
  476. enum OpalHMI_Version {
  477. OpalHMIEvt_V1 = 1,
  478. OpalHMIEvt_V2 = 2,
  479. };
  480. enum OpalHMI_Severity {
  481. OpalHMI_SEV_NO_ERROR = 0,
  482. OpalHMI_SEV_WARNING = 1,
  483. OpalHMI_SEV_ERROR_SYNC = 2,
  484. OpalHMI_SEV_FATAL = 3,
  485. };
  486. enum OpalHMI_Disposition {
  487. OpalHMI_DISPOSITION_RECOVERED = 0,
  488. OpalHMI_DISPOSITION_NOT_RECOVERED = 1,
  489. };
  490. enum OpalHMI_ErrType {
  491. OpalHMI_ERROR_MALFUNC_ALERT = 0,
  492. OpalHMI_ERROR_PROC_RECOV_DONE,
  493. OpalHMI_ERROR_PROC_RECOV_DONE_AGAIN,
  494. OpalHMI_ERROR_PROC_RECOV_MASKED,
  495. OpalHMI_ERROR_TFAC,
  496. OpalHMI_ERROR_TFMR_PARITY,
  497. OpalHMI_ERROR_HA_OVERFLOW_WARN,
  498. OpalHMI_ERROR_XSCOM_FAIL,
  499. OpalHMI_ERROR_XSCOM_DONE,
  500. OpalHMI_ERROR_SCOM_FIR,
  501. OpalHMI_ERROR_DEBUG_TRIG_FIR,
  502. OpalHMI_ERROR_HYP_RESOURCE,
  503. OpalHMI_ERROR_CAPP_RECOVERY,
  504. };
  505. enum OpalHMI_XstopType {
  506. CHECKSTOP_TYPE_UNKNOWN = 0,
  507. CHECKSTOP_TYPE_CORE = 1,
  508. CHECKSTOP_TYPE_NX = 2,
  509. };
  510. enum OpalHMI_CoreXstopReason {
  511. CORE_CHECKSTOP_IFU_REGFILE = 0x00000001,
  512. CORE_CHECKSTOP_IFU_LOGIC = 0x00000002,
  513. CORE_CHECKSTOP_PC_DURING_RECOV = 0x00000004,
  514. CORE_CHECKSTOP_ISU_REGFILE = 0x00000008,
  515. CORE_CHECKSTOP_ISU_LOGIC = 0x00000010,
  516. CORE_CHECKSTOP_FXU_LOGIC = 0x00000020,
  517. CORE_CHECKSTOP_VSU_LOGIC = 0x00000040,
  518. CORE_CHECKSTOP_PC_RECOV_IN_MAINT_MODE = 0x00000080,
  519. CORE_CHECKSTOP_LSU_REGFILE = 0x00000100,
  520. CORE_CHECKSTOP_PC_FWD_PROGRESS = 0x00000200,
  521. CORE_CHECKSTOP_LSU_LOGIC = 0x00000400,
  522. CORE_CHECKSTOP_PC_LOGIC = 0x00000800,
  523. CORE_CHECKSTOP_PC_HYP_RESOURCE = 0x00001000,
  524. CORE_CHECKSTOP_PC_HANG_RECOV_FAILED = 0x00002000,
  525. CORE_CHECKSTOP_PC_AMBI_HANG_DETECTED = 0x00004000,
  526. CORE_CHECKSTOP_PC_DEBUG_TRIG_ERR_INJ = 0x00008000,
  527. CORE_CHECKSTOP_PC_SPRD_HYP_ERR_INJ = 0x00010000,
  528. };
  529. enum OpalHMI_NestAccelXstopReason {
  530. NX_CHECKSTOP_SHM_INVAL_STATE_ERR = 0x00000001,
  531. NX_CHECKSTOP_DMA_INVAL_STATE_ERR_1 = 0x00000002,
  532. NX_CHECKSTOP_DMA_INVAL_STATE_ERR_2 = 0x00000004,
  533. NX_CHECKSTOP_DMA_CH0_INVAL_STATE_ERR = 0x00000008,
  534. NX_CHECKSTOP_DMA_CH1_INVAL_STATE_ERR = 0x00000010,
  535. NX_CHECKSTOP_DMA_CH2_INVAL_STATE_ERR = 0x00000020,
  536. NX_CHECKSTOP_DMA_CH3_INVAL_STATE_ERR = 0x00000040,
  537. NX_CHECKSTOP_DMA_CH4_INVAL_STATE_ERR = 0x00000080,
  538. NX_CHECKSTOP_DMA_CH5_INVAL_STATE_ERR = 0x00000100,
  539. NX_CHECKSTOP_DMA_CH6_INVAL_STATE_ERR = 0x00000200,
  540. NX_CHECKSTOP_DMA_CH7_INVAL_STATE_ERR = 0x00000400,
  541. NX_CHECKSTOP_DMA_CRB_UE = 0x00000800,
  542. NX_CHECKSTOP_DMA_CRB_SUE = 0x00001000,
  543. NX_CHECKSTOP_PBI_ISN_UE = 0x00002000,
  544. };
  545. struct OpalHMIEvent {
  546. uint8_t version; /* 0x00 */
  547. uint8_t severity; /* 0x01 */
  548. uint8_t type; /* 0x02 */
  549. uint8_t disposition; /* 0x03 */
  550. uint8_t reserved_1[4]; /* 0x04 */
  551. __be64 hmer;
  552. /* TFMR register. Valid only for TFAC and TFMR_PARITY error type. */
  553. __be64 tfmr;
  554. /* version 2 and later */
  555. union {
  556. /*
  557. * checkstop info (Core/NX).
  558. * Valid for OpalHMI_ERROR_MALFUNC_ALERT.
  559. */
  560. struct {
  561. uint8_t xstop_type; /* enum OpalHMI_XstopType */
  562. uint8_t reserved_1[3];
  563. __be32 xstop_reason;
  564. union {
  565. __be32 pir; /* for CHECKSTOP_TYPE_CORE */
  566. __be32 chip_id; /* for CHECKSTOP_TYPE_NX */
  567. } u;
  568. } xstop_error;
  569. } u;
  570. };
  571. enum {
  572. OPAL_P7IOC_DIAG_TYPE_NONE = 0,
  573. OPAL_P7IOC_DIAG_TYPE_RGC = 1,
  574. OPAL_P7IOC_DIAG_TYPE_BI = 2,
  575. OPAL_P7IOC_DIAG_TYPE_CI = 3,
  576. OPAL_P7IOC_DIAG_TYPE_MISC = 4,
  577. OPAL_P7IOC_DIAG_TYPE_I2C = 5,
  578. OPAL_P7IOC_DIAG_TYPE_LAST = 6
  579. };
  580. struct OpalIoP7IOCErrorData {
  581. __be16 type;
  582. /* GEM */
  583. __be64 gemXfir;
  584. __be64 gemRfir;
  585. __be64 gemRirqfir;
  586. __be64 gemMask;
  587. __be64 gemRwof;
  588. /* LEM */
  589. __be64 lemFir;
  590. __be64 lemErrMask;
  591. __be64 lemAction0;
  592. __be64 lemAction1;
  593. __be64 lemWof;
  594. union {
  595. struct OpalIoP7IOCRgcErrorData {
  596. __be64 rgcStatus; /* 3E1C10 */
  597. __be64 rgcLdcp; /* 3E1C18 */
  598. }rgc;
  599. struct OpalIoP7IOCBiErrorData {
  600. __be64 biLdcp0; /* 3C0100, 3C0118 */
  601. __be64 biLdcp1; /* 3C0108, 3C0120 */
  602. __be64 biLdcp2; /* 3C0110, 3C0128 */
  603. __be64 biFenceStatus; /* 3C0130, 3C0130 */
  604. uint8_t biDownbound; /* BI Downbound or Upbound */
  605. }bi;
  606. struct OpalIoP7IOCCiErrorData {
  607. __be64 ciPortStatus; /* 3Dn008 */
  608. __be64 ciPortLdcp; /* 3Dn010 */
  609. uint8_t ciPort; /* Index of CI port: 0/1 */
  610. }ci;
  611. };
  612. };
  613. /**
  614. * This structure defines the overlay which will be used to store PHB error
  615. * data upon request.
  616. */
  617. enum {
  618. OPAL_PHB_ERROR_DATA_VERSION_1 = 1,
  619. };
  620. enum {
  621. OPAL_PHB_ERROR_DATA_TYPE_P7IOC = 1,
  622. OPAL_PHB_ERROR_DATA_TYPE_PHB3 = 2,
  623. OPAL_PHB_ERROR_DATA_TYPE_PHB4 = 3
  624. };
  625. enum {
  626. OPAL_P7IOC_NUM_PEST_REGS = 128,
  627. OPAL_PHB3_NUM_PEST_REGS = 256,
  628. OPAL_PHB4_NUM_PEST_REGS = 512
  629. };
  630. struct OpalIoPhbErrorCommon {
  631. __be32 version;
  632. __be32 ioType;
  633. __be32 len;
  634. };
  635. struct OpalIoP7IOCPhbErrorData {
  636. struct OpalIoPhbErrorCommon common;
  637. __be32 brdgCtl;
  638. // P7IOC utl regs
  639. __be32 portStatusReg;
  640. __be32 rootCmplxStatus;
  641. __be32 busAgentStatus;
  642. // P7IOC cfg regs
  643. __be32 deviceStatus;
  644. __be32 slotStatus;
  645. __be32 linkStatus;
  646. __be32 devCmdStatus;
  647. __be32 devSecStatus;
  648. // cfg AER regs
  649. __be32 rootErrorStatus;
  650. __be32 uncorrErrorStatus;
  651. __be32 corrErrorStatus;
  652. __be32 tlpHdr1;
  653. __be32 tlpHdr2;
  654. __be32 tlpHdr3;
  655. __be32 tlpHdr4;
  656. __be32 sourceId;
  657. __be32 rsv3;
  658. // Record data about the call to allocate a buffer.
  659. __be64 errorClass;
  660. __be64 correlator;
  661. //P7IOC MMIO Error Regs
  662. __be64 p7iocPlssr; // n120
  663. __be64 p7iocCsr; // n110
  664. __be64 lemFir; // nC00
  665. __be64 lemErrorMask; // nC18
  666. __be64 lemWOF; // nC40
  667. __be64 phbErrorStatus; // nC80
  668. __be64 phbFirstErrorStatus; // nC88
  669. __be64 phbErrorLog0; // nCC0
  670. __be64 phbErrorLog1; // nCC8
  671. __be64 mmioErrorStatus; // nD00
  672. __be64 mmioFirstErrorStatus; // nD08
  673. __be64 mmioErrorLog0; // nD40
  674. __be64 mmioErrorLog1; // nD48
  675. __be64 dma0ErrorStatus; // nD80
  676. __be64 dma0FirstErrorStatus; // nD88
  677. __be64 dma0ErrorLog0; // nDC0
  678. __be64 dma0ErrorLog1; // nDC8
  679. __be64 dma1ErrorStatus; // nE00
  680. __be64 dma1FirstErrorStatus; // nE08
  681. __be64 dma1ErrorLog0; // nE40
  682. __be64 dma1ErrorLog1; // nE48
  683. __be64 pestA[OPAL_P7IOC_NUM_PEST_REGS];
  684. __be64 pestB[OPAL_P7IOC_NUM_PEST_REGS];
  685. };
  686. struct OpalIoPhb3ErrorData {
  687. struct OpalIoPhbErrorCommon common;
  688. __be32 brdgCtl;
  689. /* PHB3 UTL regs */
  690. __be32 portStatusReg;
  691. __be32 rootCmplxStatus;
  692. __be32 busAgentStatus;
  693. /* PHB3 cfg regs */
  694. __be32 deviceStatus;
  695. __be32 slotStatus;
  696. __be32 linkStatus;
  697. __be32 devCmdStatus;
  698. __be32 devSecStatus;
  699. /* cfg AER regs */
  700. __be32 rootErrorStatus;
  701. __be32 uncorrErrorStatus;
  702. __be32 corrErrorStatus;
  703. __be32 tlpHdr1;
  704. __be32 tlpHdr2;
  705. __be32 tlpHdr3;
  706. __be32 tlpHdr4;
  707. __be32 sourceId;
  708. __be32 rsv3;
  709. /* Record data about the call to allocate a buffer */
  710. __be64 errorClass;
  711. __be64 correlator;
  712. /* PHB3 MMIO Error Regs */
  713. __be64 nFir; /* 000 */
  714. __be64 nFirMask; /* 003 */
  715. __be64 nFirWOF; /* 008 */
  716. __be64 phbPlssr; /* 120 */
  717. __be64 phbCsr; /* 110 */
  718. __be64 lemFir; /* C00 */
  719. __be64 lemErrorMask; /* C18 */
  720. __be64 lemWOF; /* C40 */
  721. __be64 phbErrorStatus; /* C80 */
  722. __be64 phbFirstErrorStatus; /* C88 */
  723. __be64 phbErrorLog0; /* CC0 */
  724. __be64 phbErrorLog1; /* CC8 */
  725. __be64 mmioErrorStatus; /* D00 */
  726. __be64 mmioFirstErrorStatus; /* D08 */
  727. __be64 mmioErrorLog0; /* D40 */
  728. __be64 mmioErrorLog1; /* D48 */
  729. __be64 dma0ErrorStatus; /* D80 */
  730. __be64 dma0FirstErrorStatus; /* D88 */
  731. __be64 dma0ErrorLog0; /* DC0 */
  732. __be64 dma0ErrorLog1; /* DC8 */
  733. __be64 dma1ErrorStatus; /* E00 */
  734. __be64 dma1FirstErrorStatus; /* E08 */
  735. __be64 dma1ErrorLog0; /* E40 */
  736. __be64 dma1ErrorLog1; /* E48 */
  737. __be64 pestA[OPAL_PHB3_NUM_PEST_REGS];
  738. __be64 pestB[OPAL_PHB3_NUM_PEST_REGS];
  739. };
  740. struct OpalIoPhb4ErrorData {
  741. struct OpalIoPhbErrorCommon common;
  742. __be32 brdgCtl;
  743. /* PHB4 cfg regs */
  744. __be32 deviceStatus;
  745. __be32 slotStatus;
  746. __be32 linkStatus;
  747. __be32 devCmdStatus;
  748. __be32 devSecStatus;
  749. /* cfg AER regs */
  750. __be32 rootErrorStatus;
  751. __be32 uncorrErrorStatus;
  752. __be32 corrErrorStatus;
  753. __be32 tlpHdr1;
  754. __be32 tlpHdr2;
  755. __be32 tlpHdr3;
  756. __be32 tlpHdr4;
  757. __be32 sourceId;
  758. /* PHB4 ETU Error Regs */
  759. __be64 nFir; /* 000 */
  760. __be64 nFirMask; /* 003 */
  761. __be64 nFirWOF; /* 008 */
  762. __be64 phbPlssr; /* 120 */
  763. __be64 phbCsr; /* 110 */
  764. __be64 lemFir; /* C00 */
  765. __be64 lemErrorMask; /* C18 */
  766. __be64 lemWOF; /* C40 */
  767. __be64 phbErrorStatus; /* C80 */
  768. __be64 phbFirstErrorStatus; /* C88 */
  769. __be64 phbErrorLog0; /* CC0 */
  770. __be64 phbErrorLog1; /* CC8 */
  771. __be64 phbTxeErrorStatus; /* D00 */
  772. __be64 phbTxeFirstErrorStatus; /* D08 */
  773. __be64 phbTxeErrorLog0; /* D40 */
  774. __be64 phbTxeErrorLog1; /* D48 */
  775. __be64 phbRxeArbErrorStatus; /* D80 */
  776. __be64 phbRxeArbFirstErrorStatus; /* D88 */
  777. __be64 phbRxeArbErrorLog0; /* DC0 */
  778. __be64 phbRxeArbErrorLog1; /* DC8 */
  779. __be64 phbRxeMrgErrorStatus; /* E00 */
  780. __be64 phbRxeMrgFirstErrorStatus; /* E08 */
  781. __be64 phbRxeMrgErrorLog0; /* E40 */
  782. __be64 phbRxeMrgErrorLog1; /* E48 */
  783. __be64 phbRxeTceErrorStatus; /* E80 */
  784. __be64 phbRxeTceFirstErrorStatus; /* E88 */
  785. __be64 phbRxeTceErrorLog0; /* EC0 */
  786. __be64 phbRxeTceErrorLog1; /* EC8 */
  787. /* PHB4 REGB Error Regs */
  788. __be64 phbPblErrorStatus; /* 1900 */
  789. __be64 phbPblFirstErrorStatus; /* 1908 */
  790. __be64 phbPblErrorLog0; /* 1940 */
  791. __be64 phbPblErrorLog1; /* 1948 */
  792. __be64 phbPcieDlpErrorLog1; /* 1AA0 */
  793. __be64 phbPcieDlpErrorLog2; /* 1AA8 */
  794. __be64 phbPcieDlpErrorStatus; /* 1AB0 */
  795. __be64 phbRegbErrorStatus; /* 1C00 */
  796. __be64 phbRegbFirstErrorStatus; /* 1C08 */
  797. __be64 phbRegbErrorLog0; /* 1C40 */
  798. __be64 phbRegbErrorLog1; /* 1C48 */
  799. __be64 pestA[OPAL_PHB4_NUM_PEST_REGS];
  800. __be64 pestB[OPAL_PHB4_NUM_PEST_REGS];
  801. };
  802. enum {
  803. OPAL_REINIT_CPUS_HILE_BE = (1 << 0),
  804. OPAL_REINIT_CPUS_HILE_LE = (1 << 1),
  805. /* These two define the base MMU mode of the host on P9
  806. *
  807. * On P9 Nimbus DD2.0 and Cumlus (and later), KVM can still
  808. * create hash guests in "radix" mode with care (full core
  809. * switch only).
  810. */
  811. OPAL_REINIT_CPUS_MMU_HASH = (1 << 2),
  812. OPAL_REINIT_CPUS_MMU_RADIX = (1 << 3),
  813. OPAL_REINIT_CPUS_TM_SUSPEND_DISABLED = (1 << 4),
  814. };
  815. typedef struct oppanel_line {
  816. __be64 line;
  817. __be64 line_len;
  818. } oppanel_line_t;
  819. enum opal_prd_msg_type {
  820. OPAL_PRD_MSG_TYPE_INIT = 0, /* HBRT --> OPAL */
  821. OPAL_PRD_MSG_TYPE_FINI, /* HBRT/kernel --> OPAL */
  822. OPAL_PRD_MSG_TYPE_ATTN, /* HBRT <-- OPAL */
  823. OPAL_PRD_MSG_TYPE_ATTN_ACK, /* HBRT --> OPAL */
  824. OPAL_PRD_MSG_TYPE_OCC_ERROR, /* HBRT <-- OPAL */
  825. OPAL_PRD_MSG_TYPE_OCC_RESET, /* HBRT <-- OPAL */
  826. };
  827. struct opal_prd_msg_header {
  828. uint8_t type;
  829. uint8_t pad[1];
  830. __be16 size;
  831. };
  832. struct opal_prd_msg;
  833. #define OCC_RESET 0
  834. #define OCC_LOAD 1
  835. #define OCC_THROTTLE 2
  836. #define OCC_MAX_THROTTLE_STATUS 5
  837. struct opal_occ_msg {
  838. __be64 type;
  839. __be64 chip;
  840. __be64 throttle_status;
  841. };
  842. /*
  843. * SG entries
  844. *
  845. * WARNING: The current implementation requires each entry
  846. * to represent a block that is 4k aligned *and* each block
  847. * size except the last one in the list to be as well.
  848. */
  849. struct opal_sg_entry {
  850. __be64 data;
  851. __be64 length;
  852. };
  853. /*
  854. * Candidate image SG list.
  855. *
  856. * length = VER | length
  857. */
  858. struct opal_sg_list {
  859. __be64 length;
  860. __be64 next;
  861. struct opal_sg_entry entry[];
  862. };
  863. /*
  864. * Dump region ID range usable by the OS
  865. */
  866. #define OPAL_DUMP_REGION_HOST_START 0x80
  867. #define OPAL_DUMP_REGION_LOG_BUF 0x80
  868. #define OPAL_DUMP_REGION_HOST_END 0xFF
  869. /* CAPI modes for PHB */
  870. enum {
  871. OPAL_PHB_CAPI_MODE_PCIE = 0,
  872. OPAL_PHB_CAPI_MODE_CAPI = 1,
  873. OPAL_PHB_CAPI_MODE_SNOOP_OFF = 2,
  874. OPAL_PHB_CAPI_MODE_SNOOP_ON = 3,
  875. OPAL_PHB_CAPI_MODE_DMA = 4,
  876. OPAL_PHB_CAPI_MODE_DMA_TVT1 = 5,
  877. };
  878. /* OPAL I2C request */
  879. struct opal_i2c_request {
  880. uint8_t type;
  881. #define OPAL_I2C_RAW_READ 0
  882. #define OPAL_I2C_RAW_WRITE 1
  883. #define OPAL_I2C_SM_READ 2
  884. #define OPAL_I2C_SM_WRITE 3
  885. uint8_t flags;
  886. #define OPAL_I2C_ADDR_10 0x01 /* Not supported yet */
  887. uint8_t subaddr_sz; /* Max 4 */
  888. uint8_t reserved;
  889. __be16 addr; /* 7 or 10 bit address */
  890. __be16 reserved2;
  891. __be32 subaddr; /* Sub-address if any */
  892. __be32 size; /* Data size */
  893. __be64 buffer_ra; /* Buffer real address */
  894. };
  895. /*
  896. * EPOW status sharing (OPAL and the host)
  897. *
  898. * The host will pass on OPAL, a buffer of length OPAL_SYSEPOW_MAX
  899. * with individual elements being 16 bits wide to fetch the system
  900. * wide EPOW status. Each element in the buffer will contain the
  901. * EPOW status in it's bit representation for a particular EPOW sub
  902. * class as defined here. So multiple detailed EPOW status bits
  903. * specific for any sub class can be represented in a single buffer
  904. * element as it's bit representation.
  905. */
  906. /* System EPOW type */
  907. enum OpalSysEpow {
  908. OPAL_SYSEPOW_POWER = 0, /* Power EPOW */
  909. OPAL_SYSEPOW_TEMP = 1, /* Temperature EPOW */
  910. OPAL_SYSEPOW_COOLING = 2, /* Cooling EPOW */
  911. OPAL_SYSEPOW_MAX = 3, /* Max EPOW categories */
  912. };
  913. /* Power EPOW */
  914. enum OpalSysPower {
  915. OPAL_SYSPOWER_UPS = 0x0001, /* System on UPS power */
  916. OPAL_SYSPOWER_CHNG = 0x0002, /* System power config change */
  917. OPAL_SYSPOWER_FAIL = 0x0004, /* System impending power failure */
  918. OPAL_SYSPOWER_INCL = 0x0008, /* System incomplete power */
  919. };
  920. /* Temperature EPOW */
  921. enum OpalSysTemp {
  922. OPAL_SYSTEMP_AMB = 0x0001, /* System over ambient temperature */
  923. OPAL_SYSTEMP_INT = 0x0002, /* System over internal temperature */
  924. OPAL_SYSTEMP_HMD = 0x0004, /* System over ambient humidity */
  925. };
  926. /* Cooling EPOW */
  927. enum OpalSysCooling {
  928. OPAL_SYSCOOL_INSF = 0x0001, /* System insufficient cooling */
  929. };
  930. /* Argument to OPAL_CEC_REBOOT2() */
  931. enum {
  932. OPAL_REBOOT_NORMAL = 0,
  933. OPAL_REBOOT_PLATFORM_ERROR = 1,
  934. };
  935. /* Argument to OPAL_PCI_TCE_KILL */
  936. enum {
  937. OPAL_PCI_TCE_KILL_PAGES,
  938. OPAL_PCI_TCE_KILL_PE,
  939. OPAL_PCI_TCE_KILL_ALL,
  940. };
  941. /* The xive operation mode indicates the active "API" and
  942. * corresponds to the "mode" parameter of the opal_xive_reset()
  943. * call
  944. */
  945. enum {
  946. OPAL_XIVE_MODE_EMU = 0,
  947. OPAL_XIVE_MODE_EXPL = 1,
  948. };
  949. /* Flags for OPAL_XIVE_GET_IRQ_INFO */
  950. enum {
  951. OPAL_XIVE_IRQ_TRIGGER_PAGE = 0x00000001,
  952. OPAL_XIVE_IRQ_STORE_EOI = 0x00000002,
  953. OPAL_XIVE_IRQ_LSI = 0x00000004,
  954. OPAL_XIVE_IRQ_SHIFT_BUG = 0x00000008,
  955. OPAL_XIVE_IRQ_MASK_VIA_FW = 0x00000010,
  956. OPAL_XIVE_IRQ_EOI_VIA_FW = 0x00000020,
  957. };
  958. /* Flags for OPAL_XIVE_GET/SET_QUEUE_INFO */
  959. enum {
  960. OPAL_XIVE_EQ_ENABLED = 0x00000001,
  961. OPAL_XIVE_EQ_ALWAYS_NOTIFY = 0x00000002,
  962. OPAL_XIVE_EQ_ESCALATE = 0x00000004,
  963. };
  964. /* Flags for OPAL_XIVE_GET/SET_VP_INFO */
  965. enum {
  966. OPAL_XIVE_VP_ENABLED = 0x00000001,
  967. OPAL_XIVE_VP_SINGLE_ESCALATION = 0x00000002,
  968. };
  969. /* "Any chip" replacement for chip ID for allocation functions */
  970. enum {
  971. OPAL_XIVE_ANY_CHIP = 0xffffffff,
  972. };
  973. /* Xive sync options */
  974. enum {
  975. /* This bits are cumulative, arg is a girq */
  976. XIVE_SYNC_EAS = 0x00000001, /* Sync irq source */
  977. XIVE_SYNC_QUEUE = 0x00000002, /* Sync irq target */
  978. };
  979. /* Dump options */
  980. enum {
  981. XIVE_DUMP_TM_HYP = 0,
  982. XIVE_DUMP_TM_POOL = 1,
  983. XIVE_DUMP_TM_OS = 2,
  984. XIVE_DUMP_TM_USER = 3,
  985. XIVE_DUMP_VP = 4,
  986. XIVE_DUMP_EMU_STATE = 5,
  987. };
  988. /* "type" argument options for OPAL_IMC_COUNTERS_* calls */
  989. enum {
  990. OPAL_IMC_COUNTERS_NEST = 1,
  991. OPAL_IMC_COUNTERS_CORE = 2,
  992. };
  993. /* PCI p2p descriptor */
  994. #define OPAL_PCI_P2P_ENABLE 0x1
  995. #define OPAL_PCI_P2P_LOAD 0x2
  996. #define OPAL_PCI_P2P_STORE 0x4
  997. #endif /* __ASSEMBLY__ */
  998. #endif /* __OPAL_API_H */