amdgpu_device.c 97 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amdgpu_atomfirmware.h"
  44. #include "amd_pcie.h"
  45. #ifdef CONFIG_DRM_AMDGPU_SI
  46. #include "si.h"
  47. #endif
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. #include "cik.h"
  50. #endif
  51. #include "vi.h"
  52. #include "soc15.h"
  53. #include "bif/bif_4_1_d.h"
  54. #include <linux/pci.h>
  55. #include <linux/firmware.h>
  56. #include "amdgpu_vf_error.h"
  57. #include "amdgpu_amdkfd.h"
  58. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  60. #define AMDGPU_RESUME_MS 2000
  61. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  62. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  63. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
  64. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev);
  65. static const char *amdgpu_asic_name[] = {
  66. "TAHITI",
  67. "PITCAIRN",
  68. "VERDE",
  69. "OLAND",
  70. "HAINAN",
  71. "BONAIRE",
  72. "KAVERI",
  73. "KABINI",
  74. "HAWAII",
  75. "MULLINS",
  76. "TOPAZ",
  77. "TONGA",
  78. "FIJI",
  79. "CARRIZO",
  80. "STONEY",
  81. "POLARIS10",
  82. "POLARIS11",
  83. "POLARIS12",
  84. "VEGA10",
  85. "RAVEN",
  86. "LAST",
  87. };
  88. bool amdgpu_device_is_px(struct drm_device *dev)
  89. {
  90. struct amdgpu_device *adev = dev->dev_private;
  91. if (adev->flags & AMD_IS_PX)
  92. return true;
  93. return false;
  94. }
  95. /*
  96. * MMIO register access helper functions.
  97. */
  98. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  99. uint32_t acc_flags)
  100. {
  101. uint32_t ret;
  102. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  103. BUG_ON(in_interrupt());
  104. return amdgpu_virt_kiq_rreg(adev, reg);
  105. }
  106. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  107. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  108. else {
  109. unsigned long flags;
  110. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  111. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  112. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  113. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  114. }
  115. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  116. return ret;
  117. }
  118. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  119. uint32_t acc_flags)
  120. {
  121. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  122. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  123. adev->last_mm_index = v;
  124. }
  125. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  126. BUG_ON(in_interrupt());
  127. return amdgpu_virt_kiq_wreg(adev, reg, v);
  128. }
  129. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  130. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  131. else {
  132. unsigned long flags;
  133. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  134. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  135. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  136. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  137. }
  138. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  139. udelay(500);
  140. }
  141. }
  142. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  143. {
  144. if ((reg * 4) < adev->rio_mem_size)
  145. return ioread32(adev->rio_mem + (reg * 4));
  146. else {
  147. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  148. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  149. }
  150. }
  151. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  152. {
  153. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  154. adev->last_mm_index = v;
  155. }
  156. if ((reg * 4) < adev->rio_mem_size)
  157. iowrite32(v, adev->rio_mem + (reg * 4));
  158. else {
  159. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  160. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  161. }
  162. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  163. udelay(500);
  164. }
  165. }
  166. /**
  167. * amdgpu_mm_rdoorbell - read a doorbell dword
  168. *
  169. * @adev: amdgpu_device pointer
  170. * @index: doorbell index
  171. *
  172. * Returns the value in the doorbell aperture at the
  173. * requested doorbell index (CIK).
  174. */
  175. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  176. {
  177. if (index < adev->doorbell.num_doorbells) {
  178. return readl(adev->doorbell.ptr + index);
  179. } else {
  180. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  181. return 0;
  182. }
  183. }
  184. /**
  185. * amdgpu_mm_wdoorbell - write a doorbell dword
  186. *
  187. * @adev: amdgpu_device pointer
  188. * @index: doorbell index
  189. * @v: value to write
  190. *
  191. * Writes @v to the doorbell aperture at the
  192. * requested doorbell index (CIK).
  193. */
  194. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  195. {
  196. if (index < adev->doorbell.num_doorbells) {
  197. writel(v, adev->doorbell.ptr + index);
  198. } else {
  199. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  200. }
  201. }
  202. /**
  203. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  204. *
  205. * @adev: amdgpu_device pointer
  206. * @index: doorbell index
  207. *
  208. * Returns the value in the doorbell aperture at the
  209. * requested doorbell index (VEGA10+).
  210. */
  211. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  212. {
  213. if (index < adev->doorbell.num_doorbells) {
  214. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  215. } else {
  216. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  217. return 0;
  218. }
  219. }
  220. /**
  221. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  222. *
  223. * @adev: amdgpu_device pointer
  224. * @index: doorbell index
  225. * @v: value to write
  226. *
  227. * Writes @v to the doorbell aperture at the
  228. * requested doorbell index (VEGA10+).
  229. */
  230. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  231. {
  232. if (index < adev->doorbell.num_doorbells) {
  233. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  234. } else {
  235. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  236. }
  237. }
  238. /**
  239. * amdgpu_invalid_rreg - dummy reg read function
  240. *
  241. * @adev: amdgpu device pointer
  242. * @reg: offset of register
  243. *
  244. * Dummy register read function. Used for register blocks
  245. * that certain asics don't have (all asics).
  246. * Returns the value in the register.
  247. */
  248. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  249. {
  250. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  251. BUG();
  252. return 0;
  253. }
  254. /**
  255. * amdgpu_invalid_wreg - dummy reg write function
  256. *
  257. * @adev: amdgpu device pointer
  258. * @reg: offset of register
  259. * @v: value to write to the register
  260. *
  261. * Dummy register read function. Used for register blocks
  262. * that certain asics don't have (all asics).
  263. */
  264. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  265. {
  266. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  267. reg, v);
  268. BUG();
  269. }
  270. /**
  271. * amdgpu_block_invalid_rreg - dummy reg read function
  272. *
  273. * @adev: amdgpu device pointer
  274. * @block: offset of instance
  275. * @reg: offset of register
  276. *
  277. * Dummy register read function. Used for register blocks
  278. * that certain asics don't have (all asics).
  279. * Returns the value in the register.
  280. */
  281. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  282. uint32_t block, uint32_t reg)
  283. {
  284. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  285. reg, block);
  286. BUG();
  287. return 0;
  288. }
  289. /**
  290. * amdgpu_block_invalid_wreg - dummy reg write function
  291. *
  292. * @adev: amdgpu device pointer
  293. * @block: offset of instance
  294. * @reg: offset of register
  295. * @v: value to write to the register
  296. *
  297. * Dummy register read function. Used for register blocks
  298. * that certain asics don't have (all asics).
  299. */
  300. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  301. uint32_t block,
  302. uint32_t reg, uint32_t v)
  303. {
  304. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  305. reg, block, v);
  306. BUG();
  307. }
  308. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  309. {
  310. return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
  311. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  312. &adev->vram_scratch.robj,
  313. &adev->vram_scratch.gpu_addr,
  314. (void **)&adev->vram_scratch.ptr);
  315. }
  316. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  317. {
  318. amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
  319. }
  320. /**
  321. * amdgpu_program_register_sequence - program an array of registers.
  322. *
  323. * @adev: amdgpu_device pointer
  324. * @registers: pointer to the register array
  325. * @array_size: size of the register array
  326. *
  327. * Programs an array or registers with and and or masks.
  328. * This is a helper for setting golden registers.
  329. */
  330. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  331. const u32 *registers,
  332. const u32 array_size)
  333. {
  334. u32 tmp, reg, and_mask, or_mask;
  335. int i;
  336. if (array_size % 3)
  337. return;
  338. for (i = 0; i < array_size; i +=3) {
  339. reg = registers[i + 0];
  340. and_mask = registers[i + 1];
  341. or_mask = registers[i + 2];
  342. if (and_mask == 0xffffffff) {
  343. tmp = or_mask;
  344. } else {
  345. tmp = RREG32(reg);
  346. tmp &= ~and_mask;
  347. tmp |= or_mask;
  348. }
  349. WREG32(reg, tmp);
  350. }
  351. }
  352. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  353. {
  354. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  355. }
  356. /*
  357. * GPU doorbell aperture helpers function.
  358. */
  359. /**
  360. * amdgpu_doorbell_init - Init doorbell driver information.
  361. *
  362. * @adev: amdgpu_device pointer
  363. *
  364. * Init doorbell driver information (CIK)
  365. * Returns 0 on success, error on failure.
  366. */
  367. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  368. {
  369. /* doorbell bar mapping */
  370. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  371. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  372. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  373. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  374. if (adev->doorbell.num_doorbells == 0)
  375. return -EINVAL;
  376. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  377. adev->doorbell.num_doorbells *
  378. sizeof(u32));
  379. if (adev->doorbell.ptr == NULL)
  380. return -ENOMEM;
  381. return 0;
  382. }
  383. /**
  384. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  385. *
  386. * @adev: amdgpu_device pointer
  387. *
  388. * Tear down doorbell driver information (CIK)
  389. */
  390. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  391. {
  392. iounmap(adev->doorbell.ptr);
  393. adev->doorbell.ptr = NULL;
  394. }
  395. /**
  396. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  397. * setup amdkfd
  398. *
  399. * @adev: amdgpu_device pointer
  400. * @aperture_base: output returning doorbell aperture base physical address
  401. * @aperture_size: output returning doorbell aperture size in bytes
  402. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  403. *
  404. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  405. * takes doorbells required for its own rings and reports the setup to amdkfd.
  406. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  407. */
  408. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  409. phys_addr_t *aperture_base,
  410. size_t *aperture_size,
  411. size_t *start_offset)
  412. {
  413. /*
  414. * The first num_doorbells are used by amdgpu.
  415. * amdkfd takes whatever's left in the aperture.
  416. */
  417. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  418. *aperture_base = adev->doorbell.base;
  419. *aperture_size = adev->doorbell.size;
  420. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  421. } else {
  422. *aperture_base = 0;
  423. *aperture_size = 0;
  424. *start_offset = 0;
  425. }
  426. }
  427. /*
  428. * amdgpu_wb_*()
  429. * Writeback is the method by which the GPU updates special pages in memory
  430. * with the status of certain GPU events (fences, ring pointers,etc.).
  431. */
  432. /**
  433. * amdgpu_wb_fini - Disable Writeback and free memory
  434. *
  435. * @adev: amdgpu_device pointer
  436. *
  437. * Disables Writeback and frees the Writeback memory (all asics).
  438. * Used at driver shutdown.
  439. */
  440. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  441. {
  442. if (adev->wb.wb_obj) {
  443. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  444. &adev->wb.gpu_addr,
  445. (void **)&adev->wb.wb);
  446. adev->wb.wb_obj = NULL;
  447. }
  448. }
  449. /**
  450. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  451. *
  452. * @adev: amdgpu_device pointer
  453. *
  454. * Initializes writeback and allocates writeback memory (all asics).
  455. * Used at driver startup.
  456. * Returns 0 on success or an -error on failure.
  457. */
  458. static int amdgpu_wb_init(struct amdgpu_device *adev)
  459. {
  460. int r;
  461. if (adev->wb.wb_obj == NULL) {
  462. /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
  463. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
  464. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  465. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  466. (void **)&adev->wb.wb);
  467. if (r) {
  468. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  469. return r;
  470. }
  471. adev->wb.num_wb = AMDGPU_MAX_WB;
  472. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  473. /* clear wb memory */
  474. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  475. }
  476. return 0;
  477. }
  478. /**
  479. * amdgpu_wb_get - Allocate a wb entry
  480. *
  481. * @adev: amdgpu_device pointer
  482. * @wb: wb index
  483. *
  484. * Allocate a wb slot for use by the driver (all asics).
  485. * Returns 0 on success or -EINVAL on failure.
  486. */
  487. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  488. {
  489. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  490. if (offset < adev->wb.num_wb) {
  491. __set_bit(offset, adev->wb.used);
  492. *wb = offset * 8; /* convert to dw offset */
  493. return 0;
  494. } else {
  495. return -EINVAL;
  496. }
  497. }
  498. /**
  499. * amdgpu_wb_free - Free a wb entry
  500. *
  501. * @adev: amdgpu_device pointer
  502. * @wb: wb index
  503. *
  504. * Free a wb slot allocated for use by the driver (all asics)
  505. */
  506. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  507. {
  508. if (wb < adev->wb.num_wb)
  509. __clear_bit(wb, adev->wb.used);
  510. }
  511. /**
  512. * amdgpu_vram_location - try to find VRAM location
  513. * @adev: amdgpu device structure holding all necessary informations
  514. * @mc: memory controller structure holding memory informations
  515. * @base: base address at which to put VRAM
  516. *
  517. * Function will try to place VRAM at base address provided
  518. * as parameter (which is so far either PCI aperture address or
  519. * for IGP TOM base address).
  520. *
  521. * If there is not enough space to fit the unvisible VRAM in the 32bits
  522. * address space then we limit the VRAM size to the aperture.
  523. *
  524. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  525. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  526. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  527. * not IGP.
  528. *
  529. * Note: we use mc_vram_size as on some board we need to program the mc to
  530. * cover the whole aperture even if VRAM size is inferior to aperture size
  531. * Novell bug 204882 + along with lots of ubuntu ones
  532. *
  533. * Note: when limiting vram it's safe to overwritte real_vram_size because
  534. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  535. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  536. * ones)
  537. *
  538. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  539. * explicitly check for that though.
  540. *
  541. * FIXME: when reducing VRAM size align new size on power of 2.
  542. */
  543. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  544. {
  545. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  546. mc->vram_start = base;
  547. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  548. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  549. mc->real_vram_size = mc->aper_size;
  550. mc->mc_vram_size = mc->aper_size;
  551. }
  552. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  553. if (limit && limit < mc->real_vram_size)
  554. mc->real_vram_size = limit;
  555. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  556. mc->mc_vram_size >> 20, mc->vram_start,
  557. mc->vram_end, mc->real_vram_size >> 20);
  558. }
  559. /**
  560. * amdgpu_gart_location - try to find GTT location
  561. * @adev: amdgpu device structure holding all necessary informations
  562. * @mc: memory controller structure holding memory informations
  563. *
  564. * Function will place try to place GTT before or after VRAM.
  565. *
  566. * If GTT size is bigger than space left then we ajust GTT size.
  567. * Thus function will never fails.
  568. *
  569. * FIXME: when reducing GTT size align new size on power of 2.
  570. */
  571. void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  572. {
  573. u64 size_af, size_bf;
  574. size_af = adev->mc.mc_mask - mc->vram_end;
  575. size_bf = mc->vram_start;
  576. if (size_bf > size_af) {
  577. if (mc->gart_size > size_bf) {
  578. dev_warn(adev->dev, "limiting GTT\n");
  579. mc->gart_size = size_bf;
  580. }
  581. mc->gart_start = 0;
  582. } else {
  583. if (mc->gart_size > size_af) {
  584. dev_warn(adev->dev, "limiting GTT\n");
  585. mc->gart_size = size_af;
  586. }
  587. mc->gart_start = mc->vram_end + 1;
  588. }
  589. mc->gart_end = mc->gart_start + mc->gart_size - 1;
  590. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  591. mc->gart_size >> 20, mc->gart_start, mc->gart_end);
  592. }
  593. /*
  594. * GPU helpers function.
  595. */
  596. /**
  597. * amdgpu_need_post - check if the hw need post or not
  598. *
  599. * @adev: amdgpu_device pointer
  600. *
  601. * Check if the asic has been initialized (all asics) at driver startup
  602. * or post is needed if hw reset is performed.
  603. * Returns true if need or false if not.
  604. */
  605. bool amdgpu_need_post(struct amdgpu_device *adev)
  606. {
  607. uint32_t reg;
  608. if (adev->has_hw_reset) {
  609. adev->has_hw_reset = false;
  610. return true;
  611. }
  612. /* bios scratch used on CIK+ */
  613. if (adev->asic_type >= CHIP_BONAIRE)
  614. return amdgpu_atombios_scratch_need_asic_init(adev);
  615. /* check MEM_SIZE for older asics */
  616. reg = amdgpu_asic_get_config_memsize(adev);
  617. if ((reg != 0) && (reg != 0xffffffff))
  618. return false;
  619. return true;
  620. }
  621. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  622. {
  623. if (amdgpu_sriov_vf(adev))
  624. return false;
  625. if (amdgpu_passthrough(adev)) {
  626. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  627. * some old smc fw still need driver do vPost otherwise gpu hang, while
  628. * those smc fw version above 22.15 doesn't have this flaw, so we force
  629. * vpost executed for smc version below 22.15
  630. */
  631. if (adev->asic_type == CHIP_FIJI) {
  632. int err;
  633. uint32_t fw_ver;
  634. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  635. /* force vPost if error occured */
  636. if (err)
  637. return true;
  638. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  639. if (fw_ver < 0x00160e00)
  640. return true;
  641. }
  642. }
  643. return amdgpu_need_post(adev);
  644. }
  645. /**
  646. * amdgpu_dummy_page_init - init dummy page used by the driver
  647. *
  648. * @adev: amdgpu_device pointer
  649. *
  650. * Allocate the dummy page used by the driver (all asics).
  651. * This dummy page is used by the driver as a filler for gart entries
  652. * when pages are taken out of the GART
  653. * Returns 0 on sucess, -ENOMEM on failure.
  654. */
  655. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  656. {
  657. if (adev->dummy_page.page)
  658. return 0;
  659. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  660. if (adev->dummy_page.page == NULL)
  661. return -ENOMEM;
  662. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  663. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  664. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  665. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  666. __free_page(adev->dummy_page.page);
  667. adev->dummy_page.page = NULL;
  668. return -ENOMEM;
  669. }
  670. return 0;
  671. }
  672. /**
  673. * amdgpu_dummy_page_fini - free dummy page used by the driver
  674. *
  675. * @adev: amdgpu_device pointer
  676. *
  677. * Frees the dummy page used by the driver (all asics).
  678. */
  679. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  680. {
  681. if (adev->dummy_page.page == NULL)
  682. return;
  683. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  684. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  685. __free_page(adev->dummy_page.page);
  686. adev->dummy_page.page = NULL;
  687. }
  688. /* ATOM accessor methods */
  689. /*
  690. * ATOM is an interpreted byte code stored in tables in the vbios. The
  691. * driver registers callbacks to access registers and the interpreter
  692. * in the driver parses the tables and executes then to program specific
  693. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  694. * atombios.h, and atom.c
  695. */
  696. /**
  697. * cail_pll_read - read PLL register
  698. *
  699. * @info: atom card_info pointer
  700. * @reg: PLL register offset
  701. *
  702. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  703. * Returns the value of the PLL register.
  704. */
  705. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  706. {
  707. return 0;
  708. }
  709. /**
  710. * cail_pll_write - write PLL register
  711. *
  712. * @info: atom card_info pointer
  713. * @reg: PLL register offset
  714. * @val: value to write to the pll register
  715. *
  716. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  717. */
  718. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  719. {
  720. }
  721. /**
  722. * cail_mc_read - read MC (Memory Controller) register
  723. *
  724. * @info: atom card_info pointer
  725. * @reg: MC register offset
  726. *
  727. * Provides an MC register accessor for the atom interpreter (r4xx+).
  728. * Returns the value of the MC register.
  729. */
  730. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  731. {
  732. return 0;
  733. }
  734. /**
  735. * cail_mc_write - write MC (Memory Controller) register
  736. *
  737. * @info: atom card_info pointer
  738. * @reg: MC register offset
  739. * @val: value to write to the pll register
  740. *
  741. * Provides a MC register accessor for the atom interpreter (r4xx+).
  742. */
  743. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  744. {
  745. }
  746. /**
  747. * cail_reg_write - write MMIO register
  748. *
  749. * @info: atom card_info pointer
  750. * @reg: MMIO register offset
  751. * @val: value to write to the pll register
  752. *
  753. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  754. */
  755. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  756. {
  757. struct amdgpu_device *adev = info->dev->dev_private;
  758. WREG32(reg, val);
  759. }
  760. /**
  761. * cail_reg_read - read MMIO register
  762. *
  763. * @info: atom card_info pointer
  764. * @reg: MMIO register offset
  765. *
  766. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  767. * Returns the value of the MMIO register.
  768. */
  769. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  770. {
  771. struct amdgpu_device *adev = info->dev->dev_private;
  772. uint32_t r;
  773. r = RREG32(reg);
  774. return r;
  775. }
  776. /**
  777. * cail_ioreg_write - write IO register
  778. *
  779. * @info: atom card_info pointer
  780. * @reg: IO register offset
  781. * @val: value to write to the pll register
  782. *
  783. * Provides a IO register accessor for the atom interpreter (r4xx+).
  784. */
  785. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  786. {
  787. struct amdgpu_device *adev = info->dev->dev_private;
  788. WREG32_IO(reg, val);
  789. }
  790. /**
  791. * cail_ioreg_read - read IO register
  792. *
  793. * @info: atom card_info pointer
  794. * @reg: IO register offset
  795. *
  796. * Provides an IO register accessor for the atom interpreter (r4xx+).
  797. * Returns the value of the IO register.
  798. */
  799. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  800. {
  801. struct amdgpu_device *adev = info->dev->dev_private;
  802. uint32_t r;
  803. r = RREG32_IO(reg);
  804. return r;
  805. }
  806. static ssize_t amdgpu_atombios_get_vbios_version(struct device *dev,
  807. struct device_attribute *attr,
  808. char *buf)
  809. {
  810. struct drm_device *ddev = dev_get_drvdata(dev);
  811. struct amdgpu_device *adev = ddev->dev_private;
  812. struct atom_context *ctx = adev->mode_info.atom_context;
  813. return snprintf(buf, PAGE_SIZE, "%s\n", ctx->vbios_version);
  814. }
  815. static DEVICE_ATTR(vbios_version, 0444, amdgpu_atombios_get_vbios_version,
  816. NULL);
  817. /**
  818. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  819. *
  820. * @adev: amdgpu_device pointer
  821. *
  822. * Frees the driver info and register access callbacks for the ATOM
  823. * interpreter (r4xx+).
  824. * Called at driver shutdown.
  825. */
  826. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  827. {
  828. if (adev->mode_info.atom_context) {
  829. kfree(adev->mode_info.atom_context->scratch);
  830. kfree(adev->mode_info.atom_context->iio);
  831. }
  832. kfree(adev->mode_info.atom_context);
  833. adev->mode_info.atom_context = NULL;
  834. kfree(adev->mode_info.atom_card_info);
  835. adev->mode_info.atom_card_info = NULL;
  836. device_remove_file(adev->dev, &dev_attr_vbios_version);
  837. }
  838. /**
  839. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  840. *
  841. * @adev: amdgpu_device pointer
  842. *
  843. * Initializes the driver info and register access callbacks for the
  844. * ATOM interpreter (r4xx+).
  845. * Returns 0 on sucess, -ENOMEM on failure.
  846. * Called at driver startup.
  847. */
  848. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  849. {
  850. struct card_info *atom_card_info =
  851. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  852. int ret;
  853. if (!atom_card_info)
  854. return -ENOMEM;
  855. adev->mode_info.atom_card_info = atom_card_info;
  856. atom_card_info->dev = adev->ddev;
  857. atom_card_info->reg_read = cail_reg_read;
  858. atom_card_info->reg_write = cail_reg_write;
  859. /* needed for iio ops */
  860. if (adev->rio_mem) {
  861. atom_card_info->ioreg_read = cail_ioreg_read;
  862. atom_card_info->ioreg_write = cail_ioreg_write;
  863. } else {
  864. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  865. atom_card_info->ioreg_read = cail_reg_read;
  866. atom_card_info->ioreg_write = cail_reg_write;
  867. }
  868. atom_card_info->mc_read = cail_mc_read;
  869. atom_card_info->mc_write = cail_mc_write;
  870. atom_card_info->pll_read = cail_pll_read;
  871. atom_card_info->pll_write = cail_pll_write;
  872. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  873. if (!adev->mode_info.atom_context) {
  874. amdgpu_atombios_fini(adev);
  875. return -ENOMEM;
  876. }
  877. mutex_init(&adev->mode_info.atom_context->mutex);
  878. if (adev->is_atom_fw) {
  879. amdgpu_atomfirmware_scratch_regs_init(adev);
  880. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  881. } else {
  882. amdgpu_atombios_scratch_regs_init(adev);
  883. amdgpu_atombios_allocate_fb_scratch(adev);
  884. }
  885. ret = device_create_file(adev->dev, &dev_attr_vbios_version);
  886. if (ret) {
  887. DRM_ERROR("Failed to create device file for VBIOS version\n");
  888. return ret;
  889. }
  890. return 0;
  891. }
  892. /* if we get transitioned to only one device, take VGA back */
  893. /**
  894. * amdgpu_vga_set_decode - enable/disable vga decode
  895. *
  896. * @cookie: amdgpu_device pointer
  897. * @state: enable/disable vga decode
  898. *
  899. * Enable/disable vga decode (all asics).
  900. * Returns VGA resource flags.
  901. */
  902. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  903. {
  904. struct amdgpu_device *adev = cookie;
  905. amdgpu_asic_set_vga_state(adev, state);
  906. if (state)
  907. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  908. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  909. else
  910. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  911. }
  912. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  913. {
  914. /* defines number of bits in page table versus page directory,
  915. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  916. * page table and the remaining bits are in the page directory */
  917. if (amdgpu_vm_block_size == -1)
  918. return;
  919. if (amdgpu_vm_block_size < 9) {
  920. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  921. amdgpu_vm_block_size);
  922. goto def_value;
  923. }
  924. if (amdgpu_vm_block_size > 24 ||
  925. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  926. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  927. amdgpu_vm_block_size);
  928. goto def_value;
  929. }
  930. return;
  931. def_value:
  932. amdgpu_vm_block_size = -1;
  933. }
  934. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  935. {
  936. /* no need to check the default value */
  937. if (amdgpu_vm_size == -1)
  938. return;
  939. if (!is_power_of_2(amdgpu_vm_size)) {
  940. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  941. amdgpu_vm_size);
  942. goto def_value;
  943. }
  944. if (amdgpu_vm_size < 1) {
  945. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  946. amdgpu_vm_size);
  947. goto def_value;
  948. }
  949. /*
  950. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  951. */
  952. if (amdgpu_vm_size > 1024) {
  953. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  954. amdgpu_vm_size);
  955. goto def_value;
  956. }
  957. return;
  958. def_value:
  959. amdgpu_vm_size = -1;
  960. }
  961. /**
  962. * amdgpu_check_arguments - validate module params
  963. *
  964. * @adev: amdgpu_device pointer
  965. *
  966. * Validates certain module parameters and updates
  967. * the associated values used by the driver (all asics).
  968. */
  969. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  970. {
  971. if (amdgpu_sched_jobs < 4) {
  972. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  973. amdgpu_sched_jobs);
  974. amdgpu_sched_jobs = 4;
  975. } else if (!is_power_of_2(amdgpu_sched_jobs)){
  976. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  977. amdgpu_sched_jobs);
  978. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  979. }
  980. if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
  981. /* gart size must be greater or equal to 32M */
  982. dev_warn(adev->dev, "gart size (%d) too small\n",
  983. amdgpu_gart_size);
  984. amdgpu_gart_size = -1;
  985. }
  986. if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
  987. /* gtt size must be greater or equal to 32M */
  988. dev_warn(adev->dev, "gtt size (%d) too small\n",
  989. amdgpu_gtt_size);
  990. amdgpu_gtt_size = -1;
  991. }
  992. /* valid range is between 4 and 9 inclusive */
  993. if (amdgpu_vm_fragment_size != -1 &&
  994. (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
  995. dev_warn(adev->dev, "valid range is between 4 and 9\n");
  996. amdgpu_vm_fragment_size = -1;
  997. }
  998. amdgpu_check_vm_size(adev);
  999. amdgpu_check_block_size(adev);
  1000. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  1001. !is_power_of_2(amdgpu_vram_page_split))) {
  1002. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  1003. amdgpu_vram_page_split);
  1004. amdgpu_vram_page_split = 1024;
  1005. }
  1006. }
  1007. /**
  1008. * amdgpu_switcheroo_set_state - set switcheroo state
  1009. *
  1010. * @pdev: pci dev pointer
  1011. * @state: vga_switcheroo state
  1012. *
  1013. * Callback for the switcheroo driver. Suspends or resumes the
  1014. * the asics before or after it is powered up using ACPI methods.
  1015. */
  1016. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1017. {
  1018. struct drm_device *dev = pci_get_drvdata(pdev);
  1019. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1020. return;
  1021. if (state == VGA_SWITCHEROO_ON) {
  1022. pr_info("amdgpu: switched on\n");
  1023. /* don't suspend or resume card normally */
  1024. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1025. amdgpu_device_resume(dev, true, true);
  1026. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1027. drm_kms_helper_poll_enable(dev);
  1028. } else {
  1029. pr_info("amdgpu: switched off\n");
  1030. drm_kms_helper_poll_disable(dev);
  1031. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1032. amdgpu_device_suspend(dev, true, true);
  1033. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1034. }
  1035. }
  1036. /**
  1037. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1038. *
  1039. * @pdev: pci dev pointer
  1040. *
  1041. * Callback for the switcheroo driver. Check of the switcheroo
  1042. * state can be changed.
  1043. * Returns true if the state can be changed, false if not.
  1044. */
  1045. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1046. {
  1047. struct drm_device *dev = pci_get_drvdata(pdev);
  1048. /*
  1049. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1050. * locking inversion with the driver load path. And the access here is
  1051. * completely racy anyway. So don't bother with locking for now.
  1052. */
  1053. return dev->open_count == 0;
  1054. }
  1055. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1056. .set_gpu_state = amdgpu_switcheroo_set_state,
  1057. .reprobe = NULL,
  1058. .can_switch = amdgpu_switcheroo_can_switch,
  1059. };
  1060. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1061. enum amd_ip_block_type block_type,
  1062. enum amd_clockgating_state state)
  1063. {
  1064. int i, r = 0;
  1065. for (i = 0; i < adev->num_ip_blocks; i++) {
  1066. if (!adev->ip_blocks[i].status.valid)
  1067. continue;
  1068. if (adev->ip_blocks[i].version->type != block_type)
  1069. continue;
  1070. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1071. continue;
  1072. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1073. (void *)adev, state);
  1074. if (r)
  1075. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1076. adev->ip_blocks[i].version->funcs->name, r);
  1077. }
  1078. return r;
  1079. }
  1080. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1081. enum amd_ip_block_type block_type,
  1082. enum amd_powergating_state state)
  1083. {
  1084. int i, r = 0;
  1085. for (i = 0; i < adev->num_ip_blocks; i++) {
  1086. if (!adev->ip_blocks[i].status.valid)
  1087. continue;
  1088. if (adev->ip_blocks[i].version->type != block_type)
  1089. continue;
  1090. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1091. continue;
  1092. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1093. (void *)adev, state);
  1094. if (r)
  1095. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1096. adev->ip_blocks[i].version->funcs->name, r);
  1097. }
  1098. return r;
  1099. }
  1100. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1101. {
  1102. int i;
  1103. for (i = 0; i < adev->num_ip_blocks; i++) {
  1104. if (!adev->ip_blocks[i].status.valid)
  1105. continue;
  1106. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1107. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1108. }
  1109. }
  1110. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1111. enum amd_ip_block_type block_type)
  1112. {
  1113. int i, r;
  1114. for (i = 0; i < adev->num_ip_blocks; i++) {
  1115. if (!adev->ip_blocks[i].status.valid)
  1116. continue;
  1117. if (adev->ip_blocks[i].version->type == block_type) {
  1118. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1119. if (r)
  1120. return r;
  1121. break;
  1122. }
  1123. }
  1124. return 0;
  1125. }
  1126. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1127. enum amd_ip_block_type block_type)
  1128. {
  1129. int i;
  1130. for (i = 0; i < adev->num_ip_blocks; i++) {
  1131. if (!adev->ip_blocks[i].status.valid)
  1132. continue;
  1133. if (adev->ip_blocks[i].version->type == block_type)
  1134. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1135. }
  1136. return true;
  1137. }
  1138. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1139. enum amd_ip_block_type type)
  1140. {
  1141. int i;
  1142. for (i = 0; i < adev->num_ip_blocks; i++)
  1143. if (adev->ip_blocks[i].version->type == type)
  1144. return &adev->ip_blocks[i];
  1145. return NULL;
  1146. }
  1147. /**
  1148. * amdgpu_ip_block_version_cmp
  1149. *
  1150. * @adev: amdgpu_device pointer
  1151. * @type: enum amd_ip_block_type
  1152. * @major: major version
  1153. * @minor: minor version
  1154. *
  1155. * return 0 if equal or greater
  1156. * return 1 if smaller or the ip_block doesn't exist
  1157. */
  1158. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1159. enum amd_ip_block_type type,
  1160. u32 major, u32 minor)
  1161. {
  1162. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1163. if (ip_block && ((ip_block->version->major > major) ||
  1164. ((ip_block->version->major == major) &&
  1165. (ip_block->version->minor >= minor))))
  1166. return 0;
  1167. return 1;
  1168. }
  1169. /**
  1170. * amdgpu_ip_block_add
  1171. *
  1172. * @adev: amdgpu_device pointer
  1173. * @ip_block_version: pointer to the IP to add
  1174. *
  1175. * Adds the IP block driver information to the collection of IPs
  1176. * on the asic.
  1177. */
  1178. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1179. const struct amdgpu_ip_block_version *ip_block_version)
  1180. {
  1181. if (!ip_block_version)
  1182. return -EINVAL;
  1183. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  1184. ip_block_version->funcs->name);
  1185. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1186. return 0;
  1187. }
  1188. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1189. {
  1190. adev->enable_virtual_display = false;
  1191. if (amdgpu_virtual_display) {
  1192. struct drm_device *ddev = adev->ddev;
  1193. const char *pci_address_name = pci_name(ddev->pdev);
  1194. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1195. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1196. pciaddstr_tmp = pciaddstr;
  1197. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1198. pciaddname = strsep(&pciaddname_tmp, ",");
  1199. if (!strcmp("all", pciaddname)
  1200. || !strcmp(pci_address_name, pciaddname)) {
  1201. long num_crtc;
  1202. int res = -1;
  1203. adev->enable_virtual_display = true;
  1204. if (pciaddname_tmp)
  1205. res = kstrtol(pciaddname_tmp, 10,
  1206. &num_crtc);
  1207. if (!res) {
  1208. if (num_crtc < 1)
  1209. num_crtc = 1;
  1210. if (num_crtc > 6)
  1211. num_crtc = 6;
  1212. adev->mode_info.num_crtc = num_crtc;
  1213. } else {
  1214. adev->mode_info.num_crtc = 1;
  1215. }
  1216. break;
  1217. }
  1218. }
  1219. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1220. amdgpu_virtual_display, pci_address_name,
  1221. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1222. kfree(pciaddstr);
  1223. }
  1224. }
  1225. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1226. {
  1227. const char *chip_name;
  1228. char fw_name[30];
  1229. int err;
  1230. const struct gpu_info_firmware_header_v1_0 *hdr;
  1231. adev->firmware.gpu_info_fw = NULL;
  1232. switch (adev->asic_type) {
  1233. case CHIP_TOPAZ:
  1234. case CHIP_TONGA:
  1235. case CHIP_FIJI:
  1236. case CHIP_POLARIS11:
  1237. case CHIP_POLARIS10:
  1238. case CHIP_POLARIS12:
  1239. case CHIP_CARRIZO:
  1240. case CHIP_STONEY:
  1241. #ifdef CONFIG_DRM_AMDGPU_SI
  1242. case CHIP_VERDE:
  1243. case CHIP_TAHITI:
  1244. case CHIP_PITCAIRN:
  1245. case CHIP_OLAND:
  1246. case CHIP_HAINAN:
  1247. #endif
  1248. #ifdef CONFIG_DRM_AMDGPU_CIK
  1249. case CHIP_BONAIRE:
  1250. case CHIP_HAWAII:
  1251. case CHIP_KAVERI:
  1252. case CHIP_KABINI:
  1253. case CHIP_MULLINS:
  1254. #endif
  1255. default:
  1256. return 0;
  1257. case CHIP_VEGA10:
  1258. chip_name = "vega10";
  1259. break;
  1260. case CHIP_RAVEN:
  1261. chip_name = "raven";
  1262. break;
  1263. }
  1264. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1265. err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
  1266. if (err) {
  1267. dev_err(adev->dev,
  1268. "Failed to load gpu_info firmware \"%s\"\n",
  1269. fw_name);
  1270. goto out;
  1271. }
  1272. err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
  1273. if (err) {
  1274. dev_err(adev->dev,
  1275. "Failed to validate gpu_info firmware \"%s\"\n",
  1276. fw_name);
  1277. goto out;
  1278. }
  1279. hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
  1280. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1281. switch (hdr->version_major) {
  1282. case 1:
  1283. {
  1284. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1285. (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
  1286. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1287. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1288. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1289. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1290. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1291. adev->gfx.config.max_texture_channel_caches =
  1292. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1293. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1294. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1295. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1296. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1297. adev->gfx.config.double_offchip_lds_buf =
  1298. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1299. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1300. adev->gfx.cu_info.max_waves_per_simd =
  1301. le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
  1302. adev->gfx.cu_info.max_scratch_slots_per_cu =
  1303. le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
  1304. adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
  1305. break;
  1306. }
  1307. default:
  1308. dev_err(adev->dev,
  1309. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1310. err = -EINVAL;
  1311. goto out;
  1312. }
  1313. out:
  1314. return err;
  1315. }
  1316. static int amdgpu_early_init(struct amdgpu_device *adev)
  1317. {
  1318. int i, r;
  1319. amdgpu_device_enable_virtual_display(adev);
  1320. switch (adev->asic_type) {
  1321. case CHIP_TOPAZ:
  1322. case CHIP_TONGA:
  1323. case CHIP_FIJI:
  1324. case CHIP_POLARIS11:
  1325. case CHIP_POLARIS10:
  1326. case CHIP_POLARIS12:
  1327. case CHIP_CARRIZO:
  1328. case CHIP_STONEY:
  1329. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1330. adev->family = AMDGPU_FAMILY_CZ;
  1331. else
  1332. adev->family = AMDGPU_FAMILY_VI;
  1333. r = vi_set_ip_blocks(adev);
  1334. if (r)
  1335. return r;
  1336. break;
  1337. #ifdef CONFIG_DRM_AMDGPU_SI
  1338. case CHIP_VERDE:
  1339. case CHIP_TAHITI:
  1340. case CHIP_PITCAIRN:
  1341. case CHIP_OLAND:
  1342. case CHIP_HAINAN:
  1343. adev->family = AMDGPU_FAMILY_SI;
  1344. r = si_set_ip_blocks(adev);
  1345. if (r)
  1346. return r;
  1347. break;
  1348. #endif
  1349. #ifdef CONFIG_DRM_AMDGPU_CIK
  1350. case CHIP_BONAIRE:
  1351. case CHIP_HAWAII:
  1352. case CHIP_KAVERI:
  1353. case CHIP_KABINI:
  1354. case CHIP_MULLINS:
  1355. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1356. adev->family = AMDGPU_FAMILY_CI;
  1357. else
  1358. adev->family = AMDGPU_FAMILY_KV;
  1359. r = cik_set_ip_blocks(adev);
  1360. if (r)
  1361. return r;
  1362. break;
  1363. #endif
  1364. case CHIP_VEGA10:
  1365. case CHIP_RAVEN:
  1366. if (adev->asic_type == CHIP_RAVEN)
  1367. adev->family = AMDGPU_FAMILY_RV;
  1368. else
  1369. adev->family = AMDGPU_FAMILY_AI;
  1370. r = soc15_set_ip_blocks(adev);
  1371. if (r)
  1372. return r;
  1373. break;
  1374. default:
  1375. /* FIXME: not supported yet */
  1376. return -EINVAL;
  1377. }
  1378. r = amdgpu_device_parse_gpu_info_fw(adev);
  1379. if (r)
  1380. return r;
  1381. if (amdgpu_sriov_vf(adev)) {
  1382. r = amdgpu_virt_request_full_gpu(adev, true);
  1383. if (r)
  1384. return r;
  1385. }
  1386. for (i = 0; i < adev->num_ip_blocks; i++) {
  1387. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1388. DRM_ERROR("disabled ip block: %d <%s>\n",
  1389. i, adev->ip_blocks[i].version->funcs->name);
  1390. adev->ip_blocks[i].status.valid = false;
  1391. } else {
  1392. if (adev->ip_blocks[i].version->funcs->early_init) {
  1393. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1394. if (r == -ENOENT) {
  1395. adev->ip_blocks[i].status.valid = false;
  1396. } else if (r) {
  1397. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1398. adev->ip_blocks[i].version->funcs->name, r);
  1399. return r;
  1400. } else {
  1401. adev->ip_blocks[i].status.valid = true;
  1402. }
  1403. } else {
  1404. adev->ip_blocks[i].status.valid = true;
  1405. }
  1406. }
  1407. }
  1408. adev->cg_flags &= amdgpu_cg_mask;
  1409. adev->pg_flags &= amdgpu_pg_mask;
  1410. return 0;
  1411. }
  1412. static int amdgpu_init(struct amdgpu_device *adev)
  1413. {
  1414. int i, r;
  1415. for (i = 0; i < adev->num_ip_blocks; i++) {
  1416. if (!adev->ip_blocks[i].status.valid)
  1417. continue;
  1418. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1419. if (r) {
  1420. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1421. adev->ip_blocks[i].version->funcs->name, r);
  1422. return r;
  1423. }
  1424. adev->ip_blocks[i].status.sw = true;
  1425. /* need to do gmc hw init early so we can allocate gpu mem */
  1426. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1427. r = amdgpu_vram_scratch_init(adev);
  1428. if (r) {
  1429. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1430. return r;
  1431. }
  1432. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1433. if (r) {
  1434. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1435. return r;
  1436. }
  1437. r = amdgpu_wb_init(adev);
  1438. if (r) {
  1439. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1440. return r;
  1441. }
  1442. adev->ip_blocks[i].status.hw = true;
  1443. /* right after GMC hw init, we create CSA */
  1444. if (amdgpu_sriov_vf(adev)) {
  1445. r = amdgpu_allocate_static_csa(adev);
  1446. if (r) {
  1447. DRM_ERROR("allocate CSA failed %d\n", r);
  1448. return r;
  1449. }
  1450. }
  1451. }
  1452. }
  1453. for (i = 0; i < adev->num_ip_blocks; i++) {
  1454. if (!adev->ip_blocks[i].status.sw)
  1455. continue;
  1456. /* gmc hw init is done early */
  1457. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1458. continue;
  1459. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1460. if (r) {
  1461. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1462. adev->ip_blocks[i].version->funcs->name, r);
  1463. return r;
  1464. }
  1465. adev->ip_blocks[i].status.hw = true;
  1466. }
  1467. return 0;
  1468. }
  1469. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1470. {
  1471. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1472. }
  1473. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1474. {
  1475. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1476. AMDGPU_RESET_MAGIC_NUM);
  1477. }
  1478. static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
  1479. {
  1480. int i = 0, r;
  1481. for (i = 0; i < adev->num_ip_blocks; i++) {
  1482. if (!adev->ip_blocks[i].status.valid)
  1483. continue;
  1484. /* skip CG for VCE/UVD, it's handled specially */
  1485. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1486. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1487. /* enable clockgating to save power */
  1488. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1489. AMD_CG_STATE_GATE);
  1490. if (r) {
  1491. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1492. adev->ip_blocks[i].version->funcs->name, r);
  1493. return r;
  1494. }
  1495. }
  1496. }
  1497. return 0;
  1498. }
  1499. static int amdgpu_late_init(struct amdgpu_device *adev)
  1500. {
  1501. int i = 0, r;
  1502. for (i = 0; i < adev->num_ip_blocks; i++) {
  1503. if (!adev->ip_blocks[i].status.valid)
  1504. continue;
  1505. if (adev->ip_blocks[i].version->funcs->late_init) {
  1506. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1507. if (r) {
  1508. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1509. adev->ip_blocks[i].version->funcs->name, r);
  1510. return r;
  1511. }
  1512. adev->ip_blocks[i].status.late_initialized = true;
  1513. }
  1514. }
  1515. mod_delayed_work(system_wq, &adev->late_init_work,
  1516. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1517. amdgpu_fill_reset_magic(adev);
  1518. return 0;
  1519. }
  1520. static int amdgpu_fini(struct amdgpu_device *adev)
  1521. {
  1522. int i, r;
  1523. /* need to disable SMC first */
  1524. for (i = 0; i < adev->num_ip_blocks; i++) {
  1525. if (!adev->ip_blocks[i].status.hw)
  1526. continue;
  1527. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1528. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1529. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1530. AMD_CG_STATE_UNGATE);
  1531. if (r) {
  1532. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1533. adev->ip_blocks[i].version->funcs->name, r);
  1534. return r;
  1535. }
  1536. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1537. /* XXX handle errors */
  1538. if (r) {
  1539. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1540. adev->ip_blocks[i].version->funcs->name, r);
  1541. }
  1542. adev->ip_blocks[i].status.hw = false;
  1543. break;
  1544. }
  1545. }
  1546. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1547. if (!adev->ip_blocks[i].status.hw)
  1548. continue;
  1549. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1550. amdgpu_wb_fini(adev);
  1551. amdgpu_vram_scratch_fini(adev);
  1552. }
  1553. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1554. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1555. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1556. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1557. AMD_CG_STATE_UNGATE);
  1558. if (r) {
  1559. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1560. adev->ip_blocks[i].version->funcs->name, r);
  1561. return r;
  1562. }
  1563. }
  1564. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1565. /* XXX handle errors */
  1566. if (r) {
  1567. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1568. adev->ip_blocks[i].version->funcs->name, r);
  1569. }
  1570. adev->ip_blocks[i].status.hw = false;
  1571. }
  1572. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1573. if (!adev->ip_blocks[i].status.sw)
  1574. continue;
  1575. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1576. /* XXX handle errors */
  1577. if (r) {
  1578. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1579. adev->ip_blocks[i].version->funcs->name, r);
  1580. }
  1581. adev->ip_blocks[i].status.sw = false;
  1582. adev->ip_blocks[i].status.valid = false;
  1583. }
  1584. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1585. if (!adev->ip_blocks[i].status.late_initialized)
  1586. continue;
  1587. if (adev->ip_blocks[i].version->funcs->late_fini)
  1588. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1589. adev->ip_blocks[i].status.late_initialized = false;
  1590. }
  1591. if (amdgpu_sriov_vf(adev)) {
  1592. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1593. amdgpu_virt_release_full_gpu(adev, false);
  1594. }
  1595. return 0;
  1596. }
  1597. static void amdgpu_late_init_func_handler(struct work_struct *work)
  1598. {
  1599. struct amdgpu_device *adev =
  1600. container_of(work, struct amdgpu_device, late_init_work.work);
  1601. amdgpu_late_set_cg_state(adev);
  1602. }
  1603. int amdgpu_suspend(struct amdgpu_device *adev)
  1604. {
  1605. int i, r;
  1606. if (amdgpu_sriov_vf(adev))
  1607. amdgpu_virt_request_full_gpu(adev, false);
  1608. /* ungate SMC block first */
  1609. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1610. AMD_CG_STATE_UNGATE);
  1611. if (r) {
  1612. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1613. }
  1614. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1615. if (!adev->ip_blocks[i].status.valid)
  1616. continue;
  1617. /* ungate blocks so that suspend can properly shut them down */
  1618. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1619. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1620. AMD_CG_STATE_UNGATE);
  1621. if (r) {
  1622. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1623. adev->ip_blocks[i].version->funcs->name, r);
  1624. }
  1625. }
  1626. /* XXX handle errors */
  1627. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1628. /* XXX handle errors */
  1629. if (r) {
  1630. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1631. adev->ip_blocks[i].version->funcs->name, r);
  1632. }
  1633. }
  1634. if (amdgpu_sriov_vf(adev))
  1635. amdgpu_virt_release_full_gpu(adev, false);
  1636. return 0;
  1637. }
  1638. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1639. {
  1640. int i, r;
  1641. static enum amd_ip_block_type ip_order[] = {
  1642. AMD_IP_BLOCK_TYPE_GMC,
  1643. AMD_IP_BLOCK_TYPE_COMMON,
  1644. AMD_IP_BLOCK_TYPE_IH,
  1645. };
  1646. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1647. int j;
  1648. struct amdgpu_ip_block *block;
  1649. for (j = 0; j < adev->num_ip_blocks; j++) {
  1650. block = &adev->ip_blocks[j];
  1651. if (block->version->type != ip_order[i] ||
  1652. !block->status.valid)
  1653. continue;
  1654. r = block->version->funcs->hw_init(adev);
  1655. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1656. }
  1657. }
  1658. return 0;
  1659. }
  1660. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1661. {
  1662. int i, r;
  1663. static enum amd_ip_block_type ip_order[] = {
  1664. AMD_IP_BLOCK_TYPE_SMC,
  1665. AMD_IP_BLOCK_TYPE_DCE,
  1666. AMD_IP_BLOCK_TYPE_GFX,
  1667. AMD_IP_BLOCK_TYPE_SDMA,
  1668. AMD_IP_BLOCK_TYPE_UVD,
  1669. AMD_IP_BLOCK_TYPE_VCE
  1670. };
  1671. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1672. int j;
  1673. struct amdgpu_ip_block *block;
  1674. for (j = 0; j < adev->num_ip_blocks; j++) {
  1675. block = &adev->ip_blocks[j];
  1676. if (block->version->type != ip_order[i] ||
  1677. !block->status.valid)
  1678. continue;
  1679. r = block->version->funcs->hw_init(adev);
  1680. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1681. }
  1682. }
  1683. return 0;
  1684. }
  1685. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1686. {
  1687. int i, r;
  1688. for (i = 0; i < adev->num_ip_blocks; i++) {
  1689. if (!adev->ip_blocks[i].status.valid)
  1690. continue;
  1691. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1692. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1693. adev->ip_blocks[i].version->type ==
  1694. AMD_IP_BLOCK_TYPE_IH) {
  1695. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1696. if (r) {
  1697. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1698. adev->ip_blocks[i].version->funcs->name, r);
  1699. return r;
  1700. }
  1701. }
  1702. }
  1703. return 0;
  1704. }
  1705. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1706. {
  1707. int i, r;
  1708. for (i = 0; i < adev->num_ip_blocks; i++) {
  1709. if (!adev->ip_blocks[i].status.valid)
  1710. continue;
  1711. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1712. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1713. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1714. continue;
  1715. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1716. if (r) {
  1717. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1718. adev->ip_blocks[i].version->funcs->name, r);
  1719. return r;
  1720. }
  1721. }
  1722. return 0;
  1723. }
  1724. static int amdgpu_resume(struct amdgpu_device *adev)
  1725. {
  1726. int r;
  1727. r = amdgpu_resume_phase1(adev);
  1728. if (r)
  1729. return r;
  1730. r = amdgpu_resume_phase2(adev);
  1731. return r;
  1732. }
  1733. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1734. {
  1735. if (adev->is_atom_fw) {
  1736. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1737. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1738. } else {
  1739. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1740. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1741. }
  1742. }
  1743. /**
  1744. * amdgpu_device_init - initialize the driver
  1745. *
  1746. * @adev: amdgpu_device pointer
  1747. * @pdev: drm dev pointer
  1748. * @pdev: pci dev pointer
  1749. * @flags: driver flags
  1750. *
  1751. * Initializes the driver info and hw (all asics).
  1752. * Returns 0 for success or an error on failure.
  1753. * Called at driver startup.
  1754. */
  1755. int amdgpu_device_init(struct amdgpu_device *adev,
  1756. struct drm_device *ddev,
  1757. struct pci_dev *pdev,
  1758. uint32_t flags)
  1759. {
  1760. int r, i;
  1761. bool runtime = false;
  1762. u32 max_MBps;
  1763. adev->shutdown = false;
  1764. adev->dev = &pdev->dev;
  1765. adev->ddev = ddev;
  1766. adev->pdev = pdev;
  1767. adev->flags = flags;
  1768. adev->asic_type = flags & AMD_ASIC_MASK;
  1769. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1770. adev->mc.gart_size = 512 * 1024 * 1024;
  1771. adev->accel_working = false;
  1772. adev->num_rings = 0;
  1773. adev->mman.buffer_funcs = NULL;
  1774. adev->mman.buffer_funcs_ring = NULL;
  1775. adev->vm_manager.vm_pte_funcs = NULL;
  1776. adev->vm_manager.vm_pte_num_rings = 0;
  1777. adev->gart.gart_funcs = NULL;
  1778. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1779. adev->smc_rreg = &amdgpu_invalid_rreg;
  1780. adev->smc_wreg = &amdgpu_invalid_wreg;
  1781. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1782. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1783. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1784. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1785. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1786. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1787. adev->didt_rreg = &amdgpu_invalid_rreg;
  1788. adev->didt_wreg = &amdgpu_invalid_wreg;
  1789. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1790. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1791. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1792. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1793. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1794. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1795. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1796. /* mutex initialization are all done here so we
  1797. * can recall function without having locking issues */
  1798. atomic_set(&adev->irq.ih.lock, 0);
  1799. mutex_init(&adev->firmware.mutex);
  1800. mutex_init(&adev->pm.mutex);
  1801. mutex_init(&adev->gfx.gpu_clock_mutex);
  1802. mutex_init(&adev->srbm_mutex);
  1803. mutex_init(&adev->grbm_idx_mutex);
  1804. mutex_init(&adev->mn_lock);
  1805. hash_init(adev->mn_hash);
  1806. amdgpu_check_arguments(adev);
  1807. spin_lock_init(&adev->mmio_idx_lock);
  1808. spin_lock_init(&adev->smc_idx_lock);
  1809. spin_lock_init(&adev->pcie_idx_lock);
  1810. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1811. spin_lock_init(&adev->didt_idx_lock);
  1812. spin_lock_init(&adev->gc_cac_idx_lock);
  1813. spin_lock_init(&adev->se_cac_idx_lock);
  1814. spin_lock_init(&adev->audio_endpt_idx_lock);
  1815. spin_lock_init(&adev->mm_stats.lock);
  1816. INIT_LIST_HEAD(&adev->shadow_list);
  1817. mutex_init(&adev->shadow_list_lock);
  1818. INIT_LIST_HEAD(&adev->gtt_list);
  1819. spin_lock_init(&adev->gtt_list_lock);
  1820. INIT_LIST_HEAD(&adev->ring_lru_list);
  1821. spin_lock_init(&adev->ring_lru_list_lock);
  1822. INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
  1823. /* Registers mapping */
  1824. /* TODO: block userspace mapping of io register */
  1825. if (adev->asic_type >= CHIP_BONAIRE) {
  1826. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1827. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1828. } else {
  1829. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1830. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1831. }
  1832. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1833. if (adev->rmmio == NULL) {
  1834. return -ENOMEM;
  1835. }
  1836. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1837. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1838. if (adev->asic_type >= CHIP_BONAIRE)
  1839. /* doorbell bar mapping */
  1840. amdgpu_doorbell_init(adev);
  1841. /* io port mapping */
  1842. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1843. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1844. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1845. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1846. break;
  1847. }
  1848. }
  1849. if (adev->rio_mem == NULL)
  1850. DRM_INFO("PCI I/O BAR is not found.\n");
  1851. /* early init functions */
  1852. r = amdgpu_early_init(adev);
  1853. if (r)
  1854. return r;
  1855. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1856. /* this will fail for cards that aren't VGA class devices, just
  1857. * ignore it */
  1858. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1859. if (amdgpu_runtime_pm == 1)
  1860. runtime = true;
  1861. if (amdgpu_device_is_px(ddev))
  1862. runtime = true;
  1863. if (!pci_is_thunderbolt_attached(adev->pdev))
  1864. vga_switcheroo_register_client(adev->pdev,
  1865. &amdgpu_switcheroo_ops, runtime);
  1866. if (runtime)
  1867. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1868. /* Read BIOS */
  1869. if (!amdgpu_get_bios(adev)) {
  1870. r = -EINVAL;
  1871. goto failed;
  1872. }
  1873. r = amdgpu_atombios_init(adev);
  1874. if (r) {
  1875. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1876. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
  1877. goto failed;
  1878. }
  1879. /* detect if we are with an SRIOV vbios */
  1880. amdgpu_device_detect_sriov_bios(adev);
  1881. /* Post card if necessary */
  1882. if (amdgpu_vpost_needed(adev)) {
  1883. if (!adev->bios) {
  1884. dev_err(adev->dev, "no vBIOS found\n");
  1885. amdgpu_vf_error_put(AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
  1886. r = -EINVAL;
  1887. goto failed;
  1888. }
  1889. DRM_INFO("GPU posting now...\n");
  1890. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1891. if (r) {
  1892. dev_err(adev->dev, "gpu post error!\n");
  1893. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_POST_ERROR, 0, 0);
  1894. goto failed;
  1895. }
  1896. } else {
  1897. DRM_INFO("GPU post is not needed\n");
  1898. }
  1899. if (adev->is_atom_fw) {
  1900. /* Initialize clocks */
  1901. r = amdgpu_atomfirmware_get_clock_info(adev);
  1902. if (r) {
  1903. dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
  1904. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1905. goto failed;
  1906. }
  1907. } else {
  1908. /* Initialize clocks */
  1909. r = amdgpu_atombios_get_clock_info(adev);
  1910. if (r) {
  1911. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1912. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1913. goto failed;
  1914. }
  1915. /* init i2c buses */
  1916. amdgpu_atombios_i2c_init(adev);
  1917. }
  1918. /* Fence driver */
  1919. r = amdgpu_fence_driver_init(adev);
  1920. if (r) {
  1921. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1922. amdgpu_vf_error_put(AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
  1923. goto failed;
  1924. }
  1925. /* init the mode config */
  1926. drm_mode_config_init(adev->ddev);
  1927. r = amdgpu_init(adev);
  1928. if (r) {
  1929. dev_err(adev->dev, "amdgpu_init failed\n");
  1930. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
  1931. amdgpu_fini(adev);
  1932. goto failed;
  1933. }
  1934. adev->accel_working = true;
  1935. amdgpu_vm_check_compute_bug(adev);
  1936. /* Initialize the buffer migration limit. */
  1937. if (amdgpu_moverate >= 0)
  1938. max_MBps = amdgpu_moverate;
  1939. else
  1940. max_MBps = 8; /* Allow 8 MB/s. */
  1941. /* Get a log2 for easy divisions. */
  1942. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1943. r = amdgpu_ib_pool_init(adev);
  1944. if (r) {
  1945. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1946. amdgpu_vf_error_put(AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
  1947. goto failed;
  1948. }
  1949. r = amdgpu_ib_ring_tests(adev);
  1950. if (r)
  1951. DRM_ERROR("ib ring test failed (%d).\n", r);
  1952. amdgpu_fbdev_init(adev);
  1953. r = amdgpu_gem_debugfs_init(adev);
  1954. if (r)
  1955. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1956. r = amdgpu_debugfs_regs_init(adev);
  1957. if (r)
  1958. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1959. r = amdgpu_debugfs_test_ib_ring_init(adev);
  1960. if (r)
  1961. DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
  1962. r = amdgpu_debugfs_firmware_init(adev);
  1963. if (r)
  1964. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  1965. r = amdgpu_debugfs_vbios_dump_init(adev);
  1966. if (r)
  1967. DRM_ERROR("Creating vbios dump debugfs failed (%d).\n", r);
  1968. if ((amdgpu_testing & 1)) {
  1969. if (adev->accel_working)
  1970. amdgpu_test_moves(adev);
  1971. else
  1972. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1973. }
  1974. if (amdgpu_benchmarking) {
  1975. if (adev->accel_working)
  1976. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1977. else
  1978. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1979. }
  1980. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1981. * explicit gating rather than handling it automatically.
  1982. */
  1983. r = amdgpu_late_init(adev);
  1984. if (r) {
  1985. dev_err(adev->dev, "amdgpu_late_init failed\n");
  1986. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
  1987. goto failed;
  1988. }
  1989. return 0;
  1990. failed:
  1991. amdgpu_vf_error_trans_all(adev);
  1992. if (runtime)
  1993. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1994. return r;
  1995. }
  1996. /**
  1997. * amdgpu_device_fini - tear down the driver
  1998. *
  1999. * @adev: amdgpu_device pointer
  2000. *
  2001. * Tear down the driver info (all asics).
  2002. * Called at driver shutdown.
  2003. */
  2004. void amdgpu_device_fini(struct amdgpu_device *adev)
  2005. {
  2006. int r;
  2007. DRM_INFO("amdgpu: finishing device.\n");
  2008. adev->shutdown = true;
  2009. if (adev->mode_info.mode_config_initialized)
  2010. drm_crtc_force_disable_all(adev->ddev);
  2011. /* evict vram memory */
  2012. amdgpu_bo_evict_vram(adev);
  2013. amdgpu_ib_pool_fini(adev);
  2014. amdgpu_fence_driver_fini(adev);
  2015. amdgpu_fbdev_fini(adev);
  2016. r = amdgpu_fini(adev);
  2017. if (adev->firmware.gpu_info_fw) {
  2018. release_firmware(adev->firmware.gpu_info_fw);
  2019. adev->firmware.gpu_info_fw = NULL;
  2020. }
  2021. adev->accel_working = false;
  2022. cancel_delayed_work_sync(&adev->late_init_work);
  2023. /* free i2c buses */
  2024. amdgpu_i2c_fini(adev);
  2025. amdgpu_atombios_fini(adev);
  2026. kfree(adev->bios);
  2027. adev->bios = NULL;
  2028. if (!pci_is_thunderbolt_attached(adev->pdev))
  2029. vga_switcheroo_unregister_client(adev->pdev);
  2030. if (adev->flags & AMD_IS_PX)
  2031. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2032. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2033. if (adev->rio_mem)
  2034. pci_iounmap(adev->pdev, adev->rio_mem);
  2035. adev->rio_mem = NULL;
  2036. iounmap(adev->rmmio);
  2037. adev->rmmio = NULL;
  2038. if (adev->asic_type >= CHIP_BONAIRE)
  2039. amdgpu_doorbell_fini(adev);
  2040. amdgpu_debugfs_regs_cleanup(adev);
  2041. }
  2042. /*
  2043. * Suspend & resume.
  2044. */
  2045. /**
  2046. * amdgpu_device_suspend - initiate device suspend
  2047. *
  2048. * @pdev: drm dev pointer
  2049. * @state: suspend state
  2050. *
  2051. * Puts the hw in the suspend state (all asics).
  2052. * Returns 0 for success or an error on failure.
  2053. * Called at driver suspend.
  2054. */
  2055. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2056. {
  2057. struct amdgpu_device *adev;
  2058. struct drm_crtc *crtc;
  2059. struct drm_connector *connector;
  2060. int r;
  2061. if (dev == NULL || dev->dev_private == NULL) {
  2062. return -ENODEV;
  2063. }
  2064. adev = dev->dev_private;
  2065. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2066. return 0;
  2067. drm_kms_helper_poll_disable(dev);
  2068. /* turn off display hw */
  2069. drm_modeset_lock_all(dev);
  2070. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2071. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2072. }
  2073. drm_modeset_unlock_all(dev);
  2074. amdgpu_amdkfd_suspend(adev);
  2075. /* unpin the front buffers and cursors */
  2076. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2077. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2078. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2079. struct amdgpu_bo *robj;
  2080. if (amdgpu_crtc->cursor_bo) {
  2081. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2082. r = amdgpu_bo_reserve(aobj, true);
  2083. if (r == 0) {
  2084. amdgpu_bo_unpin(aobj);
  2085. amdgpu_bo_unreserve(aobj);
  2086. }
  2087. }
  2088. if (rfb == NULL || rfb->obj == NULL) {
  2089. continue;
  2090. }
  2091. robj = gem_to_amdgpu_bo(rfb->obj);
  2092. /* don't unpin kernel fb objects */
  2093. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2094. r = amdgpu_bo_reserve(robj, true);
  2095. if (r == 0) {
  2096. amdgpu_bo_unpin(robj);
  2097. amdgpu_bo_unreserve(robj);
  2098. }
  2099. }
  2100. }
  2101. /* evict vram memory */
  2102. amdgpu_bo_evict_vram(adev);
  2103. amdgpu_fence_driver_suspend(adev);
  2104. r = amdgpu_suspend(adev);
  2105. /* evict remaining vram memory
  2106. * This second call to evict vram is to evict the gart page table
  2107. * using the CPU.
  2108. */
  2109. amdgpu_bo_evict_vram(adev);
  2110. amdgpu_atombios_scratch_regs_save(adev);
  2111. pci_save_state(dev->pdev);
  2112. if (suspend) {
  2113. /* Shut down the device */
  2114. pci_disable_device(dev->pdev);
  2115. pci_set_power_state(dev->pdev, PCI_D3hot);
  2116. } else {
  2117. r = amdgpu_asic_reset(adev);
  2118. if (r)
  2119. DRM_ERROR("amdgpu asic reset failed\n");
  2120. }
  2121. if (fbcon) {
  2122. console_lock();
  2123. amdgpu_fbdev_set_suspend(adev, 1);
  2124. console_unlock();
  2125. }
  2126. return 0;
  2127. }
  2128. /**
  2129. * amdgpu_device_resume - initiate device resume
  2130. *
  2131. * @pdev: drm dev pointer
  2132. *
  2133. * Bring the hw back to operating state (all asics).
  2134. * Returns 0 for success or an error on failure.
  2135. * Called at driver resume.
  2136. */
  2137. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2138. {
  2139. struct drm_connector *connector;
  2140. struct amdgpu_device *adev = dev->dev_private;
  2141. struct drm_crtc *crtc;
  2142. int r = 0;
  2143. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2144. return 0;
  2145. if (fbcon)
  2146. console_lock();
  2147. if (resume) {
  2148. pci_set_power_state(dev->pdev, PCI_D0);
  2149. pci_restore_state(dev->pdev);
  2150. r = pci_enable_device(dev->pdev);
  2151. if (r)
  2152. goto unlock;
  2153. }
  2154. amdgpu_atombios_scratch_regs_restore(adev);
  2155. /* post card */
  2156. if (amdgpu_need_post(adev)) {
  2157. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2158. if (r)
  2159. DRM_ERROR("amdgpu asic init failed\n");
  2160. }
  2161. r = amdgpu_resume(adev);
  2162. if (r) {
  2163. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2164. goto unlock;
  2165. }
  2166. amdgpu_fence_driver_resume(adev);
  2167. if (resume) {
  2168. r = amdgpu_ib_ring_tests(adev);
  2169. if (r)
  2170. DRM_ERROR("ib ring test failed (%d).\n", r);
  2171. }
  2172. r = amdgpu_late_init(adev);
  2173. if (r)
  2174. goto unlock;
  2175. /* pin cursors */
  2176. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2177. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2178. if (amdgpu_crtc->cursor_bo) {
  2179. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2180. r = amdgpu_bo_reserve(aobj, true);
  2181. if (r == 0) {
  2182. r = amdgpu_bo_pin(aobj,
  2183. AMDGPU_GEM_DOMAIN_VRAM,
  2184. &amdgpu_crtc->cursor_addr);
  2185. if (r != 0)
  2186. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2187. amdgpu_bo_unreserve(aobj);
  2188. }
  2189. }
  2190. }
  2191. r = amdgpu_amdkfd_resume(adev);
  2192. if (r)
  2193. return r;
  2194. /* blat the mode back in */
  2195. if (fbcon) {
  2196. drm_helper_resume_force_mode(dev);
  2197. /* turn on display hw */
  2198. drm_modeset_lock_all(dev);
  2199. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2200. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2201. }
  2202. drm_modeset_unlock_all(dev);
  2203. }
  2204. drm_kms_helper_poll_enable(dev);
  2205. /*
  2206. * Most of the connector probing functions try to acquire runtime pm
  2207. * refs to ensure that the GPU is powered on when connector polling is
  2208. * performed. Since we're calling this from a runtime PM callback,
  2209. * trying to acquire rpm refs will cause us to deadlock.
  2210. *
  2211. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2212. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2213. */
  2214. #ifdef CONFIG_PM
  2215. dev->dev->power.disable_depth++;
  2216. #endif
  2217. drm_helper_hpd_irq_event(dev);
  2218. #ifdef CONFIG_PM
  2219. dev->dev->power.disable_depth--;
  2220. #endif
  2221. if (fbcon)
  2222. amdgpu_fbdev_set_suspend(adev, 0);
  2223. unlock:
  2224. if (fbcon)
  2225. console_unlock();
  2226. return r;
  2227. }
  2228. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2229. {
  2230. int i;
  2231. bool asic_hang = false;
  2232. for (i = 0; i < adev->num_ip_blocks; i++) {
  2233. if (!adev->ip_blocks[i].status.valid)
  2234. continue;
  2235. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2236. adev->ip_blocks[i].status.hang =
  2237. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2238. if (adev->ip_blocks[i].status.hang) {
  2239. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2240. asic_hang = true;
  2241. }
  2242. }
  2243. return asic_hang;
  2244. }
  2245. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2246. {
  2247. int i, r = 0;
  2248. for (i = 0; i < adev->num_ip_blocks; i++) {
  2249. if (!adev->ip_blocks[i].status.valid)
  2250. continue;
  2251. if (adev->ip_blocks[i].status.hang &&
  2252. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2253. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2254. if (r)
  2255. return r;
  2256. }
  2257. }
  2258. return 0;
  2259. }
  2260. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2261. {
  2262. int i;
  2263. for (i = 0; i < adev->num_ip_blocks; i++) {
  2264. if (!adev->ip_blocks[i].status.valid)
  2265. continue;
  2266. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2267. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2268. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2269. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
  2270. if (adev->ip_blocks[i].status.hang) {
  2271. DRM_INFO("Some block need full reset!\n");
  2272. return true;
  2273. }
  2274. }
  2275. }
  2276. return false;
  2277. }
  2278. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2279. {
  2280. int i, r = 0;
  2281. for (i = 0; i < adev->num_ip_blocks; i++) {
  2282. if (!adev->ip_blocks[i].status.valid)
  2283. continue;
  2284. if (adev->ip_blocks[i].status.hang &&
  2285. adev->ip_blocks[i].version->funcs->soft_reset) {
  2286. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2287. if (r)
  2288. return r;
  2289. }
  2290. }
  2291. return 0;
  2292. }
  2293. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2294. {
  2295. int i, r = 0;
  2296. for (i = 0; i < adev->num_ip_blocks; i++) {
  2297. if (!adev->ip_blocks[i].status.valid)
  2298. continue;
  2299. if (adev->ip_blocks[i].status.hang &&
  2300. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2301. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2302. if (r)
  2303. return r;
  2304. }
  2305. return 0;
  2306. }
  2307. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2308. {
  2309. if (adev->flags & AMD_IS_APU)
  2310. return false;
  2311. return amdgpu_lockup_timeout > 0 ? true : false;
  2312. }
  2313. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2314. struct amdgpu_ring *ring,
  2315. struct amdgpu_bo *bo,
  2316. struct dma_fence **fence)
  2317. {
  2318. uint32_t domain;
  2319. int r;
  2320. if (!bo->shadow)
  2321. return 0;
  2322. r = amdgpu_bo_reserve(bo, true);
  2323. if (r)
  2324. return r;
  2325. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2326. /* if bo has been evicted, then no need to recover */
  2327. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2328. r = amdgpu_bo_validate(bo->shadow);
  2329. if (r) {
  2330. DRM_ERROR("bo validate failed!\n");
  2331. goto err;
  2332. }
  2333. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2334. NULL, fence, true);
  2335. if (r) {
  2336. DRM_ERROR("recover page table failed!\n");
  2337. goto err;
  2338. }
  2339. }
  2340. err:
  2341. amdgpu_bo_unreserve(bo);
  2342. return r;
  2343. }
  2344. /**
  2345. * amdgpu_sriov_gpu_reset - reset the asic
  2346. *
  2347. * @adev: amdgpu device pointer
  2348. * @job: which job trigger hang
  2349. *
  2350. * Attempt the reset the GPU if it has hung (all asics).
  2351. * for SRIOV case.
  2352. * Returns 0 for success or an error on failure.
  2353. */
  2354. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2355. {
  2356. int i, j, r = 0;
  2357. int resched;
  2358. struct amdgpu_bo *bo, *tmp;
  2359. struct amdgpu_ring *ring;
  2360. struct dma_fence *fence = NULL, *next = NULL;
  2361. mutex_lock(&adev->virt.lock_reset);
  2362. atomic_inc(&adev->gpu_reset_counter);
  2363. adev->gfx.in_reset = true;
  2364. /* block TTM */
  2365. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2366. /* we start from the ring trigger GPU hang */
  2367. j = job ? job->ring->idx : 0;
  2368. /* block scheduler */
  2369. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2370. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2371. if (!ring || !ring->sched.thread)
  2372. continue;
  2373. kthread_park(ring->sched.thread);
  2374. if (job && j != i)
  2375. continue;
  2376. /* here give the last chance to check if job removed from mirror-list
  2377. * since we already pay some time on kthread_park */
  2378. if (job && list_empty(&job->base.node)) {
  2379. kthread_unpark(ring->sched.thread);
  2380. goto give_up_reset;
  2381. }
  2382. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2383. amd_sched_job_kickout(&job->base);
  2384. /* only do job_reset on the hang ring if @job not NULL */
  2385. amd_sched_hw_job_reset(&ring->sched);
  2386. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2387. amdgpu_fence_driver_force_completion_ring(ring);
  2388. }
  2389. /* request to take full control of GPU before re-initialization */
  2390. if (job)
  2391. amdgpu_virt_reset_gpu(adev);
  2392. else
  2393. amdgpu_virt_request_full_gpu(adev, true);
  2394. /* Resume IP prior to SMC */
  2395. amdgpu_sriov_reinit_early(adev);
  2396. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2397. amdgpu_ttm_recover_gart(adev);
  2398. /* now we are okay to resume SMC/CP/SDMA */
  2399. amdgpu_sriov_reinit_late(adev);
  2400. amdgpu_irq_gpu_reset_resume_helper(adev);
  2401. if (amdgpu_ib_ring_tests(adev))
  2402. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2403. /* release full control of GPU after ib test */
  2404. amdgpu_virt_release_full_gpu(adev, true);
  2405. DRM_INFO("recover vram bo from shadow\n");
  2406. ring = adev->mman.buffer_funcs_ring;
  2407. mutex_lock(&adev->shadow_list_lock);
  2408. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2409. next = NULL;
  2410. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2411. if (fence) {
  2412. r = dma_fence_wait(fence, false);
  2413. if (r) {
  2414. WARN(r, "recovery from shadow isn't completed\n");
  2415. break;
  2416. }
  2417. }
  2418. dma_fence_put(fence);
  2419. fence = next;
  2420. }
  2421. mutex_unlock(&adev->shadow_list_lock);
  2422. if (fence) {
  2423. r = dma_fence_wait(fence, false);
  2424. if (r)
  2425. WARN(r, "recovery from shadow isn't completed\n");
  2426. }
  2427. dma_fence_put(fence);
  2428. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2429. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2430. if (!ring || !ring->sched.thread)
  2431. continue;
  2432. if (job && j != i) {
  2433. kthread_unpark(ring->sched.thread);
  2434. continue;
  2435. }
  2436. amd_sched_job_recovery(&ring->sched);
  2437. kthread_unpark(ring->sched.thread);
  2438. }
  2439. drm_helper_resume_force_mode(adev->ddev);
  2440. give_up_reset:
  2441. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2442. if (r) {
  2443. /* bad news, how to tell it to userspace ? */
  2444. dev_info(adev->dev, "GPU reset failed\n");
  2445. } else {
  2446. dev_info(adev->dev, "GPU reset successed!\n");
  2447. }
  2448. adev->gfx.in_reset = false;
  2449. mutex_unlock(&adev->virt.lock_reset);
  2450. return r;
  2451. }
  2452. /**
  2453. * amdgpu_gpu_reset - reset the asic
  2454. *
  2455. * @adev: amdgpu device pointer
  2456. *
  2457. * Attempt the reset the GPU if it has hung (all asics).
  2458. * Returns 0 for success or an error on failure.
  2459. */
  2460. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2461. {
  2462. int i, r;
  2463. int resched;
  2464. bool need_full_reset, vram_lost = false;
  2465. if (!amdgpu_check_soft_reset(adev)) {
  2466. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2467. return 0;
  2468. }
  2469. atomic_inc(&adev->gpu_reset_counter);
  2470. /* block TTM */
  2471. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2472. /* block scheduler */
  2473. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2474. struct amdgpu_ring *ring = adev->rings[i];
  2475. if (!ring || !ring->sched.thread)
  2476. continue;
  2477. kthread_park(ring->sched.thread);
  2478. amd_sched_hw_job_reset(&ring->sched);
  2479. }
  2480. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2481. amdgpu_fence_driver_force_completion(adev);
  2482. need_full_reset = amdgpu_need_full_reset(adev);
  2483. if (!need_full_reset) {
  2484. amdgpu_pre_soft_reset(adev);
  2485. r = amdgpu_soft_reset(adev);
  2486. amdgpu_post_soft_reset(adev);
  2487. if (r || amdgpu_check_soft_reset(adev)) {
  2488. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2489. need_full_reset = true;
  2490. }
  2491. }
  2492. if (need_full_reset) {
  2493. r = amdgpu_suspend(adev);
  2494. retry:
  2495. amdgpu_atombios_scratch_regs_save(adev);
  2496. r = amdgpu_asic_reset(adev);
  2497. amdgpu_atombios_scratch_regs_restore(adev);
  2498. /* post card */
  2499. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2500. if (!r) {
  2501. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2502. r = amdgpu_resume_phase1(adev);
  2503. if (r)
  2504. goto out;
  2505. vram_lost = amdgpu_check_vram_lost(adev);
  2506. if (vram_lost) {
  2507. DRM_ERROR("VRAM is lost!\n");
  2508. atomic_inc(&adev->vram_lost_counter);
  2509. }
  2510. r = amdgpu_ttm_recover_gart(adev);
  2511. if (r)
  2512. goto out;
  2513. r = amdgpu_resume_phase2(adev);
  2514. if (r)
  2515. goto out;
  2516. if (vram_lost)
  2517. amdgpu_fill_reset_magic(adev);
  2518. }
  2519. }
  2520. out:
  2521. if (!r) {
  2522. amdgpu_irq_gpu_reset_resume_helper(adev);
  2523. r = amdgpu_ib_ring_tests(adev);
  2524. if (r) {
  2525. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2526. r = amdgpu_suspend(adev);
  2527. need_full_reset = true;
  2528. goto retry;
  2529. }
  2530. /**
  2531. * recovery vm page tables, since we cannot depend on VRAM is
  2532. * consistent after gpu full reset.
  2533. */
  2534. if (need_full_reset && amdgpu_need_backup(adev)) {
  2535. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2536. struct amdgpu_bo *bo, *tmp;
  2537. struct dma_fence *fence = NULL, *next = NULL;
  2538. DRM_INFO("recover vram bo from shadow\n");
  2539. mutex_lock(&adev->shadow_list_lock);
  2540. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2541. next = NULL;
  2542. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2543. if (fence) {
  2544. r = dma_fence_wait(fence, false);
  2545. if (r) {
  2546. WARN(r, "recovery from shadow isn't completed\n");
  2547. break;
  2548. }
  2549. }
  2550. dma_fence_put(fence);
  2551. fence = next;
  2552. }
  2553. mutex_unlock(&adev->shadow_list_lock);
  2554. if (fence) {
  2555. r = dma_fence_wait(fence, false);
  2556. if (r)
  2557. WARN(r, "recovery from shadow isn't completed\n");
  2558. }
  2559. dma_fence_put(fence);
  2560. }
  2561. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2562. struct amdgpu_ring *ring = adev->rings[i];
  2563. if (!ring || !ring->sched.thread)
  2564. continue;
  2565. amd_sched_job_recovery(&ring->sched);
  2566. kthread_unpark(ring->sched.thread);
  2567. }
  2568. } else {
  2569. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2570. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ASIC_RESUME_FAIL, 0, r);
  2571. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2572. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2573. kthread_unpark(adev->rings[i]->sched.thread);
  2574. }
  2575. }
  2576. }
  2577. drm_helper_resume_force_mode(adev->ddev);
  2578. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2579. if (r) {
  2580. /* bad news, how to tell it to userspace ? */
  2581. dev_info(adev->dev, "GPU reset failed\n");
  2582. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
  2583. }
  2584. else {
  2585. dev_info(adev->dev, "GPU reset successed!\n");
  2586. }
  2587. amdgpu_vf_error_trans_all(adev);
  2588. return r;
  2589. }
  2590. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2591. {
  2592. u32 mask;
  2593. int ret;
  2594. if (amdgpu_pcie_gen_cap)
  2595. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2596. if (amdgpu_pcie_lane_cap)
  2597. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2598. /* covers APUs as well */
  2599. if (pci_is_root_bus(adev->pdev->bus)) {
  2600. if (adev->pm.pcie_gen_mask == 0)
  2601. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2602. if (adev->pm.pcie_mlw_mask == 0)
  2603. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2604. return;
  2605. }
  2606. if (adev->pm.pcie_gen_mask == 0) {
  2607. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2608. if (!ret) {
  2609. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2610. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2611. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2612. if (mask & DRM_PCIE_SPEED_25)
  2613. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2614. if (mask & DRM_PCIE_SPEED_50)
  2615. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2616. if (mask & DRM_PCIE_SPEED_80)
  2617. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2618. } else {
  2619. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2620. }
  2621. }
  2622. if (adev->pm.pcie_mlw_mask == 0) {
  2623. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2624. if (!ret) {
  2625. switch (mask) {
  2626. case 32:
  2627. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2628. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2629. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2630. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2631. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2632. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2633. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2634. break;
  2635. case 16:
  2636. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2637. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2638. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2639. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2640. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2641. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2642. break;
  2643. case 12:
  2644. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2645. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2646. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2647. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2648. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2649. break;
  2650. case 8:
  2651. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2652. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2653. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2654. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2655. break;
  2656. case 4:
  2657. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2658. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2659. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2660. break;
  2661. case 2:
  2662. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2663. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2664. break;
  2665. case 1:
  2666. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2667. break;
  2668. default:
  2669. break;
  2670. }
  2671. } else {
  2672. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2673. }
  2674. }
  2675. }
  2676. /*
  2677. * Debugfs
  2678. */
  2679. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2680. const struct drm_info_list *files,
  2681. unsigned nfiles)
  2682. {
  2683. unsigned i;
  2684. for (i = 0; i < adev->debugfs_count; i++) {
  2685. if (adev->debugfs[i].files == files) {
  2686. /* Already registered */
  2687. return 0;
  2688. }
  2689. }
  2690. i = adev->debugfs_count + 1;
  2691. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2692. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2693. DRM_ERROR("Report so we increase "
  2694. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2695. return -EINVAL;
  2696. }
  2697. adev->debugfs[adev->debugfs_count].files = files;
  2698. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2699. adev->debugfs_count = i;
  2700. #if defined(CONFIG_DEBUG_FS)
  2701. drm_debugfs_create_files(files, nfiles,
  2702. adev->ddev->primary->debugfs_root,
  2703. adev->ddev->primary);
  2704. #endif
  2705. return 0;
  2706. }
  2707. #if defined(CONFIG_DEBUG_FS)
  2708. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2709. size_t size, loff_t *pos)
  2710. {
  2711. struct amdgpu_device *adev = file_inode(f)->i_private;
  2712. ssize_t result = 0;
  2713. int r;
  2714. bool pm_pg_lock, use_bank;
  2715. unsigned instance_bank, sh_bank, se_bank;
  2716. if (size & 0x3 || *pos & 0x3)
  2717. return -EINVAL;
  2718. /* are we reading registers for which a PG lock is necessary? */
  2719. pm_pg_lock = (*pos >> 23) & 1;
  2720. if (*pos & (1ULL << 62)) {
  2721. se_bank = (*pos >> 24) & 0x3FF;
  2722. sh_bank = (*pos >> 34) & 0x3FF;
  2723. instance_bank = (*pos >> 44) & 0x3FF;
  2724. if (se_bank == 0x3FF)
  2725. se_bank = 0xFFFFFFFF;
  2726. if (sh_bank == 0x3FF)
  2727. sh_bank = 0xFFFFFFFF;
  2728. if (instance_bank == 0x3FF)
  2729. instance_bank = 0xFFFFFFFF;
  2730. use_bank = 1;
  2731. } else {
  2732. use_bank = 0;
  2733. }
  2734. *pos &= (1UL << 22) - 1;
  2735. if (use_bank) {
  2736. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2737. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2738. return -EINVAL;
  2739. mutex_lock(&adev->grbm_idx_mutex);
  2740. amdgpu_gfx_select_se_sh(adev, se_bank,
  2741. sh_bank, instance_bank);
  2742. }
  2743. if (pm_pg_lock)
  2744. mutex_lock(&adev->pm.mutex);
  2745. while (size) {
  2746. uint32_t value;
  2747. if (*pos > adev->rmmio_size)
  2748. goto end;
  2749. value = RREG32(*pos >> 2);
  2750. r = put_user(value, (uint32_t *)buf);
  2751. if (r) {
  2752. result = r;
  2753. goto end;
  2754. }
  2755. result += 4;
  2756. buf += 4;
  2757. *pos += 4;
  2758. size -= 4;
  2759. }
  2760. end:
  2761. if (use_bank) {
  2762. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2763. mutex_unlock(&adev->grbm_idx_mutex);
  2764. }
  2765. if (pm_pg_lock)
  2766. mutex_unlock(&adev->pm.mutex);
  2767. return result;
  2768. }
  2769. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2770. size_t size, loff_t *pos)
  2771. {
  2772. struct amdgpu_device *adev = file_inode(f)->i_private;
  2773. ssize_t result = 0;
  2774. int r;
  2775. bool pm_pg_lock, use_bank;
  2776. unsigned instance_bank, sh_bank, se_bank;
  2777. if (size & 0x3 || *pos & 0x3)
  2778. return -EINVAL;
  2779. /* are we reading registers for which a PG lock is necessary? */
  2780. pm_pg_lock = (*pos >> 23) & 1;
  2781. if (*pos & (1ULL << 62)) {
  2782. se_bank = (*pos >> 24) & 0x3FF;
  2783. sh_bank = (*pos >> 34) & 0x3FF;
  2784. instance_bank = (*pos >> 44) & 0x3FF;
  2785. if (se_bank == 0x3FF)
  2786. se_bank = 0xFFFFFFFF;
  2787. if (sh_bank == 0x3FF)
  2788. sh_bank = 0xFFFFFFFF;
  2789. if (instance_bank == 0x3FF)
  2790. instance_bank = 0xFFFFFFFF;
  2791. use_bank = 1;
  2792. } else {
  2793. use_bank = 0;
  2794. }
  2795. *pos &= (1UL << 22) - 1;
  2796. if (use_bank) {
  2797. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2798. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2799. return -EINVAL;
  2800. mutex_lock(&adev->grbm_idx_mutex);
  2801. amdgpu_gfx_select_se_sh(adev, se_bank,
  2802. sh_bank, instance_bank);
  2803. }
  2804. if (pm_pg_lock)
  2805. mutex_lock(&adev->pm.mutex);
  2806. while (size) {
  2807. uint32_t value;
  2808. if (*pos > adev->rmmio_size)
  2809. return result;
  2810. r = get_user(value, (uint32_t *)buf);
  2811. if (r)
  2812. return r;
  2813. WREG32(*pos >> 2, value);
  2814. result += 4;
  2815. buf += 4;
  2816. *pos += 4;
  2817. size -= 4;
  2818. }
  2819. if (use_bank) {
  2820. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2821. mutex_unlock(&adev->grbm_idx_mutex);
  2822. }
  2823. if (pm_pg_lock)
  2824. mutex_unlock(&adev->pm.mutex);
  2825. return result;
  2826. }
  2827. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2828. size_t size, loff_t *pos)
  2829. {
  2830. struct amdgpu_device *adev = file_inode(f)->i_private;
  2831. ssize_t result = 0;
  2832. int r;
  2833. if (size & 0x3 || *pos & 0x3)
  2834. return -EINVAL;
  2835. while (size) {
  2836. uint32_t value;
  2837. value = RREG32_PCIE(*pos >> 2);
  2838. r = put_user(value, (uint32_t *)buf);
  2839. if (r)
  2840. return r;
  2841. result += 4;
  2842. buf += 4;
  2843. *pos += 4;
  2844. size -= 4;
  2845. }
  2846. return result;
  2847. }
  2848. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2849. size_t size, loff_t *pos)
  2850. {
  2851. struct amdgpu_device *adev = file_inode(f)->i_private;
  2852. ssize_t result = 0;
  2853. int r;
  2854. if (size & 0x3 || *pos & 0x3)
  2855. return -EINVAL;
  2856. while (size) {
  2857. uint32_t value;
  2858. r = get_user(value, (uint32_t *)buf);
  2859. if (r)
  2860. return r;
  2861. WREG32_PCIE(*pos >> 2, value);
  2862. result += 4;
  2863. buf += 4;
  2864. *pos += 4;
  2865. size -= 4;
  2866. }
  2867. return result;
  2868. }
  2869. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2870. size_t size, loff_t *pos)
  2871. {
  2872. struct amdgpu_device *adev = file_inode(f)->i_private;
  2873. ssize_t result = 0;
  2874. int r;
  2875. if (size & 0x3 || *pos & 0x3)
  2876. return -EINVAL;
  2877. while (size) {
  2878. uint32_t value;
  2879. value = RREG32_DIDT(*pos >> 2);
  2880. r = put_user(value, (uint32_t *)buf);
  2881. if (r)
  2882. return r;
  2883. result += 4;
  2884. buf += 4;
  2885. *pos += 4;
  2886. size -= 4;
  2887. }
  2888. return result;
  2889. }
  2890. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2891. size_t size, loff_t *pos)
  2892. {
  2893. struct amdgpu_device *adev = file_inode(f)->i_private;
  2894. ssize_t result = 0;
  2895. int r;
  2896. if (size & 0x3 || *pos & 0x3)
  2897. return -EINVAL;
  2898. while (size) {
  2899. uint32_t value;
  2900. r = get_user(value, (uint32_t *)buf);
  2901. if (r)
  2902. return r;
  2903. WREG32_DIDT(*pos >> 2, value);
  2904. result += 4;
  2905. buf += 4;
  2906. *pos += 4;
  2907. size -= 4;
  2908. }
  2909. return result;
  2910. }
  2911. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2912. size_t size, loff_t *pos)
  2913. {
  2914. struct amdgpu_device *adev = file_inode(f)->i_private;
  2915. ssize_t result = 0;
  2916. int r;
  2917. if (size & 0x3 || *pos & 0x3)
  2918. return -EINVAL;
  2919. while (size) {
  2920. uint32_t value;
  2921. value = RREG32_SMC(*pos);
  2922. r = put_user(value, (uint32_t *)buf);
  2923. if (r)
  2924. return r;
  2925. result += 4;
  2926. buf += 4;
  2927. *pos += 4;
  2928. size -= 4;
  2929. }
  2930. return result;
  2931. }
  2932. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2933. size_t size, loff_t *pos)
  2934. {
  2935. struct amdgpu_device *adev = file_inode(f)->i_private;
  2936. ssize_t result = 0;
  2937. int r;
  2938. if (size & 0x3 || *pos & 0x3)
  2939. return -EINVAL;
  2940. while (size) {
  2941. uint32_t value;
  2942. r = get_user(value, (uint32_t *)buf);
  2943. if (r)
  2944. return r;
  2945. WREG32_SMC(*pos, value);
  2946. result += 4;
  2947. buf += 4;
  2948. *pos += 4;
  2949. size -= 4;
  2950. }
  2951. return result;
  2952. }
  2953. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  2954. size_t size, loff_t *pos)
  2955. {
  2956. struct amdgpu_device *adev = file_inode(f)->i_private;
  2957. ssize_t result = 0;
  2958. int r;
  2959. uint32_t *config, no_regs = 0;
  2960. if (size & 0x3 || *pos & 0x3)
  2961. return -EINVAL;
  2962. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  2963. if (!config)
  2964. return -ENOMEM;
  2965. /* version, increment each time something is added */
  2966. config[no_regs++] = 3;
  2967. config[no_regs++] = adev->gfx.config.max_shader_engines;
  2968. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  2969. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  2970. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  2971. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  2972. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  2973. config[no_regs++] = adev->gfx.config.max_gprs;
  2974. config[no_regs++] = adev->gfx.config.max_gs_threads;
  2975. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  2976. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  2977. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  2978. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  2979. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  2980. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  2981. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  2982. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  2983. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  2984. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  2985. config[no_regs++] = adev->gfx.config.num_gpus;
  2986. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  2987. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  2988. config[no_regs++] = adev->gfx.config.gb_addr_config;
  2989. config[no_regs++] = adev->gfx.config.num_rbs;
  2990. /* rev==1 */
  2991. config[no_regs++] = adev->rev_id;
  2992. config[no_regs++] = adev->pg_flags;
  2993. config[no_regs++] = adev->cg_flags;
  2994. /* rev==2 */
  2995. config[no_regs++] = adev->family;
  2996. config[no_regs++] = adev->external_rev_id;
  2997. /* rev==3 */
  2998. config[no_regs++] = adev->pdev->device;
  2999. config[no_regs++] = adev->pdev->revision;
  3000. config[no_regs++] = adev->pdev->subsystem_device;
  3001. config[no_regs++] = adev->pdev->subsystem_vendor;
  3002. while (size && (*pos < no_regs * 4)) {
  3003. uint32_t value;
  3004. value = config[*pos >> 2];
  3005. r = put_user(value, (uint32_t *)buf);
  3006. if (r) {
  3007. kfree(config);
  3008. return r;
  3009. }
  3010. result += 4;
  3011. buf += 4;
  3012. *pos += 4;
  3013. size -= 4;
  3014. }
  3015. kfree(config);
  3016. return result;
  3017. }
  3018. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3019. size_t size, loff_t *pos)
  3020. {
  3021. struct amdgpu_device *adev = file_inode(f)->i_private;
  3022. int idx, x, outsize, r, valuesize;
  3023. uint32_t values[16];
  3024. if (size & 3 || *pos & 0x3)
  3025. return -EINVAL;
  3026. if (amdgpu_dpm == 0)
  3027. return -EINVAL;
  3028. /* convert offset to sensor number */
  3029. idx = *pos >> 2;
  3030. valuesize = sizeof(values);
  3031. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3032. r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
  3033. else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
  3034. r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
  3035. &valuesize);
  3036. else
  3037. return -EINVAL;
  3038. if (size > valuesize)
  3039. return -EINVAL;
  3040. outsize = 0;
  3041. x = 0;
  3042. if (!r) {
  3043. while (size) {
  3044. r = put_user(values[x++], (int32_t *)buf);
  3045. buf += 4;
  3046. size -= 4;
  3047. outsize += 4;
  3048. }
  3049. }
  3050. return !r ? outsize : r;
  3051. }
  3052. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3053. size_t size, loff_t *pos)
  3054. {
  3055. struct amdgpu_device *adev = f->f_inode->i_private;
  3056. int r, x;
  3057. ssize_t result=0;
  3058. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3059. if (size & 3 || *pos & 3)
  3060. return -EINVAL;
  3061. /* decode offset */
  3062. offset = (*pos & 0x7F);
  3063. se = ((*pos >> 7) & 0xFF);
  3064. sh = ((*pos >> 15) & 0xFF);
  3065. cu = ((*pos >> 23) & 0xFF);
  3066. wave = ((*pos >> 31) & 0xFF);
  3067. simd = ((*pos >> 37) & 0xFF);
  3068. /* switch to the specific se/sh/cu */
  3069. mutex_lock(&adev->grbm_idx_mutex);
  3070. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3071. x = 0;
  3072. if (adev->gfx.funcs->read_wave_data)
  3073. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3074. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3075. mutex_unlock(&adev->grbm_idx_mutex);
  3076. if (!x)
  3077. return -EINVAL;
  3078. while (size && (offset < x * 4)) {
  3079. uint32_t value;
  3080. value = data[offset >> 2];
  3081. r = put_user(value, (uint32_t *)buf);
  3082. if (r)
  3083. return r;
  3084. result += 4;
  3085. buf += 4;
  3086. offset += 4;
  3087. size -= 4;
  3088. }
  3089. return result;
  3090. }
  3091. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3092. size_t size, loff_t *pos)
  3093. {
  3094. struct amdgpu_device *adev = f->f_inode->i_private;
  3095. int r;
  3096. ssize_t result = 0;
  3097. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3098. if (size & 3 || *pos & 3)
  3099. return -EINVAL;
  3100. /* decode offset */
  3101. offset = (*pos & 0xFFF); /* in dwords */
  3102. se = ((*pos >> 12) & 0xFF);
  3103. sh = ((*pos >> 20) & 0xFF);
  3104. cu = ((*pos >> 28) & 0xFF);
  3105. wave = ((*pos >> 36) & 0xFF);
  3106. simd = ((*pos >> 44) & 0xFF);
  3107. thread = ((*pos >> 52) & 0xFF);
  3108. bank = ((*pos >> 60) & 1);
  3109. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3110. if (!data)
  3111. return -ENOMEM;
  3112. /* switch to the specific se/sh/cu */
  3113. mutex_lock(&adev->grbm_idx_mutex);
  3114. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3115. if (bank == 0) {
  3116. if (adev->gfx.funcs->read_wave_vgprs)
  3117. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3118. } else {
  3119. if (adev->gfx.funcs->read_wave_sgprs)
  3120. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3121. }
  3122. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3123. mutex_unlock(&adev->grbm_idx_mutex);
  3124. while (size) {
  3125. uint32_t value;
  3126. value = data[offset++];
  3127. r = put_user(value, (uint32_t *)buf);
  3128. if (r) {
  3129. result = r;
  3130. goto err;
  3131. }
  3132. result += 4;
  3133. buf += 4;
  3134. size -= 4;
  3135. }
  3136. err:
  3137. kfree(data);
  3138. return result;
  3139. }
  3140. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3141. .owner = THIS_MODULE,
  3142. .read = amdgpu_debugfs_regs_read,
  3143. .write = amdgpu_debugfs_regs_write,
  3144. .llseek = default_llseek
  3145. };
  3146. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3147. .owner = THIS_MODULE,
  3148. .read = amdgpu_debugfs_regs_didt_read,
  3149. .write = amdgpu_debugfs_regs_didt_write,
  3150. .llseek = default_llseek
  3151. };
  3152. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3153. .owner = THIS_MODULE,
  3154. .read = amdgpu_debugfs_regs_pcie_read,
  3155. .write = amdgpu_debugfs_regs_pcie_write,
  3156. .llseek = default_llseek
  3157. };
  3158. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3159. .owner = THIS_MODULE,
  3160. .read = amdgpu_debugfs_regs_smc_read,
  3161. .write = amdgpu_debugfs_regs_smc_write,
  3162. .llseek = default_llseek
  3163. };
  3164. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3165. .owner = THIS_MODULE,
  3166. .read = amdgpu_debugfs_gca_config_read,
  3167. .llseek = default_llseek
  3168. };
  3169. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3170. .owner = THIS_MODULE,
  3171. .read = amdgpu_debugfs_sensor_read,
  3172. .llseek = default_llseek
  3173. };
  3174. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3175. .owner = THIS_MODULE,
  3176. .read = amdgpu_debugfs_wave_read,
  3177. .llseek = default_llseek
  3178. };
  3179. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3180. .owner = THIS_MODULE,
  3181. .read = amdgpu_debugfs_gpr_read,
  3182. .llseek = default_llseek
  3183. };
  3184. static const struct file_operations *debugfs_regs[] = {
  3185. &amdgpu_debugfs_regs_fops,
  3186. &amdgpu_debugfs_regs_didt_fops,
  3187. &amdgpu_debugfs_regs_pcie_fops,
  3188. &amdgpu_debugfs_regs_smc_fops,
  3189. &amdgpu_debugfs_gca_config_fops,
  3190. &amdgpu_debugfs_sensors_fops,
  3191. &amdgpu_debugfs_wave_fops,
  3192. &amdgpu_debugfs_gpr_fops,
  3193. };
  3194. static const char *debugfs_regs_names[] = {
  3195. "amdgpu_regs",
  3196. "amdgpu_regs_didt",
  3197. "amdgpu_regs_pcie",
  3198. "amdgpu_regs_smc",
  3199. "amdgpu_gca_config",
  3200. "amdgpu_sensors",
  3201. "amdgpu_wave",
  3202. "amdgpu_gpr",
  3203. };
  3204. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3205. {
  3206. struct drm_minor *minor = adev->ddev->primary;
  3207. struct dentry *ent, *root = minor->debugfs_root;
  3208. unsigned i, j;
  3209. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3210. ent = debugfs_create_file(debugfs_regs_names[i],
  3211. S_IFREG | S_IRUGO, root,
  3212. adev, debugfs_regs[i]);
  3213. if (IS_ERR(ent)) {
  3214. for (j = 0; j < i; j++) {
  3215. debugfs_remove(adev->debugfs_regs[i]);
  3216. adev->debugfs_regs[i] = NULL;
  3217. }
  3218. return PTR_ERR(ent);
  3219. }
  3220. if (!i)
  3221. i_size_write(ent->d_inode, adev->rmmio_size);
  3222. adev->debugfs_regs[i] = ent;
  3223. }
  3224. return 0;
  3225. }
  3226. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3227. {
  3228. unsigned i;
  3229. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3230. if (adev->debugfs_regs[i]) {
  3231. debugfs_remove(adev->debugfs_regs[i]);
  3232. adev->debugfs_regs[i] = NULL;
  3233. }
  3234. }
  3235. }
  3236. static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
  3237. {
  3238. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3239. struct drm_device *dev = node->minor->dev;
  3240. struct amdgpu_device *adev = dev->dev_private;
  3241. int r = 0, i;
  3242. /* hold on the scheduler */
  3243. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3244. struct amdgpu_ring *ring = adev->rings[i];
  3245. if (!ring || !ring->sched.thread)
  3246. continue;
  3247. kthread_park(ring->sched.thread);
  3248. }
  3249. seq_printf(m, "run ib test:\n");
  3250. r = amdgpu_ib_ring_tests(adev);
  3251. if (r)
  3252. seq_printf(m, "ib ring tests failed (%d).\n", r);
  3253. else
  3254. seq_printf(m, "ib ring tests passed.\n");
  3255. /* go on the scheduler */
  3256. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3257. struct amdgpu_ring *ring = adev->rings[i];
  3258. if (!ring || !ring->sched.thread)
  3259. continue;
  3260. kthread_unpark(ring->sched.thread);
  3261. }
  3262. return 0;
  3263. }
  3264. static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
  3265. {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
  3266. };
  3267. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3268. {
  3269. return amdgpu_debugfs_add_files(adev,
  3270. amdgpu_debugfs_test_ib_ring_list, 1);
  3271. }
  3272. int amdgpu_debugfs_init(struct drm_minor *minor)
  3273. {
  3274. return 0;
  3275. }
  3276. static int amdgpu_debugfs_get_vbios_dump(struct seq_file *m, void *data)
  3277. {
  3278. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3279. struct drm_device *dev = node->minor->dev;
  3280. struct amdgpu_device *adev = dev->dev_private;
  3281. seq_write(m, adev->bios, adev->bios_size);
  3282. return 0;
  3283. }
  3284. static const struct drm_info_list amdgpu_vbios_dump_list[] = {
  3285. {"amdgpu_vbios",
  3286. amdgpu_debugfs_get_vbios_dump,
  3287. 0, NULL},
  3288. };
  3289. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
  3290. {
  3291. return amdgpu_debugfs_add_files(adev,
  3292. amdgpu_vbios_dump_list, 1);
  3293. }
  3294. #else
  3295. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3296. {
  3297. return 0;
  3298. }
  3299. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3300. {
  3301. return 0;
  3302. }
  3303. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
  3304. {
  3305. return 0;
  3306. }
  3307. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3308. #endif