amdgpu_device.c 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <linux/slab.h>
  30. #include <linux/debugfs.h>
  31. #include <drm/drmP.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include <drm/amdgpu_drm.h>
  34. #include <linux/vgaarb.h>
  35. #include <linux/vga_switcheroo.h>
  36. #include <linux/efi.h>
  37. #include "amdgpu.h"
  38. #include "amdgpu_i2c.h"
  39. #include "atom.h"
  40. #include "amdgpu_atombios.h"
  41. #ifdef CONFIG_DRM_AMDGPU_CIK
  42. #include "cik.h"
  43. #endif
  44. #include "vi.h"
  45. #include "bif/bif_4_1_d.h"
  46. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  47. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  48. static const char *amdgpu_asic_name[] = {
  49. "BONAIRE",
  50. "KAVERI",
  51. "KABINI",
  52. "HAWAII",
  53. "MULLINS",
  54. "TOPAZ",
  55. "TONGA",
  56. "FIJI",
  57. "CARRIZO",
  58. "STONEY",
  59. "LAST",
  60. };
  61. bool amdgpu_device_is_px(struct drm_device *dev)
  62. {
  63. struct amdgpu_device *adev = dev->dev_private;
  64. if (adev->flags & AMD_IS_PX)
  65. return true;
  66. return false;
  67. }
  68. /*
  69. * MMIO register access helper functions.
  70. */
  71. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  72. bool always_indirect)
  73. {
  74. if ((reg * 4) < adev->rmmio_size && !always_indirect)
  75. return readl(((void __iomem *)adev->rmmio) + (reg * 4));
  76. else {
  77. unsigned long flags;
  78. uint32_t ret;
  79. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  80. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  81. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  82. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  83. return ret;
  84. }
  85. }
  86. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  87. bool always_indirect)
  88. {
  89. if ((reg * 4) < adev->rmmio_size && !always_indirect)
  90. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  91. else {
  92. unsigned long flags;
  93. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  94. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  95. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  96. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  97. }
  98. }
  99. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  100. {
  101. if ((reg * 4) < adev->rio_mem_size)
  102. return ioread32(adev->rio_mem + (reg * 4));
  103. else {
  104. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  105. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  106. }
  107. }
  108. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  109. {
  110. if ((reg * 4) < adev->rio_mem_size)
  111. iowrite32(v, adev->rio_mem + (reg * 4));
  112. else {
  113. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  114. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  115. }
  116. }
  117. /**
  118. * amdgpu_mm_rdoorbell - read a doorbell dword
  119. *
  120. * @adev: amdgpu_device pointer
  121. * @index: doorbell index
  122. *
  123. * Returns the value in the doorbell aperture at the
  124. * requested doorbell index (CIK).
  125. */
  126. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  127. {
  128. if (index < adev->doorbell.num_doorbells) {
  129. return readl(adev->doorbell.ptr + index);
  130. } else {
  131. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  132. return 0;
  133. }
  134. }
  135. /**
  136. * amdgpu_mm_wdoorbell - write a doorbell dword
  137. *
  138. * @adev: amdgpu_device pointer
  139. * @index: doorbell index
  140. * @v: value to write
  141. *
  142. * Writes @v to the doorbell aperture at the
  143. * requested doorbell index (CIK).
  144. */
  145. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  146. {
  147. if (index < adev->doorbell.num_doorbells) {
  148. writel(v, adev->doorbell.ptr + index);
  149. } else {
  150. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  151. }
  152. }
  153. /**
  154. * amdgpu_invalid_rreg - dummy reg read function
  155. *
  156. * @adev: amdgpu device pointer
  157. * @reg: offset of register
  158. *
  159. * Dummy register read function. Used for register blocks
  160. * that certain asics don't have (all asics).
  161. * Returns the value in the register.
  162. */
  163. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  164. {
  165. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  166. BUG();
  167. return 0;
  168. }
  169. /**
  170. * amdgpu_invalid_wreg - dummy reg write function
  171. *
  172. * @adev: amdgpu device pointer
  173. * @reg: offset of register
  174. * @v: value to write to the register
  175. *
  176. * Dummy register read function. Used for register blocks
  177. * that certain asics don't have (all asics).
  178. */
  179. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  180. {
  181. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  182. reg, v);
  183. BUG();
  184. }
  185. /**
  186. * amdgpu_block_invalid_rreg - dummy reg read function
  187. *
  188. * @adev: amdgpu device pointer
  189. * @block: offset of instance
  190. * @reg: offset of register
  191. *
  192. * Dummy register read function. Used for register blocks
  193. * that certain asics don't have (all asics).
  194. * Returns the value in the register.
  195. */
  196. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  197. uint32_t block, uint32_t reg)
  198. {
  199. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  200. reg, block);
  201. BUG();
  202. return 0;
  203. }
  204. /**
  205. * amdgpu_block_invalid_wreg - dummy reg write function
  206. *
  207. * @adev: amdgpu device pointer
  208. * @block: offset of instance
  209. * @reg: offset of register
  210. * @v: value to write to the register
  211. *
  212. * Dummy register read function. Used for register blocks
  213. * that certain asics don't have (all asics).
  214. */
  215. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  216. uint32_t block,
  217. uint32_t reg, uint32_t v)
  218. {
  219. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  220. reg, block, v);
  221. BUG();
  222. }
  223. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  224. {
  225. int r;
  226. if (adev->vram_scratch.robj == NULL) {
  227. r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
  228. PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
  229. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  230. NULL, NULL, &adev->vram_scratch.robj);
  231. if (r) {
  232. return r;
  233. }
  234. }
  235. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  236. if (unlikely(r != 0))
  237. return r;
  238. r = amdgpu_bo_pin(adev->vram_scratch.robj,
  239. AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
  240. if (r) {
  241. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  242. return r;
  243. }
  244. r = amdgpu_bo_kmap(adev->vram_scratch.robj,
  245. (void **)&adev->vram_scratch.ptr);
  246. if (r)
  247. amdgpu_bo_unpin(adev->vram_scratch.robj);
  248. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  249. return r;
  250. }
  251. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  252. {
  253. int r;
  254. if (adev->vram_scratch.robj == NULL) {
  255. return;
  256. }
  257. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  258. if (likely(r == 0)) {
  259. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  260. amdgpu_bo_unpin(adev->vram_scratch.robj);
  261. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  262. }
  263. amdgpu_bo_unref(&adev->vram_scratch.robj);
  264. }
  265. /**
  266. * amdgpu_program_register_sequence - program an array of registers.
  267. *
  268. * @adev: amdgpu_device pointer
  269. * @registers: pointer to the register array
  270. * @array_size: size of the register array
  271. *
  272. * Programs an array or registers with and and or masks.
  273. * This is a helper for setting golden registers.
  274. */
  275. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  276. const u32 *registers,
  277. const u32 array_size)
  278. {
  279. u32 tmp, reg, and_mask, or_mask;
  280. int i;
  281. if (array_size % 3)
  282. return;
  283. for (i = 0; i < array_size; i +=3) {
  284. reg = registers[i + 0];
  285. and_mask = registers[i + 1];
  286. or_mask = registers[i + 2];
  287. if (and_mask == 0xffffffff) {
  288. tmp = or_mask;
  289. } else {
  290. tmp = RREG32(reg);
  291. tmp &= ~and_mask;
  292. tmp |= or_mask;
  293. }
  294. WREG32(reg, tmp);
  295. }
  296. }
  297. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  298. {
  299. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  300. }
  301. /*
  302. * GPU doorbell aperture helpers function.
  303. */
  304. /**
  305. * amdgpu_doorbell_init - Init doorbell driver information.
  306. *
  307. * @adev: amdgpu_device pointer
  308. *
  309. * Init doorbell driver information (CIK)
  310. * Returns 0 on success, error on failure.
  311. */
  312. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  313. {
  314. /* doorbell bar mapping */
  315. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  316. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  317. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  318. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  319. if (adev->doorbell.num_doorbells == 0)
  320. return -EINVAL;
  321. adev->doorbell.ptr = ioremap(adev->doorbell.base, adev->doorbell.num_doorbells * sizeof(u32));
  322. if (adev->doorbell.ptr == NULL) {
  323. return -ENOMEM;
  324. }
  325. DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)adev->doorbell.base);
  326. DRM_INFO("doorbell mmio size: %u\n", (unsigned)adev->doorbell.size);
  327. return 0;
  328. }
  329. /**
  330. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  331. *
  332. * @adev: amdgpu_device pointer
  333. *
  334. * Tear down doorbell driver information (CIK)
  335. */
  336. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  337. {
  338. iounmap(adev->doorbell.ptr);
  339. adev->doorbell.ptr = NULL;
  340. }
  341. /**
  342. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  343. * setup amdkfd
  344. *
  345. * @adev: amdgpu_device pointer
  346. * @aperture_base: output returning doorbell aperture base physical address
  347. * @aperture_size: output returning doorbell aperture size in bytes
  348. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  349. *
  350. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  351. * takes doorbells required for its own rings and reports the setup to amdkfd.
  352. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  353. */
  354. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  355. phys_addr_t *aperture_base,
  356. size_t *aperture_size,
  357. size_t *start_offset)
  358. {
  359. /*
  360. * The first num_doorbells are used by amdgpu.
  361. * amdkfd takes whatever's left in the aperture.
  362. */
  363. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  364. *aperture_base = adev->doorbell.base;
  365. *aperture_size = adev->doorbell.size;
  366. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  367. } else {
  368. *aperture_base = 0;
  369. *aperture_size = 0;
  370. *start_offset = 0;
  371. }
  372. }
  373. /*
  374. * amdgpu_wb_*()
  375. * Writeback is the the method by which the the GPU updates special pages
  376. * in memory with the status of certain GPU events (fences, ring pointers,
  377. * etc.).
  378. */
  379. /**
  380. * amdgpu_wb_fini - Disable Writeback and free memory
  381. *
  382. * @adev: amdgpu_device pointer
  383. *
  384. * Disables Writeback and frees the Writeback memory (all asics).
  385. * Used at driver shutdown.
  386. */
  387. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  388. {
  389. if (adev->wb.wb_obj) {
  390. if (!amdgpu_bo_reserve(adev->wb.wb_obj, false)) {
  391. amdgpu_bo_kunmap(adev->wb.wb_obj);
  392. amdgpu_bo_unpin(adev->wb.wb_obj);
  393. amdgpu_bo_unreserve(adev->wb.wb_obj);
  394. }
  395. amdgpu_bo_unref(&adev->wb.wb_obj);
  396. adev->wb.wb = NULL;
  397. adev->wb.wb_obj = NULL;
  398. }
  399. }
  400. /**
  401. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  402. *
  403. * @adev: amdgpu_device pointer
  404. *
  405. * Disables Writeback and frees the Writeback memory (all asics).
  406. * Used at driver startup.
  407. * Returns 0 on success or an -error on failure.
  408. */
  409. static int amdgpu_wb_init(struct amdgpu_device *adev)
  410. {
  411. int r;
  412. if (adev->wb.wb_obj == NULL) {
  413. r = amdgpu_bo_create(adev, AMDGPU_MAX_WB * 4, PAGE_SIZE, true,
  414. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  415. &adev->wb.wb_obj);
  416. if (r) {
  417. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  418. return r;
  419. }
  420. r = amdgpu_bo_reserve(adev->wb.wb_obj, false);
  421. if (unlikely(r != 0)) {
  422. amdgpu_wb_fini(adev);
  423. return r;
  424. }
  425. r = amdgpu_bo_pin(adev->wb.wb_obj, AMDGPU_GEM_DOMAIN_GTT,
  426. &adev->wb.gpu_addr);
  427. if (r) {
  428. amdgpu_bo_unreserve(adev->wb.wb_obj);
  429. dev_warn(adev->dev, "(%d) pin WB bo failed\n", r);
  430. amdgpu_wb_fini(adev);
  431. return r;
  432. }
  433. r = amdgpu_bo_kmap(adev->wb.wb_obj, (void **)&adev->wb.wb);
  434. amdgpu_bo_unreserve(adev->wb.wb_obj);
  435. if (r) {
  436. dev_warn(adev->dev, "(%d) map WB bo failed\n", r);
  437. amdgpu_wb_fini(adev);
  438. return r;
  439. }
  440. adev->wb.num_wb = AMDGPU_MAX_WB;
  441. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  442. /* clear wb memory */
  443. memset((char *)adev->wb.wb, 0, AMDGPU_GPU_PAGE_SIZE);
  444. }
  445. return 0;
  446. }
  447. /**
  448. * amdgpu_wb_get - Allocate a wb entry
  449. *
  450. * @adev: amdgpu_device pointer
  451. * @wb: wb index
  452. *
  453. * Allocate a wb slot for use by the driver (all asics).
  454. * Returns 0 on success or -EINVAL on failure.
  455. */
  456. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  457. {
  458. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  459. if (offset < adev->wb.num_wb) {
  460. __set_bit(offset, adev->wb.used);
  461. *wb = offset;
  462. return 0;
  463. } else {
  464. return -EINVAL;
  465. }
  466. }
  467. /**
  468. * amdgpu_wb_free - Free a wb entry
  469. *
  470. * @adev: amdgpu_device pointer
  471. * @wb: wb index
  472. *
  473. * Free a wb slot allocated for use by the driver (all asics)
  474. */
  475. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  476. {
  477. if (wb < adev->wb.num_wb)
  478. __clear_bit(wb, adev->wb.used);
  479. }
  480. /**
  481. * amdgpu_vram_location - try to find VRAM location
  482. * @adev: amdgpu device structure holding all necessary informations
  483. * @mc: memory controller structure holding memory informations
  484. * @base: base address at which to put VRAM
  485. *
  486. * Function will place try to place VRAM at base address provided
  487. * as parameter (which is so far either PCI aperture address or
  488. * for IGP TOM base address).
  489. *
  490. * If there is not enough space to fit the unvisible VRAM in the 32bits
  491. * address space then we limit the VRAM size to the aperture.
  492. *
  493. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  494. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  495. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  496. * not IGP.
  497. *
  498. * Note: we use mc_vram_size as on some board we need to program the mc to
  499. * cover the whole aperture even if VRAM size is inferior to aperture size
  500. * Novell bug 204882 + along with lots of ubuntu ones
  501. *
  502. * Note: when limiting vram it's safe to overwritte real_vram_size because
  503. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  504. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  505. * ones)
  506. *
  507. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  508. * explicitly check for that thought.
  509. *
  510. * FIXME: when reducing VRAM size align new size on power of 2.
  511. */
  512. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  513. {
  514. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  515. mc->vram_start = base;
  516. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  517. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  518. mc->real_vram_size = mc->aper_size;
  519. mc->mc_vram_size = mc->aper_size;
  520. }
  521. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  522. if (limit && limit < mc->real_vram_size)
  523. mc->real_vram_size = limit;
  524. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  525. mc->mc_vram_size >> 20, mc->vram_start,
  526. mc->vram_end, mc->real_vram_size >> 20);
  527. }
  528. /**
  529. * amdgpu_gtt_location - try to find GTT location
  530. * @adev: amdgpu device structure holding all necessary informations
  531. * @mc: memory controller structure holding memory informations
  532. *
  533. * Function will place try to place GTT before or after VRAM.
  534. *
  535. * If GTT size is bigger than space left then we ajust GTT size.
  536. * Thus function will never fails.
  537. *
  538. * FIXME: when reducing GTT size align new size on power of 2.
  539. */
  540. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  541. {
  542. u64 size_af, size_bf;
  543. size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  544. size_bf = mc->vram_start & ~mc->gtt_base_align;
  545. if (size_bf > size_af) {
  546. if (mc->gtt_size > size_bf) {
  547. dev_warn(adev->dev, "limiting GTT\n");
  548. mc->gtt_size = size_bf;
  549. }
  550. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  551. } else {
  552. if (mc->gtt_size > size_af) {
  553. dev_warn(adev->dev, "limiting GTT\n");
  554. mc->gtt_size = size_af;
  555. }
  556. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  557. }
  558. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  559. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  560. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  561. }
  562. /*
  563. * GPU helpers function.
  564. */
  565. /**
  566. * amdgpu_card_posted - check if the hw has already been initialized
  567. *
  568. * @adev: amdgpu_device pointer
  569. *
  570. * Check if the asic has been initialized (all asics).
  571. * Used at driver startup.
  572. * Returns true if initialized or false if not.
  573. */
  574. bool amdgpu_card_posted(struct amdgpu_device *adev)
  575. {
  576. uint32_t reg;
  577. /* then check MEM_SIZE, in case the crtcs are off */
  578. reg = RREG32(mmCONFIG_MEMSIZE);
  579. if (reg)
  580. return true;
  581. return false;
  582. }
  583. /**
  584. * amdgpu_boot_test_post_card - check and possibly initialize the hw
  585. *
  586. * @adev: amdgpu_device pointer
  587. *
  588. * Check if the asic is initialized and if not, attempt to initialize
  589. * it (all asics).
  590. * Returns true if initialized or false if not.
  591. */
  592. bool amdgpu_boot_test_post_card(struct amdgpu_device *adev)
  593. {
  594. if (amdgpu_card_posted(adev))
  595. return true;
  596. if (adev->bios) {
  597. DRM_INFO("GPU not posted. posting now...\n");
  598. if (adev->is_atom_bios)
  599. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  600. return true;
  601. } else {
  602. dev_err(adev->dev, "Card not posted and no BIOS - ignoring\n");
  603. return false;
  604. }
  605. }
  606. /**
  607. * amdgpu_dummy_page_init - init dummy page used by the driver
  608. *
  609. * @adev: amdgpu_device pointer
  610. *
  611. * Allocate the dummy page used by the driver (all asics).
  612. * This dummy page is used by the driver as a filler for gart entries
  613. * when pages are taken out of the GART
  614. * Returns 0 on sucess, -ENOMEM on failure.
  615. */
  616. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  617. {
  618. if (adev->dummy_page.page)
  619. return 0;
  620. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  621. if (adev->dummy_page.page == NULL)
  622. return -ENOMEM;
  623. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  624. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  625. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  626. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  627. __free_page(adev->dummy_page.page);
  628. adev->dummy_page.page = NULL;
  629. return -ENOMEM;
  630. }
  631. return 0;
  632. }
  633. /**
  634. * amdgpu_dummy_page_fini - free dummy page used by the driver
  635. *
  636. * @adev: amdgpu_device pointer
  637. *
  638. * Frees the dummy page used by the driver (all asics).
  639. */
  640. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  641. {
  642. if (adev->dummy_page.page == NULL)
  643. return;
  644. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  645. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  646. __free_page(adev->dummy_page.page);
  647. adev->dummy_page.page = NULL;
  648. }
  649. /* ATOM accessor methods */
  650. /*
  651. * ATOM is an interpreted byte code stored in tables in the vbios. The
  652. * driver registers callbacks to access registers and the interpreter
  653. * in the driver parses the tables and executes then to program specific
  654. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  655. * atombios.h, and atom.c
  656. */
  657. /**
  658. * cail_pll_read - read PLL register
  659. *
  660. * @info: atom card_info pointer
  661. * @reg: PLL register offset
  662. *
  663. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  664. * Returns the value of the PLL register.
  665. */
  666. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  667. {
  668. return 0;
  669. }
  670. /**
  671. * cail_pll_write - write PLL register
  672. *
  673. * @info: atom card_info pointer
  674. * @reg: PLL register offset
  675. * @val: value to write to the pll register
  676. *
  677. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  678. */
  679. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  680. {
  681. }
  682. /**
  683. * cail_mc_read - read MC (Memory Controller) register
  684. *
  685. * @info: atom card_info pointer
  686. * @reg: MC register offset
  687. *
  688. * Provides an MC register accessor for the atom interpreter (r4xx+).
  689. * Returns the value of the MC register.
  690. */
  691. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  692. {
  693. return 0;
  694. }
  695. /**
  696. * cail_mc_write - write MC (Memory Controller) register
  697. *
  698. * @info: atom card_info pointer
  699. * @reg: MC register offset
  700. * @val: value to write to the pll register
  701. *
  702. * Provides a MC register accessor for the atom interpreter (r4xx+).
  703. */
  704. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  705. {
  706. }
  707. /**
  708. * cail_reg_write - write MMIO register
  709. *
  710. * @info: atom card_info pointer
  711. * @reg: MMIO register offset
  712. * @val: value to write to the pll register
  713. *
  714. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  715. */
  716. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  717. {
  718. struct amdgpu_device *adev = info->dev->dev_private;
  719. WREG32(reg, val);
  720. }
  721. /**
  722. * cail_reg_read - read MMIO register
  723. *
  724. * @info: atom card_info pointer
  725. * @reg: MMIO register offset
  726. *
  727. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  728. * Returns the value of the MMIO register.
  729. */
  730. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  731. {
  732. struct amdgpu_device *adev = info->dev->dev_private;
  733. uint32_t r;
  734. r = RREG32(reg);
  735. return r;
  736. }
  737. /**
  738. * cail_ioreg_write - write IO register
  739. *
  740. * @info: atom card_info pointer
  741. * @reg: IO register offset
  742. * @val: value to write to the pll register
  743. *
  744. * Provides a IO register accessor for the atom interpreter (r4xx+).
  745. */
  746. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  747. {
  748. struct amdgpu_device *adev = info->dev->dev_private;
  749. WREG32_IO(reg, val);
  750. }
  751. /**
  752. * cail_ioreg_read - read IO register
  753. *
  754. * @info: atom card_info pointer
  755. * @reg: IO register offset
  756. *
  757. * Provides an IO register accessor for the atom interpreter (r4xx+).
  758. * Returns the value of the IO register.
  759. */
  760. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  761. {
  762. struct amdgpu_device *adev = info->dev->dev_private;
  763. uint32_t r;
  764. r = RREG32_IO(reg);
  765. return r;
  766. }
  767. /**
  768. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  769. *
  770. * @adev: amdgpu_device pointer
  771. *
  772. * Frees the driver info and register access callbacks for the ATOM
  773. * interpreter (r4xx+).
  774. * Called at driver shutdown.
  775. */
  776. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  777. {
  778. if (adev->mode_info.atom_context)
  779. kfree(adev->mode_info.atom_context->scratch);
  780. kfree(adev->mode_info.atom_context);
  781. adev->mode_info.atom_context = NULL;
  782. kfree(adev->mode_info.atom_card_info);
  783. adev->mode_info.atom_card_info = NULL;
  784. }
  785. /**
  786. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  787. *
  788. * @adev: amdgpu_device pointer
  789. *
  790. * Initializes the driver info and register access callbacks for the
  791. * ATOM interpreter (r4xx+).
  792. * Returns 0 on sucess, -ENOMEM on failure.
  793. * Called at driver startup.
  794. */
  795. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  796. {
  797. struct card_info *atom_card_info =
  798. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  799. if (!atom_card_info)
  800. return -ENOMEM;
  801. adev->mode_info.atom_card_info = atom_card_info;
  802. atom_card_info->dev = adev->ddev;
  803. atom_card_info->reg_read = cail_reg_read;
  804. atom_card_info->reg_write = cail_reg_write;
  805. /* needed for iio ops */
  806. if (adev->rio_mem) {
  807. atom_card_info->ioreg_read = cail_ioreg_read;
  808. atom_card_info->ioreg_write = cail_ioreg_write;
  809. } else {
  810. DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
  811. atom_card_info->ioreg_read = cail_reg_read;
  812. atom_card_info->ioreg_write = cail_reg_write;
  813. }
  814. atom_card_info->mc_read = cail_mc_read;
  815. atom_card_info->mc_write = cail_mc_write;
  816. atom_card_info->pll_read = cail_pll_read;
  817. atom_card_info->pll_write = cail_pll_write;
  818. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  819. if (!adev->mode_info.atom_context) {
  820. amdgpu_atombios_fini(adev);
  821. return -ENOMEM;
  822. }
  823. mutex_init(&adev->mode_info.atom_context->mutex);
  824. amdgpu_atombios_scratch_regs_init(adev);
  825. amdgpu_atom_allocate_fb_scratch(adev->mode_info.atom_context);
  826. return 0;
  827. }
  828. /* if we get transitioned to only one device, take VGA back */
  829. /**
  830. * amdgpu_vga_set_decode - enable/disable vga decode
  831. *
  832. * @cookie: amdgpu_device pointer
  833. * @state: enable/disable vga decode
  834. *
  835. * Enable/disable vga decode (all asics).
  836. * Returns VGA resource flags.
  837. */
  838. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  839. {
  840. struct amdgpu_device *adev = cookie;
  841. amdgpu_asic_set_vga_state(adev, state);
  842. if (state)
  843. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  844. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  845. else
  846. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  847. }
  848. /**
  849. * amdgpu_check_pot_argument - check that argument is a power of two
  850. *
  851. * @arg: value to check
  852. *
  853. * Validates that a certain argument is a power of two (all asics).
  854. * Returns true if argument is valid.
  855. */
  856. static bool amdgpu_check_pot_argument(int arg)
  857. {
  858. return (arg & (arg - 1)) == 0;
  859. }
  860. /**
  861. * amdgpu_check_arguments - validate module params
  862. *
  863. * @adev: amdgpu_device pointer
  864. *
  865. * Validates certain module parameters and updates
  866. * the associated values used by the driver (all asics).
  867. */
  868. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  869. {
  870. if (amdgpu_sched_jobs < 4) {
  871. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  872. amdgpu_sched_jobs);
  873. amdgpu_sched_jobs = 4;
  874. } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
  875. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  876. amdgpu_sched_jobs);
  877. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  878. }
  879. /* vramlimit must be a power of two */
  880. if (!amdgpu_check_pot_argument(amdgpu_vram_limit)) {
  881. dev_warn(adev->dev, "vram limit (%d) must be a power of 2\n",
  882. amdgpu_vram_limit);
  883. amdgpu_vram_limit = 0;
  884. }
  885. if (amdgpu_gart_size != -1) {
  886. /* gtt size must be power of two and greater or equal to 32M */
  887. if (amdgpu_gart_size < 32) {
  888. dev_warn(adev->dev, "gart size (%d) too small\n",
  889. amdgpu_gart_size);
  890. amdgpu_gart_size = -1;
  891. } else if (!amdgpu_check_pot_argument(amdgpu_gart_size)) {
  892. dev_warn(adev->dev, "gart size (%d) must be a power of 2\n",
  893. amdgpu_gart_size);
  894. amdgpu_gart_size = -1;
  895. }
  896. }
  897. if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
  898. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  899. amdgpu_vm_size);
  900. amdgpu_vm_size = 8;
  901. }
  902. if (amdgpu_vm_size < 1) {
  903. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  904. amdgpu_vm_size);
  905. amdgpu_vm_size = 8;
  906. }
  907. /*
  908. * Max GPUVM size for Cayman, SI and CI are 40 bits.
  909. */
  910. if (amdgpu_vm_size > 1024) {
  911. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  912. amdgpu_vm_size);
  913. amdgpu_vm_size = 8;
  914. }
  915. /* defines number of bits in page table versus page directory,
  916. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  917. * page table and the remaining bits are in the page directory */
  918. if (amdgpu_vm_block_size == -1) {
  919. /* Total bits covered by PD + PTs */
  920. unsigned bits = ilog2(amdgpu_vm_size) + 18;
  921. /* Make sure the PD is 4K in size up to 8GB address space.
  922. Above that split equal between PD and PTs */
  923. if (amdgpu_vm_size <= 8)
  924. amdgpu_vm_block_size = bits - 9;
  925. else
  926. amdgpu_vm_block_size = (bits + 3) / 2;
  927. } else if (amdgpu_vm_block_size < 9) {
  928. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  929. amdgpu_vm_block_size);
  930. amdgpu_vm_block_size = 9;
  931. }
  932. if (amdgpu_vm_block_size > 24 ||
  933. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  934. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  935. amdgpu_vm_block_size);
  936. amdgpu_vm_block_size = 9;
  937. }
  938. }
  939. /**
  940. * amdgpu_switcheroo_set_state - set switcheroo state
  941. *
  942. * @pdev: pci dev pointer
  943. * @state: vga_switcheroo state
  944. *
  945. * Callback for the switcheroo driver. Suspends or resumes the
  946. * the asics before or after it is powered up using ACPI methods.
  947. */
  948. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  949. {
  950. struct drm_device *dev = pci_get_drvdata(pdev);
  951. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  952. return;
  953. if (state == VGA_SWITCHEROO_ON) {
  954. unsigned d3_delay = dev->pdev->d3_delay;
  955. printk(KERN_INFO "amdgpu: switched on\n");
  956. /* don't suspend or resume card normally */
  957. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  958. amdgpu_resume_kms(dev, true, true);
  959. dev->pdev->d3_delay = d3_delay;
  960. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  961. drm_kms_helper_poll_enable(dev);
  962. } else {
  963. printk(KERN_INFO "amdgpu: switched off\n");
  964. drm_kms_helper_poll_disable(dev);
  965. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  966. amdgpu_suspend_kms(dev, true, true);
  967. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  968. }
  969. }
  970. /**
  971. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  972. *
  973. * @pdev: pci dev pointer
  974. *
  975. * Callback for the switcheroo driver. Check of the switcheroo
  976. * state can be changed.
  977. * Returns true if the state can be changed, false if not.
  978. */
  979. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  980. {
  981. struct drm_device *dev = pci_get_drvdata(pdev);
  982. /*
  983. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  984. * locking inversion with the driver load path. And the access here is
  985. * completely racy anyway. So don't bother with locking for now.
  986. */
  987. return dev->open_count == 0;
  988. }
  989. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  990. .set_gpu_state = amdgpu_switcheroo_set_state,
  991. .reprobe = NULL,
  992. .can_switch = amdgpu_switcheroo_can_switch,
  993. };
  994. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  995. enum amd_ip_block_type block_type,
  996. enum amd_clockgating_state state)
  997. {
  998. int i, r = 0;
  999. for (i = 0; i < adev->num_ip_blocks; i++) {
  1000. if (adev->ip_blocks[i].type == block_type) {
  1001. r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
  1002. state);
  1003. if (r)
  1004. return r;
  1005. }
  1006. }
  1007. return r;
  1008. }
  1009. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1010. enum amd_ip_block_type block_type,
  1011. enum amd_powergating_state state)
  1012. {
  1013. int i, r = 0;
  1014. for (i = 0; i < adev->num_ip_blocks; i++) {
  1015. if (adev->ip_blocks[i].type == block_type) {
  1016. r = adev->ip_blocks[i].funcs->set_powergating_state((void *)adev,
  1017. state);
  1018. if (r)
  1019. return r;
  1020. }
  1021. }
  1022. return r;
  1023. }
  1024. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  1025. struct amdgpu_device *adev,
  1026. enum amd_ip_block_type type)
  1027. {
  1028. int i;
  1029. for (i = 0; i < adev->num_ip_blocks; i++)
  1030. if (adev->ip_blocks[i].type == type)
  1031. return &adev->ip_blocks[i];
  1032. return NULL;
  1033. }
  1034. /**
  1035. * amdgpu_ip_block_version_cmp
  1036. *
  1037. * @adev: amdgpu_device pointer
  1038. * @type: enum amd_ip_block_type
  1039. * @major: major version
  1040. * @minor: minor version
  1041. *
  1042. * return 0 if equal or greater
  1043. * return 1 if smaller or the ip_block doesn't exist
  1044. */
  1045. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1046. enum amd_ip_block_type type,
  1047. u32 major, u32 minor)
  1048. {
  1049. const struct amdgpu_ip_block_version *ip_block;
  1050. ip_block = amdgpu_get_ip_block(adev, type);
  1051. if (ip_block && ((ip_block->major > major) ||
  1052. ((ip_block->major == major) &&
  1053. (ip_block->minor >= minor))))
  1054. return 0;
  1055. return 1;
  1056. }
  1057. static int amdgpu_early_init(struct amdgpu_device *adev)
  1058. {
  1059. int i, r;
  1060. switch (adev->asic_type) {
  1061. case CHIP_TOPAZ:
  1062. case CHIP_TONGA:
  1063. case CHIP_FIJI:
  1064. case CHIP_CARRIZO:
  1065. case CHIP_STONEY:
  1066. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1067. adev->family = AMDGPU_FAMILY_CZ;
  1068. else
  1069. adev->family = AMDGPU_FAMILY_VI;
  1070. r = vi_set_ip_blocks(adev);
  1071. if (r)
  1072. return r;
  1073. break;
  1074. #ifdef CONFIG_DRM_AMDGPU_CIK
  1075. case CHIP_BONAIRE:
  1076. case CHIP_HAWAII:
  1077. case CHIP_KAVERI:
  1078. case CHIP_KABINI:
  1079. case CHIP_MULLINS:
  1080. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1081. adev->family = AMDGPU_FAMILY_CI;
  1082. else
  1083. adev->family = AMDGPU_FAMILY_KV;
  1084. r = cik_set_ip_blocks(adev);
  1085. if (r)
  1086. return r;
  1087. break;
  1088. #endif
  1089. default:
  1090. /* FIXME: not supported yet */
  1091. return -EINVAL;
  1092. }
  1093. adev->ip_block_status = kcalloc(adev->num_ip_blocks,
  1094. sizeof(struct amdgpu_ip_block_status), GFP_KERNEL);
  1095. if (adev->ip_block_status == NULL)
  1096. return -ENOMEM;
  1097. if (adev->ip_blocks == NULL) {
  1098. DRM_ERROR("No IP blocks found!\n");
  1099. return r;
  1100. }
  1101. for (i = 0; i < adev->num_ip_blocks; i++) {
  1102. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1103. DRM_ERROR("disabled ip block: %d\n", i);
  1104. adev->ip_block_status[i].valid = false;
  1105. } else {
  1106. if (adev->ip_blocks[i].funcs->early_init) {
  1107. r = adev->ip_blocks[i].funcs->early_init((void *)adev);
  1108. if (r == -ENOENT) {
  1109. adev->ip_block_status[i].valid = false;
  1110. } else if (r) {
  1111. DRM_ERROR("early_init %d failed %d\n", i, r);
  1112. return r;
  1113. } else {
  1114. adev->ip_block_status[i].valid = true;
  1115. }
  1116. } else {
  1117. adev->ip_block_status[i].valid = true;
  1118. }
  1119. }
  1120. }
  1121. return 0;
  1122. }
  1123. static int amdgpu_init(struct amdgpu_device *adev)
  1124. {
  1125. int i, r;
  1126. for (i = 0; i < adev->num_ip_blocks; i++) {
  1127. if (!adev->ip_block_status[i].valid)
  1128. continue;
  1129. r = adev->ip_blocks[i].funcs->sw_init((void *)adev);
  1130. if (r) {
  1131. DRM_ERROR("sw_init %d failed %d\n", i, r);
  1132. return r;
  1133. }
  1134. adev->ip_block_status[i].sw = true;
  1135. /* need to do gmc hw init early so we can allocate gpu mem */
  1136. if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC) {
  1137. r = amdgpu_vram_scratch_init(adev);
  1138. if (r) {
  1139. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1140. return r;
  1141. }
  1142. r = adev->ip_blocks[i].funcs->hw_init((void *)adev);
  1143. if (r) {
  1144. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1145. return r;
  1146. }
  1147. r = amdgpu_wb_init(adev);
  1148. if (r) {
  1149. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1150. return r;
  1151. }
  1152. adev->ip_block_status[i].hw = true;
  1153. }
  1154. }
  1155. for (i = 0; i < adev->num_ip_blocks; i++) {
  1156. if (!adev->ip_block_status[i].sw)
  1157. continue;
  1158. /* gmc hw init is done early */
  1159. if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC)
  1160. continue;
  1161. r = adev->ip_blocks[i].funcs->hw_init((void *)adev);
  1162. if (r) {
  1163. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1164. return r;
  1165. }
  1166. adev->ip_block_status[i].hw = true;
  1167. }
  1168. return 0;
  1169. }
  1170. static int amdgpu_late_init(struct amdgpu_device *adev)
  1171. {
  1172. int i = 0, r;
  1173. for (i = 0; i < adev->num_ip_blocks; i++) {
  1174. if (!adev->ip_block_status[i].valid)
  1175. continue;
  1176. /* enable clockgating to save power */
  1177. r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
  1178. AMD_CG_STATE_GATE);
  1179. if (r) {
  1180. DRM_ERROR("set_clockgating_state(gate) %d failed %d\n", i, r);
  1181. return r;
  1182. }
  1183. if (adev->ip_blocks[i].funcs->late_init) {
  1184. r = adev->ip_blocks[i].funcs->late_init((void *)adev);
  1185. if (r) {
  1186. DRM_ERROR("late_init %d failed %d\n", i, r);
  1187. return r;
  1188. }
  1189. }
  1190. }
  1191. return 0;
  1192. }
  1193. static int amdgpu_fini(struct amdgpu_device *adev)
  1194. {
  1195. int i, r;
  1196. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1197. if (!adev->ip_block_status[i].hw)
  1198. continue;
  1199. if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC) {
  1200. amdgpu_wb_fini(adev);
  1201. amdgpu_vram_scratch_fini(adev);
  1202. }
  1203. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1204. r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
  1205. AMD_CG_STATE_UNGATE);
  1206. if (r) {
  1207. DRM_ERROR("set_clockgating_state(ungate) %d failed %d\n", i, r);
  1208. return r;
  1209. }
  1210. r = adev->ip_blocks[i].funcs->hw_fini((void *)adev);
  1211. /* XXX handle errors */
  1212. if (r) {
  1213. DRM_DEBUG("hw_fini %d failed %d\n", i, r);
  1214. }
  1215. adev->ip_block_status[i].hw = false;
  1216. }
  1217. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1218. if (!adev->ip_block_status[i].sw)
  1219. continue;
  1220. r = adev->ip_blocks[i].funcs->sw_fini((void *)adev);
  1221. /* XXX handle errors */
  1222. if (r) {
  1223. DRM_DEBUG("sw_fini %d failed %d\n", i, r);
  1224. }
  1225. adev->ip_block_status[i].sw = false;
  1226. adev->ip_block_status[i].valid = false;
  1227. }
  1228. return 0;
  1229. }
  1230. static int amdgpu_suspend(struct amdgpu_device *adev)
  1231. {
  1232. int i, r;
  1233. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1234. if (!adev->ip_block_status[i].valid)
  1235. continue;
  1236. /* ungate blocks so that suspend can properly shut them down */
  1237. r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
  1238. AMD_CG_STATE_UNGATE);
  1239. if (r) {
  1240. DRM_ERROR("set_clockgating_state(ungate) %d failed %d\n", i, r);
  1241. }
  1242. /* XXX handle errors */
  1243. r = adev->ip_blocks[i].funcs->suspend(adev);
  1244. /* XXX handle errors */
  1245. if (r) {
  1246. DRM_ERROR("suspend %d failed %d\n", i, r);
  1247. }
  1248. }
  1249. return 0;
  1250. }
  1251. static int amdgpu_resume(struct amdgpu_device *adev)
  1252. {
  1253. int i, r;
  1254. for (i = 0; i < adev->num_ip_blocks; i++) {
  1255. if (!adev->ip_block_status[i].valid)
  1256. continue;
  1257. r = adev->ip_blocks[i].funcs->resume(adev);
  1258. if (r) {
  1259. DRM_ERROR("resume %d failed %d\n", i, r);
  1260. return r;
  1261. }
  1262. }
  1263. return 0;
  1264. }
  1265. /**
  1266. * amdgpu_device_init - initialize the driver
  1267. *
  1268. * @adev: amdgpu_device pointer
  1269. * @pdev: drm dev pointer
  1270. * @pdev: pci dev pointer
  1271. * @flags: driver flags
  1272. *
  1273. * Initializes the driver info and hw (all asics).
  1274. * Returns 0 for success or an error on failure.
  1275. * Called at driver startup.
  1276. */
  1277. int amdgpu_device_init(struct amdgpu_device *adev,
  1278. struct drm_device *ddev,
  1279. struct pci_dev *pdev,
  1280. uint32_t flags)
  1281. {
  1282. int r, i;
  1283. bool runtime = false;
  1284. adev->shutdown = false;
  1285. adev->dev = &pdev->dev;
  1286. adev->ddev = ddev;
  1287. adev->pdev = pdev;
  1288. adev->flags = flags;
  1289. adev->asic_type = flags & AMD_ASIC_MASK;
  1290. adev->is_atom_bios = false;
  1291. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1292. adev->mc.gtt_size = 512 * 1024 * 1024;
  1293. adev->accel_working = false;
  1294. adev->num_rings = 0;
  1295. adev->mman.buffer_funcs = NULL;
  1296. adev->mman.buffer_funcs_ring = NULL;
  1297. adev->vm_manager.vm_pte_funcs = NULL;
  1298. adev->vm_manager.vm_pte_funcs_ring = NULL;
  1299. adev->gart.gart_funcs = NULL;
  1300. adev->fence_context = fence_context_alloc(AMDGPU_MAX_RINGS);
  1301. adev->smc_rreg = &amdgpu_invalid_rreg;
  1302. adev->smc_wreg = &amdgpu_invalid_wreg;
  1303. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1304. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1305. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1306. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1307. adev->didt_rreg = &amdgpu_invalid_rreg;
  1308. adev->didt_wreg = &amdgpu_invalid_wreg;
  1309. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1310. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1311. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1312. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1313. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1314. /* mutex initialization are all done here so we
  1315. * can recall function without having locking issues */
  1316. mutex_init(&adev->ring_lock);
  1317. atomic_set(&adev->irq.ih.lock, 0);
  1318. mutex_init(&adev->gem.mutex);
  1319. mutex_init(&adev->pm.mutex);
  1320. mutex_init(&adev->gfx.gpu_clock_mutex);
  1321. mutex_init(&adev->srbm_mutex);
  1322. mutex_init(&adev->grbm_idx_mutex);
  1323. mutex_init(&adev->mn_lock);
  1324. hash_init(adev->mn_hash);
  1325. amdgpu_check_arguments(adev);
  1326. /* Registers mapping */
  1327. /* TODO: block userspace mapping of io register */
  1328. spin_lock_init(&adev->mmio_idx_lock);
  1329. spin_lock_init(&adev->smc_idx_lock);
  1330. spin_lock_init(&adev->pcie_idx_lock);
  1331. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1332. spin_lock_init(&adev->didt_idx_lock);
  1333. spin_lock_init(&adev->audio_endpt_idx_lock);
  1334. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1335. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1336. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1337. if (adev->rmmio == NULL) {
  1338. return -ENOMEM;
  1339. }
  1340. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1341. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1342. /* doorbell bar mapping */
  1343. amdgpu_doorbell_init(adev);
  1344. /* io port mapping */
  1345. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1346. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1347. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1348. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1349. break;
  1350. }
  1351. }
  1352. if (adev->rio_mem == NULL)
  1353. DRM_ERROR("Unable to find PCI I/O BAR\n");
  1354. /* early init functions */
  1355. r = amdgpu_early_init(adev);
  1356. if (r)
  1357. return r;
  1358. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1359. /* this will fail for cards that aren't VGA class devices, just
  1360. * ignore it */
  1361. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1362. if (amdgpu_runtime_pm == 1)
  1363. runtime = true;
  1364. if (amdgpu_device_is_px(ddev))
  1365. runtime = true;
  1366. vga_switcheroo_register_client(adev->pdev, &amdgpu_switcheroo_ops, runtime);
  1367. if (runtime)
  1368. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1369. /* Read BIOS */
  1370. if (!amdgpu_get_bios(adev))
  1371. return -EINVAL;
  1372. /* Must be an ATOMBIOS */
  1373. if (!adev->is_atom_bios) {
  1374. dev_err(adev->dev, "Expecting atombios for GPU\n");
  1375. return -EINVAL;
  1376. }
  1377. r = amdgpu_atombios_init(adev);
  1378. if (r) {
  1379. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1380. return r;
  1381. }
  1382. /* Post card if necessary */
  1383. if (!amdgpu_card_posted(adev)) {
  1384. if (!adev->bios) {
  1385. dev_err(adev->dev, "Card not posted and no BIOS - ignoring\n");
  1386. return -EINVAL;
  1387. }
  1388. DRM_INFO("GPU not posted. posting now...\n");
  1389. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1390. }
  1391. /* Initialize clocks */
  1392. r = amdgpu_atombios_get_clock_info(adev);
  1393. if (r) {
  1394. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1395. return r;
  1396. }
  1397. /* init i2c buses */
  1398. amdgpu_atombios_i2c_init(adev);
  1399. /* Fence driver */
  1400. r = amdgpu_fence_driver_init(adev);
  1401. if (r) {
  1402. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1403. return r;
  1404. }
  1405. /* init the mode config */
  1406. drm_mode_config_init(adev->ddev);
  1407. r = amdgpu_init(adev);
  1408. if (r) {
  1409. dev_err(adev->dev, "amdgpu_init failed\n");
  1410. amdgpu_fini(adev);
  1411. return r;
  1412. }
  1413. adev->accel_working = true;
  1414. amdgpu_fbdev_init(adev);
  1415. r = amdgpu_ib_pool_init(adev);
  1416. if (r) {
  1417. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1418. return r;
  1419. }
  1420. r = amdgpu_ctx_init(adev, AMD_SCHED_PRIORITY_KERNEL, &adev->kernel_ctx);
  1421. if (r) {
  1422. dev_err(adev->dev, "failed to create kernel context (%d).\n", r);
  1423. return r;
  1424. }
  1425. r = amdgpu_ib_ring_tests(adev);
  1426. if (r)
  1427. DRM_ERROR("ib ring test failed (%d).\n", r);
  1428. r = amdgpu_gem_debugfs_init(adev);
  1429. if (r) {
  1430. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1431. }
  1432. r = amdgpu_debugfs_regs_init(adev);
  1433. if (r) {
  1434. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1435. }
  1436. if ((amdgpu_testing & 1)) {
  1437. if (adev->accel_working)
  1438. amdgpu_test_moves(adev);
  1439. else
  1440. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1441. }
  1442. if ((amdgpu_testing & 2)) {
  1443. if (adev->accel_working)
  1444. amdgpu_test_syncing(adev);
  1445. else
  1446. DRM_INFO("amdgpu: acceleration disabled, skipping sync tests\n");
  1447. }
  1448. if (amdgpu_benchmarking) {
  1449. if (adev->accel_working)
  1450. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1451. else
  1452. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1453. }
  1454. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1455. * explicit gating rather than handling it automatically.
  1456. */
  1457. r = amdgpu_late_init(adev);
  1458. if (r) {
  1459. dev_err(adev->dev, "amdgpu_late_init failed\n");
  1460. return r;
  1461. }
  1462. return 0;
  1463. }
  1464. static void amdgpu_debugfs_remove_files(struct amdgpu_device *adev);
  1465. /**
  1466. * amdgpu_device_fini - tear down the driver
  1467. *
  1468. * @adev: amdgpu_device pointer
  1469. *
  1470. * Tear down the driver info (all asics).
  1471. * Called at driver shutdown.
  1472. */
  1473. void amdgpu_device_fini(struct amdgpu_device *adev)
  1474. {
  1475. int r;
  1476. DRM_INFO("amdgpu: finishing device.\n");
  1477. adev->shutdown = true;
  1478. /* evict vram memory */
  1479. amdgpu_bo_evict_vram(adev);
  1480. amdgpu_ctx_fini(&adev->kernel_ctx);
  1481. amdgpu_ib_pool_fini(adev);
  1482. amdgpu_fence_driver_fini(adev);
  1483. amdgpu_fbdev_fini(adev);
  1484. r = amdgpu_fini(adev);
  1485. kfree(adev->ip_block_status);
  1486. adev->ip_block_status = NULL;
  1487. adev->accel_working = false;
  1488. /* free i2c buses */
  1489. amdgpu_i2c_fini(adev);
  1490. amdgpu_atombios_fini(adev);
  1491. kfree(adev->bios);
  1492. adev->bios = NULL;
  1493. vga_switcheroo_unregister_client(adev->pdev);
  1494. vga_client_register(adev->pdev, NULL, NULL, NULL);
  1495. if (adev->rio_mem)
  1496. pci_iounmap(adev->pdev, adev->rio_mem);
  1497. adev->rio_mem = NULL;
  1498. iounmap(adev->rmmio);
  1499. adev->rmmio = NULL;
  1500. amdgpu_doorbell_fini(adev);
  1501. amdgpu_debugfs_regs_cleanup(adev);
  1502. amdgpu_debugfs_remove_files(adev);
  1503. }
  1504. /*
  1505. * Suspend & resume.
  1506. */
  1507. /**
  1508. * amdgpu_suspend_kms - initiate device suspend
  1509. *
  1510. * @pdev: drm dev pointer
  1511. * @state: suspend state
  1512. *
  1513. * Puts the hw in the suspend state (all asics).
  1514. * Returns 0 for success or an error on failure.
  1515. * Called at driver suspend.
  1516. */
  1517. int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon)
  1518. {
  1519. struct amdgpu_device *adev;
  1520. struct drm_crtc *crtc;
  1521. struct drm_connector *connector;
  1522. int r;
  1523. if (dev == NULL || dev->dev_private == NULL) {
  1524. return -ENODEV;
  1525. }
  1526. adev = dev->dev_private;
  1527. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1528. return 0;
  1529. drm_kms_helper_poll_disable(dev);
  1530. /* turn off display hw */
  1531. drm_modeset_lock_all(dev);
  1532. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1533. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  1534. }
  1535. drm_modeset_unlock_all(dev);
  1536. /* unpin the front buffers and cursors */
  1537. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1538. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1539. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  1540. struct amdgpu_bo *robj;
  1541. if (amdgpu_crtc->cursor_bo) {
  1542. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  1543. r = amdgpu_bo_reserve(aobj, false);
  1544. if (r == 0) {
  1545. amdgpu_bo_unpin(aobj);
  1546. amdgpu_bo_unreserve(aobj);
  1547. }
  1548. }
  1549. if (rfb == NULL || rfb->obj == NULL) {
  1550. continue;
  1551. }
  1552. robj = gem_to_amdgpu_bo(rfb->obj);
  1553. /* don't unpin kernel fb objects */
  1554. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  1555. r = amdgpu_bo_reserve(robj, false);
  1556. if (r == 0) {
  1557. amdgpu_bo_unpin(robj);
  1558. amdgpu_bo_unreserve(robj);
  1559. }
  1560. }
  1561. }
  1562. /* evict vram memory */
  1563. amdgpu_bo_evict_vram(adev);
  1564. amdgpu_fence_driver_suspend(adev);
  1565. r = amdgpu_suspend(adev);
  1566. /* evict remaining vram memory */
  1567. amdgpu_bo_evict_vram(adev);
  1568. pci_save_state(dev->pdev);
  1569. if (suspend) {
  1570. /* Shut down the device */
  1571. pci_disable_device(dev->pdev);
  1572. pci_set_power_state(dev->pdev, PCI_D3hot);
  1573. }
  1574. if (fbcon) {
  1575. console_lock();
  1576. amdgpu_fbdev_set_suspend(adev, 1);
  1577. console_unlock();
  1578. }
  1579. return 0;
  1580. }
  1581. /**
  1582. * amdgpu_resume_kms - initiate device resume
  1583. *
  1584. * @pdev: drm dev pointer
  1585. *
  1586. * Bring the hw back to operating state (all asics).
  1587. * Returns 0 for success or an error on failure.
  1588. * Called at driver resume.
  1589. */
  1590. int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
  1591. {
  1592. struct drm_connector *connector;
  1593. struct amdgpu_device *adev = dev->dev_private;
  1594. struct drm_crtc *crtc;
  1595. int r;
  1596. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1597. return 0;
  1598. if (fbcon) {
  1599. console_lock();
  1600. }
  1601. if (resume) {
  1602. pci_set_power_state(dev->pdev, PCI_D0);
  1603. pci_restore_state(dev->pdev);
  1604. if (pci_enable_device(dev->pdev)) {
  1605. if (fbcon)
  1606. console_unlock();
  1607. return -1;
  1608. }
  1609. }
  1610. /* post card */
  1611. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1612. r = amdgpu_resume(adev);
  1613. amdgpu_fence_driver_resume(adev);
  1614. r = amdgpu_ib_ring_tests(adev);
  1615. if (r)
  1616. DRM_ERROR("ib ring test failed (%d).\n", r);
  1617. r = amdgpu_late_init(adev);
  1618. if (r)
  1619. return r;
  1620. /* pin cursors */
  1621. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1622. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1623. if (amdgpu_crtc->cursor_bo) {
  1624. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  1625. r = amdgpu_bo_reserve(aobj, false);
  1626. if (r == 0) {
  1627. r = amdgpu_bo_pin(aobj,
  1628. AMDGPU_GEM_DOMAIN_VRAM,
  1629. &amdgpu_crtc->cursor_addr);
  1630. if (r != 0)
  1631. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  1632. amdgpu_bo_unreserve(aobj);
  1633. }
  1634. }
  1635. }
  1636. /* blat the mode back in */
  1637. if (fbcon) {
  1638. drm_helper_resume_force_mode(dev);
  1639. /* turn on display hw */
  1640. drm_modeset_lock_all(dev);
  1641. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1642. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  1643. }
  1644. drm_modeset_unlock_all(dev);
  1645. }
  1646. drm_kms_helper_poll_enable(dev);
  1647. drm_helper_hpd_irq_event(dev);
  1648. if (fbcon) {
  1649. amdgpu_fbdev_set_suspend(adev, 0);
  1650. console_unlock();
  1651. }
  1652. return 0;
  1653. }
  1654. /**
  1655. * amdgpu_gpu_reset - reset the asic
  1656. *
  1657. * @adev: amdgpu device pointer
  1658. *
  1659. * Attempt the reset the GPU if it has hung (all asics).
  1660. * Returns 0 for success or an error on failure.
  1661. */
  1662. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  1663. {
  1664. unsigned ring_sizes[AMDGPU_MAX_RINGS];
  1665. uint32_t *ring_data[AMDGPU_MAX_RINGS];
  1666. bool saved = false;
  1667. int i, r;
  1668. int resched;
  1669. atomic_inc(&adev->gpu_reset_counter);
  1670. /* block TTM */
  1671. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  1672. r = amdgpu_suspend(adev);
  1673. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1674. struct amdgpu_ring *ring = adev->rings[i];
  1675. if (!ring)
  1676. continue;
  1677. ring_sizes[i] = amdgpu_ring_backup(ring, &ring_data[i]);
  1678. if (ring_sizes[i]) {
  1679. saved = true;
  1680. dev_info(adev->dev, "Saved %d dwords of commands "
  1681. "on ring %d.\n", ring_sizes[i], i);
  1682. }
  1683. }
  1684. retry:
  1685. r = amdgpu_asic_reset(adev);
  1686. if (!r) {
  1687. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  1688. r = amdgpu_resume(adev);
  1689. }
  1690. if (!r) {
  1691. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1692. struct amdgpu_ring *ring = adev->rings[i];
  1693. if (!ring)
  1694. continue;
  1695. amdgpu_ring_restore(ring, ring_sizes[i], ring_data[i]);
  1696. ring_sizes[i] = 0;
  1697. ring_data[i] = NULL;
  1698. }
  1699. r = amdgpu_ib_ring_tests(adev);
  1700. if (r) {
  1701. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  1702. if (saved) {
  1703. saved = false;
  1704. r = amdgpu_suspend(adev);
  1705. goto retry;
  1706. }
  1707. }
  1708. } else {
  1709. amdgpu_fence_driver_force_completion(adev);
  1710. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1711. if (adev->rings[i])
  1712. kfree(ring_data[i]);
  1713. }
  1714. }
  1715. drm_helper_resume_force_mode(adev->ddev);
  1716. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  1717. if (r) {
  1718. /* bad news, how to tell it to userspace ? */
  1719. dev_info(adev->dev, "GPU reset failed\n");
  1720. }
  1721. return r;
  1722. }
  1723. /*
  1724. * Debugfs
  1725. */
  1726. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1727. struct drm_info_list *files,
  1728. unsigned nfiles)
  1729. {
  1730. unsigned i;
  1731. for (i = 0; i < adev->debugfs_count; i++) {
  1732. if (adev->debugfs[i].files == files) {
  1733. /* Already registered */
  1734. return 0;
  1735. }
  1736. }
  1737. i = adev->debugfs_count + 1;
  1738. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  1739. DRM_ERROR("Reached maximum number of debugfs components.\n");
  1740. DRM_ERROR("Report so we increase "
  1741. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  1742. return -EINVAL;
  1743. }
  1744. adev->debugfs[adev->debugfs_count].files = files;
  1745. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  1746. adev->debugfs_count = i;
  1747. #if defined(CONFIG_DEBUG_FS)
  1748. drm_debugfs_create_files(files, nfiles,
  1749. adev->ddev->control->debugfs_root,
  1750. adev->ddev->control);
  1751. drm_debugfs_create_files(files, nfiles,
  1752. adev->ddev->primary->debugfs_root,
  1753. adev->ddev->primary);
  1754. #endif
  1755. return 0;
  1756. }
  1757. static void amdgpu_debugfs_remove_files(struct amdgpu_device *adev)
  1758. {
  1759. #if defined(CONFIG_DEBUG_FS)
  1760. unsigned i;
  1761. for (i = 0; i < adev->debugfs_count; i++) {
  1762. drm_debugfs_remove_files(adev->debugfs[i].files,
  1763. adev->debugfs[i].num_files,
  1764. adev->ddev->control);
  1765. drm_debugfs_remove_files(adev->debugfs[i].files,
  1766. adev->debugfs[i].num_files,
  1767. adev->ddev->primary);
  1768. }
  1769. #endif
  1770. }
  1771. #if defined(CONFIG_DEBUG_FS)
  1772. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  1773. size_t size, loff_t *pos)
  1774. {
  1775. struct amdgpu_device *adev = f->f_inode->i_private;
  1776. ssize_t result = 0;
  1777. int r;
  1778. if (size & 0x3 || *pos & 0x3)
  1779. return -EINVAL;
  1780. while (size) {
  1781. uint32_t value;
  1782. if (*pos > adev->rmmio_size)
  1783. return result;
  1784. value = RREG32(*pos >> 2);
  1785. r = put_user(value, (uint32_t *)buf);
  1786. if (r)
  1787. return r;
  1788. result += 4;
  1789. buf += 4;
  1790. *pos += 4;
  1791. size -= 4;
  1792. }
  1793. return result;
  1794. }
  1795. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  1796. size_t size, loff_t *pos)
  1797. {
  1798. struct amdgpu_device *adev = f->f_inode->i_private;
  1799. ssize_t result = 0;
  1800. int r;
  1801. if (size & 0x3 || *pos & 0x3)
  1802. return -EINVAL;
  1803. while (size) {
  1804. uint32_t value;
  1805. if (*pos > adev->rmmio_size)
  1806. return result;
  1807. r = get_user(value, (uint32_t *)buf);
  1808. if (r)
  1809. return r;
  1810. WREG32(*pos >> 2, value);
  1811. result += 4;
  1812. buf += 4;
  1813. *pos += 4;
  1814. size -= 4;
  1815. }
  1816. return result;
  1817. }
  1818. static const struct file_operations amdgpu_debugfs_regs_fops = {
  1819. .owner = THIS_MODULE,
  1820. .read = amdgpu_debugfs_regs_read,
  1821. .write = amdgpu_debugfs_regs_write,
  1822. .llseek = default_llseek
  1823. };
  1824. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  1825. {
  1826. struct drm_minor *minor = adev->ddev->primary;
  1827. struct dentry *ent, *root = minor->debugfs_root;
  1828. ent = debugfs_create_file("amdgpu_regs", S_IFREG | S_IRUGO, root,
  1829. adev, &amdgpu_debugfs_regs_fops);
  1830. if (IS_ERR(ent))
  1831. return PTR_ERR(ent);
  1832. i_size_write(ent->d_inode, adev->rmmio_size);
  1833. adev->debugfs_regs = ent;
  1834. return 0;
  1835. }
  1836. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  1837. {
  1838. debugfs_remove(adev->debugfs_regs);
  1839. adev->debugfs_regs = NULL;
  1840. }
  1841. int amdgpu_debugfs_init(struct drm_minor *minor)
  1842. {
  1843. return 0;
  1844. }
  1845. void amdgpu_debugfs_cleanup(struct drm_minor *minor)
  1846. {
  1847. }
  1848. #else
  1849. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  1850. {
  1851. return 0;
  1852. }
  1853. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  1854. #endif