amdgpu.h 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/interval_tree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/dma-fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include "amd_shared.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_ttm.h"
  51. #include "amdgpu_gds.h"
  52. #include "amdgpu_sync.h"
  53. #include "amdgpu_ring.h"
  54. #include "amdgpu_vm.h"
  55. #include "amd_powerplay.h"
  56. #include "amdgpu_dpm.h"
  57. #include "amdgpu_acp.h"
  58. #include "gpu_scheduler.h"
  59. #include "amdgpu_virt.h"
  60. /*
  61. * Modules parameters.
  62. */
  63. extern int amdgpu_modeset;
  64. extern int amdgpu_vram_limit;
  65. extern int amdgpu_gart_size;
  66. extern int amdgpu_moverate;
  67. extern int amdgpu_benchmarking;
  68. extern int amdgpu_testing;
  69. extern int amdgpu_audio;
  70. extern int amdgpu_disp_priority;
  71. extern int amdgpu_hw_i2c;
  72. extern int amdgpu_pcie_gen2;
  73. extern int amdgpu_msi;
  74. extern int amdgpu_lockup_timeout;
  75. extern int amdgpu_dpm;
  76. extern int amdgpu_smc_load_fw;
  77. extern int amdgpu_aspm;
  78. extern int amdgpu_runtime_pm;
  79. extern unsigned amdgpu_ip_block_mask;
  80. extern int amdgpu_bapm;
  81. extern int amdgpu_deep_color;
  82. extern int amdgpu_vm_size;
  83. extern int amdgpu_vm_block_size;
  84. extern int amdgpu_vm_fault_stop;
  85. extern int amdgpu_vm_debug;
  86. extern int amdgpu_sched_jobs;
  87. extern int amdgpu_sched_hw_submission;
  88. extern int amdgpu_no_evict;
  89. extern int amdgpu_direct_gma_size;
  90. extern unsigned amdgpu_pcie_gen_cap;
  91. extern unsigned amdgpu_pcie_lane_cap;
  92. extern unsigned amdgpu_cg_mask;
  93. extern unsigned amdgpu_pg_mask;
  94. extern char *amdgpu_disable_cu;
  95. extern char *amdgpu_virtual_display;
  96. extern unsigned amdgpu_pp_feature_mask;
  97. extern int amdgpu_vram_page_split;
  98. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  99. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  100. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  101. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  102. #define AMDGPU_IB_POOL_SIZE 16
  103. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  104. #define AMDGPUFB_CONN_LIMIT 4
  105. #define AMDGPU_BIOS_NUM_SCRATCH 8
  106. /* max number of IP instances */
  107. #define AMDGPU_MAX_SDMA_INSTANCES 2
  108. /* hardcode that limit for now */
  109. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  110. /* hard reset data */
  111. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  112. /* reset flags */
  113. #define AMDGPU_RESET_GFX (1 << 0)
  114. #define AMDGPU_RESET_COMPUTE (1 << 1)
  115. #define AMDGPU_RESET_DMA (1 << 2)
  116. #define AMDGPU_RESET_CP (1 << 3)
  117. #define AMDGPU_RESET_GRBM (1 << 4)
  118. #define AMDGPU_RESET_DMA1 (1 << 5)
  119. #define AMDGPU_RESET_RLC (1 << 6)
  120. #define AMDGPU_RESET_SEM (1 << 7)
  121. #define AMDGPU_RESET_IH (1 << 8)
  122. #define AMDGPU_RESET_VMC (1 << 9)
  123. #define AMDGPU_RESET_MC (1 << 10)
  124. #define AMDGPU_RESET_DISPLAY (1 << 11)
  125. #define AMDGPU_RESET_UVD (1 << 12)
  126. #define AMDGPU_RESET_VCE (1 << 13)
  127. #define AMDGPU_RESET_VCE1 (1 << 14)
  128. /* GFX current status */
  129. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  130. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  131. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  132. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  133. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  134. /* max cursor sizes (in pixels) */
  135. #define CIK_CURSOR_WIDTH 128
  136. #define CIK_CURSOR_HEIGHT 128
  137. struct amdgpu_device;
  138. struct amdgpu_ib;
  139. struct amdgpu_cs_parser;
  140. struct amdgpu_job;
  141. struct amdgpu_irq_src;
  142. struct amdgpu_fpriv;
  143. enum amdgpu_cp_irq {
  144. AMDGPU_CP_IRQ_GFX_EOP = 0,
  145. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  146. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  147. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  148. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  149. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  150. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  151. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  152. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  153. AMDGPU_CP_IRQ_LAST
  154. };
  155. enum amdgpu_sdma_irq {
  156. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  157. AMDGPU_SDMA_IRQ_TRAP1,
  158. AMDGPU_SDMA_IRQ_LAST
  159. };
  160. enum amdgpu_thermal_irq {
  161. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  162. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  163. AMDGPU_THERMAL_IRQ_LAST
  164. };
  165. enum amdgpu_kiq_irq {
  166. AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
  167. AMDGPU_CP_KIQ_IRQ_LAST
  168. };
  169. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  170. enum amd_ip_block_type block_type,
  171. enum amd_clockgating_state state);
  172. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  173. enum amd_ip_block_type block_type,
  174. enum amd_powergating_state state);
  175. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
  176. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  177. enum amd_ip_block_type block_type);
  178. bool amdgpu_is_idle(struct amdgpu_device *adev,
  179. enum amd_ip_block_type block_type);
  180. #define AMDGPU_MAX_IP_NUM 16
  181. struct amdgpu_ip_block_status {
  182. bool valid;
  183. bool sw;
  184. bool hw;
  185. bool late_initialized;
  186. bool hang;
  187. };
  188. struct amdgpu_ip_block_version {
  189. const enum amd_ip_block_type type;
  190. const u32 major;
  191. const u32 minor;
  192. const u32 rev;
  193. const struct amd_ip_funcs *funcs;
  194. };
  195. struct amdgpu_ip_block {
  196. struct amdgpu_ip_block_status status;
  197. const struct amdgpu_ip_block_version *version;
  198. };
  199. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  200. enum amd_ip_block_type type,
  201. u32 major, u32 minor);
  202. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  203. enum amd_ip_block_type type);
  204. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  205. const struct amdgpu_ip_block_version *ip_block_version);
  206. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  207. struct amdgpu_buffer_funcs {
  208. /* maximum bytes in a single operation */
  209. uint32_t copy_max_bytes;
  210. /* number of dw to reserve per operation */
  211. unsigned copy_num_dw;
  212. /* used for buffer migration */
  213. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  214. /* src addr in bytes */
  215. uint64_t src_offset,
  216. /* dst addr in bytes */
  217. uint64_t dst_offset,
  218. /* number of byte to transfer */
  219. uint32_t byte_count);
  220. /* maximum bytes in a single operation */
  221. uint32_t fill_max_bytes;
  222. /* number of dw to reserve per operation */
  223. unsigned fill_num_dw;
  224. /* used for buffer clearing */
  225. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  226. /* value to write to memory */
  227. uint32_t src_data,
  228. /* dst addr in bytes */
  229. uint64_t dst_offset,
  230. /* number of byte to fill */
  231. uint32_t byte_count);
  232. };
  233. /* provided by hw blocks that can write ptes, e.g., sdma */
  234. struct amdgpu_vm_pte_funcs {
  235. /* copy pte entries from GART */
  236. void (*copy_pte)(struct amdgpu_ib *ib,
  237. uint64_t pe, uint64_t src,
  238. unsigned count);
  239. /* write pte one entry at a time with addr mapping */
  240. void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
  241. uint64_t value, unsigned count,
  242. uint32_t incr);
  243. /* for linear pte/pde updates without addr mapping */
  244. void (*set_pte_pde)(struct amdgpu_ib *ib,
  245. uint64_t pe,
  246. uint64_t addr, unsigned count,
  247. uint32_t incr, uint32_t flags);
  248. };
  249. /* provided by the gmc block */
  250. struct amdgpu_gart_funcs {
  251. /* flush the vm tlb via mmio */
  252. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  253. uint32_t vmid);
  254. /* write pte/pde updates using the cpu */
  255. int (*set_pte_pde)(struct amdgpu_device *adev,
  256. void *cpu_pt_addr, /* cpu addr of page table */
  257. uint32_t gpu_page_idx, /* pte/pde to update */
  258. uint64_t addr, /* addr to write into pte/pde */
  259. uint32_t flags); /* access flags */
  260. /* enable/disable PRT support */
  261. void (*set_prt)(struct amdgpu_device *adev, bool enable);
  262. };
  263. /* provided by the ih block */
  264. struct amdgpu_ih_funcs {
  265. /* ring read/write ptr handling, called from interrupt context */
  266. u32 (*get_wptr)(struct amdgpu_device *adev);
  267. void (*decode_iv)(struct amdgpu_device *adev,
  268. struct amdgpu_iv_entry *entry);
  269. void (*set_rptr)(struct amdgpu_device *adev);
  270. };
  271. /*
  272. * BIOS.
  273. */
  274. bool amdgpu_get_bios(struct amdgpu_device *adev);
  275. bool amdgpu_read_bios(struct amdgpu_device *adev);
  276. /*
  277. * Dummy page
  278. */
  279. struct amdgpu_dummy_page {
  280. struct page *page;
  281. dma_addr_t addr;
  282. };
  283. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  284. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  285. /*
  286. * Clocks
  287. */
  288. #define AMDGPU_MAX_PPLL 3
  289. struct amdgpu_clock {
  290. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  291. struct amdgpu_pll spll;
  292. struct amdgpu_pll mpll;
  293. /* 10 Khz units */
  294. uint32_t default_mclk;
  295. uint32_t default_sclk;
  296. uint32_t default_dispclk;
  297. uint32_t current_dispclk;
  298. uint32_t dp_extclk;
  299. uint32_t max_pixel_clock;
  300. };
  301. /*
  302. * BO.
  303. */
  304. struct amdgpu_bo_list_entry {
  305. struct amdgpu_bo *robj;
  306. struct ttm_validate_buffer tv;
  307. struct amdgpu_bo_va *bo_va;
  308. uint32_t priority;
  309. struct page **user_pages;
  310. int user_invalidated;
  311. };
  312. struct amdgpu_bo_va_mapping {
  313. struct list_head list;
  314. struct interval_tree_node it;
  315. uint64_t offset;
  316. uint64_t flags;
  317. };
  318. /* bo virtual addresses in a specific vm */
  319. struct amdgpu_bo_va {
  320. /* protected by bo being reserved */
  321. struct list_head bo_list;
  322. struct dma_fence *last_pt_update;
  323. unsigned ref_count;
  324. /* protected by vm mutex and spinlock */
  325. struct list_head vm_status;
  326. /* mappings for this bo_va */
  327. struct list_head invalids;
  328. struct list_head valids;
  329. /* constant after initialization */
  330. struct amdgpu_vm *vm;
  331. struct amdgpu_bo *bo;
  332. };
  333. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  334. struct amdgpu_bo {
  335. /* Protected by tbo.reserved */
  336. u32 prefered_domains;
  337. u32 allowed_domains;
  338. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  339. struct ttm_placement placement;
  340. struct ttm_buffer_object tbo;
  341. struct ttm_bo_kmap_obj kmap;
  342. u64 flags;
  343. unsigned pin_count;
  344. void *kptr;
  345. u64 tiling_flags;
  346. u64 metadata_flags;
  347. void *metadata;
  348. u32 metadata_size;
  349. unsigned prime_shared_count;
  350. /* list of all virtual address to which this bo
  351. * is associated to
  352. */
  353. struct list_head va;
  354. /* Constant after initialization */
  355. struct drm_gem_object gem_base;
  356. struct amdgpu_bo *parent;
  357. struct amdgpu_bo *shadow;
  358. struct ttm_bo_kmap_obj dma_buf_vmap;
  359. struct amdgpu_mn *mn;
  360. struct list_head mn_list;
  361. struct list_head shadow_list;
  362. };
  363. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  364. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  365. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  366. struct drm_file *file_priv);
  367. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  368. struct drm_file *file_priv);
  369. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  370. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  371. struct drm_gem_object *
  372. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  373. struct dma_buf_attachment *attach,
  374. struct sg_table *sg);
  375. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  376. struct drm_gem_object *gobj,
  377. int flags);
  378. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  379. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  380. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  381. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  382. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  383. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  384. /* sub-allocation manager, it has to be protected by another lock.
  385. * By conception this is an helper for other part of the driver
  386. * like the indirect buffer or semaphore, which both have their
  387. * locking.
  388. *
  389. * Principe is simple, we keep a list of sub allocation in offset
  390. * order (first entry has offset == 0, last entry has the highest
  391. * offset).
  392. *
  393. * When allocating new object we first check if there is room at
  394. * the end total_size - (last_object_offset + last_object_size) >=
  395. * alloc_size. If so we allocate new object there.
  396. *
  397. * When there is not enough room at the end, we start waiting for
  398. * each sub object until we reach object_offset+object_size >=
  399. * alloc_size, this object then become the sub object we return.
  400. *
  401. * Alignment can't be bigger than page size.
  402. *
  403. * Hole are not considered for allocation to keep things simple.
  404. * Assumption is that there won't be hole (all object on same
  405. * alignment).
  406. */
  407. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  408. struct amdgpu_sa_manager {
  409. wait_queue_head_t wq;
  410. struct amdgpu_bo *bo;
  411. struct list_head *hole;
  412. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  413. struct list_head olist;
  414. unsigned size;
  415. uint64_t gpu_addr;
  416. void *cpu_ptr;
  417. uint32_t domain;
  418. uint32_t align;
  419. };
  420. /* sub-allocation buffer */
  421. struct amdgpu_sa_bo {
  422. struct list_head olist;
  423. struct list_head flist;
  424. struct amdgpu_sa_manager *manager;
  425. unsigned soffset;
  426. unsigned eoffset;
  427. struct dma_fence *fence;
  428. };
  429. /*
  430. * GEM objects.
  431. */
  432. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  433. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  434. int alignment, u32 initial_domain,
  435. u64 flags, bool kernel,
  436. struct drm_gem_object **obj);
  437. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  438. struct drm_device *dev,
  439. struct drm_mode_create_dumb *args);
  440. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  441. struct drm_device *dev,
  442. uint32_t handle, uint64_t *offset_p);
  443. int amdgpu_fence_slab_init(void);
  444. void amdgpu_fence_slab_fini(void);
  445. /*
  446. * GART structures, functions & helpers
  447. */
  448. struct amdgpu_mc;
  449. #define AMDGPU_GPU_PAGE_SIZE 4096
  450. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  451. #define AMDGPU_GPU_PAGE_SHIFT 12
  452. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  453. struct amdgpu_gart {
  454. dma_addr_t table_addr;
  455. struct amdgpu_bo *robj;
  456. void *ptr;
  457. unsigned num_gpu_pages;
  458. unsigned num_cpu_pages;
  459. unsigned table_size;
  460. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  461. struct page **pages;
  462. #endif
  463. bool ready;
  464. const struct amdgpu_gart_funcs *gart_funcs;
  465. };
  466. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  467. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  468. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  469. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  470. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  471. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  472. int amdgpu_gart_init(struct amdgpu_device *adev);
  473. void amdgpu_gart_fini(struct amdgpu_device *adev);
  474. void amdgpu_gart_unbind(struct amdgpu_device *adev, uint64_t offset,
  475. int pages);
  476. int amdgpu_gart_bind(struct amdgpu_device *adev, uint64_t offset,
  477. int pages, struct page **pagelist,
  478. dma_addr_t *dma_addr, uint32_t flags);
  479. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev);
  480. /*
  481. * GPU MC structures, functions & helpers
  482. */
  483. struct amdgpu_mc {
  484. resource_size_t aper_size;
  485. resource_size_t aper_base;
  486. resource_size_t agp_base;
  487. /* for some chips with <= 32MB we need to lie
  488. * about vram size near mc fb location */
  489. u64 mc_vram_size;
  490. u64 visible_vram_size;
  491. u64 gtt_size;
  492. u64 gtt_start;
  493. u64 gtt_end;
  494. u64 vram_start;
  495. u64 vram_end;
  496. unsigned vram_width;
  497. u64 real_vram_size;
  498. int vram_mtrr;
  499. u64 gtt_base_align;
  500. u64 mc_mask;
  501. const struct firmware *fw; /* MC firmware */
  502. uint32_t fw_version;
  503. struct amdgpu_irq_src vm_fault;
  504. uint32_t vram_type;
  505. uint32_t srbm_soft_reset;
  506. struct amdgpu_mode_mc_save save;
  507. bool prt_warning;
  508. };
  509. /*
  510. * GPU doorbell structures, functions & helpers
  511. */
  512. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  513. {
  514. AMDGPU_DOORBELL_KIQ = 0x000,
  515. AMDGPU_DOORBELL_HIQ = 0x001,
  516. AMDGPU_DOORBELL_DIQ = 0x002,
  517. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  518. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  519. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  520. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  521. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  522. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  523. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  524. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  525. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  526. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  527. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  528. AMDGPU_DOORBELL_IH = 0x1E8,
  529. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  530. AMDGPU_DOORBELL_INVALID = 0xFFFF
  531. } AMDGPU_DOORBELL_ASSIGNMENT;
  532. struct amdgpu_doorbell {
  533. /* doorbell mmio */
  534. resource_size_t base;
  535. resource_size_t size;
  536. u32 __iomem *ptr;
  537. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  538. };
  539. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  540. phys_addr_t *aperture_base,
  541. size_t *aperture_size,
  542. size_t *start_offset);
  543. /*
  544. * IRQS.
  545. */
  546. struct amdgpu_flip_work {
  547. struct delayed_work flip_work;
  548. struct work_struct unpin_work;
  549. struct amdgpu_device *adev;
  550. int crtc_id;
  551. u32 target_vblank;
  552. uint64_t base;
  553. struct drm_pending_vblank_event *event;
  554. struct amdgpu_bo *old_abo;
  555. struct dma_fence *excl;
  556. unsigned shared_count;
  557. struct dma_fence **shared;
  558. struct dma_fence_cb cb;
  559. bool async;
  560. };
  561. /*
  562. * CP & rings.
  563. */
  564. struct amdgpu_ib {
  565. struct amdgpu_sa_bo *sa_bo;
  566. uint32_t length_dw;
  567. uint64_t gpu_addr;
  568. uint32_t *ptr;
  569. uint32_t flags;
  570. };
  571. extern const struct amd_sched_backend_ops amdgpu_sched_ops;
  572. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  573. struct amdgpu_job **job, struct amdgpu_vm *vm);
  574. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  575. struct amdgpu_job **job);
  576. void amdgpu_job_free_resources(struct amdgpu_job *job);
  577. void amdgpu_job_free(struct amdgpu_job *job);
  578. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  579. struct amd_sched_entity *entity, void *owner,
  580. struct dma_fence **f);
  581. /*
  582. * context related structures
  583. */
  584. struct amdgpu_ctx_ring {
  585. uint64_t sequence;
  586. struct dma_fence **fences;
  587. struct amd_sched_entity entity;
  588. };
  589. struct amdgpu_ctx {
  590. struct kref refcount;
  591. struct amdgpu_device *adev;
  592. unsigned reset_counter;
  593. spinlock_t ring_lock;
  594. struct dma_fence **fences;
  595. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  596. bool preamble_presented;
  597. };
  598. struct amdgpu_ctx_mgr {
  599. struct amdgpu_device *adev;
  600. struct mutex lock;
  601. /* protected by lock */
  602. struct idr ctx_handles;
  603. };
  604. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  605. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  606. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  607. struct dma_fence *fence);
  608. struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  609. struct amdgpu_ring *ring, uint64_t seq);
  610. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  611. struct drm_file *filp);
  612. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  613. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  614. /*
  615. * file private structure
  616. */
  617. struct amdgpu_fpriv {
  618. struct amdgpu_vm vm;
  619. struct amdgpu_bo_va *prt_va;
  620. struct mutex bo_list_lock;
  621. struct idr bo_list_handles;
  622. struct amdgpu_ctx_mgr ctx_mgr;
  623. };
  624. /*
  625. * residency list
  626. */
  627. struct amdgpu_bo_list {
  628. struct mutex lock;
  629. struct amdgpu_bo *gds_obj;
  630. struct amdgpu_bo *gws_obj;
  631. struct amdgpu_bo *oa_obj;
  632. unsigned first_userptr;
  633. unsigned num_entries;
  634. struct amdgpu_bo_list_entry *array;
  635. };
  636. struct amdgpu_bo_list *
  637. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  638. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  639. struct list_head *validated);
  640. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  641. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  642. /*
  643. * GFX stuff
  644. */
  645. #include "clearstate_defs.h"
  646. struct amdgpu_rlc_funcs {
  647. void (*enter_safe_mode)(struct amdgpu_device *adev);
  648. void (*exit_safe_mode)(struct amdgpu_device *adev);
  649. };
  650. struct amdgpu_rlc {
  651. /* for power gating */
  652. struct amdgpu_bo *save_restore_obj;
  653. uint64_t save_restore_gpu_addr;
  654. volatile uint32_t *sr_ptr;
  655. const u32 *reg_list;
  656. u32 reg_list_size;
  657. /* for clear state */
  658. struct amdgpu_bo *clear_state_obj;
  659. uint64_t clear_state_gpu_addr;
  660. volatile uint32_t *cs_ptr;
  661. const struct cs_section_def *cs_data;
  662. u32 clear_state_size;
  663. /* for cp tables */
  664. struct amdgpu_bo *cp_table_obj;
  665. uint64_t cp_table_gpu_addr;
  666. volatile uint32_t *cp_table_ptr;
  667. u32 cp_table_size;
  668. /* safe mode for updating CG/PG state */
  669. bool in_safe_mode;
  670. const struct amdgpu_rlc_funcs *funcs;
  671. /* for firmware data */
  672. u32 save_and_restore_offset;
  673. u32 clear_state_descriptor_offset;
  674. u32 avail_scratch_ram_locations;
  675. u32 reg_restore_list_size;
  676. u32 reg_list_format_start;
  677. u32 reg_list_format_separate_start;
  678. u32 starting_offsets_start;
  679. u32 reg_list_format_size_bytes;
  680. u32 reg_list_size_bytes;
  681. u32 *register_list_format;
  682. u32 *register_restore;
  683. };
  684. struct amdgpu_mec {
  685. struct amdgpu_bo *hpd_eop_obj;
  686. u64 hpd_eop_gpu_addr;
  687. u32 num_pipe;
  688. u32 num_mec;
  689. u32 num_queue;
  690. void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
  691. };
  692. struct amdgpu_kiq {
  693. u64 eop_gpu_addr;
  694. struct amdgpu_bo *eop_obj;
  695. struct amdgpu_ring ring;
  696. struct amdgpu_irq_src irq;
  697. };
  698. /*
  699. * GPU scratch registers structures, functions & helpers
  700. */
  701. struct amdgpu_scratch {
  702. unsigned num_reg;
  703. uint32_t reg_base;
  704. uint32_t free_mask;
  705. };
  706. /*
  707. * GFX configurations
  708. */
  709. #define AMDGPU_GFX_MAX_SE 4
  710. #define AMDGPU_GFX_MAX_SH_PER_SE 2
  711. struct amdgpu_rb_config {
  712. uint32_t rb_backend_disable;
  713. uint32_t user_rb_backend_disable;
  714. uint32_t raster_config;
  715. uint32_t raster_config_1;
  716. };
  717. struct amdgpu_gca_config {
  718. unsigned max_shader_engines;
  719. unsigned max_tile_pipes;
  720. unsigned max_cu_per_sh;
  721. unsigned max_sh_per_se;
  722. unsigned max_backends_per_se;
  723. unsigned max_texture_channel_caches;
  724. unsigned max_gprs;
  725. unsigned max_gs_threads;
  726. unsigned max_hw_contexts;
  727. unsigned sc_prim_fifo_size_frontend;
  728. unsigned sc_prim_fifo_size_backend;
  729. unsigned sc_hiz_tile_fifo_size;
  730. unsigned sc_earlyz_tile_fifo_size;
  731. unsigned num_tile_pipes;
  732. unsigned backend_enable_mask;
  733. unsigned mem_max_burst_length_bytes;
  734. unsigned mem_row_size_in_kb;
  735. unsigned shader_engine_tile_size;
  736. unsigned num_gpus;
  737. unsigned multi_gpu_tile_size;
  738. unsigned mc_arb_ramcfg;
  739. unsigned gb_addr_config;
  740. unsigned num_rbs;
  741. uint32_t tile_mode_array[32];
  742. uint32_t macrotile_mode_array[16];
  743. struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
  744. };
  745. struct amdgpu_cu_info {
  746. uint32_t number; /* total active CU number */
  747. uint32_t ao_cu_mask;
  748. uint32_t bitmap[4][4];
  749. };
  750. struct amdgpu_gfx_funcs {
  751. /* get the gpu clock counter */
  752. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  753. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  754. void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
  755. void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
  756. void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
  757. };
  758. struct amdgpu_gfx {
  759. struct mutex gpu_clock_mutex;
  760. struct amdgpu_gca_config config;
  761. struct amdgpu_rlc rlc;
  762. struct amdgpu_mec mec;
  763. struct amdgpu_kiq kiq;
  764. struct amdgpu_scratch scratch;
  765. const struct firmware *me_fw; /* ME firmware */
  766. uint32_t me_fw_version;
  767. const struct firmware *pfp_fw; /* PFP firmware */
  768. uint32_t pfp_fw_version;
  769. const struct firmware *ce_fw; /* CE firmware */
  770. uint32_t ce_fw_version;
  771. const struct firmware *rlc_fw; /* RLC firmware */
  772. uint32_t rlc_fw_version;
  773. const struct firmware *mec_fw; /* MEC firmware */
  774. uint32_t mec_fw_version;
  775. const struct firmware *mec2_fw; /* MEC2 firmware */
  776. uint32_t mec2_fw_version;
  777. uint32_t me_feature_version;
  778. uint32_t ce_feature_version;
  779. uint32_t pfp_feature_version;
  780. uint32_t rlc_feature_version;
  781. uint32_t mec_feature_version;
  782. uint32_t mec2_feature_version;
  783. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  784. unsigned num_gfx_rings;
  785. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  786. unsigned num_compute_rings;
  787. struct amdgpu_irq_src eop_irq;
  788. struct amdgpu_irq_src priv_reg_irq;
  789. struct amdgpu_irq_src priv_inst_irq;
  790. /* gfx status */
  791. uint32_t gfx_current_status;
  792. /* ce ram size*/
  793. unsigned ce_ram_size;
  794. struct amdgpu_cu_info cu_info;
  795. const struct amdgpu_gfx_funcs *funcs;
  796. /* reset mask */
  797. uint32_t grbm_soft_reset;
  798. uint32_t srbm_soft_reset;
  799. bool in_reset;
  800. };
  801. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  802. unsigned size, struct amdgpu_ib *ib);
  803. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  804. struct dma_fence *f);
  805. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  806. struct amdgpu_ib *ibs, struct amdgpu_job *job,
  807. struct dma_fence **f);
  808. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  809. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  810. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  811. /*
  812. * CS.
  813. */
  814. struct amdgpu_cs_chunk {
  815. uint32_t chunk_id;
  816. uint32_t length_dw;
  817. void *kdata;
  818. };
  819. struct amdgpu_cs_parser {
  820. struct amdgpu_device *adev;
  821. struct drm_file *filp;
  822. struct amdgpu_ctx *ctx;
  823. /* chunks */
  824. unsigned nchunks;
  825. struct amdgpu_cs_chunk *chunks;
  826. /* scheduler job object */
  827. struct amdgpu_job *job;
  828. /* buffer objects */
  829. struct ww_acquire_ctx ticket;
  830. struct amdgpu_bo_list *bo_list;
  831. struct amdgpu_bo_list_entry vm_pd;
  832. struct list_head validated;
  833. struct dma_fence *fence;
  834. uint64_t bytes_moved_threshold;
  835. uint64_t bytes_moved;
  836. struct amdgpu_bo_list_entry *evictable;
  837. /* user fence */
  838. struct amdgpu_bo_list_entry uf_entry;
  839. };
  840. #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
  841. #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
  842. #define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
  843. #define AMDGPU_VM_DOMAIN (1 << 3) /* bit set means in virtual memory context */
  844. struct amdgpu_job {
  845. struct amd_sched_job base;
  846. struct amdgpu_device *adev;
  847. struct amdgpu_vm *vm;
  848. struct amdgpu_ring *ring;
  849. struct amdgpu_sync sync;
  850. struct amdgpu_ib *ibs;
  851. struct dma_fence *fence; /* the hw fence */
  852. uint32_t preamble_status;
  853. uint32_t num_ibs;
  854. void *owner;
  855. uint64_t fence_ctx; /* the fence_context this job uses */
  856. bool vm_needs_flush;
  857. unsigned vm_id;
  858. uint64_t vm_pd_addr;
  859. uint32_t gds_base, gds_size;
  860. uint32_t gws_base, gws_size;
  861. uint32_t oa_base, oa_size;
  862. /* user fence handling */
  863. uint64_t uf_addr;
  864. uint64_t uf_sequence;
  865. };
  866. #define to_amdgpu_job(sched_job) \
  867. container_of((sched_job), struct amdgpu_job, base)
  868. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  869. uint32_t ib_idx, int idx)
  870. {
  871. return p->job->ibs[ib_idx].ptr[idx];
  872. }
  873. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  874. uint32_t ib_idx, int idx,
  875. uint32_t value)
  876. {
  877. p->job->ibs[ib_idx].ptr[idx] = value;
  878. }
  879. /*
  880. * Writeback
  881. */
  882. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  883. struct amdgpu_wb {
  884. struct amdgpu_bo *wb_obj;
  885. volatile uint32_t *wb;
  886. uint64_t gpu_addr;
  887. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  888. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  889. };
  890. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  891. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  892. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  893. /*
  894. * UVD
  895. */
  896. #define AMDGPU_DEFAULT_UVD_HANDLES 10
  897. #define AMDGPU_MAX_UVD_HANDLES 40
  898. #define AMDGPU_UVD_STACK_SIZE (200*1024)
  899. #define AMDGPU_UVD_HEAP_SIZE (256*1024)
  900. #define AMDGPU_UVD_SESSION_SIZE (50*1024)
  901. #define AMDGPU_UVD_FIRMWARE_OFFSET 256
  902. struct amdgpu_uvd {
  903. struct amdgpu_bo *vcpu_bo;
  904. void *cpu_addr;
  905. uint64_t gpu_addr;
  906. unsigned fw_version;
  907. void *saved_bo;
  908. unsigned max_handles;
  909. atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
  910. struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
  911. struct delayed_work idle_work;
  912. const struct firmware *fw; /* UVD firmware */
  913. struct amdgpu_ring ring;
  914. struct amdgpu_irq_src irq;
  915. bool address_64_bit;
  916. bool use_ctx_buf;
  917. struct amd_sched_entity entity;
  918. uint32_t srbm_soft_reset;
  919. };
  920. /*
  921. * VCE
  922. */
  923. #define AMDGPU_MAX_VCE_HANDLES 16
  924. #define AMDGPU_VCE_FIRMWARE_OFFSET 256
  925. #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
  926. #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
  927. struct amdgpu_vce {
  928. struct amdgpu_bo *vcpu_bo;
  929. uint64_t gpu_addr;
  930. unsigned fw_version;
  931. unsigned fb_version;
  932. atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
  933. struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
  934. uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
  935. struct delayed_work idle_work;
  936. struct mutex idle_mutex;
  937. const struct firmware *fw; /* VCE firmware */
  938. struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
  939. struct amdgpu_irq_src irq;
  940. unsigned harvest_config;
  941. struct amd_sched_entity entity;
  942. uint32_t srbm_soft_reset;
  943. unsigned num_rings;
  944. };
  945. /*
  946. * SDMA
  947. */
  948. struct amdgpu_sdma_instance {
  949. /* SDMA firmware */
  950. const struct firmware *fw;
  951. uint32_t fw_version;
  952. uint32_t feature_version;
  953. struct amdgpu_ring ring;
  954. bool burst_nop;
  955. };
  956. struct amdgpu_sdma {
  957. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  958. #ifdef CONFIG_DRM_AMDGPU_SI
  959. //SI DMA has a difference trap irq number for the second engine
  960. struct amdgpu_irq_src trap_irq_1;
  961. #endif
  962. struct amdgpu_irq_src trap_irq;
  963. struct amdgpu_irq_src illegal_inst_irq;
  964. int num_instances;
  965. uint32_t srbm_soft_reset;
  966. };
  967. /*
  968. * Firmware
  969. */
  970. struct amdgpu_firmware {
  971. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  972. bool smu_load;
  973. struct amdgpu_bo *fw_buf;
  974. unsigned int fw_size;
  975. };
  976. /*
  977. * Benchmarking
  978. */
  979. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  980. /*
  981. * Testing
  982. */
  983. void amdgpu_test_moves(struct amdgpu_device *adev);
  984. void amdgpu_test_ring_sync(struct amdgpu_device *adev,
  985. struct amdgpu_ring *cpA,
  986. struct amdgpu_ring *cpB);
  987. void amdgpu_test_syncing(struct amdgpu_device *adev);
  988. /*
  989. * MMU Notifier
  990. */
  991. #if defined(CONFIG_MMU_NOTIFIER)
  992. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  993. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  994. #else
  995. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  996. {
  997. return -ENODEV;
  998. }
  999. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1000. #endif
  1001. /*
  1002. * Debugfs
  1003. */
  1004. struct amdgpu_debugfs {
  1005. const struct drm_info_list *files;
  1006. unsigned num_files;
  1007. };
  1008. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1009. const struct drm_info_list *files,
  1010. unsigned nfiles);
  1011. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1012. #if defined(CONFIG_DEBUG_FS)
  1013. int amdgpu_debugfs_init(struct drm_minor *minor);
  1014. #endif
  1015. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
  1016. /*
  1017. * amdgpu smumgr functions
  1018. */
  1019. struct amdgpu_smumgr_funcs {
  1020. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1021. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1022. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1023. };
  1024. /*
  1025. * amdgpu smumgr
  1026. */
  1027. struct amdgpu_smumgr {
  1028. struct amdgpu_bo *toc_buf;
  1029. struct amdgpu_bo *smu_buf;
  1030. /* asic priv smu data */
  1031. void *priv;
  1032. spinlock_t smu_lock;
  1033. /* smumgr functions */
  1034. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1035. /* ucode loading complete flag */
  1036. uint32_t fw_flags;
  1037. };
  1038. /*
  1039. * ASIC specific register table accessible by UMD
  1040. */
  1041. struct amdgpu_allowed_register_entry {
  1042. uint32_t reg_offset;
  1043. bool untouched;
  1044. bool grbm_indexed;
  1045. };
  1046. /*
  1047. * ASIC specific functions.
  1048. */
  1049. struct amdgpu_asic_funcs {
  1050. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1051. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1052. u8 *bios, u32 length_bytes);
  1053. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1054. u32 sh_num, u32 reg_offset, u32 *value);
  1055. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1056. int (*reset)(struct amdgpu_device *adev);
  1057. /* get the reference clock */
  1058. u32 (*get_xclk)(struct amdgpu_device *adev);
  1059. /* MM block clocks */
  1060. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1061. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1062. /* static power management */
  1063. int (*get_pcie_lanes)(struct amdgpu_device *adev);
  1064. void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
  1065. };
  1066. /*
  1067. * IOCTL.
  1068. */
  1069. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1070. struct drm_file *filp);
  1071. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1072. struct drm_file *filp);
  1073. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1074. struct drm_file *filp);
  1075. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1076. struct drm_file *filp);
  1077. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1078. struct drm_file *filp);
  1079. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1080. struct drm_file *filp);
  1081. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1082. struct drm_file *filp);
  1083. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1084. struct drm_file *filp);
  1085. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1086. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1087. int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
  1088. struct drm_file *filp);
  1089. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1090. struct drm_file *filp);
  1091. /* VRAM scratch page for HDP bug, default vram page */
  1092. struct amdgpu_vram_scratch {
  1093. struct amdgpu_bo *robj;
  1094. volatile uint32_t *ptr;
  1095. u64 gpu_addr;
  1096. };
  1097. /*
  1098. * ACPI
  1099. */
  1100. struct amdgpu_atif_notification_cfg {
  1101. bool enabled;
  1102. int command_code;
  1103. };
  1104. struct amdgpu_atif_notifications {
  1105. bool display_switch;
  1106. bool expansion_mode_change;
  1107. bool thermal_state;
  1108. bool forced_power_state;
  1109. bool system_power_state;
  1110. bool display_conf_change;
  1111. bool px_gfx_switch;
  1112. bool brightness_change;
  1113. bool dgpu_display_event;
  1114. };
  1115. struct amdgpu_atif_functions {
  1116. bool system_params;
  1117. bool sbios_requests;
  1118. bool select_active_disp;
  1119. bool lid_state;
  1120. bool get_tv_standard;
  1121. bool set_tv_standard;
  1122. bool get_panel_expansion_mode;
  1123. bool set_panel_expansion_mode;
  1124. bool temperature_change;
  1125. bool graphics_device_types;
  1126. };
  1127. struct amdgpu_atif {
  1128. struct amdgpu_atif_notifications notifications;
  1129. struct amdgpu_atif_functions functions;
  1130. struct amdgpu_atif_notification_cfg notification_cfg;
  1131. struct amdgpu_encoder *encoder_for_bl;
  1132. };
  1133. struct amdgpu_atcs_functions {
  1134. bool get_ext_state;
  1135. bool pcie_perf_req;
  1136. bool pcie_dev_rdy;
  1137. bool pcie_bus_width;
  1138. };
  1139. struct amdgpu_atcs {
  1140. struct amdgpu_atcs_functions functions;
  1141. };
  1142. /*
  1143. * CGS
  1144. */
  1145. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1146. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1147. /*
  1148. * Core structure, functions and helpers.
  1149. */
  1150. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1151. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1152. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1153. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1154. struct amdgpu_device {
  1155. struct device *dev;
  1156. struct drm_device *ddev;
  1157. struct pci_dev *pdev;
  1158. #ifdef CONFIG_DRM_AMD_ACP
  1159. struct amdgpu_acp acp;
  1160. #endif
  1161. /* ASIC */
  1162. enum amd_asic_type asic_type;
  1163. uint32_t family;
  1164. uint32_t rev_id;
  1165. uint32_t external_rev_id;
  1166. unsigned long flags;
  1167. int usec_timeout;
  1168. const struct amdgpu_asic_funcs *asic_funcs;
  1169. bool shutdown;
  1170. bool need_dma32;
  1171. bool accel_working;
  1172. struct work_struct reset_work;
  1173. struct notifier_block acpi_nb;
  1174. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1175. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1176. unsigned debugfs_count;
  1177. #if defined(CONFIG_DEBUG_FS)
  1178. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1179. #endif
  1180. struct amdgpu_atif atif;
  1181. struct amdgpu_atcs atcs;
  1182. struct mutex srbm_mutex;
  1183. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1184. struct mutex grbm_idx_mutex;
  1185. struct dev_pm_domain vga_pm_domain;
  1186. bool have_disp_power_ref;
  1187. /* BIOS */
  1188. uint8_t *bios;
  1189. uint32_t bios_size;
  1190. struct amdgpu_bo *stollen_vga_memory;
  1191. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1192. /* Register/doorbell mmio */
  1193. resource_size_t rmmio_base;
  1194. resource_size_t rmmio_size;
  1195. void __iomem *rmmio;
  1196. /* protects concurrent MM_INDEX/DATA based register access */
  1197. spinlock_t mmio_idx_lock;
  1198. /* protects concurrent SMC based register access */
  1199. spinlock_t smc_idx_lock;
  1200. amdgpu_rreg_t smc_rreg;
  1201. amdgpu_wreg_t smc_wreg;
  1202. /* protects concurrent PCIE register access */
  1203. spinlock_t pcie_idx_lock;
  1204. amdgpu_rreg_t pcie_rreg;
  1205. amdgpu_wreg_t pcie_wreg;
  1206. amdgpu_rreg_t pciep_rreg;
  1207. amdgpu_wreg_t pciep_wreg;
  1208. /* protects concurrent UVD register access */
  1209. spinlock_t uvd_ctx_idx_lock;
  1210. amdgpu_rreg_t uvd_ctx_rreg;
  1211. amdgpu_wreg_t uvd_ctx_wreg;
  1212. /* protects concurrent DIDT register access */
  1213. spinlock_t didt_idx_lock;
  1214. amdgpu_rreg_t didt_rreg;
  1215. amdgpu_wreg_t didt_wreg;
  1216. /* protects concurrent gc_cac register access */
  1217. spinlock_t gc_cac_idx_lock;
  1218. amdgpu_rreg_t gc_cac_rreg;
  1219. amdgpu_wreg_t gc_cac_wreg;
  1220. /* protects concurrent ENDPOINT (audio) register access */
  1221. spinlock_t audio_endpt_idx_lock;
  1222. amdgpu_block_rreg_t audio_endpt_rreg;
  1223. amdgpu_block_wreg_t audio_endpt_wreg;
  1224. void __iomem *rio_mem;
  1225. resource_size_t rio_mem_size;
  1226. struct amdgpu_doorbell doorbell;
  1227. /* clock/pll info */
  1228. struct amdgpu_clock clock;
  1229. /* MC */
  1230. struct amdgpu_mc mc;
  1231. struct amdgpu_gart gart;
  1232. struct amdgpu_dummy_page dummy_page;
  1233. struct amdgpu_vm_manager vm_manager;
  1234. /* memory management */
  1235. struct amdgpu_mman mman;
  1236. struct amdgpu_vram_scratch vram_scratch;
  1237. struct amdgpu_wb wb;
  1238. atomic64_t vram_usage;
  1239. atomic64_t vram_vis_usage;
  1240. atomic64_t gtt_usage;
  1241. atomic64_t num_bytes_moved;
  1242. atomic64_t num_evictions;
  1243. atomic_t gpu_reset_counter;
  1244. /* data for buffer migration throttling */
  1245. struct {
  1246. spinlock_t lock;
  1247. s64 last_update_us;
  1248. s64 accum_us; /* accumulated microseconds */
  1249. u32 log2_max_MBps;
  1250. } mm_stats;
  1251. /* display */
  1252. bool enable_virtual_display;
  1253. struct amdgpu_mode_info mode_info;
  1254. struct work_struct hotplug_work;
  1255. struct amdgpu_irq_src crtc_irq;
  1256. struct amdgpu_irq_src pageflip_irq;
  1257. struct amdgpu_irq_src hpd_irq;
  1258. /* rings */
  1259. u64 fence_context;
  1260. unsigned num_rings;
  1261. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1262. bool ib_pool_ready;
  1263. struct amdgpu_sa_manager ring_tmp_bo;
  1264. /* interrupts */
  1265. struct amdgpu_irq irq;
  1266. /* powerplay */
  1267. struct amd_powerplay powerplay;
  1268. bool pp_enabled;
  1269. bool pp_force_state_enabled;
  1270. /* dpm */
  1271. struct amdgpu_pm pm;
  1272. u32 cg_flags;
  1273. u32 pg_flags;
  1274. /* amdgpu smumgr */
  1275. struct amdgpu_smumgr smu;
  1276. /* gfx */
  1277. struct amdgpu_gfx gfx;
  1278. /* sdma */
  1279. struct amdgpu_sdma sdma;
  1280. /* uvd */
  1281. struct amdgpu_uvd uvd;
  1282. /* vce */
  1283. struct amdgpu_vce vce;
  1284. /* firmwares */
  1285. struct amdgpu_firmware firmware;
  1286. /* GDS */
  1287. struct amdgpu_gds gds;
  1288. struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
  1289. int num_ip_blocks;
  1290. struct mutex mn_lock;
  1291. DECLARE_HASHTABLE(mn_hash, 7);
  1292. /* tracking pinned memory */
  1293. u64 vram_pin_size;
  1294. u64 invisible_pin_size;
  1295. u64 gart_pin_size;
  1296. /* amdkfd interface */
  1297. struct kfd_dev *kfd;
  1298. struct amdgpu_virt virt;
  1299. /* link all shadow bo */
  1300. struct list_head shadow_list;
  1301. struct mutex shadow_list_lock;
  1302. /* link all gtt */
  1303. spinlock_t gtt_list_lock;
  1304. struct list_head gtt_list;
  1305. /* record hw reset is performed */
  1306. bool has_hw_reset;
  1307. };
  1308. static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
  1309. {
  1310. return container_of(bdev, struct amdgpu_device, mman.bdev);
  1311. }
  1312. bool amdgpu_device_is_px(struct drm_device *dev);
  1313. int amdgpu_device_init(struct amdgpu_device *adev,
  1314. struct drm_device *ddev,
  1315. struct pci_dev *pdev,
  1316. uint32_t flags);
  1317. void amdgpu_device_fini(struct amdgpu_device *adev);
  1318. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1319. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1320. uint32_t acc_flags);
  1321. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1322. uint32_t acc_flags);
  1323. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1324. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1325. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1326. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1327. /*
  1328. * Registers read & write functions.
  1329. */
  1330. #define AMDGPU_REGS_IDX (1<<0)
  1331. #define AMDGPU_REGS_NO_KIQ (1<<1)
  1332. #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
  1333. #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
  1334. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
  1335. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
  1336. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
  1337. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
  1338. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
  1339. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1340. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1341. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1342. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1343. #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
  1344. #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
  1345. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1346. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1347. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1348. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1349. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1350. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1351. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1352. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1353. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1354. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1355. #define WREG32_P(reg, val, mask) \
  1356. do { \
  1357. uint32_t tmp_ = RREG32(reg); \
  1358. tmp_ &= (mask); \
  1359. tmp_ |= ((val) & ~(mask)); \
  1360. WREG32(reg, tmp_); \
  1361. } while (0)
  1362. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1363. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1364. #define WREG32_PLL_P(reg, val, mask) \
  1365. do { \
  1366. uint32_t tmp_ = RREG32_PLL(reg); \
  1367. tmp_ &= (mask); \
  1368. tmp_ |= ((val) & ~(mask)); \
  1369. WREG32_PLL(reg, tmp_); \
  1370. } while (0)
  1371. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1372. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1373. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1374. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1375. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1376. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1377. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1378. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1379. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1380. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1381. #define REG_GET_FIELD(value, reg, field) \
  1382. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1383. #define WREG32_FIELD(reg, field, val) \
  1384. WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1385. /*
  1386. * BIOS helpers.
  1387. */
  1388. #define RBIOS8(i) (adev->bios[i])
  1389. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1390. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1391. /*
  1392. * RING helpers.
  1393. */
  1394. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1395. {
  1396. if (ring->count_dw <= 0)
  1397. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1398. ring->ring[ring->wptr++] = v;
  1399. ring->wptr &= ring->ptr_mask;
  1400. ring->count_dw--;
  1401. }
  1402. static inline void amdgpu_ring_write_multiple(struct amdgpu_ring *ring, void *src, int count_dw)
  1403. {
  1404. unsigned occupied, chunk1, chunk2;
  1405. void *dst;
  1406. if (ring->count_dw < count_dw) {
  1407. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1408. } else {
  1409. occupied = ring->wptr & ring->ptr_mask;
  1410. dst = (void *)&ring->ring[occupied];
  1411. chunk1 = ring->ptr_mask + 1 - occupied;
  1412. chunk1 = (chunk1 >= count_dw) ? count_dw: chunk1;
  1413. chunk2 = count_dw - chunk1;
  1414. chunk1 <<= 2;
  1415. chunk2 <<= 2;
  1416. if (chunk1)
  1417. memcpy(dst, src, chunk1);
  1418. if (chunk2) {
  1419. src += chunk1;
  1420. dst = (void *)ring->ring;
  1421. memcpy(dst, src, chunk2);
  1422. }
  1423. ring->wptr += count_dw;
  1424. ring->wptr &= ring->ptr_mask;
  1425. ring->count_dw -= count_dw;
  1426. }
  1427. }
  1428. static inline struct amdgpu_sdma_instance *
  1429. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1430. {
  1431. struct amdgpu_device *adev = ring->adev;
  1432. int i;
  1433. for (i = 0; i < adev->sdma.num_instances; i++)
  1434. if (&adev->sdma.instance[i].ring == ring)
  1435. break;
  1436. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1437. return &adev->sdma.instance[i];
  1438. else
  1439. return NULL;
  1440. }
  1441. /*
  1442. * ASICs macro.
  1443. */
  1444. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1445. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1446. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1447. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1448. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1449. #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
  1450. #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
  1451. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1452. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1453. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1454. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1455. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1456. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1457. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1458. #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
  1459. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1460. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1461. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1462. #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
  1463. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1464. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1465. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1466. #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
  1467. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1468. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1469. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1470. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1471. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1472. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  1473. #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
  1474. #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
  1475. #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
  1476. #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
  1477. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1478. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1479. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1480. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1481. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1482. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1483. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1484. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1485. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1486. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1487. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1488. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1489. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1490. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1491. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1492. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  1493. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1494. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1495. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1496. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  1497. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  1498. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  1499. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  1500. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  1501. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  1502. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1503. /* Common functions */
  1504. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  1505. bool amdgpu_need_backup(struct amdgpu_device *adev);
  1506. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  1507. bool amdgpu_need_post(struct amdgpu_device *adev);
  1508. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  1509. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  1510. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  1511. u32 ip_instance, u32 ring,
  1512. struct amdgpu_ring **out_ring);
  1513. void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes);
  1514. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
  1515. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  1516. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
  1517. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  1518. uint32_t flags);
  1519. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  1520. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
  1521. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  1522. unsigned long end);
  1523. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  1524. int *last_invalidated);
  1525. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  1526. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  1527. struct ttm_mem_reg *mem);
  1528. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  1529. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  1530. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  1531. int amdgpu_ttm_init(struct amdgpu_device *adev);
  1532. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  1533. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  1534. const u32 *registers,
  1535. const u32 array_size);
  1536. bool amdgpu_device_is_px(struct drm_device *dev);
  1537. /* atpx handler */
  1538. #if defined(CONFIG_VGA_SWITCHEROO)
  1539. void amdgpu_register_atpx_handler(void);
  1540. void amdgpu_unregister_atpx_handler(void);
  1541. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  1542. bool amdgpu_is_atpx_hybrid(void);
  1543. bool amdgpu_atpx_dgpu_req_power_for_displays(void);
  1544. #else
  1545. static inline void amdgpu_register_atpx_handler(void) {}
  1546. static inline void amdgpu_unregister_atpx_handler(void) {}
  1547. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  1548. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  1549. static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
  1550. #endif
  1551. /*
  1552. * KMS
  1553. */
  1554. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  1555. extern const int amdgpu_max_kms_ioctl;
  1556. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  1557. void amdgpu_driver_unload_kms(struct drm_device *dev);
  1558. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  1559. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  1560. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  1561. struct drm_file *file_priv);
  1562. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  1563. struct drm_file *file_priv);
  1564. int amdgpu_suspend(struct amdgpu_device *adev);
  1565. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
  1566. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
  1567. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  1568. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1569. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1570. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
  1571. int *max_error,
  1572. struct timeval *vblank_time,
  1573. unsigned flags);
  1574. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  1575. unsigned long arg);
  1576. /*
  1577. * functions used by amdgpu_encoder.c
  1578. */
  1579. struct amdgpu_afmt_acr {
  1580. u32 clock;
  1581. int n_32khz;
  1582. int cts_32khz;
  1583. int n_44_1khz;
  1584. int cts_44_1khz;
  1585. int n_48khz;
  1586. int cts_48khz;
  1587. };
  1588. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  1589. /* amdgpu_acpi.c */
  1590. #if defined(CONFIG_ACPI)
  1591. int amdgpu_acpi_init(struct amdgpu_device *adev);
  1592. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  1593. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  1594. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  1595. u8 perf_req, bool advertise);
  1596. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  1597. #else
  1598. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  1599. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  1600. #endif
  1601. struct amdgpu_bo_va_mapping *
  1602. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  1603. uint64_t addr, struct amdgpu_bo **bo);
  1604. int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser);
  1605. #include "amdgpu_object.h"
  1606. #endif