emu10k1_main.c 69 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176
  1. /*
  2. * Copyright (c) by Jaroslav Kysela <perex@perex.cz>
  3. * Creative Labs, Inc.
  4. * Routines for control of EMU10K1 chips
  5. *
  6. * Copyright (c) by James Courtier-Dutton <James@superbug.co.uk>
  7. * Added support for Audigy 2 Value.
  8. * Added EMU 1010 support.
  9. * General bug fixes and enhancements.
  10. *
  11. *
  12. * BUGS:
  13. * --
  14. *
  15. * TODO:
  16. * --
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. */
  33. #include <linux/sched.h>
  34. #include <linux/kthread.h>
  35. #include <linux/delay.h>
  36. #include <linux/init.h>
  37. #include <linux/module.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/pci.h>
  40. #include <linux/slab.h>
  41. #include <linux/vmalloc.h>
  42. #include <linux/mutex.h>
  43. #include <sound/core.h>
  44. #include <sound/emu10k1.h>
  45. #include <linux/firmware.h>
  46. #include "p16v.h"
  47. #include "tina2.h"
  48. #include "p17v.h"
  49. #define HANA_FILENAME "emu/hana.fw"
  50. #define DOCK_FILENAME "emu/audio_dock.fw"
  51. #define EMU1010B_FILENAME "emu/emu1010b.fw"
  52. #define MICRO_DOCK_FILENAME "emu/micro_dock.fw"
  53. #define EMU0404_FILENAME "emu/emu0404.fw"
  54. #define EMU1010_NOTEBOOK_FILENAME "emu/emu1010_notebook.fw"
  55. MODULE_FIRMWARE(HANA_FILENAME);
  56. MODULE_FIRMWARE(DOCK_FILENAME);
  57. MODULE_FIRMWARE(EMU1010B_FILENAME);
  58. MODULE_FIRMWARE(MICRO_DOCK_FILENAME);
  59. MODULE_FIRMWARE(EMU0404_FILENAME);
  60. MODULE_FIRMWARE(EMU1010_NOTEBOOK_FILENAME);
  61. /*************************************************************************
  62. * EMU10K1 init / done
  63. *************************************************************************/
  64. void snd_emu10k1_voice_init(struct snd_emu10k1 *emu, int ch)
  65. {
  66. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  67. snd_emu10k1_ptr_write(emu, IP, ch, 0);
  68. snd_emu10k1_ptr_write(emu, VTFT, ch, 0xffff);
  69. snd_emu10k1_ptr_write(emu, CVCF, ch, 0xffff);
  70. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  71. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  72. snd_emu10k1_ptr_write(emu, CCR, ch, 0);
  73. snd_emu10k1_ptr_write(emu, PSST, ch, 0);
  74. snd_emu10k1_ptr_write(emu, DSL, ch, 0x10);
  75. snd_emu10k1_ptr_write(emu, CCCA, ch, 0);
  76. snd_emu10k1_ptr_write(emu, Z1, ch, 0);
  77. snd_emu10k1_ptr_write(emu, Z2, ch, 0);
  78. snd_emu10k1_ptr_write(emu, FXRT, ch, 0x32100000);
  79. snd_emu10k1_ptr_write(emu, ATKHLDM, ch, 0);
  80. snd_emu10k1_ptr_write(emu, DCYSUSM, ch, 0);
  81. snd_emu10k1_ptr_write(emu, IFATN, ch, 0xffff);
  82. snd_emu10k1_ptr_write(emu, PEFE, ch, 0);
  83. snd_emu10k1_ptr_write(emu, FMMOD, ch, 0);
  84. snd_emu10k1_ptr_write(emu, TREMFRQ, ch, 24); /* 1 Hz */
  85. snd_emu10k1_ptr_write(emu, FM2FRQ2, ch, 24); /* 1 Hz */
  86. snd_emu10k1_ptr_write(emu, TEMPENV, ch, 0);
  87. /*** these are last so OFF prevents writing ***/
  88. snd_emu10k1_ptr_write(emu, LFOVAL2, ch, 0);
  89. snd_emu10k1_ptr_write(emu, LFOVAL1, ch, 0);
  90. snd_emu10k1_ptr_write(emu, ATKHLDV, ch, 0);
  91. snd_emu10k1_ptr_write(emu, ENVVOL, ch, 0);
  92. snd_emu10k1_ptr_write(emu, ENVVAL, ch, 0);
  93. /* Audigy extra stuffs */
  94. if (emu->audigy) {
  95. snd_emu10k1_ptr_write(emu, 0x4c, ch, 0); /* ?? */
  96. snd_emu10k1_ptr_write(emu, 0x4d, ch, 0); /* ?? */
  97. snd_emu10k1_ptr_write(emu, 0x4e, ch, 0); /* ?? */
  98. snd_emu10k1_ptr_write(emu, 0x4f, ch, 0); /* ?? */
  99. snd_emu10k1_ptr_write(emu, A_FXRT1, ch, 0x03020100);
  100. snd_emu10k1_ptr_write(emu, A_FXRT2, ch, 0x3f3f3f3f);
  101. snd_emu10k1_ptr_write(emu, A_SENDAMOUNTS, ch, 0);
  102. }
  103. }
  104. static unsigned int spi_dac_init[] = {
  105. 0x00ff,
  106. 0x02ff,
  107. 0x0400,
  108. 0x0520,
  109. 0x0600,
  110. 0x08ff,
  111. 0x0aff,
  112. 0x0cff,
  113. 0x0eff,
  114. 0x10ff,
  115. 0x1200,
  116. 0x1400,
  117. 0x1480,
  118. 0x1800,
  119. 0x1aff,
  120. 0x1cff,
  121. 0x1e00,
  122. 0x0530,
  123. 0x0602,
  124. 0x0622,
  125. 0x1400,
  126. };
  127. static unsigned int i2c_adc_init[][2] = {
  128. { 0x17, 0x00 }, /* Reset */
  129. { 0x07, 0x00 }, /* Timeout */
  130. { 0x0b, 0x22 }, /* Interface control */
  131. { 0x0c, 0x22 }, /* Master mode control */
  132. { 0x0d, 0x08 }, /* Powerdown control */
  133. { 0x0e, 0xcf }, /* Attenuation Left 0x01 = -103dB, 0xff = 24dB */
  134. { 0x0f, 0xcf }, /* Attenuation Right 0.5dB steps */
  135. { 0x10, 0x7b }, /* ALC Control 1 */
  136. { 0x11, 0x00 }, /* ALC Control 2 */
  137. { 0x12, 0x32 }, /* ALC Control 3 */
  138. { 0x13, 0x00 }, /* Noise gate control */
  139. { 0x14, 0xa6 }, /* Limiter control */
  140. { 0x15, ADC_MUX_2 }, /* ADC Mixer control. Mic for A2ZS Notebook */
  141. };
  142. static int snd_emu10k1_init(struct snd_emu10k1 *emu, int enable_ir, int resume)
  143. {
  144. unsigned int silent_page;
  145. int ch;
  146. u32 tmp;
  147. /* disable audio and lock cache */
  148. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK |
  149. HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
  150. /* reset recording buffers */
  151. snd_emu10k1_ptr_write(emu, MICBS, 0, ADCBS_BUFSIZE_NONE);
  152. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  153. snd_emu10k1_ptr_write(emu, FXBS, 0, ADCBS_BUFSIZE_NONE);
  154. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  155. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  156. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  157. /* disable channel interrupt */
  158. outl(0, emu->port + INTE);
  159. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  160. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  161. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  162. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  163. if (emu->audigy) {
  164. /* set SPDIF bypass mode */
  165. snd_emu10k1_ptr_write(emu, SPBYPASS, 0, SPBYPASS_FORMAT);
  166. /* enable rear left + rear right AC97 slots */
  167. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_REAR_RIGHT |
  168. AC97SLOT_REAR_LEFT);
  169. }
  170. /* init envelope engine */
  171. for (ch = 0; ch < NUM_G; ch++)
  172. snd_emu10k1_voice_init(emu, ch);
  173. snd_emu10k1_ptr_write(emu, SPCS0, 0, emu->spdif_bits[0]);
  174. snd_emu10k1_ptr_write(emu, SPCS1, 0, emu->spdif_bits[1]);
  175. snd_emu10k1_ptr_write(emu, SPCS2, 0, emu->spdif_bits[2]);
  176. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  177. /* Hacks for Alice3 to work independent of haP16V driver */
  178. /* Setup SRCMulti_I2S SamplingRate */
  179. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  180. tmp &= 0xfffff1ff;
  181. tmp |= (0x2<<9);
  182. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  183. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  184. snd_emu10k1_ptr20_write(emu, SRCSel, 0, 0x14);
  185. /* Setup SRCMulti Input Audio Enable */
  186. /* Use 0xFFFFFFFF to enable P16V sounds. */
  187. snd_emu10k1_ptr20_write(emu, SRCMULTI_ENABLE, 0, 0xFFFFFFFF);
  188. /* Enabled Phased (8-channel) P16V playback */
  189. outl(0x0201, emu->port + HCFG2);
  190. /* Set playback routing. */
  191. snd_emu10k1_ptr20_write(emu, CAPTURE_P16V_SOURCE, 0, 0x78e4);
  192. }
  193. if (emu->card_capabilities->ca0108_chip) { /* audigy2 Value */
  194. /* Hacks for Alice3 to work independent of haP16V driver */
  195. dev_info(emu->card->dev, "Audigy2 value: Special config.\n");
  196. /* Setup SRCMulti_I2S SamplingRate */
  197. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  198. tmp &= 0xfffff1ff;
  199. tmp |= (0x2<<9);
  200. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  201. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  202. outl(0x600000, emu->port + 0x20);
  203. outl(0x14, emu->port + 0x24);
  204. /* Setup SRCMulti Input Audio Enable */
  205. outl(0x7b0000, emu->port + 0x20);
  206. outl(0xFF000000, emu->port + 0x24);
  207. /* Setup SPDIF Out Audio Enable */
  208. /* The Audigy 2 Value has a separate SPDIF out,
  209. * so no need for a mixer switch
  210. */
  211. outl(0x7a0000, emu->port + 0x20);
  212. outl(0xFF000000, emu->port + 0x24);
  213. tmp = inl(emu->port + A_IOCFG) & ~0x8; /* Clear bit 3 */
  214. outl(tmp, emu->port + A_IOCFG);
  215. }
  216. if (emu->card_capabilities->spi_dac) { /* Audigy 2 ZS Notebook with DAC Wolfson WM8768/WM8568 */
  217. int size, n;
  218. size = ARRAY_SIZE(spi_dac_init);
  219. for (n = 0; n < size; n++)
  220. snd_emu10k1_spi_write(emu, spi_dac_init[n]);
  221. snd_emu10k1_ptr20_write(emu, 0x60, 0, 0x10);
  222. /* Enable GPIOs
  223. * GPIO0: Unknown
  224. * GPIO1: Speakers-enabled.
  225. * GPIO2: Unknown
  226. * GPIO3: Unknown
  227. * GPIO4: IEC958 Output on.
  228. * GPIO5: Unknown
  229. * GPIO6: Unknown
  230. * GPIO7: Unknown
  231. */
  232. outl(0x76, emu->port + A_IOCFG); /* Windows uses 0x3f76 */
  233. }
  234. if (emu->card_capabilities->i2c_adc) { /* Audigy 2 ZS Notebook with ADC Wolfson WM8775 */
  235. int size, n;
  236. snd_emu10k1_ptr20_write(emu, P17V_I2S_SRC_SEL, 0, 0x2020205f);
  237. tmp = inl(emu->port + A_IOCFG);
  238. outl(tmp | 0x4, emu->port + A_IOCFG); /* Set bit 2 for mic input */
  239. tmp = inl(emu->port + A_IOCFG);
  240. size = ARRAY_SIZE(i2c_adc_init);
  241. for (n = 0; n < size; n++)
  242. snd_emu10k1_i2c_write(emu, i2c_adc_init[n][0], i2c_adc_init[n][1]);
  243. for (n = 0; n < 4; n++) {
  244. emu->i2c_capture_volume[n][0] = 0xcf;
  245. emu->i2c_capture_volume[n][1] = 0xcf;
  246. }
  247. }
  248. snd_emu10k1_ptr_write(emu, PTB, 0, emu->ptb_pages.addr);
  249. snd_emu10k1_ptr_write(emu, TCB, 0, 0); /* taken from original driver */
  250. snd_emu10k1_ptr_write(emu, TCBS, 0, 4); /* taken from original driver */
  251. silent_page = (emu->silent_page.addr << emu->address_mode) | (emu->address_mode ? MAP_PTI_MASK1 : MAP_PTI_MASK0);
  252. for (ch = 0; ch < NUM_G; ch++) {
  253. snd_emu10k1_ptr_write(emu, MAPA, ch, silent_page);
  254. snd_emu10k1_ptr_write(emu, MAPB, ch, silent_page);
  255. }
  256. if (emu->card_capabilities->emu_model) {
  257. outl(HCFG_AUTOMUTE_ASYNC |
  258. HCFG_EMU32_SLAVE |
  259. HCFG_AUDIOENABLE, emu->port + HCFG);
  260. /*
  261. * Hokay, setup HCFG
  262. * Mute Disable Audio = 0
  263. * Lock Tank Memory = 1
  264. * Lock Sound Memory = 0
  265. * Auto Mute = 1
  266. */
  267. } else if (emu->audigy) {
  268. if (emu->revision == 4) /* audigy2 */
  269. outl(HCFG_AUDIOENABLE |
  270. HCFG_AC3ENABLE_CDSPDIF |
  271. HCFG_AC3ENABLE_GPSPDIF |
  272. HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  273. else
  274. outl(HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  275. /* FIXME: Remove all these emu->model and replace it with a card recognition parameter,
  276. * e.g. card_capabilities->joystick */
  277. } else if (emu->model == 0x20 ||
  278. emu->model == 0xc400 ||
  279. (emu->model == 0x21 && emu->revision < 6))
  280. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE, emu->port + HCFG);
  281. else
  282. /* With on-chip joystick */
  283. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  284. if (enable_ir) { /* enable IR for SB Live */
  285. if (emu->card_capabilities->emu_model) {
  286. ; /* Disable all access to A_IOCFG for the emu1010 */
  287. } else if (emu->card_capabilities->i2c_adc) {
  288. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  289. } else if (emu->audigy) {
  290. unsigned int reg = inl(emu->port + A_IOCFG);
  291. outl(reg | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  292. udelay(500);
  293. outl(reg | A_IOCFG_GPOUT1 | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  294. udelay(100);
  295. outl(reg, emu->port + A_IOCFG);
  296. } else {
  297. unsigned int reg = inl(emu->port + HCFG);
  298. outl(reg | HCFG_GPOUT2, emu->port + HCFG);
  299. udelay(500);
  300. outl(reg | HCFG_GPOUT1 | HCFG_GPOUT2, emu->port + HCFG);
  301. udelay(100);
  302. outl(reg, emu->port + HCFG);
  303. }
  304. }
  305. if (emu->card_capabilities->emu_model) {
  306. ; /* Disable all access to A_IOCFG for the emu1010 */
  307. } else if (emu->card_capabilities->i2c_adc) {
  308. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  309. } else if (emu->audigy) { /* enable analog output */
  310. unsigned int reg = inl(emu->port + A_IOCFG);
  311. outl(reg | A_IOCFG_GPOUT0, emu->port + A_IOCFG);
  312. }
  313. if (emu->address_mode == 0) {
  314. /* use 16M in 4G */
  315. outl(inl(emu->port + HCFG) | HCFG_EXPANDED_MEM, emu->port + HCFG);
  316. }
  317. return 0;
  318. }
  319. static void snd_emu10k1_audio_enable(struct snd_emu10k1 *emu)
  320. {
  321. /*
  322. * Enable the audio bit
  323. */
  324. outl(inl(emu->port + HCFG) | HCFG_AUDIOENABLE, emu->port + HCFG);
  325. /* Enable analog/digital outs on audigy */
  326. if (emu->card_capabilities->emu_model) {
  327. ; /* Disable all access to A_IOCFG for the emu1010 */
  328. } else if (emu->card_capabilities->i2c_adc) {
  329. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  330. } else if (emu->audigy) {
  331. outl(inl(emu->port + A_IOCFG) & ~0x44, emu->port + A_IOCFG);
  332. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  333. /* Unmute Analog now. Set GPO6 to 1 for Apollo.
  334. * This has to be done after init ALice3 I2SOut beyond 48KHz.
  335. * So, sequence is important. */
  336. outl(inl(emu->port + A_IOCFG) | 0x0040, emu->port + A_IOCFG);
  337. } else if (emu->card_capabilities->ca0108_chip) { /* audigy2 value */
  338. /* Unmute Analog now. */
  339. outl(inl(emu->port + A_IOCFG) | 0x0060, emu->port + A_IOCFG);
  340. } else {
  341. /* Disable routing from AC97 line out to Front speakers */
  342. outl(inl(emu->port + A_IOCFG) | 0x0080, emu->port + A_IOCFG);
  343. }
  344. }
  345. #if 0
  346. {
  347. unsigned int tmp;
  348. /* FIXME: the following routine disables LiveDrive-II !! */
  349. /* TOSLink detection */
  350. emu->tos_link = 0;
  351. tmp = inl(emu->port + HCFG);
  352. if (tmp & (HCFG_GPINPUT0 | HCFG_GPINPUT1)) {
  353. outl(tmp|0x800, emu->port + HCFG);
  354. udelay(50);
  355. if (tmp != (inl(emu->port + HCFG) & ~0x800)) {
  356. emu->tos_link = 1;
  357. outl(tmp, emu->port + HCFG);
  358. }
  359. }
  360. }
  361. #endif
  362. snd_emu10k1_intr_enable(emu, INTE_PCIERRORENABLE);
  363. }
  364. int snd_emu10k1_done(struct snd_emu10k1 *emu)
  365. {
  366. int ch;
  367. outl(0, emu->port + INTE);
  368. /*
  369. * Shutdown the chip
  370. */
  371. for (ch = 0; ch < NUM_G; ch++)
  372. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  373. for (ch = 0; ch < NUM_G; ch++) {
  374. snd_emu10k1_ptr_write(emu, VTFT, ch, 0);
  375. snd_emu10k1_ptr_write(emu, CVCF, ch, 0);
  376. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  377. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  378. }
  379. /* reset recording buffers */
  380. snd_emu10k1_ptr_write(emu, MICBS, 0, 0);
  381. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  382. snd_emu10k1_ptr_write(emu, FXBS, 0, 0);
  383. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  384. snd_emu10k1_ptr_write(emu, FXWC, 0, 0);
  385. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  386. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  387. snd_emu10k1_ptr_write(emu, TCBS, 0, TCBS_BUFFSIZE_16K);
  388. snd_emu10k1_ptr_write(emu, TCB, 0, 0);
  389. if (emu->audigy)
  390. snd_emu10k1_ptr_write(emu, A_DBG, 0, A_DBG_SINGLE_STEP);
  391. else
  392. snd_emu10k1_ptr_write(emu, DBG, 0, EMU10K1_DBG_SINGLE_STEP);
  393. /* disable channel interrupt */
  394. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  395. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  396. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  397. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  398. /* disable audio and lock cache */
  399. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
  400. snd_emu10k1_ptr_write(emu, PTB, 0, 0);
  401. return 0;
  402. }
  403. /*************************************************************************
  404. * ECARD functional implementation
  405. *************************************************************************/
  406. /* In A1 Silicon, these bits are in the HC register */
  407. #define HOOKN_BIT (1L << 12)
  408. #define HANDN_BIT (1L << 11)
  409. #define PULSEN_BIT (1L << 10)
  410. #define EC_GDI1 (1 << 13)
  411. #define EC_GDI0 (1 << 14)
  412. #define EC_NUM_CONTROL_BITS 20
  413. #define EC_AC3_DATA_SELN 0x0001L
  414. #define EC_EE_DATA_SEL 0x0002L
  415. #define EC_EE_CNTRL_SELN 0x0004L
  416. #define EC_EECLK 0x0008L
  417. #define EC_EECS 0x0010L
  418. #define EC_EESDO 0x0020L
  419. #define EC_TRIM_CSN 0x0040L
  420. #define EC_TRIM_SCLK 0x0080L
  421. #define EC_TRIM_SDATA 0x0100L
  422. #define EC_TRIM_MUTEN 0x0200L
  423. #define EC_ADCCAL 0x0400L
  424. #define EC_ADCRSTN 0x0800L
  425. #define EC_DACCAL 0x1000L
  426. #define EC_DACMUTEN 0x2000L
  427. #define EC_LEDN 0x4000L
  428. #define EC_SPDIF0_SEL_SHIFT 15
  429. #define EC_SPDIF1_SEL_SHIFT 17
  430. #define EC_SPDIF0_SEL_MASK (0x3L << EC_SPDIF0_SEL_SHIFT)
  431. #define EC_SPDIF1_SEL_MASK (0x7L << EC_SPDIF1_SEL_SHIFT)
  432. #define EC_SPDIF0_SELECT(_x) (((_x) << EC_SPDIF0_SEL_SHIFT) & EC_SPDIF0_SEL_MASK)
  433. #define EC_SPDIF1_SELECT(_x) (((_x) << EC_SPDIF1_SEL_SHIFT) & EC_SPDIF1_SEL_MASK)
  434. #define EC_CURRENT_PROM_VERSION 0x01 /* Self-explanatory. This should
  435. * be incremented any time the EEPROM's
  436. * format is changed. */
  437. #define EC_EEPROM_SIZE 0x40 /* ECARD EEPROM has 64 16-bit words */
  438. /* Addresses for special values stored in to EEPROM */
  439. #define EC_PROM_VERSION_ADDR 0x20 /* Address of the current prom version */
  440. #define EC_BOARDREV0_ADDR 0x21 /* LSW of board rev */
  441. #define EC_BOARDREV1_ADDR 0x22 /* MSW of board rev */
  442. #define EC_LAST_PROMFILE_ADDR 0x2f
  443. #define EC_SERIALNUM_ADDR 0x30 /* First word of serial number. The
  444. * can be up to 30 characters in length
  445. * and is stored as a NULL-terminated
  446. * ASCII string. Any unused bytes must be
  447. * filled with zeros */
  448. #define EC_CHECKSUM_ADDR 0x3f /* Location at which checksum is stored */
  449. /* Most of this stuff is pretty self-evident. According to the hardware
  450. * dudes, we need to leave the ADCCAL bit low in order to avoid a DC
  451. * offset problem. Weird.
  452. */
  453. #define EC_RAW_RUN_MODE (EC_DACMUTEN | EC_ADCRSTN | EC_TRIM_MUTEN | \
  454. EC_TRIM_CSN)
  455. #define EC_DEFAULT_ADC_GAIN 0xC4C4
  456. #define EC_DEFAULT_SPDIF0_SEL 0x0
  457. #define EC_DEFAULT_SPDIF1_SEL 0x4
  458. /**************************************************************************
  459. * @func Clock bits into the Ecard's control latch. The Ecard uses a
  460. * control latch will is loaded bit-serially by toggling the Modem control
  461. * lines from function 2 on the E8010. This function hides these details
  462. * and presents the illusion that we are actually writing to a distinct
  463. * register.
  464. */
  465. static void snd_emu10k1_ecard_write(struct snd_emu10k1 *emu, unsigned int value)
  466. {
  467. unsigned short count;
  468. unsigned int data;
  469. unsigned long hc_port;
  470. unsigned int hc_value;
  471. hc_port = emu->port + HCFG;
  472. hc_value = inl(hc_port) & ~(HOOKN_BIT | HANDN_BIT | PULSEN_BIT);
  473. outl(hc_value, hc_port);
  474. for (count = 0; count < EC_NUM_CONTROL_BITS; count++) {
  475. /* Set up the value */
  476. data = ((value & 0x1) ? PULSEN_BIT : 0);
  477. value >>= 1;
  478. outl(hc_value | data, hc_port);
  479. /* Clock the shift register */
  480. outl(hc_value | data | HANDN_BIT, hc_port);
  481. outl(hc_value | data, hc_port);
  482. }
  483. /* Latch the bits */
  484. outl(hc_value | HOOKN_BIT, hc_port);
  485. outl(hc_value, hc_port);
  486. }
  487. /**************************************************************************
  488. * @func Set the gain of the ECARD's CS3310 Trim/gain controller. The
  489. * trim value consists of a 16bit value which is composed of two
  490. * 8 bit gain/trim values, one for the left channel and one for the
  491. * right channel. The following table maps from the Gain/Attenuation
  492. * value in decibels into the corresponding bit pattern for a single
  493. * channel.
  494. */
  495. static void snd_emu10k1_ecard_setadcgain(struct snd_emu10k1 *emu,
  496. unsigned short gain)
  497. {
  498. unsigned int bit;
  499. /* Enable writing to the TRIM registers */
  500. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  501. /* Do it again to insure that we meet hold time requirements */
  502. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  503. for (bit = (1 << 15); bit; bit >>= 1) {
  504. unsigned int value;
  505. value = emu->ecard_ctrl & ~(EC_TRIM_CSN | EC_TRIM_SDATA);
  506. if (gain & bit)
  507. value |= EC_TRIM_SDATA;
  508. /* Clock the bit */
  509. snd_emu10k1_ecard_write(emu, value);
  510. snd_emu10k1_ecard_write(emu, value | EC_TRIM_SCLK);
  511. snd_emu10k1_ecard_write(emu, value);
  512. }
  513. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  514. }
  515. static int snd_emu10k1_ecard_init(struct snd_emu10k1 *emu)
  516. {
  517. unsigned int hc_value;
  518. /* Set up the initial settings */
  519. emu->ecard_ctrl = EC_RAW_RUN_MODE |
  520. EC_SPDIF0_SELECT(EC_DEFAULT_SPDIF0_SEL) |
  521. EC_SPDIF1_SELECT(EC_DEFAULT_SPDIF1_SEL);
  522. /* Step 0: Set the codec type in the hardware control register
  523. * and enable audio output */
  524. hc_value = inl(emu->port + HCFG);
  525. outl(hc_value | HCFG_AUDIOENABLE | HCFG_CODECFORMAT_I2S, emu->port + HCFG);
  526. inl(emu->port + HCFG);
  527. /* Step 1: Turn off the led and deassert TRIM_CS */
  528. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  529. /* Step 2: Calibrate the ADC and DAC */
  530. snd_emu10k1_ecard_write(emu, EC_DACCAL | EC_LEDN | EC_TRIM_CSN);
  531. /* Step 3: Wait for awhile; XXX We can't get away with this
  532. * under a real operating system; we'll need to block and wait that
  533. * way. */
  534. snd_emu10k1_wait(emu, 48000);
  535. /* Step 4: Switch off the DAC and ADC calibration. Note
  536. * That ADC_CAL is actually an inverted signal, so we assert
  537. * it here to stop calibration. */
  538. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  539. /* Step 4: Switch into run mode */
  540. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  541. /* Step 5: Set the analog input gain */
  542. snd_emu10k1_ecard_setadcgain(emu, EC_DEFAULT_ADC_GAIN);
  543. return 0;
  544. }
  545. static int snd_emu10k1_cardbus_init(struct snd_emu10k1 *emu)
  546. {
  547. unsigned long special_port;
  548. unsigned int value;
  549. /* Special initialisation routine
  550. * before the rest of the IO-Ports become active.
  551. */
  552. special_port = emu->port + 0x38;
  553. value = inl(special_port);
  554. outl(0x00d00000, special_port);
  555. value = inl(special_port);
  556. outl(0x00d00001, special_port);
  557. value = inl(special_port);
  558. outl(0x00d0005f, special_port);
  559. value = inl(special_port);
  560. outl(0x00d0007f, special_port);
  561. value = inl(special_port);
  562. outl(0x0090007f, special_port);
  563. value = inl(special_port);
  564. snd_emu10k1_ptr20_write(emu, TINA2_VOLUME, 0, 0xfefefefe); /* Defaults to 0x30303030 */
  565. /* Delay to give time for ADC chip to switch on. It needs 113ms */
  566. msleep(200);
  567. return 0;
  568. }
  569. static int snd_emu1010_load_firmware(struct snd_emu10k1 *emu,
  570. const struct firmware *fw_entry)
  571. {
  572. int n, i;
  573. int reg;
  574. int value;
  575. unsigned int write_post;
  576. unsigned long flags;
  577. if (!fw_entry)
  578. return -EIO;
  579. /* The FPGA is a Xilinx Spartan IIE XC2S50E */
  580. /* GPIO7 -> FPGA PGMN
  581. * GPIO6 -> FPGA CCLK
  582. * GPIO5 -> FPGA DIN
  583. * FPGA CONFIG OFF -> FPGA PGMN
  584. */
  585. spin_lock_irqsave(&emu->emu_lock, flags);
  586. outl(0x00, emu->port + A_IOCFG); /* Set PGMN low for 1uS. */
  587. write_post = inl(emu->port + A_IOCFG);
  588. udelay(100);
  589. outl(0x80, emu->port + A_IOCFG); /* Leave bit 7 set during netlist setup. */
  590. write_post = inl(emu->port + A_IOCFG);
  591. udelay(100); /* Allow FPGA memory to clean */
  592. for (n = 0; n < fw_entry->size; n++) {
  593. value = fw_entry->data[n];
  594. for (i = 0; i < 8; i++) {
  595. reg = 0x80;
  596. if (value & 0x1)
  597. reg = reg | 0x20;
  598. value = value >> 1;
  599. outl(reg, emu->port + A_IOCFG);
  600. write_post = inl(emu->port + A_IOCFG);
  601. outl(reg | 0x40, emu->port + A_IOCFG);
  602. write_post = inl(emu->port + A_IOCFG);
  603. }
  604. }
  605. /* After programming, set GPIO bit 4 high again. */
  606. outl(0x10, emu->port + A_IOCFG);
  607. write_post = inl(emu->port + A_IOCFG);
  608. spin_unlock_irqrestore(&emu->emu_lock, flags);
  609. return 0;
  610. }
  611. static int emu1010_firmware_thread(void *data)
  612. {
  613. struct snd_emu10k1 *emu = data;
  614. u32 tmp, tmp2, reg;
  615. u32 last_reg = 0;
  616. int err;
  617. for (;;) {
  618. /* Delay to allow Audio Dock to settle */
  619. msleep_interruptible(1000);
  620. if (kthread_should_stop())
  621. break;
  622. #ifdef CONFIG_PM_SLEEP
  623. if (emu->suspend)
  624. continue;
  625. #endif
  626. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &tmp); /* IRQ Status */
  627. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg); /* OPTIONS: Which cards are attached to the EMU */
  628. if (reg & EMU_HANA_OPTION_DOCK_OFFLINE) {
  629. /* Audio Dock attached */
  630. /* Return to Audio Dock programming mode */
  631. dev_info(emu->card->dev,
  632. "emu1010: Loading Audio Dock Firmware\n");
  633. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, EMU_HANA_FPGA_CONFIG_AUDIODOCK);
  634. if (!emu->dock_fw) {
  635. const char *filename = NULL;
  636. switch (emu->card_capabilities->emu_model) {
  637. case EMU_MODEL_EMU1010:
  638. filename = DOCK_FILENAME;
  639. break;
  640. case EMU_MODEL_EMU1010B:
  641. filename = MICRO_DOCK_FILENAME;
  642. break;
  643. case EMU_MODEL_EMU1616:
  644. filename = MICRO_DOCK_FILENAME;
  645. break;
  646. }
  647. if (filename) {
  648. err = request_firmware(&emu->dock_fw,
  649. filename,
  650. &emu->pci->dev);
  651. if (err)
  652. continue;
  653. }
  654. }
  655. if (emu->dock_fw) {
  656. err = snd_emu1010_load_firmware(emu, emu->dock_fw);
  657. if (err)
  658. continue;
  659. }
  660. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0);
  661. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &reg);
  662. dev_info(emu->card->dev,
  663. "emu1010: EMU_HANA+DOCK_IRQ_STATUS = 0x%x\n",
  664. reg);
  665. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  666. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  667. dev_info(emu->card->dev,
  668. "emu1010: EMU_HANA+DOCK_ID = 0x%x\n", reg);
  669. if ((reg & 0x1f) != 0x15) {
  670. /* FPGA failed to be programmed */
  671. dev_info(emu->card->dev,
  672. "emu1010: Loading Audio Dock Firmware file failed, reg = 0x%x\n",
  673. reg);
  674. continue;
  675. }
  676. dev_info(emu->card->dev,
  677. "emu1010: Audio Dock Firmware loaded\n");
  678. snd_emu1010_fpga_read(emu, EMU_DOCK_MAJOR_REV, &tmp);
  679. snd_emu1010_fpga_read(emu, EMU_DOCK_MINOR_REV, &tmp2);
  680. dev_info(emu->card->dev, "Audio Dock ver: %u.%u\n",
  681. tmp, tmp2);
  682. /* Sync clocking between 1010 and Dock */
  683. /* Allow DLL to settle */
  684. msleep(10);
  685. /* Unmute all. Default is muted after a firmware load */
  686. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, EMU_UNMUTE);
  687. } else if (!reg && last_reg) {
  688. /* Audio Dock removed */
  689. dev_info(emu->card->dev,
  690. "emu1010: Audio Dock detached\n");
  691. /* Unmute all */
  692. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, EMU_UNMUTE);
  693. }
  694. last_reg = reg;
  695. }
  696. dev_info(emu->card->dev, "emu1010: firmware thread stopping\n");
  697. return 0;
  698. }
  699. /*
  700. * EMU-1010 - details found out from this driver, official MS Win drivers,
  701. * testing the card:
  702. *
  703. * Audigy2 (aka Alice2):
  704. * ---------------------
  705. * * communication over PCI
  706. * * conversion of 32-bit data coming over EMU32 links from HANA FPGA
  707. * to 2 x 16-bit, using internal DSP instructions
  708. * * slave mode, clock supplied by HANA
  709. * * linked to HANA using:
  710. * 32 x 32-bit serial EMU32 output channels
  711. * 16 x EMU32 input channels
  712. * (?) x I2S I/O channels (?)
  713. *
  714. * FPGA (aka HANA):
  715. * ---------------
  716. * * provides all (?) physical inputs and outputs of the card
  717. * (ADC, DAC, SPDIF I/O, ADAT I/O, etc.)
  718. * * provides clock signal for the card and Alice2
  719. * * two crystals - for 44.1kHz and 48kHz multiples
  720. * * provides internal routing of signal sources to signal destinations
  721. * * inputs/outputs to Alice2 - see above
  722. *
  723. * Current status of the driver:
  724. * ----------------------------
  725. * * only 44.1/48kHz supported (the MS Win driver supports up to 192 kHz)
  726. * * PCM device nb. 2:
  727. * 16 x 16-bit playback - snd_emu10k1_fx8010_playback_ops
  728. * 16 x 32-bit capture - snd_emu10k1_capture_efx_ops
  729. */
  730. static int snd_emu10k1_emu1010_init(struct snd_emu10k1 *emu)
  731. {
  732. unsigned int i;
  733. u32 tmp, tmp2, reg;
  734. int err;
  735. dev_info(emu->card->dev, "emu1010: Special config.\n");
  736. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  737. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  738. * Mute all codecs.
  739. */
  740. outl(0x0005a00c, emu->port + HCFG);
  741. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  742. * Lock Tank Memory Cache,
  743. * Mute all codecs.
  744. */
  745. outl(0x0005a004, emu->port + HCFG);
  746. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  747. * Mute all codecs.
  748. */
  749. outl(0x0005a000, emu->port + HCFG);
  750. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  751. * Mute all codecs.
  752. */
  753. outl(0x0005a000, emu->port + HCFG);
  754. /* Disable 48Volt power to Audio Dock */
  755. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0);
  756. /* ID, should read & 0x7f = 0x55. (Bit 7 is the IRQ bit) */
  757. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  758. dev_dbg(emu->card->dev, "reg1 = 0x%x\n", reg);
  759. if ((reg & 0x3f) == 0x15) {
  760. /* FPGA netlist already present so clear it */
  761. /* Return to programming mode */
  762. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0x02);
  763. }
  764. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  765. dev_dbg(emu->card->dev, "reg2 = 0x%x\n", reg);
  766. if ((reg & 0x3f) == 0x15) {
  767. /* FPGA failed to return to programming mode */
  768. dev_info(emu->card->dev,
  769. "emu1010: FPGA failed to return to programming mode\n");
  770. return -ENODEV;
  771. }
  772. dev_info(emu->card->dev, "emu1010: EMU_HANA_ID = 0x%x\n", reg);
  773. if (!emu->firmware) {
  774. const char *filename;
  775. switch (emu->card_capabilities->emu_model) {
  776. case EMU_MODEL_EMU1010:
  777. filename = HANA_FILENAME;
  778. break;
  779. case EMU_MODEL_EMU1010B:
  780. filename = EMU1010B_FILENAME;
  781. break;
  782. case EMU_MODEL_EMU1616:
  783. filename = EMU1010_NOTEBOOK_FILENAME;
  784. break;
  785. case EMU_MODEL_EMU0404:
  786. filename = EMU0404_FILENAME;
  787. break;
  788. default:
  789. return -ENODEV;
  790. }
  791. err = request_firmware(&emu->firmware, filename, &emu->pci->dev);
  792. if (err != 0) {
  793. dev_info(emu->card->dev,
  794. "emu1010: firmware: %s not found. Err = %d\n",
  795. filename, err);
  796. return err;
  797. }
  798. dev_info(emu->card->dev,
  799. "emu1010: firmware file = %s, size = 0x%zx\n",
  800. filename, emu->firmware->size);
  801. }
  802. err = snd_emu1010_load_firmware(emu, emu->firmware);
  803. if (err != 0) {
  804. dev_info(emu->card->dev, "emu1010: Loading Firmware failed\n");
  805. return err;
  806. }
  807. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  808. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  809. if ((reg & 0x3f) != 0x15) {
  810. /* FPGA failed to be programmed */
  811. dev_info(emu->card->dev,
  812. "emu1010: Loading Hana Firmware file failed, reg = 0x%x\n",
  813. reg);
  814. return -ENODEV;
  815. }
  816. dev_info(emu->card->dev, "emu1010: Hana Firmware loaded\n");
  817. snd_emu1010_fpga_read(emu, EMU_HANA_MAJOR_REV, &tmp);
  818. snd_emu1010_fpga_read(emu, EMU_HANA_MINOR_REV, &tmp2);
  819. dev_info(emu->card->dev, "emu1010: Hana version: %u.%u\n", tmp, tmp2);
  820. /* Enable 48Volt power to Audio Dock */
  821. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, EMU_HANA_DOCK_PWR_ON);
  822. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
  823. dev_info(emu->card->dev, "emu1010: Card options = 0x%x\n", reg);
  824. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
  825. dev_info(emu->card->dev, "emu1010: Card options = 0x%x\n", reg);
  826. snd_emu1010_fpga_read(emu, EMU_HANA_OPTICAL_TYPE, &tmp);
  827. /* Optical -> ADAT I/O */
  828. /* 0 : SPDIF
  829. * 1 : ADAT
  830. */
  831. emu->emu1010.optical_in = 1; /* IN_ADAT */
  832. emu->emu1010.optical_out = 1; /* IN_ADAT */
  833. tmp = 0;
  834. tmp = (emu->emu1010.optical_in ? EMU_HANA_OPTICAL_IN_ADAT : 0) |
  835. (emu->emu1010.optical_out ? EMU_HANA_OPTICAL_OUT_ADAT : 0);
  836. snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, tmp);
  837. snd_emu1010_fpga_read(emu, EMU_HANA_ADC_PADS, &tmp);
  838. /* Set no attenuation on Audio Dock pads. */
  839. snd_emu1010_fpga_write(emu, EMU_HANA_ADC_PADS, 0x00);
  840. emu->emu1010.adc_pads = 0x00;
  841. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp);
  842. /* Unmute Audio dock DACs, Headphone source DAC-4. */
  843. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30);
  844. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);
  845. snd_emu1010_fpga_read(emu, EMU_HANA_DAC_PADS, &tmp);
  846. /* DAC PADs. */
  847. snd_emu1010_fpga_write(emu, EMU_HANA_DAC_PADS, 0x0f);
  848. emu->emu1010.dac_pads = 0x0f;
  849. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp);
  850. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30);
  851. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp);
  852. /* SPDIF Format. Set Consumer mode, 24bit, copy enable */
  853. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10);
  854. /* MIDI routing */
  855. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19);
  856. /* Unknown. */
  857. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c);
  858. /* IRQ Enable: All on */
  859. /* snd_emu1010_fpga_write(emu, 0x09, 0x0f ); */
  860. /* IRQ Enable: All off */
  861. snd_emu1010_fpga_write(emu, EMU_HANA_IRQ_ENABLE, 0x00);
  862. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
  863. dev_info(emu->card->dev, "emu1010: Card options3 = 0x%x\n", reg);
  864. /* Default WCLK set to 48kHz. */
  865. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x00);
  866. /* Word Clock source, Internal 48kHz x1 */
  867. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K);
  868. /* snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X); */
  869. /* Audio Dock LEDs. */
  870. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);
  871. #if 0
  872. /* For 96kHz */
  873. snd_emu1010_fpga_link_dst_src_write(emu,
  874. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  875. snd_emu1010_fpga_link_dst_src_write(emu,
  876. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  877. snd_emu1010_fpga_link_dst_src_write(emu,
  878. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT2);
  879. snd_emu1010_fpga_link_dst_src_write(emu,
  880. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT2);
  881. #endif
  882. #if 0
  883. /* For 192kHz */
  884. snd_emu1010_fpga_link_dst_src_write(emu,
  885. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  886. snd_emu1010_fpga_link_dst_src_write(emu,
  887. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  888. snd_emu1010_fpga_link_dst_src_write(emu,
  889. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  890. snd_emu1010_fpga_link_dst_src_write(emu,
  891. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_RIGHT2);
  892. snd_emu1010_fpga_link_dst_src_write(emu,
  893. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT3);
  894. snd_emu1010_fpga_link_dst_src_write(emu,
  895. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT3);
  896. snd_emu1010_fpga_link_dst_src_write(emu,
  897. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HAMOA_ADC_LEFT4);
  898. snd_emu1010_fpga_link_dst_src_write(emu,
  899. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HAMOA_ADC_RIGHT4);
  900. #endif
  901. #if 1
  902. /* For 48kHz */
  903. snd_emu1010_fpga_link_dst_src_write(emu,
  904. EMU_DST_ALICE2_EMU32_0, EMU_SRC_DOCK_MIC_A1);
  905. snd_emu1010_fpga_link_dst_src_write(emu,
  906. EMU_DST_ALICE2_EMU32_1, EMU_SRC_DOCK_MIC_B1);
  907. snd_emu1010_fpga_link_dst_src_write(emu,
  908. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  909. snd_emu1010_fpga_link_dst_src_write(emu,
  910. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_LEFT2);
  911. snd_emu1010_fpga_link_dst_src_write(emu,
  912. EMU_DST_ALICE2_EMU32_4, EMU_SRC_DOCK_ADC1_LEFT1);
  913. snd_emu1010_fpga_link_dst_src_write(emu,
  914. EMU_DST_ALICE2_EMU32_5, EMU_SRC_DOCK_ADC1_RIGHT1);
  915. snd_emu1010_fpga_link_dst_src_write(emu,
  916. EMU_DST_ALICE2_EMU32_6, EMU_SRC_DOCK_ADC2_LEFT1);
  917. snd_emu1010_fpga_link_dst_src_write(emu,
  918. EMU_DST_ALICE2_EMU32_7, EMU_SRC_DOCK_ADC2_RIGHT1);
  919. /* Pavel Hofman - setting defaults for 8 more capture channels
  920. * Defaults only, users will set their own values anyways, let's
  921. * just copy/paste.
  922. */
  923. snd_emu1010_fpga_link_dst_src_write(emu,
  924. EMU_DST_ALICE2_EMU32_8, EMU_SRC_DOCK_MIC_A1);
  925. snd_emu1010_fpga_link_dst_src_write(emu,
  926. EMU_DST_ALICE2_EMU32_9, EMU_SRC_DOCK_MIC_B1);
  927. snd_emu1010_fpga_link_dst_src_write(emu,
  928. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HAMOA_ADC_LEFT2);
  929. snd_emu1010_fpga_link_dst_src_write(emu,
  930. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HAMOA_ADC_LEFT2);
  931. snd_emu1010_fpga_link_dst_src_write(emu,
  932. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_ADC1_LEFT1);
  933. snd_emu1010_fpga_link_dst_src_write(emu,
  934. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_ADC1_RIGHT1);
  935. snd_emu1010_fpga_link_dst_src_write(emu,
  936. EMU_DST_ALICE2_EMU32_E, EMU_SRC_DOCK_ADC2_LEFT1);
  937. snd_emu1010_fpga_link_dst_src_write(emu,
  938. EMU_DST_ALICE2_EMU32_F, EMU_SRC_DOCK_ADC2_RIGHT1);
  939. #endif
  940. #if 0
  941. /* Original */
  942. snd_emu1010_fpga_link_dst_src_write(emu,
  943. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HANA_ADAT);
  944. snd_emu1010_fpga_link_dst_src_write(emu,
  945. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HANA_ADAT + 1);
  946. snd_emu1010_fpga_link_dst_src_write(emu,
  947. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HANA_ADAT + 2);
  948. snd_emu1010_fpga_link_dst_src_write(emu,
  949. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HANA_ADAT + 3);
  950. snd_emu1010_fpga_link_dst_src_write(emu,
  951. EMU_DST_ALICE2_EMU32_8, EMU_SRC_HANA_ADAT + 4);
  952. snd_emu1010_fpga_link_dst_src_write(emu,
  953. EMU_DST_ALICE2_EMU32_9, EMU_SRC_HANA_ADAT + 5);
  954. snd_emu1010_fpga_link_dst_src_write(emu,
  955. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HANA_ADAT + 6);
  956. snd_emu1010_fpga_link_dst_src_write(emu,
  957. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HANA_ADAT + 7);
  958. snd_emu1010_fpga_link_dst_src_write(emu,
  959. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_MIC_A1);
  960. snd_emu1010_fpga_link_dst_src_write(emu,
  961. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_MIC_B1);
  962. snd_emu1010_fpga_link_dst_src_write(emu,
  963. EMU_DST_ALICE2_EMU32_E, EMU_SRC_HAMOA_ADC_LEFT2);
  964. snd_emu1010_fpga_link_dst_src_write(emu,
  965. EMU_DST_ALICE2_EMU32_F, EMU_SRC_HAMOA_ADC_LEFT2);
  966. #endif
  967. for (i = 0; i < 0x20; i++) {
  968. /* AudioDock Elink <- Silence */
  969. snd_emu1010_fpga_link_dst_src_write(emu, 0x0100 + i, EMU_SRC_SILENCE);
  970. }
  971. for (i = 0; i < 4; i++) {
  972. /* Hana SPDIF Out <- Silence */
  973. snd_emu1010_fpga_link_dst_src_write(emu, 0x0200 + i, EMU_SRC_SILENCE);
  974. }
  975. for (i = 0; i < 7; i++) {
  976. /* Hamoa DAC <- Silence */
  977. snd_emu1010_fpga_link_dst_src_write(emu, 0x0300 + i, EMU_SRC_SILENCE);
  978. }
  979. for (i = 0; i < 7; i++) {
  980. /* Hana ADAT Out <- Silence */
  981. snd_emu1010_fpga_link_dst_src_write(emu, EMU_DST_HANA_ADAT + i, EMU_SRC_SILENCE);
  982. }
  983. snd_emu1010_fpga_link_dst_src_write(emu,
  984. EMU_DST_ALICE_I2S0_LEFT, EMU_SRC_DOCK_ADC1_LEFT1);
  985. snd_emu1010_fpga_link_dst_src_write(emu,
  986. EMU_DST_ALICE_I2S0_RIGHT, EMU_SRC_DOCK_ADC1_RIGHT1);
  987. snd_emu1010_fpga_link_dst_src_write(emu,
  988. EMU_DST_ALICE_I2S1_LEFT, EMU_SRC_DOCK_ADC2_LEFT1);
  989. snd_emu1010_fpga_link_dst_src_write(emu,
  990. EMU_DST_ALICE_I2S1_RIGHT, EMU_SRC_DOCK_ADC2_RIGHT1);
  991. snd_emu1010_fpga_link_dst_src_write(emu,
  992. EMU_DST_ALICE_I2S2_LEFT, EMU_SRC_DOCK_ADC3_LEFT1);
  993. snd_emu1010_fpga_link_dst_src_write(emu,
  994. EMU_DST_ALICE_I2S2_RIGHT, EMU_SRC_DOCK_ADC3_RIGHT1);
  995. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x01); /* Unmute all */
  996. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp);
  997. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  998. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  999. * Mute all codecs.
  1000. */
  1001. outl(0x0000a000, emu->port + HCFG);
  1002. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  1003. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  1004. * Un-Mute all codecs.
  1005. */
  1006. outl(0x0000a001, emu->port + HCFG);
  1007. /* Initial boot complete. Now patches */
  1008. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp);
  1009. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19); /* MIDI Route */
  1010. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c); /* Unknown */
  1011. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19); /* MIDI Route */
  1012. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c); /* Unknown */
  1013. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp);
  1014. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10); /* SPDIF Format spdif (or 0x11 for aes/ebu) */
  1015. /* Start Micro/Audio Dock firmware loader thread */
  1016. if (!emu->emu1010.firmware_thread) {
  1017. emu->emu1010.firmware_thread =
  1018. kthread_create(emu1010_firmware_thread, emu,
  1019. "emu1010_firmware");
  1020. wake_up_process(emu->emu1010.firmware_thread);
  1021. }
  1022. #if 0
  1023. snd_emu1010_fpga_link_dst_src_write(emu,
  1024. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32B + 2); /* ALICE2 bus 0xa2 */
  1025. snd_emu1010_fpga_link_dst_src_write(emu,
  1026. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32B + 3); /* ALICE2 bus 0xa3 */
  1027. snd_emu1010_fpga_link_dst_src_write(emu,
  1028. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 2); /* ALICE2 bus 0xb2 */
  1029. snd_emu1010_fpga_link_dst_src_write(emu,
  1030. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 3); /* ALICE2 bus 0xb3 */
  1031. #endif
  1032. /* Default outputs */
  1033. if (emu->card_capabilities->emu_model == EMU_MODEL_EMU1616) {
  1034. /* 1616(M) cardbus default outputs */
  1035. /* ALICE2 bus 0xa0 */
  1036. snd_emu1010_fpga_link_dst_src_write(emu,
  1037. EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1038. emu->emu1010.output_source[0] = 17;
  1039. snd_emu1010_fpga_link_dst_src_write(emu,
  1040. EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1041. emu->emu1010.output_source[1] = 18;
  1042. snd_emu1010_fpga_link_dst_src_write(emu,
  1043. EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
  1044. emu->emu1010.output_source[2] = 19;
  1045. snd_emu1010_fpga_link_dst_src_write(emu,
  1046. EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
  1047. emu->emu1010.output_source[3] = 20;
  1048. snd_emu1010_fpga_link_dst_src_write(emu,
  1049. EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
  1050. emu->emu1010.output_source[4] = 21;
  1051. snd_emu1010_fpga_link_dst_src_write(emu,
  1052. EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
  1053. emu->emu1010.output_source[5] = 22;
  1054. /* ALICE2 bus 0xa0 */
  1055. snd_emu1010_fpga_link_dst_src_write(emu,
  1056. EMU_DST_MANA_DAC_LEFT, EMU_SRC_ALICE_EMU32A + 0);
  1057. emu->emu1010.output_source[16] = 17;
  1058. snd_emu1010_fpga_link_dst_src_write(emu,
  1059. EMU_DST_MANA_DAC_RIGHT, EMU_SRC_ALICE_EMU32A + 1);
  1060. emu->emu1010.output_source[17] = 18;
  1061. } else {
  1062. /* ALICE2 bus 0xa0 */
  1063. snd_emu1010_fpga_link_dst_src_write(emu,
  1064. EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1065. emu->emu1010.output_source[0] = 21;
  1066. snd_emu1010_fpga_link_dst_src_write(emu,
  1067. EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1068. emu->emu1010.output_source[1] = 22;
  1069. snd_emu1010_fpga_link_dst_src_write(emu,
  1070. EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
  1071. emu->emu1010.output_source[2] = 23;
  1072. snd_emu1010_fpga_link_dst_src_write(emu,
  1073. EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
  1074. emu->emu1010.output_source[3] = 24;
  1075. snd_emu1010_fpga_link_dst_src_write(emu,
  1076. EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
  1077. emu->emu1010.output_source[4] = 25;
  1078. snd_emu1010_fpga_link_dst_src_write(emu,
  1079. EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
  1080. emu->emu1010.output_source[5] = 26;
  1081. snd_emu1010_fpga_link_dst_src_write(emu,
  1082. EMU_DST_DOCK_DAC4_LEFT1, EMU_SRC_ALICE_EMU32A + 6);
  1083. emu->emu1010.output_source[6] = 27;
  1084. snd_emu1010_fpga_link_dst_src_write(emu,
  1085. EMU_DST_DOCK_DAC4_RIGHT1, EMU_SRC_ALICE_EMU32A + 7);
  1086. emu->emu1010.output_source[7] = 28;
  1087. /* ALICE2 bus 0xa0 */
  1088. snd_emu1010_fpga_link_dst_src_write(emu,
  1089. EMU_DST_DOCK_PHONES_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1090. emu->emu1010.output_source[8] = 21;
  1091. snd_emu1010_fpga_link_dst_src_write(emu,
  1092. EMU_DST_DOCK_PHONES_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1093. emu->emu1010.output_source[9] = 22;
  1094. /* ALICE2 bus 0xa0 */
  1095. snd_emu1010_fpga_link_dst_src_write(emu,
  1096. EMU_DST_DOCK_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1097. emu->emu1010.output_source[10] = 21;
  1098. snd_emu1010_fpga_link_dst_src_write(emu,
  1099. EMU_DST_DOCK_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1100. emu->emu1010.output_source[11] = 22;
  1101. /* ALICE2 bus 0xa0 */
  1102. snd_emu1010_fpga_link_dst_src_write(emu,
  1103. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1104. emu->emu1010.output_source[12] = 21;
  1105. snd_emu1010_fpga_link_dst_src_write(emu,
  1106. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1107. emu->emu1010.output_source[13] = 22;
  1108. /* ALICE2 bus 0xa0 */
  1109. snd_emu1010_fpga_link_dst_src_write(emu,
  1110. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1111. emu->emu1010.output_source[14] = 21;
  1112. snd_emu1010_fpga_link_dst_src_write(emu,
  1113. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1114. emu->emu1010.output_source[15] = 22;
  1115. /* ALICE2 bus 0xa0 */
  1116. snd_emu1010_fpga_link_dst_src_write(emu,
  1117. EMU_DST_HANA_ADAT, EMU_SRC_ALICE_EMU32A + 0);
  1118. emu->emu1010.output_source[16] = 21;
  1119. snd_emu1010_fpga_link_dst_src_write(emu,
  1120. EMU_DST_HANA_ADAT + 1, EMU_SRC_ALICE_EMU32A + 1);
  1121. emu->emu1010.output_source[17] = 22;
  1122. snd_emu1010_fpga_link_dst_src_write(emu,
  1123. EMU_DST_HANA_ADAT + 2, EMU_SRC_ALICE_EMU32A + 2);
  1124. emu->emu1010.output_source[18] = 23;
  1125. snd_emu1010_fpga_link_dst_src_write(emu,
  1126. EMU_DST_HANA_ADAT + 3, EMU_SRC_ALICE_EMU32A + 3);
  1127. emu->emu1010.output_source[19] = 24;
  1128. snd_emu1010_fpga_link_dst_src_write(emu,
  1129. EMU_DST_HANA_ADAT + 4, EMU_SRC_ALICE_EMU32A + 4);
  1130. emu->emu1010.output_source[20] = 25;
  1131. snd_emu1010_fpga_link_dst_src_write(emu,
  1132. EMU_DST_HANA_ADAT + 5, EMU_SRC_ALICE_EMU32A + 5);
  1133. emu->emu1010.output_source[21] = 26;
  1134. snd_emu1010_fpga_link_dst_src_write(emu,
  1135. EMU_DST_HANA_ADAT + 6, EMU_SRC_ALICE_EMU32A + 6);
  1136. emu->emu1010.output_source[22] = 27;
  1137. snd_emu1010_fpga_link_dst_src_write(emu,
  1138. EMU_DST_HANA_ADAT + 7, EMU_SRC_ALICE_EMU32A + 7);
  1139. emu->emu1010.output_source[23] = 28;
  1140. }
  1141. /* TEMP: Select SPDIF in/out */
  1142. /* snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, 0x0); */ /* Output spdif */
  1143. /* TEMP: Select 48kHz SPDIF out */
  1144. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x0); /* Mute all */
  1145. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x0); /* Default fallback clock 48kHz */
  1146. /* Word Clock source, Internal 48kHz x1 */
  1147. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K);
  1148. /* snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X); */
  1149. emu->emu1010.internal_clock = 1; /* 48000 */
  1150. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12); /* Set LEDs on Audio Dock */
  1151. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x1); /* Unmute all */
  1152. /* snd_emu1010_fpga_write(emu, 0x7, 0x0); */ /* Mute all */
  1153. /* snd_emu1010_fpga_write(emu, 0x7, 0x1); */ /* Unmute all */
  1154. /* snd_emu1010_fpga_write(emu, 0xe, 0x12); */ /* Set LEDs on Audio Dock */
  1155. return 0;
  1156. }
  1157. /*
  1158. * Create the EMU10K1 instance
  1159. */
  1160. #ifdef CONFIG_PM_SLEEP
  1161. static int alloc_pm_buffer(struct snd_emu10k1 *emu);
  1162. static void free_pm_buffer(struct snd_emu10k1 *emu);
  1163. #endif
  1164. static int snd_emu10k1_free(struct snd_emu10k1 *emu)
  1165. {
  1166. if (emu->port) { /* avoid access to already used hardware */
  1167. snd_emu10k1_fx8010_tram_setup(emu, 0);
  1168. snd_emu10k1_done(emu);
  1169. snd_emu10k1_free_efx(emu);
  1170. }
  1171. if (emu->card_capabilities->emu_model == EMU_MODEL_EMU1010) {
  1172. /* Disable 48Volt power to Audio Dock */
  1173. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0);
  1174. }
  1175. if (emu->emu1010.firmware_thread)
  1176. kthread_stop(emu->emu1010.firmware_thread);
  1177. release_firmware(emu->firmware);
  1178. release_firmware(emu->dock_fw);
  1179. if (emu->irq >= 0)
  1180. free_irq(emu->irq, emu);
  1181. /* remove reserved page */
  1182. if (emu->reserved_page) {
  1183. snd_emu10k1_synth_free(emu,
  1184. (struct snd_util_memblk *)emu->reserved_page);
  1185. emu->reserved_page = NULL;
  1186. }
  1187. snd_util_memhdr_free(emu->memhdr);
  1188. if (emu->silent_page.area)
  1189. snd_dma_free_pages(&emu->silent_page);
  1190. if (emu->ptb_pages.area)
  1191. snd_dma_free_pages(&emu->ptb_pages);
  1192. vfree(emu->page_ptr_table);
  1193. vfree(emu->page_addr_table);
  1194. #ifdef CONFIG_PM_SLEEP
  1195. free_pm_buffer(emu);
  1196. #endif
  1197. if (emu->port)
  1198. pci_release_regions(emu->pci);
  1199. if (emu->card_capabilities->ca0151_chip) /* P16V */
  1200. snd_p16v_free(emu);
  1201. pci_disable_device(emu->pci);
  1202. kfree(emu);
  1203. return 0;
  1204. }
  1205. static int snd_emu10k1_dev_free(struct snd_device *device)
  1206. {
  1207. struct snd_emu10k1 *emu = device->device_data;
  1208. return snd_emu10k1_free(emu);
  1209. }
  1210. static struct snd_emu_chip_details emu_chip_details[] = {
  1211. /* Audigy 5/Rx SB1550 */
  1212. /* Tested by michael@gernoth.net 28 Mar 2015 */
  1213. /* DSP: CA10300-IAT LF
  1214. * DAC: Cirrus Logic CS4382-KQZ
  1215. * ADC: Philips 1361T
  1216. * AC97: Sigmatel STAC9750
  1217. * CA0151: None
  1218. */
  1219. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10241102,
  1220. .driver = "Audigy2", .name = "SB Audigy 5/Rx [SB1550]",
  1221. .id = "Audigy2",
  1222. .emu10k2_chip = 1,
  1223. .ca0108_chip = 1,
  1224. .spk71 = 1,
  1225. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1226. .ac97_chip = 1},
  1227. /* Audigy4 (Not PRO) SB0610 */
  1228. /* Tested by James@superbug.co.uk 4th April 2006 */
  1229. /* A_IOCFG bits
  1230. * Output
  1231. * 0: ?
  1232. * 1: ?
  1233. * 2: ?
  1234. * 3: 0 - Digital Out, 1 - Line in
  1235. * 4: ?
  1236. * 5: ?
  1237. * 6: ?
  1238. * 7: ?
  1239. * Input
  1240. * 8: ?
  1241. * 9: ?
  1242. * A: Green jack sense (Front)
  1243. * B: ?
  1244. * C: Black jack sense (Rear/Side Right)
  1245. * D: Yellow jack sense (Center/LFE/Side Left)
  1246. * E: ?
  1247. * F: ?
  1248. *
  1249. * Digital Out/Line in switch using A_IOCFG bit 3 (0x08)
  1250. * 0 - Digital Out
  1251. * 1 - Line in
  1252. */
  1253. /* Mic input not tested.
  1254. * Analog CD input not tested
  1255. * Digital Out not tested.
  1256. * Line in working.
  1257. * Audio output 5.1 working. Side outputs not working.
  1258. */
  1259. /* DSP: CA10300-IAT LF
  1260. * DAC: Cirrus Logic CS4382-KQZ
  1261. * ADC: Philips 1361T
  1262. * AC97: Sigmatel STAC9750
  1263. * CA0151: None
  1264. */
  1265. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10211102,
  1266. .driver = "Audigy2", .name = "SB Audigy 4 [SB0610]",
  1267. .id = "Audigy2",
  1268. .emu10k2_chip = 1,
  1269. .ca0108_chip = 1,
  1270. .spk71 = 1,
  1271. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1272. .ac97_chip = 1} ,
  1273. /* Audigy 2 Value AC3 out does not work yet.
  1274. * Need to find out how to turn off interpolators.
  1275. */
  1276. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1277. /* DSP: CA0108-IAT
  1278. * DAC: CS4382-KQ
  1279. * ADC: Philips 1361T
  1280. * AC97: STAC9750
  1281. * CA0151: None
  1282. */
  1283. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10011102,
  1284. .driver = "Audigy2", .name = "SB Audigy 2 Value [SB0400]",
  1285. .id = "Audigy2",
  1286. .emu10k2_chip = 1,
  1287. .ca0108_chip = 1,
  1288. .spk71 = 1,
  1289. .ac97_chip = 1} ,
  1290. /* Audigy 2 ZS Notebook Cardbus card.*/
  1291. /* Tested by James@superbug.co.uk 6th November 2006 */
  1292. /* Audio output 7.1/Headphones working.
  1293. * Digital output working. (AC3 not checked, only PCM)
  1294. * Audio Mic/Line inputs working.
  1295. * Digital input not tested.
  1296. */
  1297. /* DSP: Tina2
  1298. * DAC: Wolfson WM8768/WM8568
  1299. * ADC: Wolfson WM8775
  1300. * AC97: None
  1301. * CA0151: None
  1302. */
  1303. /* Tested by James@superbug.co.uk 4th April 2006 */
  1304. /* A_IOCFG bits
  1305. * Output
  1306. * 0: Not Used
  1307. * 1: 0 = Mute all the 7.1 channel out. 1 = unmute.
  1308. * 2: Analog input 0 = line in, 1 = mic in
  1309. * 3: Not Used
  1310. * 4: Digital output 0 = off, 1 = on.
  1311. * 5: Not Used
  1312. * 6: Not Used
  1313. * 7: Not Used
  1314. * Input
  1315. * All bits 1 (0x3fxx) means nothing plugged in.
  1316. * 8-9: 0 = Line in/Mic, 2 = Optical in, 3 = Nothing.
  1317. * A-B: 0 = Headphones, 2 = Optical out, 3 = Nothing.
  1318. * C-D: 2 = Front/Rear/etc, 3 = nothing.
  1319. * E-F: Always 0
  1320. *
  1321. */
  1322. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x20011102,
  1323. .driver = "Audigy2", .name = "Audigy 2 ZS Notebook [SB0530]",
  1324. .id = "Audigy2",
  1325. .emu10k2_chip = 1,
  1326. .ca0108_chip = 1,
  1327. .ca_cardbus_chip = 1,
  1328. .spi_dac = 1,
  1329. .i2c_adc = 1,
  1330. .spk71 = 1} ,
  1331. /* Tested by James@superbug.co.uk 4th Nov 2007. */
  1332. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x42011102,
  1333. .driver = "Audigy2", .name = "E-mu 1010 Notebook [MAEM8950]",
  1334. .id = "EMU1010",
  1335. .emu10k2_chip = 1,
  1336. .ca0108_chip = 1,
  1337. .ca_cardbus_chip = 1,
  1338. .spk71 = 1 ,
  1339. .emu_model = EMU_MODEL_EMU1616},
  1340. /* Tested by James@superbug.co.uk 4th Nov 2007. */
  1341. /* This is MAEM8960, 0202 is MAEM 8980 */
  1342. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40041102,
  1343. .driver = "Audigy2", .name = "E-mu 1010b PCI [MAEM8960]",
  1344. .id = "EMU1010",
  1345. .emu10k2_chip = 1,
  1346. .ca0108_chip = 1,
  1347. .spk71 = 1,
  1348. .emu_model = EMU_MODEL_EMU1010B}, /* EMU 1010 new revision */
  1349. /* Tested by Maxim Kachur <mcdebugger@duganet.ru> 17th Oct 2012. */
  1350. /* This is MAEM8986, 0202 is MAEM8980 */
  1351. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40071102,
  1352. .driver = "Audigy2", .name = "E-mu 1010 PCIe [MAEM8986]",
  1353. .id = "EMU1010",
  1354. .emu10k2_chip = 1,
  1355. .ca0108_chip = 1,
  1356. .spk71 = 1,
  1357. .emu_model = EMU_MODEL_EMU1010B}, /* EMU 1010 PCIe */
  1358. /* Tested by James@superbug.co.uk 8th July 2005. */
  1359. /* This is MAEM8810, 0202 is MAEM8820 */
  1360. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40011102,
  1361. .driver = "Audigy2", .name = "E-mu 1010 [MAEM8810]",
  1362. .id = "EMU1010",
  1363. .emu10k2_chip = 1,
  1364. .ca0102_chip = 1,
  1365. .spk71 = 1,
  1366. .emu_model = EMU_MODEL_EMU1010}, /* EMU 1010 old revision */
  1367. /* EMU0404b */
  1368. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40021102,
  1369. .driver = "Audigy2", .name = "E-mu 0404b PCI [MAEM8852]",
  1370. .id = "EMU0404",
  1371. .emu10k2_chip = 1,
  1372. .ca0108_chip = 1,
  1373. .spk71 = 1,
  1374. .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 new revision */
  1375. /* Tested by James@superbug.co.uk 20-3-2007. */
  1376. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40021102,
  1377. .driver = "Audigy2", .name = "E-mu 0404 [MAEM8850]",
  1378. .id = "EMU0404",
  1379. .emu10k2_chip = 1,
  1380. .ca0102_chip = 1,
  1381. .spk71 = 1,
  1382. .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 */
  1383. /* EMU0404 PCIe */
  1384. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40051102,
  1385. .driver = "Audigy2", .name = "E-mu 0404 PCIe [MAEM8984]",
  1386. .id = "EMU0404",
  1387. .emu10k2_chip = 1,
  1388. .ca0108_chip = 1,
  1389. .spk71 = 1,
  1390. .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 PCIe ver_03 */
  1391. /* Note that all E-mu cards require kernel 2.6 or newer. */
  1392. {.vendor = 0x1102, .device = 0x0008,
  1393. .driver = "Audigy2", .name = "SB Audigy 2 Value [Unknown]",
  1394. .id = "Audigy2",
  1395. .emu10k2_chip = 1,
  1396. .ca0108_chip = 1,
  1397. .ac97_chip = 1} ,
  1398. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1399. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20071102,
  1400. .driver = "Audigy2", .name = "SB Audigy 4 PRO [SB0380]",
  1401. .id = "Audigy2",
  1402. .emu10k2_chip = 1,
  1403. .ca0102_chip = 1,
  1404. .ca0151_chip = 1,
  1405. .spk71 = 1,
  1406. .spdif_bug = 1,
  1407. .ac97_chip = 1} ,
  1408. /* Tested by shane-alsa@cm.nu 5th Nov 2005 */
  1409. /* The 0x20061102 does have SB0350 written on it
  1410. * Just like 0x20021102
  1411. */
  1412. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20061102,
  1413. .driver = "Audigy2", .name = "SB Audigy 2 [SB0350b]",
  1414. .id = "Audigy2",
  1415. .emu10k2_chip = 1,
  1416. .ca0102_chip = 1,
  1417. .ca0151_chip = 1,
  1418. .spk71 = 1,
  1419. .spdif_bug = 1,
  1420. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1421. .ac97_chip = 1} ,
  1422. /* 0x20051102 also has SB0350 written on it, treated as Audigy 2 ZS by
  1423. Creative's Windows driver */
  1424. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20051102,
  1425. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0350a]",
  1426. .id = "Audigy2",
  1427. .emu10k2_chip = 1,
  1428. .ca0102_chip = 1,
  1429. .ca0151_chip = 1,
  1430. .spk71 = 1,
  1431. .spdif_bug = 1,
  1432. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1433. .ac97_chip = 1} ,
  1434. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20021102,
  1435. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0350]",
  1436. .id = "Audigy2",
  1437. .emu10k2_chip = 1,
  1438. .ca0102_chip = 1,
  1439. .ca0151_chip = 1,
  1440. .spk71 = 1,
  1441. .spdif_bug = 1,
  1442. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1443. .ac97_chip = 1} ,
  1444. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20011102,
  1445. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0360]",
  1446. .id = "Audigy2",
  1447. .emu10k2_chip = 1,
  1448. .ca0102_chip = 1,
  1449. .ca0151_chip = 1,
  1450. .spk71 = 1,
  1451. .spdif_bug = 1,
  1452. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1453. .ac97_chip = 1} ,
  1454. /* Audigy 2 */
  1455. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1456. /* DSP: CA0102-IAT
  1457. * DAC: CS4382-KQ
  1458. * ADC: Philips 1361T
  1459. * AC97: STAC9721
  1460. * CA0151: Yes
  1461. */
  1462. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10071102,
  1463. .driver = "Audigy2", .name = "SB Audigy 2 [SB0240]",
  1464. .id = "Audigy2",
  1465. .emu10k2_chip = 1,
  1466. .ca0102_chip = 1,
  1467. .ca0151_chip = 1,
  1468. .spk71 = 1,
  1469. .spdif_bug = 1,
  1470. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1471. .ac97_chip = 1} ,
  1472. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10051102,
  1473. .driver = "Audigy2", .name = "Audigy 2 Platinum EX [SB0280]",
  1474. .id = "Audigy2",
  1475. .emu10k2_chip = 1,
  1476. .ca0102_chip = 1,
  1477. .ca0151_chip = 1,
  1478. .spk71 = 1,
  1479. .spdif_bug = 1} ,
  1480. /* Dell OEM/Creative Labs Audigy 2 ZS */
  1481. /* See ALSA bug#1365 */
  1482. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10031102,
  1483. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0353]",
  1484. .id = "Audigy2",
  1485. .emu10k2_chip = 1,
  1486. .ca0102_chip = 1,
  1487. .ca0151_chip = 1,
  1488. .spk71 = 1,
  1489. .spdif_bug = 1,
  1490. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1491. .ac97_chip = 1} ,
  1492. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10021102,
  1493. .driver = "Audigy2", .name = "SB Audigy 2 Platinum [SB0240P]",
  1494. .id = "Audigy2",
  1495. .emu10k2_chip = 1,
  1496. .ca0102_chip = 1,
  1497. .ca0151_chip = 1,
  1498. .spk71 = 1,
  1499. .spdif_bug = 1,
  1500. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1501. .adc_1361t = 1, /* 24 bit capture instead of 16bit. Fixes ALSA bug#324 */
  1502. .ac97_chip = 1} ,
  1503. {.vendor = 0x1102, .device = 0x0004, .revision = 0x04,
  1504. .driver = "Audigy2", .name = "SB Audigy 2 [Unknown]",
  1505. .id = "Audigy2",
  1506. .emu10k2_chip = 1,
  1507. .ca0102_chip = 1,
  1508. .ca0151_chip = 1,
  1509. .spdif_bug = 1,
  1510. .ac97_chip = 1} ,
  1511. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00531102,
  1512. .driver = "Audigy", .name = "SB Audigy 1 [SB0092]",
  1513. .id = "Audigy",
  1514. .emu10k2_chip = 1,
  1515. .ca0102_chip = 1,
  1516. .ac97_chip = 1} ,
  1517. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00521102,
  1518. .driver = "Audigy", .name = "SB Audigy 1 ES [SB0160]",
  1519. .id = "Audigy",
  1520. .emu10k2_chip = 1,
  1521. .ca0102_chip = 1,
  1522. .spdif_bug = 1,
  1523. .ac97_chip = 1} ,
  1524. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00511102,
  1525. .driver = "Audigy", .name = "SB Audigy 1 [SB0090]",
  1526. .id = "Audigy",
  1527. .emu10k2_chip = 1,
  1528. .ca0102_chip = 1,
  1529. .ac97_chip = 1} ,
  1530. {.vendor = 0x1102, .device = 0x0004,
  1531. .driver = "Audigy", .name = "Audigy 1 [Unknown]",
  1532. .id = "Audigy",
  1533. .emu10k2_chip = 1,
  1534. .ca0102_chip = 1,
  1535. .ac97_chip = 1} ,
  1536. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x100a1102,
  1537. .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0220]",
  1538. .id = "Live",
  1539. .emu10k1_chip = 1,
  1540. .ac97_chip = 1,
  1541. .sblive51 = 1} ,
  1542. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806b1102,
  1543. .driver = "EMU10K1", .name = "SB Live! [SB0105]",
  1544. .id = "Live",
  1545. .emu10k1_chip = 1,
  1546. .ac97_chip = 1,
  1547. .sblive51 = 1} ,
  1548. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806a1102,
  1549. .driver = "EMU10K1", .name = "SB Live! Value [SB0103]",
  1550. .id = "Live",
  1551. .emu10k1_chip = 1,
  1552. .ac97_chip = 1,
  1553. .sblive51 = 1} ,
  1554. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80691102,
  1555. .driver = "EMU10K1", .name = "SB Live! Value [SB0101]",
  1556. .id = "Live",
  1557. .emu10k1_chip = 1,
  1558. .ac97_chip = 1,
  1559. .sblive51 = 1} ,
  1560. /* Tested by ALSA bug#1680 26th December 2005 */
  1561. /* note: It really has SB0220 written on the card, */
  1562. /* but it's SB0228 according to kx.inf */
  1563. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80661102,
  1564. .driver = "EMU10K1", .name = "SB Live! 5.1 Dell OEM [SB0228]",
  1565. .id = "Live",
  1566. .emu10k1_chip = 1,
  1567. .ac97_chip = 1,
  1568. .sblive51 = 1} ,
  1569. /* Tested by Thomas Zehetbauer 27th Aug 2005 */
  1570. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80651102,
  1571. .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0220]",
  1572. .id = "Live",
  1573. .emu10k1_chip = 1,
  1574. .ac97_chip = 1,
  1575. .sblive51 = 1} ,
  1576. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80641102,
  1577. .driver = "EMU10K1", .name = "SB Live! 5.1",
  1578. .id = "Live",
  1579. .emu10k1_chip = 1,
  1580. .ac97_chip = 1,
  1581. .sblive51 = 1} ,
  1582. /* Tested by alsa bugtrack user "hus" bug #1297 12th Aug 2005 */
  1583. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80611102,
  1584. .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0060]",
  1585. .id = "Live",
  1586. .emu10k1_chip = 1,
  1587. .ac97_chip = 2, /* ac97 is optional; both SBLive 5.1 and platinum
  1588. * share the same IDs!
  1589. */
  1590. .sblive51 = 1} ,
  1591. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80511102,
  1592. .driver = "EMU10K1", .name = "SB Live! Value [CT4850]",
  1593. .id = "Live",
  1594. .emu10k1_chip = 1,
  1595. .ac97_chip = 1,
  1596. .sblive51 = 1} ,
  1597. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80401102,
  1598. .driver = "EMU10K1", .name = "SB Live! Platinum [CT4760P]",
  1599. .id = "Live",
  1600. .emu10k1_chip = 1,
  1601. .ac97_chip = 1} ,
  1602. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80321102,
  1603. .driver = "EMU10K1", .name = "SB Live! Value [CT4871]",
  1604. .id = "Live",
  1605. .emu10k1_chip = 1,
  1606. .ac97_chip = 1,
  1607. .sblive51 = 1} ,
  1608. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80311102,
  1609. .driver = "EMU10K1", .name = "SB Live! Value [CT4831]",
  1610. .id = "Live",
  1611. .emu10k1_chip = 1,
  1612. .ac97_chip = 1,
  1613. .sblive51 = 1} ,
  1614. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80281102,
  1615. .driver = "EMU10K1", .name = "SB Live! Value [CT4870]",
  1616. .id = "Live",
  1617. .emu10k1_chip = 1,
  1618. .ac97_chip = 1,
  1619. .sblive51 = 1} ,
  1620. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1621. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80271102,
  1622. .driver = "EMU10K1", .name = "SB Live! Value [CT4832]",
  1623. .id = "Live",
  1624. .emu10k1_chip = 1,
  1625. .ac97_chip = 1,
  1626. .sblive51 = 1} ,
  1627. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80261102,
  1628. .driver = "EMU10K1", .name = "SB Live! Value [CT4830]",
  1629. .id = "Live",
  1630. .emu10k1_chip = 1,
  1631. .ac97_chip = 1,
  1632. .sblive51 = 1} ,
  1633. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80231102,
  1634. .driver = "EMU10K1", .name = "SB PCI512 [CT4790]",
  1635. .id = "Live",
  1636. .emu10k1_chip = 1,
  1637. .ac97_chip = 1,
  1638. .sblive51 = 1} ,
  1639. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80221102,
  1640. .driver = "EMU10K1", .name = "SB Live! Value [CT4780]",
  1641. .id = "Live",
  1642. .emu10k1_chip = 1,
  1643. .ac97_chip = 1,
  1644. .sblive51 = 1} ,
  1645. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x40011102,
  1646. .driver = "EMU10K1", .name = "E-mu APS [PC545]",
  1647. .id = "APS",
  1648. .emu10k1_chip = 1,
  1649. .ecard = 1} ,
  1650. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00211102,
  1651. .driver = "EMU10K1", .name = "SB Live! [CT4620]",
  1652. .id = "Live",
  1653. .emu10k1_chip = 1,
  1654. .ac97_chip = 1,
  1655. .sblive51 = 1} ,
  1656. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00201102,
  1657. .driver = "EMU10K1", .name = "SB Live! Value [CT4670]",
  1658. .id = "Live",
  1659. .emu10k1_chip = 1,
  1660. .ac97_chip = 1,
  1661. .sblive51 = 1} ,
  1662. {.vendor = 0x1102, .device = 0x0002,
  1663. .driver = "EMU10K1", .name = "SB Live! [Unknown]",
  1664. .id = "Live",
  1665. .emu10k1_chip = 1,
  1666. .ac97_chip = 1,
  1667. .sblive51 = 1} ,
  1668. { } /* terminator */
  1669. };
  1670. int snd_emu10k1_create(struct snd_card *card,
  1671. struct pci_dev *pci,
  1672. unsigned short extin_mask,
  1673. unsigned short extout_mask,
  1674. long max_cache_bytes,
  1675. int enable_ir,
  1676. uint subsystem,
  1677. struct snd_emu10k1 **remu)
  1678. {
  1679. struct snd_emu10k1 *emu;
  1680. int idx, err;
  1681. int is_audigy;
  1682. unsigned int silent_page;
  1683. const struct snd_emu_chip_details *c;
  1684. static struct snd_device_ops ops = {
  1685. .dev_free = snd_emu10k1_dev_free,
  1686. };
  1687. *remu = NULL;
  1688. /* enable PCI device */
  1689. err = pci_enable_device(pci);
  1690. if (err < 0)
  1691. return err;
  1692. emu = kzalloc(sizeof(*emu), GFP_KERNEL);
  1693. if (emu == NULL) {
  1694. pci_disable_device(pci);
  1695. return -ENOMEM;
  1696. }
  1697. emu->card = card;
  1698. spin_lock_init(&emu->reg_lock);
  1699. spin_lock_init(&emu->emu_lock);
  1700. spin_lock_init(&emu->spi_lock);
  1701. spin_lock_init(&emu->i2c_lock);
  1702. spin_lock_init(&emu->voice_lock);
  1703. spin_lock_init(&emu->synth_lock);
  1704. spin_lock_init(&emu->memblk_lock);
  1705. mutex_init(&emu->fx8010.lock);
  1706. INIT_LIST_HEAD(&emu->mapped_link_head);
  1707. INIT_LIST_HEAD(&emu->mapped_order_link_head);
  1708. emu->pci = pci;
  1709. emu->irq = -1;
  1710. emu->synth = NULL;
  1711. emu->get_synth_voice = NULL;
  1712. /* read revision & serial */
  1713. emu->revision = pci->revision;
  1714. pci_read_config_dword(pci, PCI_SUBSYSTEM_VENDOR_ID, &emu->serial);
  1715. pci_read_config_word(pci, PCI_SUBSYSTEM_ID, &emu->model);
  1716. dev_dbg(card->dev,
  1717. "vendor = 0x%x, device = 0x%x, subsystem_vendor_id = 0x%x, subsystem_id = 0x%x\n",
  1718. pci->vendor, pci->device, emu->serial, emu->model);
  1719. for (c = emu_chip_details; c->vendor; c++) {
  1720. if (c->vendor == pci->vendor && c->device == pci->device) {
  1721. if (subsystem) {
  1722. if (c->subsystem && (c->subsystem == subsystem))
  1723. break;
  1724. else
  1725. continue;
  1726. } else {
  1727. if (c->subsystem && (c->subsystem != emu->serial))
  1728. continue;
  1729. if (c->revision && c->revision != emu->revision)
  1730. continue;
  1731. }
  1732. break;
  1733. }
  1734. }
  1735. if (c->vendor == 0) {
  1736. dev_err(card->dev, "emu10k1: Card not recognised\n");
  1737. kfree(emu);
  1738. pci_disable_device(pci);
  1739. return -ENOENT;
  1740. }
  1741. emu->card_capabilities = c;
  1742. if (c->subsystem && !subsystem)
  1743. dev_dbg(card->dev, "Sound card name = %s\n", c->name);
  1744. else if (subsystem)
  1745. dev_dbg(card->dev, "Sound card name = %s, "
  1746. "vendor = 0x%x, device = 0x%x, subsystem = 0x%x. "
  1747. "Forced to subsystem = 0x%x\n", c->name,
  1748. pci->vendor, pci->device, emu->serial, c->subsystem);
  1749. else
  1750. dev_dbg(card->dev, "Sound card name = %s, "
  1751. "vendor = 0x%x, device = 0x%x, subsystem = 0x%x.\n",
  1752. c->name, pci->vendor, pci->device,
  1753. emu->serial);
  1754. if (!*card->id && c->id) {
  1755. int i, n = 0;
  1756. strlcpy(card->id, c->id, sizeof(card->id));
  1757. for (;;) {
  1758. for (i = 0; i < snd_ecards_limit; i++) {
  1759. if (snd_cards[i] && !strcmp(snd_cards[i]->id, card->id))
  1760. break;
  1761. }
  1762. if (i >= snd_ecards_limit)
  1763. break;
  1764. n++;
  1765. if (n >= SNDRV_CARDS)
  1766. break;
  1767. snprintf(card->id, sizeof(card->id), "%s_%d", c->id, n);
  1768. }
  1769. }
  1770. is_audigy = emu->audigy = c->emu10k2_chip;
  1771. /* set addressing mode */
  1772. emu->address_mode = is_audigy ? 0 : 1;
  1773. /* set the DMA transfer mask */
  1774. emu->dma_mask = emu->address_mode ? EMU10K1_DMA_MASK : AUDIGY_DMA_MASK;
  1775. if (dma_set_mask(&pci->dev, emu->dma_mask) < 0 ||
  1776. dma_set_coherent_mask(&pci->dev, emu->dma_mask) < 0) {
  1777. dev_err(card->dev,
  1778. "architecture does not support PCI busmaster DMA with mask 0x%lx\n",
  1779. emu->dma_mask);
  1780. kfree(emu);
  1781. pci_disable_device(pci);
  1782. return -ENXIO;
  1783. }
  1784. if (is_audigy)
  1785. emu->gpr_base = A_FXGPREGBASE;
  1786. else
  1787. emu->gpr_base = FXGPREGBASE;
  1788. err = pci_request_regions(pci, "EMU10K1");
  1789. if (err < 0) {
  1790. kfree(emu);
  1791. pci_disable_device(pci);
  1792. return err;
  1793. }
  1794. emu->port = pci_resource_start(pci, 0);
  1795. emu->max_cache_pages = max_cache_bytes >> PAGE_SHIFT;
  1796. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1797. (emu->address_mode ? 32 : 16) * 1024, &emu->ptb_pages) < 0) {
  1798. err = -ENOMEM;
  1799. goto error;
  1800. }
  1801. emu->page_ptr_table = vmalloc(emu->max_cache_pages * sizeof(void *));
  1802. emu->page_addr_table = vmalloc(emu->max_cache_pages *
  1803. sizeof(unsigned long));
  1804. if (emu->page_ptr_table == NULL || emu->page_addr_table == NULL) {
  1805. err = -ENOMEM;
  1806. goto error;
  1807. }
  1808. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1809. EMUPAGESIZE, &emu->silent_page) < 0) {
  1810. err = -ENOMEM;
  1811. goto error;
  1812. }
  1813. emu->memhdr = snd_util_memhdr_new(emu->max_cache_pages * PAGE_SIZE);
  1814. if (emu->memhdr == NULL) {
  1815. err = -ENOMEM;
  1816. goto error;
  1817. }
  1818. emu->memhdr->block_extra_size = sizeof(struct snd_emu10k1_memblk) -
  1819. sizeof(struct snd_util_memblk);
  1820. pci_set_master(pci);
  1821. emu->fx8010.fxbus_mask = 0x303f;
  1822. if (extin_mask == 0)
  1823. extin_mask = 0x3fcf;
  1824. if (extout_mask == 0)
  1825. extout_mask = 0x7fff;
  1826. emu->fx8010.extin_mask = extin_mask;
  1827. emu->fx8010.extout_mask = extout_mask;
  1828. emu->enable_ir = enable_ir;
  1829. if (emu->card_capabilities->ca_cardbus_chip) {
  1830. err = snd_emu10k1_cardbus_init(emu);
  1831. if (err < 0)
  1832. goto error;
  1833. }
  1834. if (emu->card_capabilities->ecard) {
  1835. err = snd_emu10k1_ecard_init(emu);
  1836. if (err < 0)
  1837. goto error;
  1838. } else if (emu->card_capabilities->emu_model) {
  1839. err = snd_emu10k1_emu1010_init(emu);
  1840. if (err < 0) {
  1841. snd_emu10k1_free(emu);
  1842. return err;
  1843. }
  1844. } else {
  1845. /* 5.1: Enable the additional AC97 Slots. If the emu10k1 version
  1846. does not support this, it shouldn't do any harm */
  1847. snd_emu10k1_ptr_write(emu, AC97SLOT, 0,
  1848. AC97SLOT_CNTR|AC97SLOT_LFE);
  1849. }
  1850. /* initialize TRAM setup */
  1851. emu->fx8010.itram_size = (16 * 1024)/2;
  1852. emu->fx8010.etram_pages.area = NULL;
  1853. emu->fx8010.etram_pages.bytes = 0;
  1854. /* irq handler must be registered after I/O ports are activated */
  1855. if (request_irq(pci->irq, snd_emu10k1_interrupt, IRQF_SHARED,
  1856. KBUILD_MODNAME, emu)) {
  1857. err = -EBUSY;
  1858. goto error;
  1859. }
  1860. emu->irq = pci->irq;
  1861. /*
  1862. * Init to 0x02109204 :
  1863. * Clock accuracy = 0 (1000ppm)
  1864. * Sample Rate = 2 (48kHz)
  1865. * Audio Channel = 1 (Left of 2)
  1866. * Source Number = 0 (Unspecified)
  1867. * Generation Status = 1 (Original for Cat Code 12)
  1868. * Cat Code = 12 (Digital Signal Mixer)
  1869. * Mode = 0 (Mode 0)
  1870. * Emphasis = 0 (None)
  1871. * CP = 1 (Copyright unasserted)
  1872. * AN = 0 (Audio data)
  1873. * P = 0 (Consumer)
  1874. */
  1875. emu->spdif_bits[0] = emu->spdif_bits[1] =
  1876. emu->spdif_bits[2] = SPCS_CLKACCY_1000PPM | SPCS_SAMPLERATE_48 |
  1877. SPCS_CHANNELNUM_LEFT | SPCS_SOURCENUM_UNSPEC |
  1878. SPCS_GENERATIONSTATUS | 0x00001200 |
  1879. 0x00000000 | SPCS_EMPHASIS_NONE | SPCS_COPYRIGHT;
  1880. emu->reserved_page = (struct snd_emu10k1_memblk *)
  1881. snd_emu10k1_synth_alloc(emu, 4096);
  1882. if (emu->reserved_page)
  1883. emu->reserved_page->map_locked = 1;
  1884. /* Clear silent pages and set up pointers */
  1885. memset(emu->silent_page.area, 0, PAGE_SIZE);
  1886. silent_page = emu->silent_page.addr << emu->address_mode;
  1887. for (idx = 0; idx < (emu->address_mode ? MAXPAGES1 : MAXPAGES0); idx++)
  1888. ((u32 *)emu->ptb_pages.area)[idx] = cpu_to_le32(silent_page | idx);
  1889. /* set up voice indices */
  1890. for (idx = 0; idx < NUM_G; idx++) {
  1891. emu->voices[idx].emu = emu;
  1892. emu->voices[idx].number = idx;
  1893. }
  1894. err = snd_emu10k1_init(emu, enable_ir, 0);
  1895. if (err < 0)
  1896. goto error;
  1897. #ifdef CONFIG_PM_SLEEP
  1898. err = alloc_pm_buffer(emu);
  1899. if (err < 0)
  1900. goto error;
  1901. #endif
  1902. /* Initialize the effect engine */
  1903. err = snd_emu10k1_init_efx(emu);
  1904. if (err < 0)
  1905. goto error;
  1906. snd_emu10k1_audio_enable(emu);
  1907. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, emu, &ops);
  1908. if (err < 0)
  1909. goto error;
  1910. #ifdef CONFIG_SND_PROC_FS
  1911. snd_emu10k1_proc_init(emu);
  1912. #endif
  1913. *remu = emu;
  1914. return 0;
  1915. error:
  1916. snd_emu10k1_free(emu);
  1917. return err;
  1918. }
  1919. #ifdef CONFIG_PM_SLEEP
  1920. static unsigned char saved_regs[] = {
  1921. CPF, PTRX, CVCF, VTFT, Z1, Z2, PSST, DSL, CCCA, CCR, CLP,
  1922. FXRT, MAPA, MAPB, ENVVOL, ATKHLDV, DCYSUSV, LFOVAL1, ENVVAL,
  1923. ATKHLDM, DCYSUSM, LFOVAL2, IP, IFATN, PEFE, FMMOD, TREMFRQ, FM2FRQ2,
  1924. TEMPENV, ADCCR, FXWC, MICBA, ADCBA, FXBA,
  1925. MICBS, ADCBS, FXBS, CDCS, GPSCS, SPCS0, SPCS1, SPCS2,
  1926. SPBYPASS, AC97SLOT, CDSRCS, GPSRCS, ZVSRCS, MICIDX, ADCIDX, FXIDX,
  1927. 0xff /* end */
  1928. };
  1929. static unsigned char saved_regs_audigy[] = {
  1930. A_ADCIDX, A_MICIDX, A_FXWC1, A_FXWC2, A_SAMPLE_RATE,
  1931. A_FXRT2, A_SENDAMOUNTS, A_FXRT1,
  1932. 0xff /* end */
  1933. };
  1934. static int alloc_pm_buffer(struct snd_emu10k1 *emu)
  1935. {
  1936. int size;
  1937. size = ARRAY_SIZE(saved_regs);
  1938. if (emu->audigy)
  1939. size += ARRAY_SIZE(saved_regs_audigy);
  1940. emu->saved_ptr = vmalloc(4 * NUM_G * size);
  1941. if (!emu->saved_ptr)
  1942. return -ENOMEM;
  1943. if (snd_emu10k1_efx_alloc_pm_buffer(emu) < 0)
  1944. return -ENOMEM;
  1945. if (emu->card_capabilities->ca0151_chip &&
  1946. snd_p16v_alloc_pm_buffer(emu) < 0)
  1947. return -ENOMEM;
  1948. return 0;
  1949. }
  1950. static void free_pm_buffer(struct snd_emu10k1 *emu)
  1951. {
  1952. vfree(emu->saved_ptr);
  1953. snd_emu10k1_efx_free_pm_buffer(emu);
  1954. if (emu->card_capabilities->ca0151_chip)
  1955. snd_p16v_free_pm_buffer(emu);
  1956. }
  1957. void snd_emu10k1_suspend_regs(struct snd_emu10k1 *emu)
  1958. {
  1959. int i;
  1960. unsigned char *reg;
  1961. unsigned int *val;
  1962. val = emu->saved_ptr;
  1963. for (reg = saved_regs; *reg != 0xff; reg++)
  1964. for (i = 0; i < NUM_G; i++, val++)
  1965. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1966. if (emu->audigy) {
  1967. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1968. for (i = 0; i < NUM_G; i++, val++)
  1969. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1970. }
  1971. if (emu->audigy)
  1972. emu->saved_a_iocfg = inl(emu->port + A_IOCFG);
  1973. emu->saved_hcfg = inl(emu->port + HCFG);
  1974. }
  1975. void snd_emu10k1_resume_init(struct snd_emu10k1 *emu)
  1976. {
  1977. if (emu->card_capabilities->ca_cardbus_chip)
  1978. snd_emu10k1_cardbus_init(emu);
  1979. if (emu->card_capabilities->ecard)
  1980. snd_emu10k1_ecard_init(emu);
  1981. else if (emu->card_capabilities->emu_model)
  1982. snd_emu10k1_emu1010_init(emu);
  1983. else
  1984. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
  1985. snd_emu10k1_init(emu, emu->enable_ir, 1);
  1986. }
  1987. void snd_emu10k1_resume_regs(struct snd_emu10k1 *emu)
  1988. {
  1989. int i;
  1990. unsigned char *reg;
  1991. unsigned int *val;
  1992. snd_emu10k1_audio_enable(emu);
  1993. /* resore for spdif */
  1994. if (emu->audigy)
  1995. outl(emu->saved_a_iocfg, emu->port + A_IOCFG);
  1996. outl(emu->saved_hcfg, emu->port + HCFG);
  1997. val = emu->saved_ptr;
  1998. for (reg = saved_regs; *reg != 0xff; reg++)
  1999. for (i = 0; i < NUM_G; i++, val++)
  2000. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  2001. if (emu->audigy) {
  2002. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  2003. for (i = 0; i < NUM_G; i++, val++)
  2004. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  2005. }
  2006. }
  2007. #endif