mt8173-clk.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. /*
  2. * Copyright (c) 2014 MediaTek Inc.
  3. * Author: James Liao <jamesjj.liao@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #ifndef _DT_BINDINGS_CLK_MT8173_H
  15. #define _DT_BINDINGS_CLK_MT8173_H
  16. /* TOPCKGEN */
  17. #define CLK_TOP_CLKPH_MCK_O 1
  18. #define CLK_TOP_DPI 2
  19. #define CLK_TOP_USB_SYSPLL_125M 3
  20. #define CLK_TOP_HDMITX_DIG_CTS 4
  21. #define CLK_TOP_ARMCA7PLL_754M 5
  22. #define CLK_TOP_ARMCA7PLL_502M 6
  23. #define CLK_TOP_MAIN_H546M 7
  24. #define CLK_TOP_MAIN_H364M 8
  25. #define CLK_TOP_MAIN_H218P4M 9
  26. #define CLK_TOP_MAIN_H156M 10
  27. #define CLK_TOP_TVDPLL_445P5M 11
  28. #define CLK_TOP_TVDPLL_594M 12
  29. #define CLK_TOP_UNIV_624M 13
  30. #define CLK_TOP_UNIV_416M 14
  31. #define CLK_TOP_UNIV_249P6M 15
  32. #define CLK_TOP_UNIV_178P3M 16
  33. #define CLK_TOP_UNIV_48M 17
  34. #define CLK_TOP_CLKRTC_EXT 18
  35. #define CLK_TOP_CLKRTC_INT 19
  36. #define CLK_TOP_FPC 20
  37. #define CLK_TOP_HDMITXPLL_D2 21
  38. #define CLK_TOP_HDMITXPLL_D3 22
  39. #define CLK_TOP_ARMCA7PLL_D2 23
  40. #define CLK_TOP_ARMCA7PLL_D3 24
  41. #define CLK_TOP_APLL1 25
  42. #define CLK_TOP_APLL2 26
  43. #define CLK_TOP_DMPLL 27
  44. #define CLK_TOP_DMPLL_D2 28
  45. #define CLK_TOP_DMPLL_D4 29
  46. #define CLK_TOP_DMPLL_D8 30
  47. #define CLK_TOP_DMPLL_D16 31
  48. #define CLK_TOP_LVDSPLL_D2 32
  49. #define CLK_TOP_LVDSPLL_D4 33
  50. #define CLK_TOP_LVDSPLL_D8 34
  51. #define CLK_TOP_MMPLL 35
  52. #define CLK_TOP_MMPLL_D2 36
  53. #define CLK_TOP_MSDCPLL 37
  54. #define CLK_TOP_MSDCPLL_D2 38
  55. #define CLK_TOP_MSDCPLL_D4 39
  56. #define CLK_TOP_MSDCPLL2 40
  57. #define CLK_TOP_MSDCPLL2_D2 41
  58. #define CLK_TOP_MSDCPLL2_D4 42
  59. #define CLK_TOP_SYSPLL_D2 43
  60. #define CLK_TOP_SYSPLL1_D2 44
  61. #define CLK_TOP_SYSPLL1_D4 45
  62. #define CLK_TOP_SYSPLL1_D8 46
  63. #define CLK_TOP_SYSPLL1_D16 47
  64. #define CLK_TOP_SYSPLL_D3 48
  65. #define CLK_TOP_SYSPLL2_D2 49
  66. #define CLK_TOP_SYSPLL2_D4 50
  67. #define CLK_TOP_SYSPLL_D5 51
  68. #define CLK_TOP_SYSPLL3_D2 52
  69. #define CLK_TOP_SYSPLL3_D4 53
  70. #define CLK_TOP_SYSPLL_D7 54
  71. #define CLK_TOP_SYSPLL4_D2 55
  72. #define CLK_TOP_SYSPLL4_D4 56
  73. #define CLK_TOP_TVDPLL 57
  74. #define CLK_TOP_TVDPLL_D2 58
  75. #define CLK_TOP_TVDPLL_D4 59
  76. #define CLK_TOP_TVDPLL_D8 60
  77. #define CLK_TOP_TVDPLL_D16 61
  78. #define CLK_TOP_UNIVPLL_D2 62
  79. #define CLK_TOP_UNIVPLL1_D2 63
  80. #define CLK_TOP_UNIVPLL1_D4 64
  81. #define CLK_TOP_UNIVPLL1_D8 65
  82. #define CLK_TOP_UNIVPLL_D3 66
  83. #define CLK_TOP_UNIVPLL2_D2 67
  84. #define CLK_TOP_UNIVPLL2_D4 68
  85. #define CLK_TOP_UNIVPLL2_D8 69
  86. #define CLK_TOP_UNIVPLL_D5 70
  87. #define CLK_TOP_UNIVPLL3_D2 71
  88. #define CLK_TOP_UNIVPLL3_D4 72
  89. #define CLK_TOP_UNIVPLL3_D8 73
  90. #define CLK_TOP_UNIVPLL_D7 74
  91. #define CLK_TOP_UNIVPLL_D26 75
  92. #define CLK_TOP_UNIVPLL_D52 76
  93. #define CLK_TOP_VCODECPLL 77
  94. #define CLK_TOP_VCODECPLL_370P5 78
  95. #define CLK_TOP_VENCPLL 79
  96. #define CLK_TOP_VENCPLL_D2 80
  97. #define CLK_TOP_VENCPLL_D4 81
  98. #define CLK_TOP_AXI_SEL 82
  99. #define CLK_TOP_MEM_SEL 83
  100. #define CLK_TOP_DDRPHYCFG_SEL 84
  101. #define CLK_TOP_MM_SEL 85
  102. #define CLK_TOP_PWM_SEL 86
  103. #define CLK_TOP_VDEC_SEL 87
  104. #define CLK_TOP_VENC_SEL 88
  105. #define CLK_TOP_MFG_SEL 89
  106. #define CLK_TOP_CAMTG_SEL 90
  107. #define CLK_TOP_UART_SEL 91
  108. #define CLK_TOP_SPI_SEL 92
  109. #define CLK_TOP_USB20_SEL 93
  110. #define CLK_TOP_USB30_SEL 94
  111. #define CLK_TOP_MSDC50_0_H_SEL 95
  112. #define CLK_TOP_MSDC50_0_SEL 96
  113. #define CLK_TOP_MSDC30_1_SEL 97
  114. #define CLK_TOP_MSDC30_2_SEL 98
  115. #define CLK_TOP_MSDC30_3_SEL 99
  116. #define CLK_TOP_AUDIO_SEL 100
  117. #define CLK_TOP_AUD_INTBUS_SEL 101
  118. #define CLK_TOP_PMICSPI_SEL 102
  119. #define CLK_TOP_SCP_SEL 103
  120. #define CLK_TOP_ATB_SEL 104
  121. #define CLK_TOP_VENC_LT_SEL 105
  122. #define CLK_TOP_DPI0_SEL 106
  123. #define CLK_TOP_IRDA_SEL 107
  124. #define CLK_TOP_CCI400_SEL 108
  125. #define CLK_TOP_AUD_1_SEL 109
  126. #define CLK_TOP_AUD_2_SEL 110
  127. #define CLK_TOP_MEM_MFG_IN_SEL 111
  128. #define CLK_TOP_AXI_MFG_IN_SEL 112
  129. #define CLK_TOP_SCAM_SEL 113
  130. #define CLK_TOP_SPINFI_IFR_SEL 114
  131. #define CLK_TOP_HDMI_SEL 115
  132. #define CLK_TOP_DPILVDS_SEL 116
  133. #define CLK_TOP_MSDC50_2_H_SEL 117
  134. #define CLK_TOP_HDCP_SEL 118
  135. #define CLK_TOP_HDCP_24M_SEL 119
  136. #define CLK_TOP_RTC_SEL 120
  137. #define CLK_TOP_APLL1_DIV0 121
  138. #define CLK_TOP_APLL1_DIV1 122
  139. #define CLK_TOP_APLL1_DIV2 123
  140. #define CLK_TOP_APLL1_DIV3 124
  141. #define CLK_TOP_APLL1_DIV4 125
  142. #define CLK_TOP_APLL1_DIV5 126
  143. #define CLK_TOP_APLL2_DIV0 127
  144. #define CLK_TOP_APLL2_DIV1 128
  145. #define CLK_TOP_APLL2_DIV2 129
  146. #define CLK_TOP_APLL2_DIV3 130
  147. #define CLK_TOP_APLL2_DIV4 131
  148. #define CLK_TOP_APLL2_DIV5 132
  149. #define CLK_TOP_I2S0_M_SEL 133
  150. #define CLK_TOP_I2S1_M_SEL 134
  151. #define CLK_TOP_I2S2_M_SEL 135
  152. #define CLK_TOP_I2S3_M_SEL 136
  153. #define CLK_TOP_I2S3_B_SEL 137
  154. #define CLK_TOP_NR_CLK 138
  155. /* APMIXED_SYS */
  156. #define CLK_APMIXED_ARMCA15PLL 1
  157. #define CLK_APMIXED_ARMCA7PLL 2
  158. #define CLK_APMIXED_MAINPLL 3
  159. #define CLK_APMIXED_UNIVPLL 4
  160. #define CLK_APMIXED_MMPLL 5
  161. #define CLK_APMIXED_MSDCPLL 6
  162. #define CLK_APMIXED_VENCPLL 7
  163. #define CLK_APMIXED_TVDPLL 8
  164. #define CLK_APMIXED_MPLL 9
  165. #define CLK_APMIXED_VCODECPLL 10
  166. #define CLK_APMIXED_APLL1 11
  167. #define CLK_APMIXED_APLL2 12
  168. #define CLK_APMIXED_LVDSPLL 13
  169. #define CLK_APMIXED_MSDCPLL2 14
  170. #define CLK_APMIXED_NR_CLK 15
  171. /* INFRA_SYS */
  172. #define CLK_INFRA_DBGCLK 1
  173. #define CLK_INFRA_SMI 2
  174. #define CLK_INFRA_AUDIO 3
  175. #define CLK_INFRA_GCE 4
  176. #define CLK_INFRA_L2C_SRAM 5
  177. #define CLK_INFRA_M4U 6
  178. #define CLK_INFRA_CPUM 7
  179. #define CLK_INFRA_KP 8
  180. #define CLK_INFRA_CEC 9
  181. #define CLK_INFRA_PMICSPI 10
  182. #define CLK_INFRA_PMICWRAP 11
  183. #define CLK_INFRA_NR_CLK 12
  184. /* PERI_SYS */
  185. #define CLK_PERI_NFI 1
  186. #define CLK_PERI_THERM 2
  187. #define CLK_PERI_PWM1 3
  188. #define CLK_PERI_PWM2 4
  189. #define CLK_PERI_PWM3 5
  190. #define CLK_PERI_PWM4 6
  191. #define CLK_PERI_PWM5 7
  192. #define CLK_PERI_PWM6 8
  193. #define CLK_PERI_PWM7 9
  194. #define CLK_PERI_PWM 10
  195. #define CLK_PERI_USB0 11
  196. #define CLK_PERI_USB1 12
  197. #define CLK_PERI_AP_DMA 13
  198. #define CLK_PERI_MSDC30_0 14
  199. #define CLK_PERI_MSDC30_1 15
  200. #define CLK_PERI_MSDC30_2 16
  201. #define CLK_PERI_MSDC30_3 17
  202. #define CLK_PERI_NLI_ARB 18
  203. #define CLK_PERI_IRDA 19
  204. #define CLK_PERI_UART0 20
  205. #define CLK_PERI_UART1 21
  206. #define CLK_PERI_UART2 22
  207. #define CLK_PERI_UART3 23
  208. #define CLK_PERI_I2C0 24
  209. #define CLK_PERI_I2C1 25
  210. #define CLK_PERI_I2C2 26
  211. #define CLK_PERI_I2C3 27
  212. #define CLK_PERI_I2C4 28
  213. #define CLK_PERI_AUXADC 29
  214. #define CLK_PERI_SPI0 30
  215. #define CLK_PERI_I2C5 31
  216. #define CLK_PERI_NFIECC 32
  217. #define CLK_PERI_SPI 33
  218. #define CLK_PERI_IRRX 34
  219. #define CLK_PERI_I2C6 35
  220. #define CLK_PERI_UART0_SEL 36
  221. #define CLK_PERI_UART1_SEL 37
  222. #define CLK_PERI_UART2_SEL 38
  223. #define CLK_PERI_UART3_SEL 39
  224. #define CLK_PERI_NR_CLK 40
  225. #endif /* _DT_BINDINGS_CLK_MT8173_H */