at91sam9g45.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445
  1. /*
  2. * Chip-specific setup code for the AT91SAM9G45 family
  3. *
  4. * Copyright (C) 2009 Atmel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/dma-mapping.h>
  14. #include <linux/clk/at91_pmc.h>
  15. #include <asm/irq.h>
  16. #include <asm/mach/arch.h>
  17. #include <asm/mach/map.h>
  18. #include <asm/system_misc.h>
  19. #include <mach/at91sam9g45.h>
  20. #include <mach/cpu.h>
  21. #include <mach/hardware.h>
  22. #include "at91_aic.h"
  23. #include "soc.h"
  24. #include "generic.h"
  25. #include "sam9_smc.h"
  26. #include "pm.h"
  27. #if defined(CONFIG_OLD_CLK_AT91)
  28. #include "clock.h"
  29. /* --------------------------------------------------------------------
  30. * Clocks
  31. * -------------------------------------------------------------------- */
  32. /*
  33. * The peripheral clocks.
  34. */
  35. static struct clk pioA_clk = {
  36. .name = "pioA_clk",
  37. .pmc_mask = 1 << AT91SAM9G45_ID_PIOA,
  38. .type = CLK_TYPE_PERIPHERAL,
  39. };
  40. static struct clk pioB_clk = {
  41. .name = "pioB_clk",
  42. .pmc_mask = 1 << AT91SAM9G45_ID_PIOB,
  43. .type = CLK_TYPE_PERIPHERAL,
  44. };
  45. static struct clk pioC_clk = {
  46. .name = "pioC_clk",
  47. .pmc_mask = 1 << AT91SAM9G45_ID_PIOC,
  48. .type = CLK_TYPE_PERIPHERAL,
  49. };
  50. static struct clk pioDE_clk = {
  51. .name = "pioDE_clk",
  52. .pmc_mask = 1 << AT91SAM9G45_ID_PIODE,
  53. .type = CLK_TYPE_PERIPHERAL,
  54. };
  55. static struct clk trng_clk = {
  56. .name = "trng_clk",
  57. .pmc_mask = 1 << AT91SAM9G45_ID_TRNG,
  58. .type = CLK_TYPE_PERIPHERAL,
  59. };
  60. static struct clk usart0_clk = {
  61. .name = "usart0_clk",
  62. .pmc_mask = 1 << AT91SAM9G45_ID_US0,
  63. .type = CLK_TYPE_PERIPHERAL,
  64. };
  65. static struct clk usart1_clk = {
  66. .name = "usart1_clk",
  67. .pmc_mask = 1 << AT91SAM9G45_ID_US1,
  68. .type = CLK_TYPE_PERIPHERAL,
  69. };
  70. static struct clk usart2_clk = {
  71. .name = "usart2_clk",
  72. .pmc_mask = 1 << AT91SAM9G45_ID_US2,
  73. .type = CLK_TYPE_PERIPHERAL,
  74. };
  75. static struct clk usart3_clk = {
  76. .name = "usart3_clk",
  77. .pmc_mask = 1 << AT91SAM9G45_ID_US3,
  78. .type = CLK_TYPE_PERIPHERAL,
  79. };
  80. static struct clk mmc0_clk = {
  81. .name = "mci0_clk",
  82. .pmc_mask = 1 << AT91SAM9G45_ID_MCI0,
  83. .type = CLK_TYPE_PERIPHERAL,
  84. };
  85. static struct clk twi0_clk = {
  86. .name = "twi0_clk",
  87. .pmc_mask = 1 << AT91SAM9G45_ID_TWI0,
  88. .type = CLK_TYPE_PERIPHERAL,
  89. };
  90. static struct clk twi1_clk = {
  91. .name = "twi1_clk",
  92. .pmc_mask = 1 << AT91SAM9G45_ID_TWI1,
  93. .type = CLK_TYPE_PERIPHERAL,
  94. };
  95. static struct clk spi0_clk = {
  96. .name = "spi0_clk",
  97. .pmc_mask = 1 << AT91SAM9G45_ID_SPI0,
  98. .type = CLK_TYPE_PERIPHERAL,
  99. };
  100. static struct clk spi1_clk = {
  101. .name = "spi1_clk",
  102. .pmc_mask = 1 << AT91SAM9G45_ID_SPI1,
  103. .type = CLK_TYPE_PERIPHERAL,
  104. };
  105. static struct clk ssc0_clk = {
  106. .name = "ssc0_clk",
  107. .pmc_mask = 1 << AT91SAM9G45_ID_SSC0,
  108. .type = CLK_TYPE_PERIPHERAL,
  109. };
  110. static struct clk ssc1_clk = {
  111. .name = "ssc1_clk",
  112. .pmc_mask = 1 << AT91SAM9G45_ID_SSC1,
  113. .type = CLK_TYPE_PERIPHERAL,
  114. };
  115. static struct clk tcb0_clk = {
  116. .name = "tcb0_clk",
  117. .pmc_mask = 1 << AT91SAM9G45_ID_TCB,
  118. .type = CLK_TYPE_PERIPHERAL,
  119. };
  120. static struct clk pwm_clk = {
  121. .name = "pwm_clk",
  122. .pmc_mask = 1 << AT91SAM9G45_ID_PWMC,
  123. .type = CLK_TYPE_PERIPHERAL,
  124. };
  125. static struct clk tsc_clk = {
  126. .name = "tsc_clk",
  127. .pmc_mask = 1 << AT91SAM9G45_ID_TSC,
  128. .type = CLK_TYPE_PERIPHERAL,
  129. };
  130. static struct clk dma_clk = {
  131. .name = "dma_clk",
  132. .pmc_mask = 1 << AT91SAM9G45_ID_DMA,
  133. .type = CLK_TYPE_PERIPHERAL,
  134. };
  135. static struct clk uhphs_clk = {
  136. .name = "uhphs_clk",
  137. .pmc_mask = 1 << AT91SAM9G45_ID_UHPHS,
  138. .type = CLK_TYPE_PERIPHERAL,
  139. };
  140. static struct clk lcdc_clk = {
  141. .name = "lcdc_clk",
  142. .pmc_mask = 1 << AT91SAM9G45_ID_LCDC,
  143. .type = CLK_TYPE_PERIPHERAL,
  144. };
  145. static struct clk ac97_clk = {
  146. .name = "ac97_clk",
  147. .pmc_mask = 1 << AT91SAM9G45_ID_AC97C,
  148. .type = CLK_TYPE_PERIPHERAL,
  149. };
  150. static struct clk macb_clk = {
  151. .name = "pclk",
  152. .pmc_mask = 1 << AT91SAM9G45_ID_EMAC,
  153. .type = CLK_TYPE_PERIPHERAL,
  154. };
  155. static struct clk isi_clk = {
  156. .name = "isi_clk",
  157. .pmc_mask = 1 << AT91SAM9G45_ID_ISI,
  158. .type = CLK_TYPE_PERIPHERAL,
  159. };
  160. static struct clk udphs_clk = {
  161. .name = "udphs_clk",
  162. .pmc_mask = 1 << AT91SAM9G45_ID_UDPHS,
  163. .type = CLK_TYPE_PERIPHERAL,
  164. };
  165. static struct clk mmc1_clk = {
  166. .name = "mci1_clk",
  167. .pmc_mask = 1 << AT91SAM9G45_ID_MCI1,
  168. .type = CLK_TYPE_PERIPHERAL,
  169. };
  170. /* Video decoder clock - Only for sam9m10/sam9m11 */
  171. static struct clk vdec_clk = {
  172. .name = "vdec_clk",
  173. .pmc_mask = 1 << AT91SAM9G45_ID_VDEC,
  174. .type = CLK_TYPE_PERIPHERAL,
  175. };
  176. static struct clk adc_op_clk = {
  177. .name = "adc_op_clk",
  178. .type = CLK_TYPE_PERIPHERAL,
  179. .rate_hz = 300000,
  180. };
  181. /* AES/TDES/SHA clock - Only for sam9m11/sam9g56 */
  182. static struct clk aestdessha_clk = {
  183. .name = "aestdessha_clk",
  184. .pmc_mask = 1 << AT91SAM9G45_ID_AESTDESSHA,
  185. .type = CLK_TYPE_PERIPHERAL,
  186. };
  187. static struct clk *periph_clocks[] __initdata = {
  188. &pioA_clk,
  189. &pioB_clk,
  190. &pioC_clk,
  191. &pioDE_clk,
  192. &trng_clk,
  193. &usart0_clk,
  194. &usart1_clk,
  195. &usart2_clk,
  196. &usart3_clk,
  197. &mmc0_clk,
  198. &twi0_clk,
  199. &twi1_clk,
  200. &spi0_clk,
  201. &spi1_clk,
  202. &ssc0_clk,
  203. &ssc1_clk,
  204. &tcb0_clk,
  205. &pwm_clk,
  206. &tsc_clk,
  207. &dma_clk,
  208. &uhphs_clk,
  209. &lcdc_clk,
  210. &ac97_clk,
  211. &macb_clk,
  212. &isi_clk,
  213. &udphs_clk,
  214. &mmc1_clk,
  215. &adc_op_clk,
  216. &aestdessha_clk,
  217. // irq0
  218. };
  219. static struct clk_lookup periph_clocks_lookups[] = {
  220. /* One additional fake clock for macb_hclk */
  221. CLKDEV_CON_ID("hclk", &macb_clk),
  222. /* One additional fake clock for ohci */
  223. CLKDEV_CON_ID("ohci_clk", &uhphs_clk),
  224. CLKDEV_CON_DEV_ID("hclk", "at91sam9g45-lcdfb.0", &lcdc_clk),
  225. CLKDEV_CON_DEV_ID("hclk", "at91sam9g45es-lcdfb.0", &lcdc_clk),
  226. CLKDEV_CON_DEV_ID("ehci_clk", "atmel-ehci", &uhphs_clk),
  227. CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
  228. CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
  229. CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.0", &mmc0_clk),
  230. CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.1", &mmc1_clk),
  231. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
  232. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
  233. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb0_clk),
  234. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tcb0_clk),
  235. CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g10.0", &twi0_clk),
  236. CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g10.1", &twi1_clk),
  237. CLKDEV_CON_DEV_ID("pclk", "at91sam9g45_ssc.0", &ssc0_clk),
  238. CLKDEV_CON_DEV_ID("pclk", "at91sam9g45_ssc.1", &ssc1_clk),
  239. CLKDEV_CON_DEV_ID("pclk", "fff9c000.ssc", &ssc0_clk),
  240. CLKDEV_CON_DEV_ID("pclk", "fffa0000.ssc", &ssc1_clk),
  241. CLKDEV_CON_DEV_ID(NULL, "atmel-trng", &trng_clk),
  242. CLKDEV_CON_DEV_ID(NULL, "atmel_sha", &aestdessha_clk),
  243. CLKDEV_CON_DEV_ID(NULL, "atmel_tdes", &aestdessha_clk),
  244. CLKDEV_CON_DEV_ID(NULL, "atmel_aes", &aestdessha_clk),
  245. CLKDEV_CON_DEV_ID(NULL, "at91sam9rl-pwm", &pwm_clk),
  246. /* more usart lookup table for DT entries */
  247. CLKDEV_CON_DEV_ID("usart", "ffffee00.serial", &mck),
  248. CLKDEV_CON_DEV_ID("usart", "fff8c000.serial", &usart0_clk),
  249. CLKDEV_CON_DEV_ID("usart", "fff90000.serial", &usart1_clk),
  250. CLKDEV_CON_DEV_ID("usart", "fff94000.serial", &usart2_clk),
  251. CLKDEV_CON_DEV_ID("usart", "fff98000.serial", &usart3_clk),
  252. /* more tc lookup table for DT entries */
  253. CLKDEV_CON_DEV_ID("t0_clk", "fff7c000.timer", &tcb0_clk),
  254. CLKDEV_CON_DEV_ID("t0_clk", "fffd4000.timer", &tcb0_clk),
  255. CLKDEV_CON_DEV_ID("hclk", "700000.ohci", &uhphs_clk),
  256. CLKDEV_CON_DEV_ID("ehci_clk", "800000.ehci", &uhphs_clk),
  257. CLKDEV_CON_DEV_ID("mci_clk", "fff80000.mmc", &mmc0_clk),
  258. CLKDEV_CON_DEV_ID("mci_clk", "fffd0000.mmc", &mmc1_clk),
  259. CLKDEV_CON_DEV_ID(NULL, "fff84000.i2c", &twi0_clk),
  260. CLKDEV_CON_DEV_ID(NULL, "fff88000.i2c", &twi1_clk),
  261. CLKDEV_CON_DEV_ID("spi_clk", "fffa4000.spi", &spi0_clk),
  262. CLKDEV_CON_DEV_ID("spi_clk", "fffa8000.spi", &spi1_clk),
  263. CLKDEV_CON_DEV_ID("hclk", "600000.gadget", &utmi_clk),
  264. CLKDEV_CON_DEV_ID("pclk", "600000.gadget", &udphs_clk),
  265. /* fake hclk clock */
  266. CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &uhphs_clk),
  267. CLKDEV_CON_DEV_ID(NULL, "fffff200.gpio", &pioA_clk),
  268. CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioB_clk),
  269. CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioC_clk),
  270. CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioDE_clk),
  271. CLKDEV_CON_DEV_ID(NULL, "fffffa00.gpio", &pioDE_clk),
  272. CLKDEV_CON_ID("pioA", &pioA_clk),
  273. CLKDEV_CON_ID("pioB", &pioB_clk),
  274. CLKDEV_CON_ID("pioC", &pioC_clk),
  275. CLKDEV_CON_ID("pioD", &pioDE_clk),
  276. CLKDEV_CON_ID("pioE", &pioDE_clk),
  277. /* Fake adc clock */
  278. CLKDEV_CON_ID("adc_clk", &tsc_clk),
  279. CLKDEV_CON_DEV_ID(NULL, "fffb8000.pwm", &pwm_clk),
  280. };
  281. static struct clk_lookup usart_clocks_lookups[] = {
  282. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  283. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  284. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  285. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  286. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  287. };
  288. /*
  289. * The two programmable clocks.
  290. * You must configure pin multiplexing to bring these signals out.
  291. */
  292. static struct clk pck0 = {
  293. .name = "pck0",
  294. .pmc_mask = AT91_PMC_PCK0,
  295. .type = CLK_TYPE_PROGRAMMABLE,
  296. .id = 0,
  297. };
  298. static struct clk pck1 = {
  299. .name = "pck1",
  300. .pmc_mask = AT91_PMC_PCK1,
  301. .type = CLK_TYPE_PROGRAMMABLE,
  302. .id = 1,
  303. };
  304. static void __init at91sam9g45_register_clocks(void)
  305. {
  306. int i;
  307. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  308. clk_register(periph_clocks[i]);
  309. clkdev_add_table(periph_clocks_lookups,
  310. ARRAY_SIZE(periph_clocks_lookups));
  311. clkdev_add_table(usart_clocks_lookups,
  312. ARRAY_SIZE(usart_clocks_lookups));
  313. if (cpu_is_at91sam9m10() || cpu_is_at91sam9m11())
  314. clk_register(&vdec_clk);
  315. clk_register(&pck0);
  316. clk_register(&pck1);
  317. }
  318. #else
  319. #define at91sam9g45_register_clocks NULL
  320. #endif
  321. /* --------------------------------------------------------------------
  322. * GPIO
  323. * -------------------------------------------------------------------- */
  324. static struct at91_gpio_bank at91sam9g45_gpio[] __initdata = {
  325. {
  326. .id = AT91SAM9G45_ID_PIOA,
  327. .regbase = AT91SAM9G45_BASE_PIOA,
  328. }, {
  329. .id = AT91SAM9G45_ID_PIOB,
  330. .regbase = AT91SAM9G45_BASE_PIOB,
  331. }, {
  332. .id = AT91SAM9G45_ID_PIOC,
  333. .regbase = AT91SAM9G45_BASE_PIOC,
  334. }, {
  335. .id = AT91SAM9G45_ID_PIODE,
  336. .regbase = AT91SAM9G45_BASE_PIOD,
  337. }, {
  338. .id = AT91SAM9G45_ID_PIODE,
  339. .regbase = AT91SAM9G45_BASE_PIOE,
  340. }
  341. };
  342. /* --------------------------------------------------------------------
  343. * AT91SAM9G45 processor initialization
  344. * -------------------------------------------------------------------- */
  345. static void __init at91sam9g45_map_io(void)
  346. {
  347. at91_init_sram(0, AT91SAM9G45_SRAM_BASE, AT91SAM9G45_SRAM_SIZE);
  348. }
  349. static void __init at91sam9g45_ioremap_registers(void)
  350. {
  351. at91_ioremap_shdwc(AT91SAM9G45_BASE_SHDWC);
  352. at91_ioremap_rstc(AT91SAM9G45_BASE_RSTC);
  353. at91_ioremap_ramc(0, AT91SAM9G45_BASE_DDRSDRC1, 512);
  354. at91_ioremap_ramc(1, AT91SAM9G45_BASE_DDRSDRC0, 512);
  355. at91sam926x_ioremap_pit(AT91SAM9G45_BASE_PIT);
  356. at91sam9_ioremap_smc(0, AT91SAM9G45_BASE_SMC);
  357. at91_ioremap_matrix(AT91SAM9G45_BASE_MATRIX);
  358. at91_pm_set_standby(at91_ddr_standby);
  359. }
  360. static void __init at91sam9g45_initialize(void)
  361. {
  362. arm_pm_idle = at91sam9_idle;
  363. arm_pm_restart = at91sam9g45_restart;
  364. at91_sysirq_mask_rtc(AT91SAM9G45_BASE_RTC);
  365. at91_sysirq_mask_rtt(AT91SAM9G45_BASE_RTT);
  366. /* Register GPIO subsystem */
  367. at91_gpio_init(at91sam9g45_gpio, 5);
  368. }
  369. /* --------------------------------------------------------------------
  370. * Interrupt initialization
  371. * -------------------------------------------------------------------- */
  372. /*
  373. * The default interrupt priority levels (0 = lowest, 7 = highest).
  374. */
  375. static unsigned int at91sam9g45_default_irq_priority[NR_AIC_IRQS] __initdata = {
  376. 7, /* Advanced Interrupt Controller (FIQ) */
  377. 7, /* System Peripherals */
  378. 1, /* Parallel IO Controller A */
  379. 1, /* Parallel IO Controller B */
  380. 1, /* Parallel IO Controller C */
  381. 1, /* Parallel IO Controller D and E */
  382. 0,
  383. 5, /* USART 0 */
  384. 5, /* USART 1 */
  385. 5, /* USART 2 */
  386. 5, /* USART 3 */
  387. 0, /* Multimedia Card Interface 0 */
  388. 6, /* Two-Wire Interface 0 */
  389. 6, /* Two-Wire Interface 1 */
  390. 5, /* Serial Peripheral Interface 0 */
  391. 5, /* Serial Peripheral Interface 1 */
  392. 4, /* Serial Synchronous Controller 0 */
  393. 4, /* Serial Synchronous Controller 1 */
  394. 0, /* Timer Counter 0, 1, 2, 3, 4 and 5 */
  395. 0, /* Pulse Width Modulation Controller */
  396. 0, /* Touch Screen Controller */
  397. 0, /* DMA Controller */
  398. 2, /* USB Host High Speed port */
  399. 3, /* LDC Controller */
  400. 5, /* AC97 Controller */
  401. 3, /* Ethernet */
  402. 0, /* Image Sensor Interface */
  403. 2, /* USB Device High speed port */
  404. 0, /* AESTDESSHA Crypto HW Accelerators */
  405. 0, /* Multimedia Card Interface 1 */
  406. 0,
  407. 0, /* Advanced Interrupt Controller (IRQ0) */
  408. };
  409. AT91_SOC_START(at91sam9g45)
  410. .map_io = at91sam9g45_map_io,
  411. .default_irq_priority = at91sam9g45_default_irq_priority,
  412. .extern_irq = (1 << AT91SAM9G45_ID_IRQ0),
  413. .ioremap_registers = at91sam9g45_ioremap_registers,
  414. .register_clocks = at91sam9g45_register_clocks,
  415. .init = at91sam9g45_initialize,
  416. AT91_SOC_END