gmc_v6_0.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "gmc_v6_0.h"
  27. #include "amdgpu_ucode.h"
  28. #include "bif/bif_3_0_d.h"
  29. #include "bif/bif_3_0_sh_mask.h"
  30. #include "oss/oss_1_0_d.h"
  31. #include "oss/oss_1_0_sh_mask.h"
  32. #include "gmc/gmc_6_0_d.h"
  33. #include "gmc/gmc_6_0_sh_mask.h"
  34. #include "dce/dce_6_0_d.h"
  35. #include "dce/dce_6_0_sh_mask.h"
  36. #include "si_enums.h"
  37. static void gmc_v6_0_set_gart_funcs(struct amdgpu_device *adev);
  38. static void gmc_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  39. static int gmc_v6_0_wait_for_idle(void *handle);
  40. MODULE_FIRMWARE("radeon/tahiti_mc.bin");
  41. MODULE_FIRMWARE("radeon/pitcairn_mc.bin");
  42. MODULE_FIRMWARE("radeon/verde_mc.bin");
  43. MODULE_FIRMWARE("radeon/oland_mc.bin");
  44. MODULE_FIRMWARE("radeon/si58_mc.bin");
  45. #define MC_SEQ_MISC0__MT__MASK 0xf0000000
  46. #define MC_SEQ_MISC0__MT__GDDR1 0x10000000
  47. #define MC_SEQ_MISC0__MT__DDR2 0x20000000
  48. #define MC_SEQ_MISC0__MT__GDDR3 0x30000000
  49. #define MC_SEQ_MISC0__MT__GDDR4 0x40000000
  50. #define MC_SEQ_MISC0__MT__GDDR5 0x50000000
  51. #define MC_SEQ_MISC0__MT__HBM 0x60000000
  52. #define MC_SEQ_MISC0__MT__DDR3 0xB0000000
  53. static const u32 crtc_offsets[6] =
  54. {
  55. SI_CRTC0_REGISTER_OFFSET,
  56. SI_CRTC1_REGISTER_OFFSET,
  57. SI_CRTC2_REGISTER_OFFSET,
  58. SI_CRTC3_REGISTER_OFFSET,
  59. SI_CRTC4_REGISTER_OFFSET,
  60. SI_CRTC5_REGISTER_OFFSET
  61. };
  62. static void gmc_v6_0_mc_stop(struct amdgpu_device *adev,
  63. struct amdgpu_mode_mc_save *save)
  64. {
  65. u32 blackout;
  66. if (adev->mode_info.num_crtc)
  67. amdgpu_display_stop_mc_access(adev, save);
  68. gmc_v6_0_wait_for_idle((void *)adev);
  69. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  70. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  71. /* Block CPU access */
  72. WREG32(mmBIF_FB_EN, 0);
  73. /* blackout the MC */
  74. blackout = REG_SET_FIELD(blackout,
  75. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  76. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  77. }
  78. /* wait for the MC to settle */
  79. udelay(100);
  80. }
  81. static void gmc_v6_0_mc_resume(struct amdgpu_device *adev,
  82. struct amdgpu_mode_mc_save *save)
  83. {
  84. u32 tmp;
  85. /* unblackout the MC */
  86. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  87. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  88. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  89. /* allow CPU access */
  90. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  91. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  92. WREG32(mmBIF_FB_EN, tmp);
  93. if (adev->mode_info.num_crtc)
  94. amdgpu_display_resume_mc_access(adev, save);
  95. }
  96. static int gmc_v6_0_init_microcode(struct amdgpu_device *adev)
  97. {
  98. const char *chip_name;
  99. char fw_name[30];
  100. int err;
  101. bool is_58_fw = false;
  102. DRM_DEBUG("\n");
  103. switch (adev->asic_type) {
  104. case CHIP_TAHITI:
  105. chip_name = "tahiti";
  106. break;
  107. case CHIP_PITCAIRN:
  108. chip_name = "pitcairn";
  109. break;
  110. case CHIP_VERDE:
  111. chip_name = "verde";
  112. break;
  113. case CHIP_OLAND:
  114. chip_name = "oland";
  115. break;
  116. case CHIP_HAINAN:
  117. chip_name = "hainan";
  118. break;
  119. default: BUG();
  120. }
  121. /* this memory configuration requires special firmware */
  122. if (((RREG32(mmMC_SEQ_MISC0) & 0xff000000) >> 24) == 0x58)
  123. is_58_fw = true;
  124. if (is_58_fw)
  125. snprintf(fw_name, sizeof(fw_name), "radeon/si58_mc.bin");
  126. else
  127. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  128. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  129. if (err)
  130. goto out;
  131. err = amdgpu_ucode_validate(adev->mc.fw);
  132. out:
  133. if (err) {
  134. dev_err(adev->dev,
  135. "si_mc: Failed to load firmware \"%s\"\n",
  136. fw_name);
  137. release_firmware(adev->mc.fw);
  138. adev->mc.fw = NULL;
  139. }
  140. return err;
  141. }
  142. static int gmc_v6_0_mc_load_microcode(struct amdgpu_device *adev)
  143. {
  144. const __le32 *new_fw_data = NULL;
  145. u32 running;
  146. const __le32 *new_io_mc_regs = NULL;
  147. int i, regs_size, ucode_size;
  148. const struct mc_firmware_header_v1_0 *hdr;
  149. if (!adev->mc.fw)
  150. return -EINVAL;
  151. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  152. amdgpu_ucode_print_mc_hdr(&hdr->header);
  153. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  154. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  155. new_io_mc_regs = (const __le32 *)
  156. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  157. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  158. new_fw_data = (const __le32 *)
  159. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  160. running = RREG32(mmMC_SEQ_SUP_CNTL) & MC_SEQ_SUP_CNTL__RUN_MASK;
  161. if (running == 0) {
  162. /* reset the engine and set to writable */
  163. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  164. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  165. /* load mc io regs */
  166. for (i = 0; i < regs_size; i++) {
  167. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(new_io_mc_regs++));
  168. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(new_io_mc_regs++));
  169. }
  170. /* load the MC ucode */
  171. for (i = 0; i < ucode_size; i++) {
  172. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(new_fw_data++));
  173. }
  174. /* put the engine back into the active state */
  175. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  176. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  177. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  178. /* wait for training to complete */
  179. for (i = 0; i < adev->usec_timeout; i++) {
  180. if (RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL) & MC_SEQ_TRAIN_WAKEUP_CNTL__TRAIN_DONE_D0_MASK)
  181. break;
  182. udelay(1);
  183. }
  184. for (i = 0; i < adev->usec_timeout; i++) {
  185. if (RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL) & MC_SEQ_TRAIN_WAKEUP_CNTL__TRAIN_DONE_D1_MASK)
  186. break;
  187. udelay(1);
  188. }
  189. }
  190. return 0;
  191. }
  192. static void gmc_v6_0_vram_gtt_location(struct amdgpu_device *adev,
  193. struct amdgpu_mc *mc)
  194. {
  195. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  196. dev_warn(adev->dev, "limiting VRAM\n");
  197. mc->real_vram_size = 0xFFC0000000ULL;
  198. mc->mc_vram_size = 0xFFC0000000ULL;
  199. }
  200. amdgpu_vram_location(adev, &adev->mc, 0);
  201. adev->mc.gtt_base_align = 0;
  202. amdgpu_gtt_location(adev, mc);
  203. }
  204. static void gmc_v6_0_mc_program(struct amdgpu_device *adev)
  205. {
  206. struct amdgpu_mode_mc_save save;
  207. u32 tmp;
  208. int i, j;
  209. /* Initialize HDP */
  210. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  211. WREG32((0xb05 + j), 0x00000000);
  212. WREG32((0xb06 + j), 0x00000000);
  213. WREG32((0xb07 + j), 0x00000000);
  214. WREG32((0xb08 + j), 0x00000000);
  215. WREG32((0xb09 + j), 0x00000000);
  216. }
  217. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  218. if (adev->mode_info.num_crtc)
  219. amdgpu_display_set_vga_render_state(adev, false);
  220. gmc_v6_0_mc_stop(adev, &save);
  221. if (gmc_v6_0_wait_for_idle((void *)adev)) {
  222. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  223. }
  224. WREG32(mmVGA_HDP_CONTROL, VGA_HDP_CONTROL__VGA_MEMORY_DISABLE_MASK);
  225. /* Update configuration */
  226. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  227. adev->mc.vram_start >> 12);
  228. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  229. adev->mc.vram_end >> 12);
  230. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  231. adev->vram_scratch.gpu_addr >> 12);
  232. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  233. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  234. WREG32(mmMC_VM_FB_LOCATION, tmp);
  235. /* XXX double check these! */
  236. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  237. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  238. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  239. WREG32(mmMC_VM_AGP_BASE, 0);
  240. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  241. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  242. if (gmc_v6_0_wait_for_idle((void *)adev)) {
  243. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  244. }
  245. gmc_v6_0_mc_resume(adev, &save);
  246. }
  247. static int gmc_v6_0_mc_init(struct amdgpu_device *adev)
  248. {
  249. u32 tmp;
  250. int chansize, numchan;
  251. tmp = RREG32(mmMC_ARB_RAMCFG);
  252. if (tmp & (1 << 11)) {
  253. chansize = 16;
  254. } else if (tmp & MC_ARB_RAMCFG__CHANSIZE_MASK) {
  255. chansize = 64;
  256. } else {
  257. chansize = 32;
  258. }
  259. tmp = RREG32(mmMC_SHARED_CHMAP);
  260. switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
  261. case 0:
  262. default:
  263. numchan = 1;
  264. break;
  265. case 1:
  266. numchan = 2;
  267. break;
  268. case 2:
  269. numchan = 4;
  270. break;
  271. case 3:
  272. numchan = 8;
  273. break;
  274. case 4:
  275. numchan = 3;
  276. break;
  277. case 5:
  278. numchan = 6;
  279. break;
  280. case 6:
  281. numchan = 10;
  282. break;
  283. case 7:
  284. numchan = 12;
  285. break;
  286. case 8:
  287. numchan = 16;
  288. break;
  289. }
  290. adev->mc.vram_width = numchan * chansize;
  291. /* Could aper size report 0 ? */
  292. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  293. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  294. /* size in MB on si */
  295. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  296. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  297. adev->mc.visible_vram_size = adev->mc.aper_size;
  298. /* unless the user had overridden it, set the gart
  299. * size equal to the 1024 or vram, whichever is larger.
  300. */
  301. if (amdgpu_gart_size == -1)
  302. adev->mc.gtt_size = max((1024ULL << 20), adev->mc.mc_vram_size);
  303. else
  304. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  305. gmc_v6_0_vram_gtt_location(adev, &adev->mc);
  306. return 0;
  307. }
  308. static void gmc_v6_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  309. uint32_t vmid)
  310. {
  311. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  312. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  313. }
  314. static int gmc_v6_0_gart_set_pte_pde(struct amdgpu_device *adev,
  315. void *cpu_pt_addr,
  316. uint32_t gpu_page_idx,
  317. uint64_t addr,
  318. uint32_t flags)
  319. {
  320. void __iomem *ptr = (void *)cpu_pt_addr;
  321. uint64_t value;
  322. value = addr & 0xFFFFFFFFFFFFF000ULL;
  323. value |= flags;
  324. writeq(value, ptr + (gpu_page_idx * 8));
  325. return 0;
  326. }
  327. static void gmc_v6_0_set_fault_enable_default(struct amdgpu_device *adev,
  328. bool value)
  329. {
  330. u32 tmp;
  331. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  332. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  333. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  334. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  335. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  336. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  337. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  338. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  339. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  340. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  341. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  342. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  343. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  344. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  345. }
  346. /**
  347. + * gmc_v8_0_set_prt - set PRT VM fault
  348. + *
  349. + * @adev: amdgpu_device pointer
  350. + * @enable: enable/disable VM fault handling for PRT
  351. +*/
  352. static void gmc_v6_0_set_prt(struct amdgpu_device *adev, bool enable)
  353. {
  354. u32 tmp;
  355. if (enable && !adev->mc.prt_warning) {
  356. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  357. adev->mc.prt_warning = true;
  358. }
  359. tmp = RREG32(mmVM_PRT_CNTL);
  360. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  361. CB_DISABLE_FAULT_ON_UNMAPPED_ACCESS,
  362. enable);
  363. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  364. TC_DISABLE_FAULT_ON_UNMAPPED_ACCESS,
  365. enable);
  366. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  367. L2_CACHE_STORE_INVALID_ENTRIES,
  368. enable);
  369. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  370. L1_TLB_STORE_INVALID_ENTRIES,
  371. enable);
  372. WREG32(mmVM_PRT_CNTL, tmp);
  373. if (enable) {
  374. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  375. uint32_t high = adev->vm_manager.max_pfn;
  376. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  377. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  378. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  379. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  380. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  381. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  382. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  383. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  384. } else {
  385. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  386. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  387. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  388. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  389. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  390. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  391. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  392. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  393. }
  394. }
  395. static int gmc_v6_0_gart_enable(struct amdgpu_device *adev)
  396. {
  397. int r, i;
  398. if (adev->gart.robj == NULL) {
  399. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  400. return -EINVAL;
  401. }
  402. r = amdgpu_gart_table_vram_pin(adev);
  403. if (r)
  404. return r;
  405. /* Setup TLB control */
  406. WREG32(mmMC_VM_MX_L1_TLB_CNTL,
  407. (0xA << 7) |
  408. MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_TLB_MASK |
  409. MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_FRAGMENT_PROCESSING_MASK |
  410. MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE_MASK |
  411. MC_VM_MX_L1_TLB_CNTL__ENABLE_ADVANCED_DRIVER_MODEL_MASK |
  412. (0UL << MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS__SHIFT));
  413. /* Setup L2 cache */
  414. WREG32(mmVM_L2_CNTL,
  415. VM_L2_CNTL__ENABLE_L2_CACHE_MASK |
  416. VM_L2_CNTL__ENABLE_L2_FRAGMENT_PROCESSING_MASK |
  417. VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  418. VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  419. (7UL << VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE__SHIFT) |
  420. (1UL << VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE__SHIFT));
  421. WREG32(mmVM_L2_CNTL2,
  422. VM_L2_CNTL2__INVALIDATE_ALL_L1_TLBS_MASK |
  423. VM_L2_CNTL2__INVALIDATE_L2_CACHE_MASK);
  424. WREG32(mmVM_L2_CNTL3,
  425. VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY_MASK |
  426. (4UL << VM_L2_CNTL3__BANK_SELECT__SHIFT) |
  427. (4UL << VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE__SHIFT));
  428. /* setup context0 */
  429. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  430. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  431. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  432. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  433. (u32)(adev->dummy_page.addr >> 12));
  434. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  435. WREG32(mmVM_CONTEXT0_CNTL,
  436. VM_CONTEXT0_CNTL__ENABLE_CONTEXT_MASK |
  437. (0UL << VM_CONTEXT0_CNTL__PAGE_TABLE_DEPTH__SHIFT) |
  438. VM_CONTEXT0_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK);
  439. WREG32(0x575, 0);
  440. WREG32(0x576, 0);
  441. WREG32(0x577, 0);
  442. /* empty context1-15 */
  443. /* set vm size, must be a multiple of 4 */
  444. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  445. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  446. /* Assign the pt base to something valid for now; the pts used for
  447. * the VMs are determined by the application and setup and assigned
  448. * on the fly in the vm part of radeon_gart.c
  449. */
  450. for (i = 1; i < 16; i++) {
  451. if (i < 8)
  452. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  453. adev->gart.table_addr >> 12);
  454. else
  455. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  456. adev->gart.table_addr >> 12);
  457. }
  458. /* enable context1-15 */
  459. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  460. (u32)(adev->dummy_page.addr >> 12));
  461. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  462. WREG32(mmVM_CONTEXT1_CNTL,
  463. VM_CONTEXT1_CNTL__ENABLE_CONTEXT_MASK |
  464. (1UL << VM_CONTEXT1_CNTL__PAGE_TABLE_DEPTH__SHIFT) |
  465. ((amdgpu_vm_block_size - 9) << VM_CONTEXT1_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT));
  466. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  467. gmc_v6_0_set_fault_enable_default(adev, false);
  468. else
  469. gmc_v6_0_set_fault_enable_default(adev, true);
  470. gmc_v6_0_gart_flush_gpu_tlb(adev, 0);
  471. dev_info(adev->dev, "PCIE GART of %uM enabled (table at 0x%016llX).\n",
  472. (unsigned)(adev->mc.gtt_size >> 20),
  473. (unsigned long long)adev->gart.table_addr);
  474. adev->gart.ready = true;
  475. return 0;
  476. }
  477. static int gmc_v6_0_gart_init(struct amdgpu_device *adev)
  478. {
  479. int r;
  480. if (adev->gart.robj) {
  481. dev_warn(adev->dev, "gmc_v6_0 PCIE GART already initialized\n");
  482. return 0;
  483. }
  484. r = amdgpu_gart_init(adev);
  485. if (r)
  486. return r;
  487. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  488. return amdgpu_gart_table_vram_alloc(adev);
  489. }
  490. static void gmc_v6_0_gart_disable(struct amdgpu_device *adev)
  491. {
  492. /*unsigned i;
  493. for (i = 1; i < 16; ++i) {
  494. uint32_t reg;
  495. if (i < 8)
  496. reg = VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i ;
  497. else
  498. reg = VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (i - 8);
  499. adev->vm_manager.saved_table_addr[i] = RREG32(reg);
  500. }*/
  501. /* Disable all tables */
  502. WREG32(mmVM_CONTEXT0_CNTL, 0);
  503. WREG32(mmVM_CONTEXT1_CNTL, 0);
  504. /* Setup TLB control */
  505. WREG32(mmMC_VM_MX_L1_TLB_CNTL,
  506. MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE_MASK |
  507. (0UL << MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS__SHIFT));
  508. /* Setup L2 cache */
  509. WREG32(mmVM_L2_CNTL,
  510. VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  511. VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  512. (7UL << VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE__SHIFT) |
  513. (1UL << VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE__SHIFT));
  514. WREG32(mmVM_L2_CNTL2, 0);
  515. WREG32(mmVM_L2_CNTL3,
  516. VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY_MASK |
  517. (0UL << VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE__SHIFT));
  518. amdgpu_gart_table_vram_unpin(adev);
  519. }
  520. static void gmc_v6_0_gart_fini(struct amdgpu_device *adev)
  521. {
  522. amdgpu_gart_table_vram_free(adev);
  523. amdgpu_gart_fini(adev);
  524. }
  525. static int gmc_v6_0_vm_init(struct amdgpu_device *adev)
  526. {
  527. /*
  528. * number of VMs
  529. * VMID 0 is reserved for System
  530. * amdgpu graphics/compute will use VMIDs 1-7
  531. * amdkfd will use VMIDs 8-15
  532. */
  533. adev->vm_manager.num_ids = AMDGPU_NUM_OF_VMIDS;
  534. amdgpu_vm_manager_init(adev);
  535. /* base offset of vram pages */
  536. if (adev->flags & AMD_IS_APU) {
  537. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  538. tmp <<= 22;
  539. adev->vm_manager.vram_base_offset = tmp;
  540. } else
  541. adev->vm_manager.vram_base_offset = 0;
  542. return 0;
  543. }
  544. static void gmc_v6_0_vm_fini(struct amdgpu_device *adev)
  545. {
  546. }
  547. static void gmc_v6_0_vm_decode_fault(struct amdgpu_device *adev,
  548. u32 status, u32 addr, u32 mc_client)
  549. {
  550. u32 mc_id;
  551. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  552. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  553. PROTECTIONS);
  554. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  555. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  556. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  557. MEMORY_CLIENT_ID);
  558. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  559. protections, vmid, addr,
  560. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  561. MEMORY_CLIENT_RW) ?
  562. "write" : "read", block, mc_client, mc_id);
  563. }
  564. /*
  565. static const u32 mc_cg_registers[] = {
  566. MC_HUB_MISC_HUB_CG,
  567. MC_HUB_MISC_SIP_CG,
  568. MC_HUB_MISC_VM_CG,
  569. MC_XPB_CLK_GAT,
  570. ATC_MISC_CG,
  571. MC_CITF_MISC_WR_CG,
  572. MC_CITF_MISC_RD_CG,
  573. MC_CITF_MISC_VM_CG,
  574. VM_L2_CG,
  575. };
  576. static const u32 mc_cg_ls_en[] = {
  577. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  578. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  579. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  580. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  581. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  582. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  583. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  584. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  585. VM_L2_CG__MEM_LS_ENABLE_MASK,
  586. };
  587. static const u32 mc_cg_en[] = {
  588. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  589. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  590. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  591. MC_XPB_CLK_GAT__ENABLE_MASK,
  592. ATC_MISC_CG__ENABLE_MASK,
  593. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  594. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  595. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  596. VM_L2_CG__ENABLE_MASK,
  597. };
  598. static void gmc_v6_0_enable_mc_ls(struct amdgpu_device *adev,
  599. bool enable)
  600. {
  601. int i;
  602. u32 orig, data;
  603. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  604. orig = data = RREG32(mc_cg_registers[i]);
  605. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_LS))
  606. data |= mc_cg_ls_en[i];
  607. else
  608. data &= ~mc_cg_ls_en[i];
  609. if (data != orig)
  610. WREG32(mc_cg_registers[i], data);
  611. }
  612. }
  613. static void gmc_v6_0_enable_mc_mgcg(struct amdgpu_device *adev,
  614. bool enable)
  615. {
  616. int i;
  617. u32 orig, data;
  618. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  619. orig = data = RREG32(mc_cg_registers[i]);
  620. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_MGCG))
  621. data |= mc_cg_en[i];
  622. else
  623. data &= ~mc_cg_en[i];
  624. if (data != orig)
  625. WREG32(mc_cg_registers[i], data);
  626. }
  627. }
  628. static void gmc_v6_0_enable_bif_mgls(struct amdgpu_device *adev,
  629. bool enable)
  630. {
  631. u32 orig, data;
  632. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  633. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_BIF_LS)) {
  634. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  635. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  636. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  637. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  638. } else {
  639. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  640. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  641. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  642. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  643. }
  644. if (orig != data)
  645. WREG32_PCIE(ixPCIE_CNTL2, data);
  646. }
  647. static void gmc_v6_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  648. bool enable)
  649. {
  650. u32 orig, data;
  651. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  652. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_MGCG))
  653. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  654. else
  655. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  656. if (orig != data)
  657. WREG32(mmHDP_HOST_PATH_CNTL, data);
  658. }
  659. static void gmc_v6_0_enable_hdp_ls(struct amdgpu_device *adev,
  660. bool enable)
  661. {
  662. u32 orig, data;
  663. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  664. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_LS))
  665. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  666. else
  667. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  668. if (orig != data)
  669. WREG32(mmHDP_MEM_POWER_LS, data);
  670. }
  671. */
  672. static int gmc_v6_0_convert_vram_type(int mc_seq_vram_type)
  673. {
  674. switch (mc_seq_vram_type) {
  675. case MC_SEQ_MISC0__MT__GDDR1:
  676. return AMDGPU_VRAM_TYPE_GDDR1;
  677. case MC_SEQ_MISC0__MT__DDR2:
  678. return AMDGPU_VRAM_TYPE_DDR2;
  679. case MC_SEQ_MISC0__MT__GDDR3:
  680. return AMDGPU_VRAM_TYPE_GDDR3;
  681. case MC_SEQ_MISC0__MT__GDDR4:
  682. return AMDGPU_VRAM_TYPE_GDDR4;
  683. case MC_SEQ_MISC0__MT__GDDR5:
  684. return AMDGPU_VRAM_TYPE_GDDR5;
  685. case MC_SEQ_MISC0__MT__DDR3:
  686. return AMDGPU_VRAM_TYPE_DDR3;
  687. default:
  688. return AMDGPU_VRAM_TYPE_UNKNOWN;
  689. }
  690. }
  691. static int gmc_v6_0_early_init(void *handle)
  692. {
  693. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  694. gmc_v6_0_set_gart_funcs(adev);
  695. gmc_v6_0_set_irq_funcs(adev);
  696. if (adev->flags & AMD_IS_APU) {
  697. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  698. } else {
  699. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  700. tmp &= MC_SEQ_MISC0__MT__MASK;
  701. adev->mc.vram_type = gmc_v6_0_convert_vram_type(tmp);
  702. }
  703. return 0;
  704. }
  705. static int gmc_v6_0_late_init(void *handle)
  706. {
  707. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  708. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  709. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  710. else
  711. return 0;
  712. }
  713. static int gmc_v6_0_sw_init(void *handle)
  714. {
  715. int r;
  716. int dma_bits;
  717. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  718. r = amdgpu_irq_add_id(adev, 146, &adev->mc.vm_fault);
  719. if (r)
  720. return r;
  721. r = amdgpu_irq_add_id(adev, 147, &adev->mc.vm_fault);
  722. if (r)
  723. return r;
  724. adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
  725. adev->mc.mc_mask = 0xffffffffffULL;
  726. adev->need_dma32 = false;
  727. dma_bits = adev->need_dma32 ? 32 : 40;
  728. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  729. if (r) {
  730. adev->need_dma32 = true;
  731. dma_bits = 32;
  732. dev_warn(adev->dev, "amdgpu: No suitable DMA available.\n");
  733. }
  734. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  735. if (r) {
  736. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  737. dev_warn(adev->dev, "amdgpu: No coherent DMA available.\n");
  738. }
  739. r = gmc_v6_0_init_microcode(adev);
  740. if (r) {
  741. dev_err(adev->dev, "Failed to load mc firmware!\n");
  742. return r;
  743. }
  744. r = gmc_v6_0_mc_init(adev);
  745. if (r)
  746. return r;
  747. r = amdgpu_bo_init(adev);
  748. if (r)
  749. return r;
  750. r = gmc_v6_0_gart_init(adev);
  751. if (r)
  752. return r;
  753. if (!adev->vm_manager.enabled) {
  754. r = gmc_v6_0_vm_init(adev);
  755. if (r) {
  756. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  757. return r;
  758. }
  759. adev->vm_manager.enabled = true;
  760. }
  761. return r;
  762. }
  763. static int gmc_v6_0_sw_fini(void *handle)
  764. {
  765. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  766. if (adev->vm_manager.enabled) {
  767. gmc_v6_0_vm_fini(adev);
  768. adev->vm_manager.enabled = false;
  769. }
  770. gmc_v6_0_gart_fini(adev);
  771. amdgpu_gem_force_release(adev);
  772. amdgpu_bo_fini(adev);
  773. return 0;
  774. }
  775. static int gmc_v6_0_hw_init(void *handle)
  776. {
  777. int r;
  778. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  779. gmc_v6_0_mc_program(adev);
  780. if (!(adev->flags & AMD_IS_APU)) {
  781. r = gmc_v6_0_mc_load_microcode(adev);
  782. if (r) {
  783. dev_err(adev->dev, "Failed to load MC firmware!\n");
  784. return r;
  785. }
  786. }
  787. r = gmc_v6_0_gart_enable(adev);
  788. if (r)
  789. return r;
  790. return r;
  791. }
  792. static int gmc_v6_0_hw_fini(void *handle)
  793. {
  794. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  795. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  796. gmc_v6_0_gart_disable(adev);
  797. return 0;
  798. }
  799. static int gmc_v6_0_suspend(void *handle)
  800. {
  801. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  802. if (adev->vm_manager.enabled) {
  803. gmc_v6_0_vm_fini(adev);
  804. adev->vm_manager.enabled = false;
  805. }
  806. gmc_v6_0_hw_fini(adev);
  807. return 0;
  808. }
  809. static int gmc_v6_0_resume(void *handle)
  810. {
  811. int r;
  812. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  813. r = gmc_v6_0_hw_init(adev);
  814. if (r)
  815. return r;
  816. if (!adev->vm_manager.enabled) {
  817. r = gmc_v6_0_vm_init(adev);
  818. if (r) {
  819. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  820. return r;
  821. }
  822. adev->vm_manager.enabled = true;
  823. }
  824. return r;
  825. }
  826. static bool gmc_v6_0_is_idle(void *handle)
  827. {
  828. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  829. u32 tmp = RREG32(mmSRBM_STATUS);
  830. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  831. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  832. return false;
  833. return true;
  834. }
  835. static int gmc_v6_0_wait_for_idle(void *handle)
  836. {
  837. unsigned i;
  838. u32 tmp;
  839. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  840. for (i = 0; i < adev->usec_timeout; i++) {
  841. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  842. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  843. SRBM_STATUS__MCC_BUSY_MASK |
  844. SRBM_STATUS__MCD_BUSY_MASK |
  845. SRBM_STATUS__VMC_BUSY_MASK);
  846. if (!tmp)
  847. return 0;
  848. udelay(1);
  849. }
  850. return -ETIMEDOUT;
  851. }
  852. static int gmc_v6_0_soft_reset(void *handle)
  853. {
  854. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  855. struct amdgpu_mode_mc_save save;
  856. u32 srbm_soft_reset = 0;
  857. u32 tmp = RREG32(mmSRBM_STATUS);
  858. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  859. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  860. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  861. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  862. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  863. if (!(adev->flags & AMD_IS_APU))
  864. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  865. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  866. }
  867. if (srbm_soft_reset) {
  868. gmc_v6_0_mc_stop(adev, &save);
  869. if (gmc_v6_0_wait_for_idle(adev)) {
  870. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  871. }
  872. tmp = RREG32(mmSRBM_SOFT_RESET);
  873. tmp |= srbm_soft_reset;
  874. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  875. WREG32(mmSRBM_SOFT_RESET, tmp);
  876. tmp = RREG32(mmSRBM_SOFT_RESET);
  877. udelay(50);
  878. tmp &= ~srbm_soft_reset;
  879. WREG32(mmSRBM_SOFT_RESET, tmp);
  880. tmp = RREG32(mmSRBM_SOFT_RESET);
  881. udelay(50);
  882. gmc_v6_0_mc_resume(adev, &save);
  883. udelay(50);
  884. }
  885. return 0;
  886. }
  887. static int gmc_v6_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  888. struct amdgpu_irq_src *src,
  889. unsigned type,
  890. enum amdgpu_interrupt_state state)
  891. {
  892. u32 tmp;
  893. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  894. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  895. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  896. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  897. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  898. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  899. switch (state) {
  900. case AMDGPU_IRQ_STATE_DISABLE:
  901. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  902. tmp &= ~bits;
  903. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  904. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  905. tmp &= ~bits;
  906. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  907. break;
  908. case AMDGPU_IRQ_STATE_ENABLE:
  909. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  910. tmp |= bits;
  911. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  912. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  913. tmp |= bits;
  914. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  915. break;
  916. default:
  917. break;
  918. }
  919. return 0;
  920. }
  921. static int gmc_v6_0_process_interrupt(struct amdgpu_device *adev,
  922. struct amdgpu_irq_src *source,
  923. struct amdgpu_iv_entry *entry)
  924. {
  925. u32 addr, status;
  926. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  927. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  928. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  929. if (!addr && !status)
  930. return 0;
  931. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  932. gmc_v6_0_set_fault_enable_default(adev, false);
  933. if (printk_ratelimit()) {
  934. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  935. entry->src_id, entry->src_data);
  936. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  937. addr);
  938. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  939. status);
  940. gmc_v6_0_vm_decode_fault(adev, status, addr, 0);
  941. }
  942. return 0;
  943. }
  944. static int gmc_v6_0_set_clockgating_state(void *handle,
  945. enum amd_clockgating_state state)
  946. {
  947. return 0;
  948. }
  949. static int gmc_v6_0_set_powergating_state(void *handle,
  950. enum amd_powergating_state state)
  951. {
  952. return 0;
  953. }
  954. static const struct amd_ip_funcs gmc_v6_0_ip_funcs = {
  955. .name = "gmc_v6_0",
  956. .early_init = gmc_v6_0_early_init,
  957. .late_init = gmc_v6_0_late_init,
  958. .sw_init = gmc_v6_0_sw_init,
  959. .sw_fini = gmc_v6_0_sw_fini,
  960. .hw_init = gmc_v6_0_hw_init,
  961. .hw_fini = gmc_v6_0_hw_fini,
  962. .suspend = gmc_v6_0_suspend,
  963. .resume = gmc_v6_0_resume,
  964. .is_idle = gmc_v6_0_is_idle,
  965. .wait_for_idle = gmc_v6_0_wait_for_idle,
  966. .soft_reset = gmc_v6_0_soft_reset,
  967. .set_clockgating_state = gmc_v6_0_set_clockgating_state,
  968. .set_powergating_state = gmc_v6_0_set_powergating_state,
  969. };
  970. static const struct amdgpu_gart_funcs gmc_v6_0_gart_funcs = {
  971. .flush_gpu_tlb = gmc_v6_0_gart_flush_gpu_tlb,
  972. .set_pte_pde = gmc_v6_0_gart_set_pte_pde,
  973. .set_prt = gmc_v6_0_set_prt,
  974. };
  975. static const struct amdgpu_irq_src_funcs gmc_v6_0_irq_funcs = {
  976. .set = gmc_v6_0_vm_fault_interrupt_state,
  977. .process = gmc_v6_0_process_interrupt,
  978. };
  979. static void gmc_v6_0_set_gart_funcs(struct amdgpu_device *adev)
  980. {
  981. if (adev->gart.gart_funcs == NULL)
  982. adev->gart.gart_funcs = &gmc_v6_0_gart_funcs;
  983. }
  984. static void gmc_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  985. {
  986. adev->mc.vm_fault.num_types = 1;
  987. adev->mc.vm_fault.funcs = &gmc_v6_0_irq_funcs;
  988. }
  989. const struct amdgpu_ip_block_version gmc_v6_0_ip_block =
  990. {
  991. .type = AMD_IP_BLOCK_TYPE_GMC,
  992. .major = 6,
  993. .minor = 0,
  994. .rev = 0,
  995. .funcs = &gmc_v6_0_ip_funcs,
  996. };