amdgpu_powerplay.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "atom.h"
  26. #include "amdgpu.h"
  27. #include "amd_shared.h"
  28. #include <linux/module.h>
  29. #include <linux/moduleparam.h>
  30. #include "amdgpu_pm.h"
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu_powerplay.h"
  33. #include "si_dpm.h"
  34. #include "cik_dpm.h"
  35. #include "vi_dpm.h"
  36. static int amdgpu_powerplay_init(struct amdgpu_device *adev)
  37. {
  38. int ret = 0;
  39. struct amd_powerplay *amd_pp;
  40. amd_pp = &(adev->powerplay);
  41. if (adev->pp_enabled) {
  42. struct amd_pp_init *pp_init;
  43. pp_init = kzalloc(sizeof(struct amd_pp_init), GFP_KERNEL);
  44. if (pp_init == NULL)
  45. return -ENOMEM;
  46. pp_init->chip_family = adev->family;
  47. pp_init->chip_id = adev->asic_type;
  48. pp_init->device = amdgpu_cgs_create_device(adev);
  49. ret = amd_powerplay_init(pp_init, amd_pp);
  50. kfree(pp_init);
  51. } else {
  52. amd_pp->pp_handle = (void *)adev;
  53. switch (adev->asic_type) {
  54. #ifdef CONFIG_DRM_AMDGPU_SI
  55. case CHIP_TAHITI:
  56. case CHIP_PITCAIRN:
  57. case CHIP_VERDE:
  58. case CHIP_OLAND:
  59. case CHIP_HAINAN:
  60. amd_pp->ip_funcs = &si_dpm_ip_funcs;
  61. break;
  62. #endif
  63. #ifdef CONFIG_DRM_AMDGPU_CIK
  64. case CHIP_BONAIRE:
  65. case CHIP_HAWAII:
  66. amd_pp->ip_funcs = &ci_dpm_ip_funcs;
  67. break;
  68. case CHIP_KABINI:
  69. case CHIP_MULLINS:
  70. case CHIP_KAVERI:
  71. amd_pp->ip_funcs = &kv_dpm_ip_funcs;
  72. break;
  73. #endif
  74. case CHIP_CARRIZO:
  75. case CHIP_STONEY:
  76. amd_pp->ip_funcs = &cz_dpm_ip_funcs;
  77. break;
  78. default:
  79. ret = -EINVAL;
  80. break;
  81. }
  82. }
  83. return ret;
  84. }
  85. static int amdgpu_pp_early_init(void *handle)
  86. {
  87. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  88. int ret = 0;
  89. switch (adev->asic_type) {
  90. case CHIP_POLARIS11:
  91. case CHIP_POLARIS10:
  92. case CHIP_POLARIS12:
  93. case CHIP_TONGA:
  94. case CHIP_FIJI:
  95. case CHIP_TOPAZ:
  96. adev->pp_enabled = true;
  97. break;
  98. case CHIP_CARRIZO:
  99. case CHIP_STONEY:
  100. adev->pp_enabled = (amdgpu_powerplay == 0) ? false : true;
  101. break;
  102. /* These chips don't have powerplay implemenations */
  103. case CHIP_BONAIRE:
  104. case CHIP_HAWAII:
  105. case CHIP_KABINI:
  106. case CHIP_MULLINS:
  107. case CHIP_KAVERI:
  108. default:
  109. adev->pp_enabled = false;
  110. break;
  111. }
  112. ret = amdgpu_powerplay_init(adev);
  113. if (ret)
  114. return ret;
  115. if (adev->powerplay.ip_funcs->early_init)
  116. ret = adev->powerplay.ip_funcs->early_init(
  117. adev->powerplay.pp_handle);
  118. return ret;
  119. }
  120. static int amdgpu_pp_late_init(void *handle)
  121. {
  122. int ret = 0;
  123. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  124. if (adev->powerplay.ip_funcs->late_init)
  125. ret = adev->powerplay.ip_funcs->late_init(
  126. adev->powerplay.pp_handle);
  127. if (adev->pp_enabled && adev->pm.dpm_enabled) {
  128. amdgpu_pm_sysfs_init(adev);
  129. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_COMPLETE_INIT, NULL, NULL);
  130. }
  131. return ret;
  132. }
  133. static int amdgpu_pp_sw_init(void *handle)
  134. {
  135. int ret = 0;
  136. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  137. if (adev->powerplay.ip_funcs->sw_init)
  138. ret = adev->powerplay.ip_funcs->sw_init(
  139. adev->powerplay.pp_handle);
  140. return ret;
  141. }
  142. static int amdgpu_pp_sw_fini(void *handle)
  143. {
  144. int ret = 0;
  145. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  146. if (adev->powerplay.ip_funcs->sw_fini)
  147. ret = adev->powerplay.ip_funcs->sw_fini(
  148. adev->powerplay.pp_handle);
  149. if (ret)
  150. return ret;
  151. return ret;
  152. }
  153. static int amdgpu_pp_hw_init(void *handle)
  154. {
  155. int ret = 0;
  156. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  157. if (adev->pp_enabled && adev->firmware.smu_load)
  158. amdgpu_ucode_init_bo(adev);
  159. if (adev->powerplay.ip_funcs->hw_init)
  160. ret = adev->powerplay.ip_funcs->hw_init(
  161. adev->powerplay.pp_handle);
  162. if ((amdgpu_dpm != 0) && !amdgpu_sriov_vf(adev))
  163. adev->pm.dpm_enabled = true;
  164. return ret;
  165. }
  166. static int amdgpu_pp_hw_fini(void *handle)
  167. {
  168. int ret = 0;
  169. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  170. if (adev->powerplay.ip_funcs->hw_fini)
  171. ret = adev->powerplay.ip_funcs->hw_fini(
  172. adev->powerplay.pp_handle);
  173. if (adev->pp_enabled && adev->firmware.smu_load)
  174. amdgpu_ucode_fini_bo(adev);
  175. return ret;
  176. }
  177. static void amdgpu_pp_late_fini(void *handle)
  178. {
  179. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  180. if (adev->pp_enabled) {
  181. amdgpu_pm_sysfs_fini(adev);
  182. amd_powerplay_fini(adev->powerplay.pp_handle);
  183. }
  184. if (adev->powerplay.ip_funcs->late_fini)
  185. adev->powerplay.ip_funcs->late_fini(
  186. adev->powerplay.pp_handle);
  187. }
  188. static int amdgpu_pp_suspend(void *handle)
  189. {
  190. int ret = 0;
  191. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  192. if (adev->powerplay.ip_funcs->suspend)
  193. ret = adev->powerplay.ip_funcs->suspend(
  194. adev->powerplay.pp_handle);
  195. return ret;
  196. }
  197. static int amdgpu_pp_resume(void *handle)
  198. {
  199. int ret = 0;
  200. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  201. if (adev->powerplay.ip_funcs->resume)
  202. ret = adev->powerplay.ip_funcs->resume(
  203. adev->powerplay.pp_handle);
  204. return ret;
  205. }
  206. static int amdgpu_pp_set_clockgating_state(void *handle,
  207. enum amd_clockgating_state state)
  208. {
  209. int ret = 0;
  210. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  211. if (adev->powerplay.ip_funcs->set_clockgating_state)
  212. ret = adev->powerplay.ip_funcs->set_clockgating_state(
  213. adev->powerplay.pp_handle, state);
  214. return ret;
  215. }
  216. static int amdgpu_pp_set_powergating_state(void *handle,
  217. enum amd_powergating_state state)
  218. {
  219. int ret = 0;
  220. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  221. if (adev->powerplay.ip_funcs->set_powergating_state)
  222. ret = adev->powerplay.ip_funcs->set_powergating_state(
  223. adev->powerplay.pp_handle, state);
  224. return ret;
  225. }
  226. static bool amdgpu_pp_is_idle(void *handle)
  227. {
  228. bool ret = true;
  229. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  230. if (adev->powerplay.ip_funcs->is_idle)
  231. ret = adev->powerplay.ip_funcs->is_idle(
  232. adev->powerplay.pp_handle);
  233. return ret;
  234. }
  235. static int amdgpu_pp_wait_for_idle(void *handle)
  236. {
  237. int ret = 0;
  238. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  239. if (adev->powerplay.ip_funcs->wait_for_idle)
  240. ret = adev->powerplay.ip_funcs->wait_for_idle(
  241. adev->powerplay.pp_handle);
  242. return ret;
  243. }
  244. static int amdgpu_pp_soft_reset(void *handle)
  245. {
  246. int ret = 0;
  247. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  248. if (adev->powerplay.ip_funcs->soft_reset)
  249. ret = adev->powerplay.ip_funcs->soft_reset(
  250. adev->powerplay.pp_handle);
  251. return ret;
  252. }
  253. static const struct amd_ip_funcs amdgpu_pp_ip_funcs = {
  254. .name = "amdgpu_powerplay",
  255. .early_init = amdgpu_pp_early_init,
  256. .late_init = amdgpu_pp_late_init,
  257. .sw_init = amdgpu_pp_sw_init,
  258. .sw_fini = amdgpu_pp_sw_fini,
  259. .hw_init = amdgpu_pp_hw_init,
  260. .hw_fini = amdgpu_pp_hw_fini,
  261. .late_fini = amdgpu_pp_late_fini,
  262. .suspend = amdgpu_pp_suspend,
  263. .resume = amdgpu_pp_resume,
  264. .is_idle = amdgpu_pp_is_idle,
  265. .wait_for_idle = amdgpu_pp_wait_for_idle,
  266. .soft_reset = amdgpu_pp_soft_reset,
  267. .set_clockgating_state = amdgpu_pp_set_clockgating_state,
  268. .set_powergating_state = amdgpu_pp_set_powergating_state,
  269. };
  270. const struct amdgpu_ip_block_version amdgpu_pp_ip_block =
  271. {
  272. .type = AMD_IP_BLOCK_TYPE_SMC,
  273. .major = 1,
  274. .minor = 0,
  275. .rev = 0,
  276. .funcs = &amdgpu_pp_ip_funcs,
  277. };