gfx_v8_0.c 176 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "clearstate_vi.h"
  31. #include "gmc/gmc_8_2_d.h"
  32. #include "gmc/gmc_8_2_sh_mask.h"
  33. #include "oss/oss_3_0_d.h"
  34. #include "oss/oss_3_0_sh_mask.h"
  35. #include "bif/bif_5_0_d.h"
  36. #include "bif/bif_5_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_enum.h"
  39. #include "gca/gfx_8_0_sh_mask.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "dce/dce_10_0_d.h"
  42. #include "dce/dce_10_0_sh_mask.h"
  43. #define GFX8_NUM_GFX_RINGS 1
  44. #define GFX8_NUM_COMPUTE_RINGS 8
  45. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  46. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  47. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  48. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  49. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  50. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  51. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  52. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  53. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  54. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  55. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  56. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  57. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  58. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  59. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  60. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  61. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  62. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  63. /* BPM SERDES CMD */
  64. #define SET_BPM_SERDES_CMD 1
  65. #define CLE_BPM_SERDES_CMD 0
  66. /* BPM Register Address*/
  67. enum {
  68. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  69. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  70. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  71. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  72. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  73. BPM_REG_FGCG_MAX
  74. };
  75. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  76. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  77. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  78. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  79. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  80. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  81. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  82. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  83. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  84. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  85. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  86. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  87. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  88. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  89. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  90. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  91. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  92. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  93. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  94. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  95. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  96. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  97. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  98. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  99. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  100. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  101. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  102. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  103. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  104. {
  105. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  106. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  107. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  108. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  109. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  110. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  111. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  112. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  113. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  114. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  115. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  116. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  117. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  118. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  119. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  120. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  121. };
  122. static const u32 golden_settings_tonga_a11[] =
  123. {
  124. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  125. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  126. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  127. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  128. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  129. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  130. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  131. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  132. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  133. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  134. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  135. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  136. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  137. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  138. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  139. };
  140. static const u32 tonga_golden_common_all[] =
  141. {
  142. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  143. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  144. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  145. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  146. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  147. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  148. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  149. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  150. };
  151. static const u32 tonga_mgcg_cgcg_init[] =
  152. {
  153. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  154. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  155. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  156. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  157. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  158. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  159. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  160. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  161. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  162. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  163. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  164. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  165. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  166. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  167. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  168. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  169. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  170. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  171. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  172. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  173. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  174. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  175. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  176. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  177. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  178. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  179. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  180. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  181. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  182. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  183. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  184. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  185. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  186. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  187. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  188. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  189. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  190. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  191. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  192. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  193. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  194. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  195. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  196. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  197. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  198. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  199. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  200. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  201. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  202. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  203. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  204. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  205. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  206. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  207. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  208. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  209. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  210. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  211. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  212. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  213. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  214. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  215. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  216. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  217. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  218. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  219. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  220. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  221. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  222. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  223. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  224. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  225. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  226. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  227. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  228. };
  229. static const u32 fiji_golden_common_all[] =
  230. {
  231. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  232. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  233. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  234. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  235. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  236. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  237. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  238. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  239. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  240. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  241. };
  242. static const u32 golden_settings_fiji_a10[] =
  243. {
  244. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  245. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  246. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  247. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  248. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  249. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  250. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  251. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  252. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  253. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  254. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  255. };
  256. static const u32 fiji_mgcg_cgcg_init[] =
  257. {
  258. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  259. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  260. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  261. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  262. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  263. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  264. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  265. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  266. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  267. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  268. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  269. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  270. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  271. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  272. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  273. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  274. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  275. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  276. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  277. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  278. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  279. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  280. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  281. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  282. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  283. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  284. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  285. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  286. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  287. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  288. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  289. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  290. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  291. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  292. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  293. };
  294. static const u32 golden_settings_iceland_a11[] =
  295. {
  296. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  297. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  298. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  299. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  300. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  301. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  302. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  303. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  304. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  305. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  306. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  307. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  308. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  309. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  310. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  311. };
  312. static const u32 iceland_golden_common_all[] =
  313. {
  314. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  315. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  316. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  317. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  318. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  319. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  320. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  321. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  322. };
  323. static const u32 iceland_mgcg_cgcg_init[] =
  324. {
  325. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  326. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  327. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  328. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  329. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  330. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  331. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  332. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  333. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  334. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  335. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  336. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  337. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  338. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  339. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  340. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  341. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  342. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  343. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  344. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  345. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  346. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  347. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  348. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  350. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  351. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  352. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  353. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  354. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  355. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  356. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  357. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  358. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  359. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  360. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  361. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  362. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  363. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  364. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  365. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  366. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  367. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  368. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  369. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  370. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  371. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  372. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  373. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  374. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  375. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  376. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  377. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  378. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  379. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  380. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  381. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  382. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  383. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  384. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  385. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  386. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  387. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  388. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  389. };
  390. static const u32 cz_golden_settings_a11[] =
  391. {
  392. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  393. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  394. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  395. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  396. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  397. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  398. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  399. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  400. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  401. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  402. };
  403. static const u32 cz_golden_common_all[] =
  404. {
  405. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  406. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  407. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  408. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  409. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  410. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  411. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  412. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  413. };
  414. static const u32 cz_mgcg_cgcg_init[] =
  415. {
  416. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  417. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  418. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  420. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  422. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  423. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  425. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  426. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  427. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  428. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  429. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  430. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  431. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  432. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  433. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  434. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  435. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  436. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  437. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  438. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  439. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  440. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  441. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  442. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  443. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  444. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  445. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  446. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  447. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  455. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  463. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  464. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  465. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  466. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  467. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  468. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  469. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  470. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  471. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  472. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  473. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  474. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  475. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  476. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  477. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  478. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  479. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  480. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  481. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  482. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  483. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  484. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  485. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  486. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  487. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  488. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  489. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  490. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  491. };
  492. static const u32 stoney_golden_settings_a11[] =
  493. {
  494. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  495. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  496. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  497. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  498. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  499. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  500. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  501. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  502. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  503. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  504. };
  505. static const u32 stoney_golden_common_all[] =
  506. {
  507. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  508. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  509. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  510. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  511. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  512. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  513. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  514. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  515. };
  516. static const u32 stoney_mgcg_cgcg_init[] =
  517. {
  518. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  519. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  520. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  521. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  522. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  523. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  524. };
  525. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  526. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  527. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  528. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  529. {
  530. switch (adev->asic_type) {
  531. case CHIP_TOPAZ:
  532. amdgpu_program_register_sequence(adev,
  533. iceland_mgcg_cgcg_init,
  534. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  535. amdgpu_program_register_sequence(adev,
  536. golden_settings_iceland_a11,
  537. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  538. amdgpu_program_register_sequence(adev,
  539. iceland_golden_common_all,
  540. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  541. break;
  542. case CHIP_FIJI:
  543. amdgpu_program_register_sequence(adev,
  544. fiji_mgcg_cgcg_init,
  545. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  546. amdgpu_program_register_sequence(adev,
  547. golden_settings_fiji_a10,
  548. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  549. amdgpu_program_register_sequence(adev,
  550. fiji_golden_common_all,
  551. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  552. break;
  553. case CHIP_TONGA:
  554. amdgpu_program_register_sequence(adev,
  555. tonga_mgcg_cgcg_init,
  556. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  557. amdgpu_program_register_sequence(adev,
  558. golden_settings_tonga_a11,
  559. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  560. amdgpu_program_register_sequence(adev,
  561. tonga_golden_common_all,
  562. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  563. break;
  564. case CHIP_CARRIZO:
  565. amdgpu_program_register_sequence(adev,
  566. cz_mgcg_cgcg_init,
  567. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  568. amdgpu_program_register_sequence(adev,
  569. cz_golden_settings_a11,
  570. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  571. amdgpu_program_register_sequence(adev,
  572. cz_golden_common_all,
  573. (const u32)ARRAY_SIZE(cz_golden_common_all));
  574. break;
  575. case CHIP_STONEY:
  576. amdgpu_program_register_sequence(adev,
  577. stoney_mgcg_cgcg_init,
  578. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  579. amdgpu_program_register_sequence(adev,
  580. stoney_golden_settings_a11,
  581. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  582. amdgpu_program_register_sequence(adev,
  583. stoney_golden_common_all,
  584. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  585. break;
  586. default:
  587. break;
  588. }
  589. }
  590. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  591. {
  592. int i;
  593. adev->gfx.scratch.num_reg = 7;
  594. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  595. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  596. adev->gfx.scratch.free[i] = true;
  597. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  598. }
  599. }
  600. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  601. {
  602. struct amdgpu_device *adev = ring->adev;
  603. uint32_t scratch;
  604. uint32_t tmp = 0;
  605. unsigned i;
  606. int r;
  607. r = amdgpu_gfx_scratch_get(adev, &scratch);
  608. if (r) {
  609. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  610. return r;
  611. }
  612. WREG32(scratch, 0xCAFEDEAD);
  613. r = amdgpu_ring_alloc(ring, 3);
  614. if (r) {
  615. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  616. ring->idx, r);
  617. amdgpu_gfx_scratch_free(adev, scratch);
  618. return r;
  619. }
  620. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  621. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  622. amdgpu_ring_write(ring, 0xDEADBEEF);
  623. amdgpu_ring_commit(ring);
  624. for (i = 0; i < adev->usec_timeout; i++) {
  625. tmp = RREG32(scratch);
  626. if (tmp == 0xDEADBEEF)
  627. break;
  628. DRM_UDELAY(1);
  629. }
  630. if (i < adev->usec_timeout) {
  631. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  632. ring->idx, i);
  633. } else {
  634. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  635. ring->idx, scratch, tmp);
  636. r = -EINVAL;
  637. }
  638. amdgpu_gfx_scratch_free(adev, scratch);
  639. return r;
  640. }
  641. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)
  642. {
  643. struct amdgpu_device *adev = ring->adev;
  644. struct amdgpu_ib ib;
  645. struct fence *f = NULL;
  646. uint32_t scratch;
  647. uint32_t tmp = 0;
  648. unsigned i;
  649. int r;
  650. r = amdgpu_gfx_scratch_get(adev, &scratch);
  651. if (r) {
  652. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  653. return r;
  654. }
  655. WREG32(scratch, 0xCAFEDEAD);
  656. memset(&ib, 0, sizeof(ib));
  657. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  658. if (r) {
  659. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  660. goto err1;
  661. }
  662. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  663. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  664. ib.ptr[2] = 0xDEADBEEF;
  665. ib.length_dw = 3;
  666. r = amdgpu_ib_schedule(ring, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED,
  667. NULL, &f);
  668. if (r)
  669. goto err2;
  670. r = fence_wait(f, false);
  671. if (r) {
  672. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  673. goto err2;
  674. }
  675. for (i = 0; i < adev->usec_timeout; i++) {
  676. tmp = RREG32(scratch);
  677. if (tmp == 0xDEADBEEF)
  678. break;
  679. DRM_UDELAY(1);
  680. }
  681. if (i < adev->usec_timeout) {
  682. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  683. ring->idx, i);
  684. goto err2;
  685. } else {
  686. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  687. scratch, tmp);
  688. r = -EINVAL;
  689. }
  690. err2:
  691. fence_put(f);
  692. amdgpu_ib_free(adev, &ib);
  693. err1:
  694. amdgpu_gfx_scratch_free(adev, scratch);
  695. return r;
  696. }
  697. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  698. {
  699. const char *chip_name;
  700. char fw_name[30];
  701. int err;
  702. struct amdgpu_firmware_info *info = NULL;
  703. const struct common_firmware_header *header = NULL;
  704. const struct gfx_firmware_header_v1_0 *cp_hdr;
  705. DRM_DEBUG("\n");
  706. switch (adev->asic_type) {
  707. case CHIP_TOPAZ:
  708. chip_name = "topaz";
  709. break;
  710. case CHIP_TONGA:
  711. chip_name = "tonga";
  712. break;
  713. case CHIP_CARRIZO:
  714. chip_name = "carrizo";
  715. break;
  716. case CHIP_FIJI:
  717. chip_name = "fiji";
  718. break;
  719. case CHIP_STONEY:
  720. chip_name = "stoney";
  721. break;
  722. default:
  723. BUG();
  724. }
  725. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  726. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  727. if (err)
  728. goto out;
  729. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  730. if (err)
  731. goto out;
  732. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  733. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  734. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  735. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  736. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  737. if (err)
  738. goto out;
  739. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  740. if (err)
  741. goto out;
  742. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  743. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  744. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  745. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  746. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  747. if (err)
  748. goto out;
  749. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  750. if (err)
  751. goto out;
  752. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  753. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  754. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  755. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  756. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  757. if (err)
  758. goto out;
  759. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  760. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  761. adev->gfx.rlc_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  762. adev->gfx.rlc_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  763. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  764. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  765. if (err)
  766. goto out;
  767. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  768. if (err)
  769. goto out;
  770. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  771. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  772. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  773. if ((adev->asic_type != CHIP_STONEY) &&
  774. (adev->asic_type != CHIP_TOPAZ)) {
  775. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  776. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  777. if (!err) {
  778. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  779. if (err)
  780. goto out;
  781. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  782. adev->gfx.mec2_fw->data;
  783. adev->gfx.mec2_fw_version =
  784. le32_to_cpu(cp_hdr->header.ucode_version);
  785. adev->gfx.mec2_feature_version =
  786. le32_to_cpu(cp_hdr->ucode_feature_version);
  787. } else {
  788. err = 0;
  789. adev->gfx.mec2_fw = NULL;
  790. }
  791. }
  792. if (adev->firmware.smu_load) {
  793. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  794. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  795. info->fw = adev->gfx.pfp_fw;
  796. header = (const struct common_firmware_header *)info->fw->data;
  797. adev->firmware.fw_size +=
  798. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  799. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  800. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  801. info->fw = adev->gfx.me_fw;
  802. header = (const struct common_firmware_header *)info->fw->data;
  803. adev->firmware.fw_size +=
  804. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  805. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  806. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  807. info->fw = adev->gfx.ce_fw;
  808. header = (const struct common_firmware_header *)info->fw->data;
  809. adev->firmware.fw_size +=
  810. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  811. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  812. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  813. info->fw = adev->gfx.rlc_fw;
  814. header = (const struct common_firmware_header *)info->fw->data;
  815. adev->firmware.fw_size +=
  816. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  817. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  818. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  819. info->fw = adev->gfx.mec_fw;
  820. header = (const struct common_firmware_header *)info->fw->data;
  821. adev->firmware.fw_size +=
  822. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  823. if (adev->gfx.mec2_fw) {
  824. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  825. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  826. info->fw = adev->gfx.mec2_fw;
  827. header = (const struct common_firmware_header *)info->fw->data;
  828. adev->firmware.fw_size +=
  829. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  830. }
  831. }
  832. out:
  833. if (err) {
  834. dev_err(adev->dev,
  835. "gfx8: Failed to load firmware \"%s\"\n",
  836. fw_name);
  837. release_firmware(adev->gfx.pfp_fw);
  838. adev->gfx.pfp_fw = NULL;
  839. release_firmware(adev->gfx.me_fw);
  840. adev->gfx.me_fw = NULL;
  841. release_firmware(adev->gfx.ce_fw);
  842. adev->gfx.ce_fw = NULL;
  843. release_firmware(adev->gfx.rlc_fw);
  844. adev->gfx.rlc_fw = NULL;
  845. release_firmware(adev->gfx.mec_fw);
  846. adev->gfx.mec_fw = NULL;
  847. release_firmware(adev->gfx.mec2_fw);
  848. adev->gfx.mec2_fw = NULL;
  849. }
  850. return err;
  851. }
  852. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  853. {
  854. int r;
  855. if (adev->gfx.mec.hpd_eop_obj) {
  856. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  857. if (unlikely(r != 0))
  858. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  859. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  860. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  861. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  862. adev->gfx.mec.hpd_eop_obj = NULL;
  863. }
  864. }
  865. #define MEC_HPD_SIZE 2048
  866. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  867. {
  868. int r;
  869. u32 *hpd;
  870. /*
  871. * we assign only 1 pipe because all other pipes will
  872. * be handled by KFD
  873. */
  874. adev->gfx.mec.num_mec = 1;
  875. adev->gfx.mec.num_pipe = 1;
  876. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  877. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  878. r = amdgpu_bo_create(adev,
  879. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  880. PAGE_SIZE, true,
  881. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  882. &adev->gfx.mec.hpd_eop_obj);
  883. if (r) {
  884. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  885. return r;
  886. }
  887. }
  888. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  889. if (unlikely(r != 0)) {
  890. gfx_v8_0_mec_fini(adev);
  891. return r;
  892. }
  893. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  894. &adev->gfx.mec.hpd_eop_gpu_addr);
  895. if (r) {
  896. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  897. gfx_v8_0_mec_fini(adev);
  898. return r;
  899. }
  900. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  901. if (r) {
  902. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  903. gfx_v8_0_mec_fini(adev);
  904. return r;
  905. }
  906. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  907. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  908. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  909. return 0;
  910. }
  911. static const u32 vgpr_init_compute_shader[] =
  912. {
  913. 0x7e000209, 0x7e020208,
  914. 0x7e040207, 0x7e060206,
  915. 0x7e080205, 0x7e0a0204,
  916. 0x7e0c0203, 0x7e0e0202,
  917. 0x7e100201, 0x7e120200,
  918. 0x7e140209, 0x7e160208,
  919. 0x7e180207, 0x7e1a0206,
  920. 0x7e1c0205, 0x7e1e0204,
  921. 0x7e200203, 0x7e220202,
  922. 0x7e240201, 0x7e260200,
  923. 0x7e280209, 0x7e2a0208,
  924. 0x7e2c0207, 0x7e2e0206,
  925. 0x7e300205, 0x7e320204,
  926. 0x7e340203, 0x7e360202,
  927. 0x7e380201, 0x7e3a0200,
  928. 0x7e3c0209, 0x7e3e0208,
  929. 0x7e400207, 0x7e420206,
  930. 0x7e440205, 0x7e460204,
  931. 0x7e480203, 0x7e4a0202,
  932. 0x7e4c0201, 0x7e4e0200,
  933. 0x7e500209, 0x7e520208,
  934. 0x7e540207, 0x7e560206,
  935. 0x7e580205, 0x7e5a0204,
  936. 0x7e5c0203, 0x7e5e0202,
  937. 0x7e600201, 0x7e620200,
  938. 0x7e640209, 0x7e660208,
  939. 0x7e680207, 0x7e6a0206,
  940. 0x7e6c0205, 0x7e6e0204,
  941. 0x7e700203, 0x7e720202,
  942. 0x7e740201, 0x7e760200,
  943. 0x7e780209, 0x7e7a0208,
  944. 0x7e7c0207, 0x7e7e0206,
  945. 0xbf8a0000, 0xbf810000,
  946. };
  947. static const u32 sgpr_init_compute_shader[] =
  948. {
  949. 0xbe8a0100, 0xbe8c0102,
  950. 0xbe8e0104, 0xbe900106,
  951. 0xbe920108, 0xbe940100,
  952. 0xbe960102, 0xbe980104,
  953. 0xbe9a0106, 0xbe9c0108,
  954. 0xbe9e0100, 0xbea00102,
  955. 0xbea20104, 0xbea40106,
  956. 0xbea60108, 0xbea80100,
  957. 0xbeaa0102, 0xbeac0104,
  958. 0xbeae0106, 0xbeb00108,
  959. 0xbeb20100, 0xbeb40102,
  960. 0xbeb60104, 0xbeb80106,
  961. 0xbeba0108, 0xbebc0100,
  962. 0xbebe0102, 0xbec00104,
  963. 0xbec20106, 0xbec40108,
  964. 0xbec60100, 0xbec80102,
  965. 0xbee60004, 0xbee70005,
  966. 0xbeea0006, 0xbeeb0007,
  967. 0xbee80008, 0xbee90009,
  968. 0xbefc0000, 0xbf8a0000,
  969. 0xbf810000, 0x00000000,
  970. };
  971. static const u32 vgpr_init_regs[] =
  972. {
  973. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  974. mmCOMPUTE_RESOURCE_LIMITS, 0,
  975. mmCOMPUTE_NUM_THREAD_X, 256*4,
  976. mmCOMPUTE_NUM_THREAD_Y, 1,
  977. mmCOMPUTE_NUM_THREAD_Z, 1,
  978. mmCOMPUTE_PGM_RSRC2, 20,
  979. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  980. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  981. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  982. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  983. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  984. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  985. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  986. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  987. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  988. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  989. };
  990. static const u32 sgpr1_init_regs[] =
  991. {
  992. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  993. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  994. mmCOMPUTE_NUM_THREAD_X, 256*5,
  995. mmCOMPUTE_NUM_THREAD_Y, 1,
  996. mmCOMPUTE_NUM_THREAD_Z, 1,
  997. mmCOMPUTE_PGM_RSRC2, 20,
  998. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  999. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1000. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1001. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1002. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1003. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1004. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1005. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1006. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1007. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1008. };
  1009. static const u32 sgpr2_init_regs[] =
  1010. {
  1011. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1012. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1013. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1014. mmCOMPUTE_NUM_THREAD_Y, 1,
  1015. mmCOMPUTE_NUM_THREAD_Z, 1,
  1016. mmCOMPUTE_PGM_RSRC2, 20,
  1017. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1018. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1019. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1020. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1021. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1022. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1023. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1024. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1025. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1026. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1027. };
  1028. static const u32 sec_ded_counter_registers[] =
  1029. {
  1030. mmCPC_EDC_ATC_CNT,
  1031. mmCPC_EDC_SCRATCH_CNT,
  1032. mmCPC_EDC_UCODE_CNT,
  1033. mmCPF_EDC_ATC_CNT,
  1034. mmCPF_EDC_ROQ_CNT,
  1035. mmCPF_EDC_TAG_CNT,
  1036. mmCPG_EDC_ATC_CNT,
  1037. mmCPG_EDC_DMA_CNT,
  1038. mmCPG_EDC_TAG_CNT,
  1039. mmDC_EDC_CSINVOC_CNT,
  1040. mmDC_EDC_RESTORE_CNT,
  1041. mmDC_EDC_STATE_CNT,
  1042. mmGDS_EDC_CNT,
  1043. mmGDS_EDC_GRBM_CNT,
  1044. mmGDS_EDC_OA_DED,
  1045. mmSPI_EDC_CNT,
  1046. mmSQC_ATC_EDC_GATCL1_CNT,
  1047. mmSQC_EDC_CNT,
  1048. mmSQ_EDC_DED_CNT,
  1049. mmSQ_EDC_INFO,
  1050. mmSQ_EDC_SEC_CNT,
  1051. mmTCC_EDC_CNT,
  1052. mmTCP_ATC_EDC_GATCL1_CNT,
  1053. mmTCP_EDC_CNT,
  1054. mmTD_EDC_CNT
  1055. };
  1056. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1057. {
  1058. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1059. struct amdgpu_ib ib;
  1060. struct fence *f = NULL;
  1061. int r, i;
  1062. u32 tmp;
  1063. unsigned total_size, vgpr_offset, sgpr_offset;
  1064. u64 gpu_addr;
  1065. /* only supported on CZ */
  1066. if (adev->asic_type != CHIP_CARRIZO)
  1067. return 0;
  1068. /* bail if the compute ring is not ready */
  1069. if (!ring->ready)
  1070. return 0;
  1071. tmp = RREG32(mmGB_EDC_MODE);
  1072. WREG32(mmGB_EDC_MODE, 0);
  1073. total_size =
  1074. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1075. total_size +=
  1076. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1077. total_size +=
  1078. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1079. total_size = ALIGN(total_size, 256);
  1080. vgpr_offset = total_size;
  1081. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1082. sgpr_offset = total_size;
  1083. total_size += sizeof(sgpr_init_compute_shader);
  1084. /* allocate an indirect buffer to put the commands in */
  1085. memset(&ib, 0, sizeof(ib));
  1086. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1087. if (r) {
  1088. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1089. return r;
  1090. }
  1091. /* load the compute shaders */
  1092. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1093. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1094. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1095. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1096. /* init the ib length to 0 */
  1097. ib.length_dw = 0;
  1098. /* VGPR */
  1099. /* write the register state for the compute dispatch */
  1100. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1101. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1102. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1103. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1104. }
  1105. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1106. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1107. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1108. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1109. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1110. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1111. /* write dispatch packet */
  1112. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1113. ib.ptr[ib.length_dw++] = 8; /* x */
  1114. ib.ptr[ib.length_dw++] = 1; /* y */
  1115. ib.ptr[ib.length_dw++] = 1; /* z */
  1116. ib.ptr[ib.length_dw++] =
  1117. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1118. /* write CS partial flush packet */
  1119. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1120. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1121. /* SGPR1 */
  1122. /* write the register state for the compute dispatch */
  1123. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1124. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1125. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1126. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1127. }
  1128. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1129. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1130. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1131. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1132. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1133. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1134. /* write dispatch packet */
  1135. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1136. ib.ptr[ib.length_dw++] = 8; /* x */
  1137. ib.ptr[ib.length_dw++] = 1; /* y */
  1138. ib.ptr[ib.length_dw++] = 1; /* z */
  1139. ib.ptr[ib.length_dw++] =
  1140. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1141. /* write CS partial flush packet */
  1142. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1143. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1144. /* SGPR2 */
  1145. /* write the register state for the compute dispatch */
  1146. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1147. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1148. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1149. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1150. }
  1151. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1152. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1153. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1154. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1155. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1156. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1157. /* write dispatch packet */
  1158. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1159. ib.ptr[ib.length_dw++] = 8; /* x */
  1160. ib.ptr[ib.length_dw++] = 1; /* y */
  1161. ib.ptr[ib.length_dw++] = 1; /* z */
  1162. ib.ptr[ib.length_dw++] =
  1163. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1164. /* write CS partial flush packet */
  1165. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1166. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1167. /* shedule the ib on the ring */
  1168. r = amdgpu_ib_schedule(ring, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED,
  1169. NULL, &f);
  1170. if (r) {
  1171. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1172. goto fail;
  1173. }
  1174. /* wait for the GPU to finish processing the IB */
  1175. r = fence_wait(f, false);
  1176. if (r) {
  1177. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1178. goto fail;
  1179. }
  1180. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1181. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1182. WREG32(mmGB_EDC_MODE, tmp);
  1183. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1184. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1185. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1186. /* read back registers to clear the counters */
  1187. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1188. RREG32(sec_ded_counter_registers[i]);
  1189. fail:
  1190. fence_put(f);
  1191. amdgpu_ib_free(adev, &ib);
  1192. return r;
  1193. }
  1194. static void gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1195. {
  1196. u32 gb_addr_config;
  1197. u32 mc_shared_chmap, mc_arb_ramcfg;
  1198. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1199. u32 tmp;
  1200. switch (adev->asic_type) {
  1201. case CHIP_TOPAZ:
  1202. adev->gfx.config.max_shader_engines = 1;
  1203. adev->gfx.config.max_tile_pipes = 2;
  1204. adev->gfx.config.max_cu_per_sh = 6;
  1205. adev->gfx.config.max_sh_per_se = 1;
  1206. adev->gfx.config.max_backends_per_se = 2;
  1207. adev->gfx.config.max_texture_channel_caches = 2;
  1208. adev->gfx.config.max_gprs = 256;
  1209. adev->gfx.config.max_gs_threads = 32;
  1210. adev->gfx.config.max_hw_contexts = 8;
  1211. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1212. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1213. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1214. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1215. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1216. break;
  1217. case CHIP_FIJI:
  1218. adev->gfx.config.max_shader_engines = 4;
  1219. adev->gfx.config.max_tile_pipes = 16;
  1220. adev->gfx.config.max_cu_per_sh = 16;
  1221. adev->gfx.config.max_sh_per_se = 1;
  1222. adev->gfx.config.max_backends_per_se = 4;
  1223. adev->gfx.config.max_texture_channel_caches = 16;
  1224. adev->gfx.config.max_gprs = 256;
  1225. adev->gfx.config.max_gs_threads = 32;
  1226. adev->gfx.config.max_hw_contexts = 8;
  1227. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1228. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1229. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1230. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1231. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1232. break;
  1233. case CHIP_TONGA:
  1234. adev->gfx.config.max_shader_engines = 4;
  1235. adev->gfx.config.max_tile_pipes = 8;
  1236. adev->gfx.config.max_cu_per_sh = 8;
  1237. adev->gfx.config.max_sh_per_se = 1;
  1238. adev->gfx.config.max_backends_per_se = 2;
  1239. adev->gfx.config.max_texture_channel_caches = 8;
  1240. adev->gfx.config.max_gprs = 256;
  1241. adev->gfx.config.max_gs_threads = 32;
  1242. adev->gfx.config.max_hw_contexts = 8;
  1243. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1244. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1245. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1246. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1247. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1248. break;
  1249. case CHIP_CARRIZO:
  1250. adev->gfx.config.max_shader_engines = 1;
  1251. adev->gfx.config.max_tile_pipes = 2;
  1252. adev->gfx.config.max_sh_per_se = 1;
  1253. adev->gfx.config.max_backends_per_se = 2;
  1254. switch (adev->pdev->revision) {
  1255. case 0xc4:
  1256. case 0x84:
  1257. case 0xc8:
  1258. case 0xcc:
  1259. case 0xe1:
  1260. case 0xe3:
  1261. /* B10 */
  1262. adev->gfx.config.max_cu_per_sh = 8;
  1263. break;
  1264. case 0xc5:
  1265. case 0x81:
  1266. case 0x85:
  1267. case 0xc9:
  1268. case 0xcd:
  1269. case 0xe2:
  1270. case 0xe4:
  1271. /* B8 */
  1272. adev->gfx.config.max_cu_per_sh = 6;
  1273. break;
  1274. case 0xc6:
  1275. case 0xca:
  1276. case 0xce:
  1277. case 0x88:
  1278. /* B6 */
  1279. adev->gfx.config.max_cu_per_sh = 6;
  1280. break;
  1281. case 0xc7:
  1282. case 0x87:
  1283. case 0xcb:
  1284. case 0xe5:
  1285. case 0x89:
  1286. default:
  1287. /* B4 */
  1288. adev->gfx.config.max_cu_per_sh = 4;
  1289. break;
  1290. }
  1291. adev->gfx.config.max_texture_channel_caches = 2;
  1292. adev->gfx.config.max_gprs = 256;
  1293. adev->gfx.config.max_gs_threads = 32;
  1294. adev->gfx.config.max_hw_contexts = 8;
  1295. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1296. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1297. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1298. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1299. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1300. break;
  1301. case CHIP_STONEY:
  1302. adev->gfx.config.max_shader_engines = 1;
  1303. adev->gfx.config.max_tile_pipes = 2;
  1304. adev->gfx.config.max_sh_per_se = 1;
  1305. adev->gfx.config.max_backends_per_se = 1;
  1306. switch (adev->pdev->revision) {
  1307. case 0xc0:
  1308. case 0xc1:
  1309. case 0xc2:
  1310. case 0xc4:
  1311. case 0xc8:
  1312. case 0xc9:
  1313. adev->gfx.config.max_cu_per_sh = 3;
  1314. break;
  1315. case 0xd0:
  1316. case 0xd1:
  1317. case 0xd2:
  1318. default:
  1319. adev->gfx.config.max_cu_per_sh = 2;
  1320. break;
  1321. }
  1322. adev->gfx.config.max_texture_channel_caches = 2;
  1323. adev->gfx.config.max_gprs = 256;
  1324. adev->gfx.config.max_gs_threads = 16;
  1325. adev->gfx.config.max_hw_contexts = 8;
  1326. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1327. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1328. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1329. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1330. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1331. break;
  1332. default:
  1333. adev->gfx.config.max_shader_engines = 2;
  1334. adev->gfx.config.max_tile_pipes = 4;
  1335. adev->gfx.config.max_cu_per_sh = 2;
  1336. adev->gfx.config.max_sh_per_se = 1;
  1337. adev->gfx.config.max_backends_per_se = 2;
  1338. adev->gfx.config.max_texture_channel_caches = 4;
  1339. adev->gfx.config.max_gprs = 256;
  1340. adev->gfx.config.max_gs_threads = 32;
  1341. adev->gfx.config.max_hw_contexts = 8;
  1342. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1343. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1344. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1345. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1346. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1347. break;
  1348. }
  1349. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1350. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1351. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1352. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1353. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1354. if (adev->flags & AMD_IS_APU) {
  1355. /* Get memory bank mapping mode. */
  1356. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1357. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1358. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1359. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1360. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1361. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1362. /* Validate settings in case only one DIMM installed. */
  1363. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1364. dimm00_addr_map = 0;
  1365. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1366. dimm01_addr_map = 0;
  1367. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1368. dimm10_addr_map = 0;
  1369. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1370. dimm11_addr_map = 0;
  1371. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1372. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1373. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1374. adev->gfx.config.mem_row_size_in_kb = 2;
  1375. else
  1376. adev->gfx.config.mem_row_size_in_kb = 1;
  1377. } else {
  1378. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1379. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1380. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1381. adev->gfx.config.mem_row_size_in_kb = 4;
  1382. }
  1383. adev->gfx.config.shader_engine_tile_size = 32;
  1384. adev->gfx.config.num_gpus = 1;
  1385. adev->gfx.config.multi_gpu_tile_size = 64;
  1386. /* fix up row size */
  1387. switch (adev->gfx.config.mem_row_size_in_kb) {
  1388. case 1:
  1389. default:
  1390. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1391. break;
  1392. case 2:
  1393. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1394. break;
  1395. case 4:
  1396. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1397. break;
  1398. }
  1399. adev->gfx.config.gb_addr_config = gb_addr_config;
  1400. }
  1401. static int gfx_v8_0_sw_init(void *handle)
  1402. {
  1403. int i, r;
  1404. struct amdgpu_ring *ring;
  1405. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1406. /* EOP Event */
  1407. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1408. if (r)
  1409. return r;
  1410. /* Privileged reg */
  1411. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1412. if (r)
  1413. return r;
  1414. /* Privileged inst */
  1415. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1416. if (r)
  1417. return r;
  1418. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1419. gfx_v8_0_scratch_init(adev);
  1420. r = gfx_v8_0_init_microcode(adev);
  1421. if (r) {
  1422. DRM_ERROR("Failed to load gfx firmware!\n");
  1423. return r;
  1424. }
  1425. r = gfx_v8_0_mec_init(adev);
  1426. if (r) {
  1427. DRM_ERROR("Failed to init MEC BOs!\n");
  1428. return r;
  1429. }
  1430. /* set up the gfx ring */
  1431. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1432. ring = &adev->gfx.gfx_ring[i];
  1433. ring->ring_obj = NULL;
  1434. sprintf(ring->name, "gfx");
  1435. /* no gfx doorbells on iceland */
  1436. if (adev->asic_type != CHIP_TOPAZ) {
  1437. ring->use_doorbell = true;
  1438. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1439. }
  1440. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  1441. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1442. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  1443. AMDGPU_RING_TYPE_GFX);
  1444. if (r)
  1445. return r;
  1446. }
  1447. /* set up the compute queues */
  1448. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1449. unsigned irq_type;
  1450. /* max 32 queues per MEC */
  1451. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1452. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1453. break;
  1454. }
  1455. ring = &adev->gfx.compute_ring[i];
  1456. ring->ring_obj = NULL;
  1457. ring->use_doorbell = true;
  1458. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1459. ring->me = 1; /* first MEC */
  1460. ring->pipe = i / 8;
  1461. ring->queue = i % 8;
  1462. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  1463. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1464. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1465. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  1466. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1467. &adev->gfx.eop_irq, irq_type,
  1468. AMDGPU_RING_TYPE_COMPUTE);
  1469. if (r)
  1470. return r;
  1471. }
  1472. /* reserve GDS, GWS and OA resource for gfx */
  1473. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  1474. PAGE_SIZE, true,
  1475. AMDGPU_GEM_DOMAIN_GDS, 0, NULL,
  1476. NULL, &adev->gds.gds_gfx_bo);
  1477. if (r)
  1478. return r;
  1479. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  1480. PAGE_SIZE, true,
  1481. AMDGPU_GEM_DOMAIN_GWS, 0, NULL,
  1482. NULL, &adev->gds.gws_gfx_bo);
  1483. if (r)
  1484. return r;
  1485. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  1486. PAGE_SIZE, true,
  1487. AMDGPU_GEM_DOMAIN_OA, 0, NULL,
  1488. NULL, &adev->gds.oa_gfx_bo);
  1489. if (r)
  1490. return r;
  1491. adev->gfx.ce_ram_size = 0x8000;
  1492. gfx_v8_0_gpu_early_init(adev);
  1493. return 0;
  1494. }
  1495. static int gfx_v8_0_sw_fini(void *handle)
  1496. {
  1497. int i;
  1498. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1499. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  1500. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  1501. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  1502. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1503. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1504. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1505. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1506. gfx_v8_0_mec_fini(adev);
  1507. return 0;
  1508. }
  1509. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1510. {
  1511. uint32_t *modearray, *mod2array;
  1512. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1513. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1514. u32 reg_offset;
  1515. modearray = adev->gfx.config.tile_mode_array;
  1516. mod2array = adev->gfx.config.macrotile_mode_array;
  1517. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1518. modearray[reg_offset] = 0;
  1519. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1520. mod2array[reg_offset] = 0;
  1521. switch (adev->asic_type) {
  1522. case CHIP_TOPAZ:
  1523. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1524. PIPE_CONFIG(ADDR_SURF_P2) |
  1525. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1526. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1527. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1528. PIPE_CONFIG(ADDR_SURF_P2) |
  1529. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1530. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1531. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1532. PIPE_CONFIG(ADDR_SURF_P2) |
  1533. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1534. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1535. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1536. PIPE_CONFIG(ADDR_SURF_P2) |
  1537. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1538. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1539. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1540. PIPE_CONFIG(ADDR_SURF_P2) |
  1541. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1542. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1543. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1544. PIPE_CONFIG(ADDR_SURF_P2) |
  1545. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1546. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1547. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1548. PIPE_CONFIG(ADDR_SURF_P2) |
  1549. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1550. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1551. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1552. PIPE_CONFIG(ADDR_SURF_P2));
  1553. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1554. PIPE_CONFIG(ADDR_SURF_P2) |
  1555. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1556. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1557. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1558. PIPE_CONFIG(ADDR_SURF_P2) |
  1559. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1560. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1561. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1562. PIPE_CONFIG(ADDR_SURF_P2) |
  1563. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1564. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1565. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1566. PIPE_CONFIG(ADDR_SURF_P2) |
  1567. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1568. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1569. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1570. PIPE_CONFIG(ADDR_SURF_P2) |
  1571. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1572. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1573. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1574. PIPE_CONFIG(ADDR_SURF_P2) |
  1575. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1576. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1577. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1578. PIPE_CONFIG(ADDR_SURF_P2) |
  1579. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1580. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1581. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1582. PIPE_CONFIG(ADDR_SURF_P2) |
  1583. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1584. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1585. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1586. PIPE_CONFIG(ADDR_SURF_P2) |
  1587. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1588. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1589. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1590. PIPE_CONFIG(ADDR_SURF_P2) |
  1591. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1592. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1593. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1594. PIPE_CONFIG(ADDR_SURF_P2) |
  1595. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1596. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1597. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1598. PIPE_CONFIG(ADDR_SURF_P2) |
  1599. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1600. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1601. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1602. PIPE_CONFIG(ADDR_SURF_P2) |
  1603. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1604. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1605. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1606. PIPE_CONFIG(ADDR_SURF_P2) |
  1607. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1608. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1609. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1610. PIPE_CONFIG(ADDR_SURF_P2) |
  1611. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1612. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1613. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1614. PIPE_CONFIG(ADDR_SURF_P2) |
  1615. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1616. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1617. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1618. PIPE_CONFIG(ADDR_SURF_P2) |
  1619. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1620. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1621. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1622. PIPE_CONFIG(ADDR_SURF_P2) |
  1623. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1624. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1625. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1626. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1627. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1628. NUM_BANKS(ADDR_SURF_8_BANK));
  1629. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1630. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1631. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1632. NUM_BANKS(ADDR_SURF_8_BANK));
  1633. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1634. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1635. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1636. NUM_BANKS(ADDR_SURF_8_BANK));
  1637. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1638. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1639. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1640. NUM_BANKS(ADDR_SURF_8_BANK));
  1641. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1642. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1643. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1644. NUM_BANKS(ADDR_SURF_8_BANK));
  1645. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1646. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1647. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1648. NUM_BANKS(ADDR_SURF_8_BANK));
  1649. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1650. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1651. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1652. NUM_BANKS(ADDR_SURF_8_BANK));
  1653. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1654. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1655. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1656. NUM_BANKS(ADDR_SURF_16_BANK));
  1657. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1658. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1659. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1660. NUM_BANKS(ADDR_SURF_16_BANK));
  1661. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1662. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1663. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1664. NUM_BANKS(ADDR_SURF_16_BANK));
  1665. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1666. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1667. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1668. NUM_BANKS(ADDR_SURF_16_BANK));
  1669. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1670. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1671. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1672. NUM_BANKS(ADDR_SURF_16_BANK));
  1673. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1674. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1675. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1676. NUM_BANKS(ADDR_SURF_16_BANK));
  1677. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1678. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1679. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1680. NUM_BANKS(ADDR_SURF_8_BANK));
  1681. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1682. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  1683. reg_offset != 23)
  1684. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  1685. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1686. if (reg_offset != 7)
  1687. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  1688. break;
  1689. case CHIP_FIJI:
  1690. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1691. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1692. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1693. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1694. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1695. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1696. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1697. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1698. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1699. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1700. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1701. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1702. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1703. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1704. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1705. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1706. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1707. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1708. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1709. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1710. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1711. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1712. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1713. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1714. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1715. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1716. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1717. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1718. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1719. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1720. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1721. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1722. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1723. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  1724. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1725. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1726. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1727. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1728. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1729. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1730. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1731. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1732. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1733. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1734. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1735. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1736. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1737. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1738. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1739. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1740. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1741. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1742. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1743. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1744. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1745. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1746. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1747. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1748. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1749. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1750. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1751. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1752. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1753. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1754. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1755. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1756. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1757. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1758. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1759. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1760. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1761. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1762. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1763. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1764. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1765. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1766. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1767. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1768. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1769. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1770. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1771. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1772. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1773. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1774. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1775. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1776. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1777. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1778. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1779. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1780. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1781. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1782. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1783. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1784. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1785. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1786. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1787. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1788. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1789. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1790. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1791. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1792. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1793. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1794. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1795. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1796. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1797. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1798. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1799. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1800. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1801. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1802. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1803. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1804. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1805. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1806. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1807. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1808. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1809. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1810. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1811. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1812. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1813. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1814. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1815. NUM_BANKS(ADDR_SURF_8_BANK));
  1816. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1817. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1818. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1819. NUM_BANKS(ADDR_SURF_8_BANK));
  1820. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1821. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1822. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1823. NUM_BANKS(ADDR_SURF_8_BANK));
  1824. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1825. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1826. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1827. NUM_BANKS(ADDR_SURF_8_BANK));
  1828. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1829. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1830. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1831. NUM_BANKS(ADDR_SURF_8_BANK));
  1832. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1833. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1834. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1835. NUM_BANKS(ADDR_SURF_8_BANK));
  1836. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1837. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1838. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1839. NUM_BANKS(ADDR_SURF_8_BANK));
  1840. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1841. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1842. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1843. NUM_BANKS(ADDR_SURF_8_BANK));
  1844. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1845. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1846. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1847. NUM_BANKS(ADDR_SURF_8_BANK));
  1848. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1849. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1850. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1851. NUM_BANKS(ADDR_SURF_8_BANK));
  1852. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1853. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1854. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1855. NUM_BANKS(ADDR_SURF_8_BANK));
  1856. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1857. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1858. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1859. NUM_BANKS(ADDR_SURF_8_BANK));
  1860. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1861. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1862. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1863. NUM_BANKS(ADDR_SURF_8_BANK));
  1864. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1865. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1866. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1867. NUM_BANKS(ADDR_SURF_4_BANK));
  1868. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1869. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  1870. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1871. if (reg_offset != 7)
  1872. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  1873. break;
  1874. case CHIP_TONGA:
  1875. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1876. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1877. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1878. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1879. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1880. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1881. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1882. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1883. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1884. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1885. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1886. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1887. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1888. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1889. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1890. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1891. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1892. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1893. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1894. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1895. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1896. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1897. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1898. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1899. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1900. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1901. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1902. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1903. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1904. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1905. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1906. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1907. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1908. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1909. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1910. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1911. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1912. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1913. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1914. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1915. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1916. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1917. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1918. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1919. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1920. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1921. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1922. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1923. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1924. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1925. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1926. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1927. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1928. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1929. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1930. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1931. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1932. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1933. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1934. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1935. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1936. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1937. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1938. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1939. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1940. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1941. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1942. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1943. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1944. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1945. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1946. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1947. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1948. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1949. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1950. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1951. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1952. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1953. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1954. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1955. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1956. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1957. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1958. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1959. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1960. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1961. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1962. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1963. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1964. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1965. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1966. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1967. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1968. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1969. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1970. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1971. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1972. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1973. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1974. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1975. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1976. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1977. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1978. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1979. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1980. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1981. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1982. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1983. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1984. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1985. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1986. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1987. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1988. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1989. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1990. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1991. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1992. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1993. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1994. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1995. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1996. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1997. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1998. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1999. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2000. NUM_BANKS(ADDR_SURF_16_BANK));
  2001. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2002. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2003. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2004. NUM_BANKS(ADDR_SURF_16_BANK));
  2005. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2006. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2007. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2008. NUM_BANKS(ADDR_SURF_16_BANK));
  2009. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2010. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2011. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2012. NUM_BANKS(ADDR_SURF_16_BANK));
  2013. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2014. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2015. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2016. NUM_BANKS(ADDR_SURF_16_BANK));
  2017. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2018. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2019. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2020. NUM_BANKS(ADDR_SURF_16_BANK));
  2021. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2022. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2023. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2024. NUM_BANKS(ADDR_SURF_16_BANK));
  2025. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2026. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2027. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2028. NUM_BANKS(ADDR_SURF_16_BANK));
  2029. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2030. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2031. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2032. NUM_BANKS(ADDR_SURF_16_BANK));
  2033. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2034. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2035. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2036. NUM_BANKS(ADDR_SURF_16_BANK));
  2037. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2038. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2039. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2040. NUM_BANKS(ADDR_SURF_16_BANK));
  2041. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2042. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2043. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2044. NUM_BANKS(ADDR_SURF_8_BANK));
  2045. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2046. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2047. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2048. NUM_BANKS(ADDR_SURF_4_BANK));
  2049. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2050. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2051. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2052. NUM_BANKS(ADDR_SURF_4_BANK));
  2053. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2054. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2055. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2056. if (reg_offset != 7)
  2057. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2058. break;
  2059. case CHIP_STONEY:
  2060. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2061. PIPE_CONFIG(ADDR_SURF_P2) |
  2062. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2063. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2064. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2065. PIPE_CONFIG(ADDR_SURF_P2) |
  2066. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2067. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2068. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2069. PIPE_CONFIG(ADDR_SURF_P2) |
  2070. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2071. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2072. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2073. PIPE_CONFIG(ADDR_SURF_P2) |
  2074. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2075. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2076. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2077. PIPE_CONFIG(ADDR_SURF_P2) |
  2078. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2079. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2080. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2081. PIPE_CONFIG(ADDR_SURF_P2) |
  2082. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2083. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2084. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2085. PIPE_CONFIG(ADDR_SURF_P2) |
  2086. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2087. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2088. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2089. PIPE_CONFIG(ADDR_SURF_P2));
  2090. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2091. PIPE_CONFIG(ADDR_SURF_P2) |
  2092. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2093. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2094. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2095. PIPE_CONFIG(ADDR_SURF_P2) |
  2096. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2098. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2099. PIPE_CONFIG(ADDR_SURF_P2) |
  2100. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2101. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2102. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2103. PIPE_CONFIG(ADDR_SURF_P2) |
  2104. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2105. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2106. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2107. PIPE_CONFIG(ADDR_SURF_P2) |
  2108. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2109. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2110. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2111. PIPE_CONFIG(ADDR_SURF_P2) |
  2112. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2113. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2114. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2115. PIPE_CONFIG(ADDR_SURF_P2) |
  2116. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2117. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2118. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2119. PIPE_CONFIG(ADDR_SURF_P2) |
  2120. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2121. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2122. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2123. PIPE_CONFIG(ADDR_SURF_P2) |
  2124. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2125. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2126. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2127. PIPE_CONFIG(ADDR_SURF_P2) |
  2128. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2129. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2130. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2131. PIPE_CONFIG(ADDR_SURF_P2) |
  2132. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2133. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2134. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2135. PIPE_CONFIG(ADDR_SURF_P2) |
  2136. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2137. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2138. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2139. PIPE_CONFIG(ADDR_SURF_P2) |
  2140. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2141. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2142. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2143. PIPE_CONFIG(ADDR_SURF_P2) |
  2144. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2145. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2146. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2147. PIPE_CONFIG(ADDR_SURF_P2) |
  2148. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2149. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2150. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2151. PIPE_CONFIG(ADDR_SURF_P2) |
  2152. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2153. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2154. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2155. PIPE_CONFIG(ADDR_SURF_P2) |
  2156. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2157. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2158. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2159. PIPE_CONFIG(ADDR_SURF_P2) |
  2160. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2161. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2162. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2163. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2164. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2165. NUM_BANKS(ADDR_SURF_8_BANK));
  2166. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2167. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2168. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2169. NUM_BANKS(ADDR_SURF_8_BANK));
  2170. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2171. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2172. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2173. NUM_BANKS(ADDR_SURF_8_BANK));
  2174. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2175. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2176. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2177. NUM_BANKS(ADDR_SURF_8_BANK));
  2178. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2179. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2180. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2181. NUM_BANKS(ADDR_SURF_8_BANK));
  2182. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2183. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2184. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2185. NUM_BANKS(ADDR_SURF_8_BANK));
  2186. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2187. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2188. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2189. NUM_BANKS(ADDR_SURF_8_BANK));
  2190. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2191. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2192. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2193. NUM_BANKS(ADDR_SURF_16_BANK));
  2194. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2195. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2196. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2197. NUM_BANKS(ADDR_SURF_16_BANK));
  2198. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2199. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2200. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2201. NUM_BANKS(ADDR_SURF_16_BANK));
  2202. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2203. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2204. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2205. NUM_BANKS(ADDR_SURF_16_BANK));
  2206. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2207. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2208. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2209. NUM_BANKS(ADDR_SURF_16_BANK));
  2210. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2211. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2212. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2213. NUM_BANKS(ADDR_SURF_16_BANK));
  2214. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2215. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2216. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2217. NUM_BANKS(ADDR_SURF_8_BANK));
  2218. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2219. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2220. reg_offset != 23)
  2221. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2222. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2223. if (reg_offset != 7)
  2224. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2225. break;
  2226. default:
  2227. dev_warn(adev->dev,
  2228. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  2229. adev->asic_type);
  2230. case CHIP_CARRIZO:
  2231. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2232. PIPE_CONFIG(ADDR_SURF_P2) |
  2233. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2234. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2235. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2236. PIPE_CONFIG(ADDR_SURF_P2) |
  2237. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2238. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2239. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2240. PIPE_CONFIG(ADDR_SURF_P2) |
  2241. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2242. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2243. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2244. PIPE_CONFIG(ADDR_SURF_P2) |
  2245. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2246. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2247. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2248. PIPE_CONFIG(ADDR_SURF_P2) |
  2249. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2250. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2251. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2252. PIPE_CONFIG(ADDR_SURF_P2) |
  2253. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2254. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2255. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2256. PIPE_CONFIG(ADDR_SURF_P2) |
  2257. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2258. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2259. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2260. PIPE_CONFIG(ADDR_SURF_P2));
  2261. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2262. PIPE_CONFIG(ADDR_SURF_P2) |
  2263. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2264. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2265. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2266. PIPE_CONFIG(ADDR_SURF_P2) |
  2267. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2268. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2269. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2270. PIPE_CONFIG(ADDR_SURF_P2) |
  2271. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2272. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2273. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2274. PIPE_CONFIG(ADDR_SURF_P2) |
  2275. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2276. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2277. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2278. PIPE_CONFIG(ADDR_SURF_P2) |
  2279. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2280. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2281. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2282. PIPE_CONFIG(ADDR_SURF_P2) |
  2283. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2284. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2285. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2286. PIPE_CONFIG(ADDR_SURF_P2) |
  2287. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2288. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2289. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2290. PIPE_CONFIG(ADDR_SURF_P2) |
  2291. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2292. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2293. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2294. PIPE_CONFIG(ADDR_SURF_P2) |
  2295. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2296. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2297. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2298. PIPE_CONFIG(ADDR_SURF_P2) |
  2299. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2300. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2301. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2302. PIPE_CONFIG(ADDR_SURF_P2) |
  2303. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2304. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2305. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2306. PIPE_CONFIG(ADDR_SURF_P2) |
  2307. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2308. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2309. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2310. PIPE_CONFIG(ADDR_SURF_P2) |
  2311. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2312. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2313. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2314. PIPE_CONFIG(ADDR_SURF_P2) |
  2315. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2316. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2317. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2318. PIPE_CONFIG(ADDR_SURF_P2) |
  2319. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2320. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2321. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2322. PIPE_CONFIG(ADDR_SURF_P2) |
  2323. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2324. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2325. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2326. PIPE_CONFIG(ADDR_SURF_P2) |
  2327. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2328. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2329. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2330. PIPE_CONFIG(ADDR_SURF_P2) |
  2331. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2332. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2333. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2334. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2335. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2336. NUM_BANKS(ADDR_SURF_8_BANK));
  2337. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2338. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2339. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2340. NUM_BANKS(ADDR_SURF_8_BANK));
  2341. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2342. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2343. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2344. NUM_BANKS(ADDR_SURF_8_BANK));
  2345. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2346. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2347. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2348. NUM_BANKS(ADDR_SURF_8_BANK));
  2349. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2350. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2351. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2352. NUM_BANKS(ADDR_SURF_8_BANK));
  2353. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2354. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2355. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2356. NUM_BANKS(ADDR_SURF_8_BANK));
  2357. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2358. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2359. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2360. NUM_BANKS(ADDR_SURF_8_BANK));
  2361. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2362. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2363. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2364. NUM_BANKS(ADDR_SURF_16_BANK));
  2365. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2366. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2367. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2368. NUM_BANKS(ADDR_SURF_16_BANK));
  2369. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2370. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2371. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2372. NUM_BANKS(ADDR_SURF_16_BANK));
  2373. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2374. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2375. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2376. NUM_BANKS(ADDR_SURF_16_BANK));
  2377. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2378. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2379. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2380. NUM_BANKS(ADDR_SURF_16_BANK));
  2381. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2382. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2383. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2384. NUM_BANKS(ADDR_SURF_16_BANK));
  2385. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2386. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2387. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2388. NUM_BANKS(ADDR_SURF_8_BANK));
  2389. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2390. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2391. reg_offset != 23)
  2392. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2393. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2394. if (reg_offset != 7)
  2395. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2396. break;
  2397. }
  2398. }
  2399. void gfx_v8_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  2400. {
  2401. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  2402. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  2403. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  2404. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  2405. } else if (se_num == 0xffffffff) {
  2406. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  2407. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  2408. } else if (sh_num == 0xffffffff) {
  2409. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  2410. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  2411. } else {
  2412. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  2413. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  2414. }
  2415. WREG32(mmGRBM_GFX_INDEX, data);
  2416. }
  2417. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  2418. {
  2419. return (u32)((1ULL << bit_width) - 1);
  2420. }
  2421. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  2422. {
  2423. u32 data, mask;
  2424. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  2425. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  2426. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  2427. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  2428. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  2429. adev->gfx.config.max_sh_per_se);
  2430. return (~data) & mask;
  2431. }
  2432. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  2433. {
  2434. int i, j;
  2435. u32 data;
  2436. u32 active_rbs = 0;
  2437. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  2438. adev->gfx.config.max_sh_per_se;
  2439. mutex_lock(&adev->grbm_idx_mutex);
  2440. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2441. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2442. gfx_v8_0_select_se_sh(adev, i, j);
  2443. data = gfx_v8_0_get_rb_active_bitmap(adev);
  2444. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  2445. rb_bitmap_width_per_sh);
  2446. }
  2447. }
  2448. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2449. mutex_unlock(&adev->grbm_idx_mutex);
  2450. adev->gfx.config.backend_enable_mask = active_rbs;
  2451. adev->gfx.config.num_rbs = hweight32(active_rbs);
  2452. }
  2453. /**
  2454. * gfx_v8_0_init_compute_vmid - gart enable
  2455. *
  2456. * @rdev: amdgpu_device pointer
  2457. *
  2458. * Initialize compute vmid sh_mem registers
  2459. *
  2460. */
  2461. #define DEFAULT_SH_MEM_BASES (0x6000)
  2462. #define FIRST_COMPUTE_VMID (8)
  2463. #define LAST_COMPUTE_VMID (16)
  2464. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  2465. {
  2466. int i;
  2467. uint32_t sh_mem_config;
  2468. uint32_t sh_mem_bases;
  2469. /*
  2470. * Configure apertures:
  2471. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  2472. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  2473. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  2474. */
  2475. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  2476. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  2477. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  2478. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  2479. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  2480. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  2481. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  2482. mutex_lock(&adev->srbm_mutex);
  2483. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  2484. vi_srbm_select(adev, 0, 0, 0, i);
  2485. /* CP and shaders */
  2486. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  2487. WREG32(mmSH_MEM_APE1_BASE, 1);
  2488. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  2489. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  2490. }
  2491. vi_srbm_select(adev, 0, 0, 0, 0);
  2492. mutex_unlock(&adev->srbm_mutex);
  2493. }
  2494. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  2495. {
  2496. u32 tmp;
  2497. int i;
  2498. tmp = RREG32(mmGRBM_CNTL);
  2499. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  2500. WREG32(mmGRBM_CNTL, tmp);
  2501. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2502. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2503. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  2504. gfx_v8_0_tiling_mode_table_init(adev);
  2505. gfx_v8_0_setup_rb(adev);
  2506. /* XXX SH_MEM regs */
  2507. /* where to put LDS, scratch, GPUVM in FSA64 space */
  2508. mutex_lock(&adev->srbm_mutex);
  2509. for (i = 0; i < 16; i++) {
  2510. vi_srbm_select(adev, 0, 0, 0, i);
  2511. /* CP and shaders */
  2512. if (i == 0) {
  2513. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  2514. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  2515. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2516. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2517. WREG32(mmSH_MEM_CONFIG, tmp);
  2518. } else {
  2519. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  2520. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  2521. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2522. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2523. WREG32(mmSH_MEM_CONFIG, tmp);
  2524. }
  2525. WREG32(mmSH_MEM_APE1_BASE, 1);
  2526. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  2527. WREG32(mmSH_MEM_BASES, 0);
  2528. }
  2529. vi_srbm_select(adev, 0, 0, 0, 0);
  2530. mutex_unlock(&adev->srbm_mutex);
  2531. gfx_v8_0_init_compute_vmid(adev);
  2532. mutex_lock(&adev->grbm_idx_mutex);
  2533. /*
  2534. * making sure that the following register writes will be broadcasted
  2535. * to all the shaders
  2536. */
  2537. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2538. WREG32(mmPA_SC_FIFO_SIZE,
  2539. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  2540. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  2541. (adev->gfx.config.sc_prim_fifo_size_backend <<
  2542. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  2543. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  2544. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  2545. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  2546. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  2547. mutex_unlock(&adev->grbm_idx_mutex);
  2548. }
  2549. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  2550. {
  2551. u32 i, j, k;
  2552. u32 mask;
  2553. mutex_lock(&adev->grbm_idx_mutex);
  2554. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2555. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2556. gfx_v8_0_select_se_sh(adev, i, j);
  2557. for (k = 0; k < adev->usec_timeout; k++) {
  2558. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  2559. break;
  2560. udelay(1);
  2561. }
  2562. }
  2563. }
  2564. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2565. mutex_unlock(&adev->grbm_idx_mutex);
  2566. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  2567. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  2568. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  2569. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  2570. for (k = 0; k < adev->usec_timeout; k++) {
  2571. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  2572. break;
  2573. udelay(1);
  2574. }
  2575. }
  2576. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2577. bool enable)
  2578. {
  2579. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2580. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  2581. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  2582. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  2583. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  2584. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2585. }
  2586. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  2587. {
  2588. u32 tmp = RREG32(mmRLC_CNTL);
  2589. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  2590. WREG32(mmRLC_CNTL, tmp);
  2591. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2592. gfx_v8_0_wait_for_rlc_serdes(adev);
  2593. }
  2594. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  2595. {
  2596. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  2597. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2598. WREG32(mmGRBM_SOFT_RESET, tmp);
  2599. udelay(50);
  2600. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2601. WREG32(mmGRBM_SOFT_RESET, tmp);
  2602. udelay(50);
  2603. }
  2604. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  2605. {
  2606. u32 tmp = RREG32(mmRLC_CNTL);
  2607. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  2608. WREG32(mmRLC_CNTL, tmp);
  2609. /* carrizo do enable cp interrupt after cp inited */
  2610. if (!(adev->flags & AMD_IS_APU))
  2611. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2612. udelay(50);
  2613. }
  2614. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  2615. {
  2616. const struct rlc_firmware_header_v2_0 *hdr;
  2617. const __le32 *fw_data;
  2618. unsigned i, fw_size;
  2619. if (!adev->gfx.rlc_fw)
  2620. return -EINVAL;
  2621. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  2622. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2623. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  2624. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2625. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2626. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  2627. for (i = 0; i < fw_size; i++)
  2628. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  2629. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  2630. return 0;
  2631. }
  2632. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  2633. {
  2634. int r;
  2635. gfx_v8_0_rlc_stop(adev);
  2636. /* disable CG */
  2637. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  2638. /* disable PG */
  2639. WREG32(mmRLC_PG_CNTL, 0);
  2640. gfx_v8_0_rlc_reset(adev);
  2641. if (!adev->pp_enabled) {
  2642. if (!adev->firmware.smu_load) {
  2643. /* legacy rlc firmware loading */
  2644. r = gfx_v8_0_rlc_load_microcode(adev);
  2645. if (r)
  2646. return r;
  2647. } else {
  2648. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2649. AMDGPU_UCODE_ID_RLC_G);
  2650. if (r)
  2651. return -EINVAL;
  2652. }
  2653. }
  2654. gfx_v8_0_rlc_start(adev);
  2655. return 0;
  2656. }
  2657. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2658. {
  2659. int i;
  2660. u32 tmp = RREG32(mmCP_ME_CNTL);
  2661. if (enable) {
  2662. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  2663. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  2664. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  2665. } else {
  2666. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  2667. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  2668. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  2669. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2670. adev->gfx.gfx_ring[i].ready = false;
  2671. }
  2672. WREG32(mmCP_ME_CNTL, tmp);
  2673. udelay(50);
  2674. }
  2675. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2676. {
  2677. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2678. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2679. const struct gfx_firmware_header_v1_0 *me_hdr;
  2680. const __le32 *fw_data;
  2681. unsigned i, fw_size;
  2682. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2683. return -EINVAL;
  2684. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  2685. adev->gfx.pfp_fw->data;
  2686. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  2687. adev->gfx.ce_fw->data;
  2688. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  2689. adev->gfx.me_fw->data;
  2690. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2691. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2692. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2693. gfx_v8_0_cp_gfx_enable(adev, false);
  2694. /* PFP */
  2695. fw_data = (const __le32 *)
  2696. (adev->gfx.pfp_fw->data +
  2697. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2698. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2699. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2700. for (i = 0; i < fw_size; i++)
  2701. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2702. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2703. /* CE */
  2704. fw_data = (const __le32 *)
  2705. (adev->gfx.ce_fw->data +
  2706. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2707. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2708. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2709. for (i = 0; i < fw_size; i++)
  2710. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2711. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2712. /* ME */
  2713. fw_data = (const __le32 *)
  2714. (adev->gfx.me_fw->data +
  2715. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2716. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2717. WREG32(mmCP_ME_RAM_WADDR, 0);
  2718. for (i = 0; i < fw_size; i++)
  2719. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2720. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2721. return 0;
  2722. }
  2723. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  2724. {
  2725. u32 count = 0;
  2726. const struct cs_section_def *sect = NULL;
  2727. const struct cs_extent_def *ext = NULL;
  2728. /* begin clear state */
  2729. count += 2;
  2730. /* context control state */
  2731. count += 3;
  2732. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2733. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2734. if (sect->id == SECT_CONTEXT)
  2735. count += 2 + ext->reg_count;
  2736. else
  2737. return 0;
  2738. }
  2739. }
  2740. /* pa_sc_raster_config/pa_sc_raster_config1 */
  2741. count += 4;
  2742. /* end clear state */
  2743. count += 2;
  2744. /* clear state */
  2745. count += 2;
  2746. return count;
  2747. }
  2748. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  2749. {
  2750. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2751. const struct cs_section_def *sect = NULL;
  2752. const struct cs_extent_def *ext = NULL;
  2753. int r, i;
  2754. /* init the CP */
  2755. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2756. WREG32(mmCP_ENDIAN_SWAP, 0);
  2757. WREG32(mmCP_DEVICE_ID, 1);
  2758. gfx_v8_0_cp_gfx_enable(adev, true);
  2759. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  2760. if (r) {
  2761. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2762. return r;
  2763. }
  2764. /* clear state buffer */
  2765. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2766. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2767. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2768. amdgpu_ring_write(ring, 0x80000000);
  2769. amdgpu_ring_write(ring, 0x80000000);
  2770. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2771. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2772. if (sect->id == SECT_CONTEXT) {
  2773. amdgpu_ring_write(ring,
  2774. PACKET3(PACKET3_SET_CONTEXT_REG,
  2775. ext->reg_count));
  2776. amdgpu_ring_write(ring,
  2777. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2778. for (i = 0; i < ext->reg_count; i++)
  2779. amdgpu_ring_write(ring, ext->extent[i]);
  2780. }
  2781. }
  2782. }
  2783. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2784. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2785. switch (adev->asic_type) {
  2786. case CHIP_TONGA:
  2787. amdgpu_ring_write(ring, 0x16000012);
  2788. amdgpu_ring_write(ring, 0x0000002A);
  2789. break;
  2790. case CHIP_FIJI:
  2791. amdgpu_ring_write(ring, 0x3a00161a);
  2792. amdgpu_ring_write(ring, 0x0000002e);
  2793. break;
  2794. case CHIP_TOPAZ:
  2795. case CHIP_CARRIZO:
  2796. amdgpu_ring_write(ring, 0x00000002);
  2797. amdgpu_ring_write(ring, 0x00000000);
  2798. break;
  2799. case CHIP_STONEY:
  2800. amdgpu_ring_write(ring, 0x00000000);
  2801. amdgpu_ring_write(ring, 0x00000000);
  2802. break;
  2803. default:
  2804. BUG();
  2805. }
  2806. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2807. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2808. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2809. amdgpu_ring_write(ring, 0);
  2810. /* init the CE partitions */
  2811. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2812. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2813. amdgpu_ring_write(ring, 0x8000);
  2814. amdgpu_ring_write(ring, 0x8000);
  2815. amdgpu_ring_commit(ring);
  2816. return 0;
  2817. }
  2818. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  2819. {
  2820. struct amdgpu_ring *ring;
  2821. u32 tmp;
  2822. u32 rb_bufsz;
  2823. u64 rb_addr, rptr_addr;
  2824. int r;
  2825. /* Set the write pointer delay */
  2826. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2827. /* set the RB to use vmid 0 */
  2828. WREG32(mmCP_RB_VMID, 0);
  2829. /* Set ring buffer size */
  2830. ring = &adev->gfx.gfx_ring[0];
  2831. rb_bufsz = order_base_2(ring->ring_size / 8);
  2832. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2833. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2834. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  2835. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  2836. #ifdef __BIG_ENDIAN
  2837. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2838. #endif
  2839. WREG32(mmCP_RB0_CNTL, tmp);
  2840. /* Initialize the ring buffer's read and write pointers */
  2841. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2842. ring->wptr = 0;
  2843. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2844. /* set the wb address wether it's enabled or not */
  2845. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2846. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2847. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2848. mdelay(1);
  2849. WREG32(mmCP_RB0_CNTL, tmp);
  2850. rb_addr = ring->gpu_addr >> 8;
  2851. WREG32(mmCP_RB0_BASE, rb_addr);
  2852. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2853. /* no gfx doorbells on iceland */
  2854. if (adev->asic_type != CHIP_TOPAZ) {
  2855. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  2856. if (ring->use_doorbell) {
  2857. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2858. DOORBELL_OFFSET, ring->doorbell_index);
  2859. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2860. DOORBELL_EN, 1);
  2861. } else {
  2862. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2863. DOORBELL_EN, 0);
  2864. }
  2865. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  2866. if (adev->asic_type == CHIP_TONGA) {
  2867. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2868. DOORBELL_RANGE_LOWER,
  2869. AMDGPU_DOORBELL_GFX_RING0);
  2870. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2871. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  2872. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2873. }
  2874. }
  2875. /* start the ring */
  2876. gfx_v8_0_cp_gfx_start(adev);
  2877. ring->ready = true;
  2878. r = amdgpu_ring_test_ring(ring);
  2879. if (r) {
  2880. ring->ready = false;
  2881. return r;
  2882. }
  2883. return 0;
  2884. }
  2885. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2886. {
  2887. int i;
  2888. if (enable) {
  2889. WREG32(mmCP_MEC_CNTL, 0);
  2890. } else {
  2891. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2892. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2893. adev->gfx.compute_ring[i].ready = false;
  2894. }
  2895. udelay(50);
  2896. }
  2897. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2898. {
  2899. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2900. const __le32 *fw_data;
  2901. unsigned i, fw_size;
  2902. if (!adev->gfx.mec_fw)
  2903. return -EINVAL;
  2904. gfx_v8_0_cp_compute_enable(adev, false);
  2905. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2906. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2907. fw_data = (const __le32 *)
  2908. (adev->gfx.mec_fw->data +
  2909. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2910. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2911. /* MEC1 */
  2912. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2913. for (i = 0; i < fw_size; i++)
  2914. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  2915. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  2916. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2917. if (adev->gfx.mec2_fw) {
  2918. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2919. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2920. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2921. fw_data = (const __le32 *)
  2922. (adev->gfx.mec2_fw->data +
  2923. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2924. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2925. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2926. for (i = 0; i < fw_size; i++)
  2927. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  2928. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  2929. }
  2930. return 0;
  2931. }
  2932. struct vi_mqd {
  2933. uint32_t header; /* ordinal0 */
  2934. uint32_t compute_dispatch_initiator; /* ordinal1 */
  2935. uint32_t compute_dim_x; /* ordinal2 */
  2936. uint32_t compute_dim_y; /* ordinal3 */
  2937. uint32_t compute_dim_z; /* ordinal4 */
  2938. uint32_t compute_start_x; /* ordinal5 */
  2939. uint32_t compute_start_y; /* ordinal6 */
  2940. uint32_t compute_start_z; /* ordinal7 */
  2941. uint32_t compute_num_thread_x; /* ordinal8 */
  2942. uint32_t compute_num_thread_y; /* ordinal9 */
  2943. uint32_t compute_num_thread_z; /* ordinal10 */
  2944. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  2945. uint32_t compute_perfcount_enable; /* ordinal12 */
  2946. uint32_t compute_pgm_lo; /* ordinal13 */
  2947. uint32_t compute_pgm_hi; /* ordinal14 */
  2948. uint32_t compute_tba_lo; /* ordinal15 */
  2949. uint32_t compute_tba_hi; /* ordinal16 */
  2950. uint32_t compute_tma_lo; /* ordinal17 */
  2951. uint32_t compute_tma_hi; /* ordinal18 */
  2952. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  2953. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  2954. uint32_t compute_vmid; /* ordinal21 */
  2955. uint32_t compute_resource_limits; /* ordinal22 */
  2956. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  2957. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  2958. uint32_t compute_tmpring_size; /* ordinal25 */
  2959. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  2960. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  2961. uint32_t compute_restart_x; /* ordinal28 */
  2962. uint32_t compute_restart_y; /* ordinal29 */
  2963. uint32_t compute_restart_z; /* ordinal30 */
  2964. uint32_t compute_thread_trace_enable; /* ordinal31 */
  2965. uint32_t compute_misc_reserved; /* ordinal32 */
  2966. uint32_t compute_dispatch_id; /* ordinal33 */
  2967. uint32_t compute_threadgroup_id; /* ordinal34 */
  2968. uint32_t compute_relaunch; /* ordinal35 */
  2969. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  2970. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  2971. uint32_t compute_wave_restore_control; /* ordinal38 */
  2972. uint32_t reserved9; /* ordinal39 */
  2973. uint32_t reserved10; /* ordinal40 */
  2974. uint32_t reserved11; /* ordinal41 */
  2975. uint32_t reserved12; /* ordinal42 */
  2976. uint32_t reserved13; /* ordinal43 */
  2977. uint32_t reserved14; /* ordinal44 */
  2978. uint32_t reserved15; /* ordinal45 */
  2979. uint32_t reserved16; /* ordinal46 */
  2980. uint32_t reserved17; /* ordinal47 */
  2981. uint32_t reserved18; /* ordinal48 */
  2982. uint32_t reserved19; /* ordinal49 */
  2983. uint32_t reserved20; /* ordinal50 */
  2984. uint32_t reserved21; /* ordinal51 */
  2985. uint32_t reserved22; /* ordinal52 */
  2986. uint32_t reserved23; /* ordinal53 */
  2987. uint32_t reserved24; /* ordinal54 */
  2988. uint32_t reserved25; /* ordinal55 */
  2989. uint32_t reserved26; /* ordinal56 */
  2990. uint32_t reserved27; /* ordinal57 */
  2991. uint32_t reserved28; /* ordinal58 */
  2992. uint32_t reserved29; /* ordinal59 */
  2993. uint32_t reserved30; /* ordinal60 */
  2994. uint32_t reserved31; /* ordinal61 */
  2995. uint32_t reserved32; /* ordinal62 */
  2996. uint32_t reserved33; /* ordinal63 */
  2997. uint32_t reserved34; /* ordinal64 */
  2998. uint32_t compute_user_data_0; /* ordinal65 */
  2999. uint32_t compute_user_data_1; /* ordinal66 */
  3000. uint32_t compute_user_data_2; /* ordinal67 */
  3001. uint32_t compute_user_data_3; /* ordinal68 */
  3002. uint32_t compute_user_data_4; /* ordinal69 */
  3003. uint32_t compute_user_data_5; /* ordinal70 */
  3004. uint32_t compute_user_data_6; /* ordinal71 */
  3005. uint32_t compute_user_data_7; /* ordinal72 */
  3006. uint32_t compute_user_data_8; /* ordinal73 */
  3007. uint32_t compute_user_data_9; /* ordinal74 */
  3008. uint32_t compute_user_data_10; /* ordinal75 */
  3009. uint32_t compute_user_data_11; /* ordinal76 */
  3010. uint32_t compute_user_data_12; /* ordinal77 */
  3011. uint32_t compute_user_data_13; /* ordinal78 */
  3012. uint32_t compute_user_data_14; /* ordinal79 */
  3013. uint32_t compute_user_data_15; /* ordinal80 */
  3014. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  3015. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  3016. uint32_t reserved35; /* ordinal83 */
  3017. uint32_t reserved36; /* ordinal84 */
  3018. uint32_t reserved37; /* ordinal85 */
  3019. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  3020. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  3021. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  3022. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  3023. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  3024. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  3025. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  3026. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  3027. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  3028. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  3029. uint32_t reserved38; /* ordinal96 */
  3030. uint32_t reserved39; /* ordinal97 */
  3031. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  3032. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  3033. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  3034. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  3035. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  3036. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  3037. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  3038. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  3039. uint32_t reserved40; /* ordinal106 */
  3040. uint32_t reserved41; /* ordinal107 */
  3041. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  3042. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  3043. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  3044. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  3045. uint32_t reserved42; /* ordinal112 */
  3046. uint32_t reserved43; /* ordinal113 */
  3047. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  3048. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  3049. uint32_t cp_packet_id_lo; /* ordinal116 */
  3050. uint32_t cp_packet_id_hi; /* ordinal117 */
  3051. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  3052. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  3053. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  3054. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  3055. uint32_t gds_save_mask_lo; /* ordinal122 */
  3056. uint32_t gds_save_mask_hi; /* ordinal123 */
  3057. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  3058. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  3059. uint32_t reserved44; /* ordinal126 */
  3060. uint32_t reserved45; /* ordinal127 */
  3061. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  3062. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  3063. uint32_t cp_hqd_active; /* ordinal130 */
  3064. uint32_t cp_hqd_vmid; /* ordinal131 */
  3065. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  3066. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  3067. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  3068. uint32_t cp_hqd_quantum; /* ordinal135 */
  3069. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  3070. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  3071. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  3072. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  3073. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  3074. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  3075. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  3076. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  3077. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  3078. uint32_t cp_hqd_pq_control; /* ordinal145 */
  3079. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  3080. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  3081. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  3082. uint32_t cp_hqd_ib_control; /* ordinal149 */
  3083. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  3084. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  3085. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  3086. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  3087. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  3088. uint32_t cp_hqd_msg_type; /* ordinal155 */
  3089. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  3090. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  3091. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  3092. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  3093. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  3094. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  3095. uint32_t cp_mqd_control; /* ordinal162 */
  3096. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  3097. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  3098. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  3099. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  3100. uint32_t cp_hqd_eop_control; /* ordinal167 */
  3101. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  3102. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  3103. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  3104. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  3105. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  3106. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  3107. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  3108. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  3109. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  3110. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  3111. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  3112. uint32_t cp_hqd_error; /* ordinal179 */
  3113. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  3114. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  3115. uint32_t reserved46; /* ordinal182 */
  3116. uint32_t reserved47; /* ordinal183 */
  3117. uint32_t reserved48; /* ordinal184 */
  3118. uint32_t reserved49; /* ordinal185 */
  3119. uint32_t reserved50; /* ordinal186 */
  3120. uint32_t reserved51; /* ordinal187 */
  3121. uint32_t reserved52; /* ordinal188 */
  3122. uint32_t reserved53; /* ordinal189 */
  3123. uint32_t reserved54; /* ordinal190 */
  3124. uint32_t reserved55; /* ordinal191 */
  3125. uint32_t iqtimer_pkt_header; /* ordinal192 */
  3126. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  3127. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  3128. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  3129. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  3130. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  3131. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  3132. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  3133. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  3134. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  3135. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  3136. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  3137. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  3138. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  3139. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  3140. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  3141. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  3142. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  3143. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  3144. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  3145. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  3146. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  3147. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  3148. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  3149. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  3150. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  3151. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  3152. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  3153. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  3154. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  3155. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  3156. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  3157. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  3158. uint32_t reserved56; /* ordinal225 */
  3159. uint32_t reserved57; /* ordinal226 */
  3160. uint32_t reserved58; /* ordinal227 */
  3161. uint32_t set_resources_header; /* ordinal228 */
  3162. uint32_t set_resources_dw1; /* ordinal229 */
  3163. uint32_t set_resources_dw2; /* ordinal230 */
  3164. uint32_t set_resources_dw3; /* ordinal231 */
  3165. uint32_t set_resources_dw4; /* ordinal232 */
  3166. uint32_t set_resources_dw5; /* ordinal233 */
  3167. uint32_t set_resources_dw6; /* ordinal234 */
  3168. uint32_t set_resources_dw7; /* ordinal235 */
  3169. uint32_t reserved59; /* ordinal236 */
  3170. uint32_t reserved60; /* ordinal237 */
  3171. uint32_t reserved61; /* ordinal238 */
  3172. uint32_t reserved62; /* ordinal239 */
  3173. uint32_t reserved63; /* ordinal240 */
  3174. uint32_t reserved64; /* ordinal241 */
  3175. uint32_t reserved65; /* ordinal242 */
  3176. uint32_t reserved66; /* ordinal243 */
  3177. uint32_t reserved67; /* ordinal244 */
  3178. uint32_t reserved68; /* ordinal245 */
  3179. uint32_t reserved69; /* ordinal246 */
  3180. uint32_t reserved70; /* ordinal247 */
  3181. uint32_t reserved71; /* ordinal248 */
  3182. uint32_t reserved72; /* ordinal249 */
  3183. uint32_t reserved73; /* ordinal250 */
  3184. uint32_t reserved74; /* ordinal251 */
  3185. uint32_t reserved75; /* ordinal252 */
  3186. uint32_t reserved76; /* ordinal253 */
  3187. uint32_t reserved77; /* ordinal254 */
  3188. uint32_t reserved78; /* ordinal255 */
  3189. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  3190. };
  3191. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  3192. {
  3193. int i, r;
  3194. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3195. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3196. if (ring->mqd_obj) {
  3197. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3198. if (unlikely(r != 0))
  3199. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  3200. amdgpu_bo_unpin(ring->mqd_obj);
  3201. amdgpu_bo_unreserve(ring->mqd_obj);
  3202. amdgpu_bo_unref(&ring->mqd_obj);
  3203. ring->mqd_obj = NULL;
  3204. }
  3205. }
  3206. }
  3207. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  3208. {
  3209. int r, i, j;
  3210. u32 tmp;
  3211. bool use_doorbell = true;
  3212. u64 hqd_gpu_addr;
  3213. u64 mqd_gpu_addr;
  3214. u64 eop_gpu_addr;
  3215. u64 wb_gpu_addr;
  3216. u32 *buf;
  3217. struct vi_mqd *mqd;
  3218. /* init the pipes */
  3219. mutex_lock(&adev->srbm_mutex);
  3220. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  3221. int me = (i < 4) ? 1 : 2;
  3222. int pipe = (i < 4) ? i : (i - 4);
  3223. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  3224. eop_gpu_addr >>= 8;
  3225. vi_srbm_select(adev, me, pipe, 0, 0);
  3226. /* write the EOP addr */
  3227. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  3228. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  3229. /* set the VMID assigned */
  3230. WREG32(mmCP_HQD_VMID, 0);
  3231. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3232. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  3233. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  3234. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  3235. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  3236. }
  3237. vi_srbm_select(adev, 0, 0, 0, 0);
  3238. mutex_unlock(&adev->srbm_mutex);
  3239. /* init the queues. Just two for now. */
  3240. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3241. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3242. if (ring->mqd_obj == NULL) {
  3243. r = amdgpu_bo_create(adev,
  3244. sizeof(struct vi_mqd),
  3245. PAGE_SIZE, true,
  3246. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  3247. NULL, &ring->mqd_obj);
  3248. if (r) {
  3249. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  3250. return r;
  3251. }
  3252. }
  3253. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3254. if (unlikely(r != 0)) {
  3255. gfx_v8_0_cp_compute_fini(adev);
  3256. return r;
  3257. }
  3258. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  3259. &mqd_gpu_addr);
  3260. if (r) {
  3261. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  3262. gfx_v8_0_cp_compute_fini(adev);
  3263. return r;
  3264. }
  3265. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  3266. if (r) {
  3267. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  3268. gfx_v8_0_cp_compute_fini(adev);
  3269. return r;
  3270. }
  3271. /* init the mqd struct */
  3272. memset(buf, 0, sizeof(struct vi_mqd));
  3273. mqd = (struct vi_mqd *)buf;
  3274. mqd->header = 0xC0310800;
  3275. mqd->compute_pipelinestat_enable = 0x00000001;
  3276. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  3277. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  3278. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  3279. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  3280. mqd->compute_misc_reserved = 0x00000003;
  3281. mutex_lock(&adev->srbm_mutex);
  3282. vi_srbm_select(adev, ring->me,
  3283. ring->pipe,
  3284. ring->queue, 0);
  3285. /* disable wptr polling */
  3286. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  3287. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  3288. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  3289. mqd->cp_hqd_eop_base_addr_lo =
  3290. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  3291. mqd->cp_hqd_eop_base_addr_hi =
  3292. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  3293. /* enable doorbell? */
  3294. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  3295. if (use_doorbell) {
  3296. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3297. } else {
  3298. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3299. }
  3300. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  3301. mqd->cp_hqd_pq_doorbell_control = tmp;
  3302. /* disable the queue if it's active */
  3303. mqd->cp_hqd_dequeue_request = 0;
  3304. mqd->cp_hqd_pq_rptr = 0;
  3305. mqd->cp_hqd_pq_wptr= 0;
  3306. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  3307. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  3308. for (j = 0; j < adev->usec_timeout; j++) {
  3309. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  3310. break;
  3311. udelay(1);
  3312. }
  3313. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  3314. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  3315. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  3316. }
  3317. /* set the pointer to the MQD */
  3318. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  3319. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3320. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  3321. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  3322. /* set MQD vmid to 0 */
  3323. tmp = RREG32(mmCP_MQD_CONTROL);
  3324. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  3325. WREG32(mmCP_MQD_CONTROL, tmp);
  3326. mqd->cp_mqd_control = tmp;
  3327. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3328. hqd_gpu_addr = ring->gpu_addr >> 8;
  3329. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  3330. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3331. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  3332. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  3333. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3334. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  3335. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  3336. (order_base_2(ring->ring_size / 4) - 1));
  3337. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  3338. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  3339. #ifdef __BIG_ENDIAN
  3340. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  3341. #endif
  3342. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  3343. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  3344. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  3345. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  3346. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  3347. mqd->cp_hqd_pq_control = tmp;
  3348. /* set the wb address wether it's enabled or not */
  3349. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3350. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  3351. mqd->cp_hqd_pq_rptr_report_addr_hi =
  3352. upper_32_bits(wb_gpu_addr) & 0xffff;
  3353. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  3354. mqd->cp_hqd_pq_rptr_report_addr_lo);
  3355. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  3356. mqd->cp_hqd_pq_rptr_report_addr_hi);
  3357. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  3358. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3359. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  3360. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3361. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  3362. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  3363. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  3364. /* enable the doorbell if requested */
  3365. if (use_doorbell) {
  3366. if ((adev->asic_type == CHIP_CARRIZO) ||
  3367. (adev->asic_type == CHIP_FIJI) ||
  3368. (adev->asic_type == CHIP_STONEY)) {
  3369. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  3370. AMDGPU_DOORBELL_KIQ << 2);
  3371. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  3372. AMDGPU_DOORBELL_MEC_RING7 << 2);
  3373. }
  3374. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  3375. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  3376. DOORBELL_OFFSET, ring->doorbell_index);
  3377. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3378. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  3379. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  3380. mqd->cp_hqd_pq_doorbell_control = tmp;
  3381. } else {
  3382. mqd->cp_hqd_pq_doorbell_control = 0;
  3383. }
  3384. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  3385. mqd->cp_hqd_pq_doorbell_control);
  3386. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3387. ring->wptr = 0;
  3388. mqd->cp_hqd_pq_wptr = ring->wptr;
  3389. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  3390. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  3391. /* set the vmid for the queue */
  3392. mqd->cp_hqd_vmid = 0;
  3393. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  3394. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  3395. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  3396. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  3397. mqd->cp_hqd_persistent_state = tmp;
  3398. if (adev->asic_type == CHIP_STONEY) {
  3399. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  3400. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  3401. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  3402. }
  3403. /* activate the queue */
  3404. mqd->cp_hqd_active = 1;
  3405. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  3406. vi_srbm_select(adev, 0, 0, 0, 0);
  3407. mutex_unlock(&adev->srbm_mutex);
  3408. amdgpu_bo_kunmap(ring->mqd_obj);
  3409. amdgpu_bo_unreserve(ring->mqd_obj);
  3410. }
  3411. if (use_doorbell) {
  3412. tmp = RREG32(mmCP_PQ_STATUS);
  3413. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  3414. WREG32(mmCP_PQ_STATUS, tmp);
  3415. }
  3416. gfx_v8_0_cp_compute_enable(adev, true);
  3417. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3418. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3419. ring->ready = true;
  3420. r = amdgpu_ring_test_ring(ring);
  3421. if (r)
  3422. ring->ready = false;
  3423. }
  3424. return 0;
  3425. }
  3426. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  3427. {
  3428. int r;
  3429. if (!(adev->flags & AMD_IS_APU))
  3430. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3431. if (!adev->pp_enabled) {
  3432. if (!adev->firmware.smu_load) {
  3433. /* legacy firmware loading */
  3434. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  3435. if (r)
  3436. return r;
  3437. r = gfx_v8_0_cp_compute_load_microcode(adev);
  3438. if (r)
  3439. return r;
  3440. } else {
  3441. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3442. AMDGPU_UCODE_ID_CP_CE);
  3443. if (r)
  3444. return -EINVAL;
  3445. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3446. AMDGPU_UCODE_ID_CP_PFP);
  3447. if (r)
  3448. return -EINVAL;
  3449. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3450. AMDGPU_UCODE_ID_CP_ME);
  3451. if (r)
  3452. return -EINVAL;
  3453. if (adev->asic_type == CHIP_TOPAZ) {
  3454. r = gfx_v8_0_cp_compute_load_microcode(adev);
  3455. if (r)
  3456. return r;
  3457. } else {
  3458. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3459. AMDGPU_UCODE_ID_CP_MEC1);
  3460. if (r)
  3461. return -EINVAL;
  3462. }
  3463. }
  3464. }
  3465. r = gfx_v8_0_cp_gfx_resume(adev);
  3466. if (r)
  3467. return r;
  3468. r = gfx_v8_0_cp_compute_resume(adev);
  3469. if (r)
  3470. return r;
  3471. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3472. return 0;
  3473. }
  3474. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  3475. {
  3476. gfx_v8_0_cp_gfx_enable(adev, enable);
  3477. gfx_v8_0_cp_compute_enable(adev, enable);
  3478. }
  3479. static int gfx_v8_0_hw_init(void *handle)
  3480. {
  3481. int r;
  3482. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3483. gfx_v8_0_init_golden_registers(adev);
  3484. gfx_v8_0_gpu_init(adev);
  3485. r = gfx_v8_0_rlc_resume(adev);
  3486. if (r)
  3487. return r;
  3488. r = gfx_v8_0_cp_resume(adev);
  3489. if (r)
  3490. return r;
  3491. return r;
  3492. }
  3493. static int gfx_v8_0_hw_fini(void *handle)
  3494. {
  3495. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3496. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  3497. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  3498. gfx_v8_0_cp_enable(adev, false);
  3499. gfx_v8_0_rlc_stop(adev);
  3500. gfx_v8_0_cp_compute_fini(adev);
  3501. return 0;
  3502. }
  3503. static int gfx_v8_0_suspend(void *handle)
  3504. {
  3505. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3506. return gfx_v8_0_hw_fini(adev);
  3507. }
  3508. static int gfx_v8_0_resume(void *handle)
  3509. {
  3510. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3511. return gfx_v8_0_hw_init(adev);
  3512. }
  3513. static bool gfx_v8_0_is_idle(void *handle)
  3514. {
  3515. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3516. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  3517. return false;
  3518. else
  3519. return true;
  3520. }
  3521. static int gfx_v8_0_wait_for_idle(void *handle)
  3522. {
  3523. unsigned i;
  3524. u32 tmp;
  3525. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3526. for (i = 0; i < adev->usec_timeout; i++) {
  3527. /* read MC_STATUS */
  3528. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  3529. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  3530. return 0;
  3531. udelay(1);
  3532. }
  3533. return -ETIMEDOUT;
  3534. }
  3535. static void gfx_v8_0_print_status(void *handle)
  3536. {
  3537. int i;
  3538. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3539. dev_info(adev->dev, "GFX 8.x registers\n");
  3540. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  3541. RREG32(mmGRBM_STATUS));
  3542. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  3543. RREG32(mmGRBM_STATUS2));
  3544. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3545. RREG32(mmGRBM_STATUS_SE0));
  3546. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3547. RREG32(mmGRBM_STATUS_SE1));
  3548. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3549. RREG32(mmGRBM_STATUS_SE2));
  3550. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3551. RREG32(mmGRBM_STATUS_SE3));
  3552. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  3553. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3554. RREG32(mmCP_STALLED_STAT1));
  3555. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3556. RREG32(mmCP_STALLED_STAT2));
  3557. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3558. RREG32(mmCP_STALLED_STAT3));
  3559. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3560. RREG32(mmCP_CPF_BUSY_STAT));
  3561. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3562. RREG32(mmCP_CPF_STALLED_STAT1));
  3563. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  3564. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  3565. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3566. RREG32(mmCP_CPC_STALLED_STAT1));
  3567. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  3568. for (i = 0; i < 32; i++) {
  3569. dev_info(adev->dev, " GB_TILE_MODE%d=0x%08X\n",
  3570. i, RREG32(mmGB_TILE_MODE0 + (i * 4)));
  3571. }
  3572. for (i = 0; i < 16; i++) {
  3573. dev_info(adev->dev, " GB_MACROTILE_MODE%d=0x%08X\n",
  3574. i, RREG32(mmGB_MACROTILE_MODE0 + (i * 4)));
  3575. }
  3576. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3577. dev_info(adev->dev, " se: %d\n", i);
  3578. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  3579. dev_info(adev->dev, " PA_SC_RASTER_CONFIG=0x%08X\n",
  3580. RREG32(mmPA_SC_RASTER_CONFIG));
  3581. dev_info(adev->dev, " PA_SC_RASTER_CONFIG_1=0x%08X\n",
  3582. RREG32(mmPA_SC_RASTER_CONFIG_1));
  3583. }
  3584. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3585. dev_info(adev->dev, " GB_ADDR_CONFIG=0x%08X\n",
  3586. RREG32(mmGB_ADDR_CONFIG));
  3587. dev_info(adev->dev, " HDP_ADDR_CONFIG=0x%08X\n",
  3588. RREG32(mmHDP_ADDR_CONFIG));
  3589. dev_info(adev->dev, " DMIF_ADDR_CALC=0x%08X\n",
  3590. RREG32(mmDMIF_ADDR_CALC));
  3591. dev_info(adev->dev, " CP_MEQ_THRESHOLDS=0x%08X\n",
  3592. RREG32(mmCP_MEQ_THRESHOLDS));
  3593. dev_info(adev->dev, " SX_DEBUG_1=0x%08X\n",
  3594. RREG32(mmSX_DEBUG_1));
  3595. dev_info(adev->dev, " TA_CNTL_AUX=0x%08X\n",
  3596. RREG32(mmTA_CNTL_AUX));
  3597. dev_info(adev->dev, " SPI_CONFIG_CNTL=0x%08X\n",
  3598. RREG32(mmSPI_CONFIG_CNTL));
  3599. dev_info(adev->dev, " SQ_CONFIG=0x%08X\n",
  3600. RREG32(mmSQ_CONFIG));
  3601. dev_info(adev->dev, " DB_DEBUG=0x%08X\n",
  3602. RREG32(mmDB_DEBUG));
  3603. dev_info(adev->dev, " DB_DEBUG2=0x%08X\n",
  3604. RREG32(mmDB_DEBUG2));
  3605. dev_info(adev->dev, " DB_DEBUG3=0x%08X\n",
  3606. RREG32(mmDB_DEBUG3));
  3607. dev_info(adev->dev, " CB_HW_CONTROL=0x%08X\n",
  3608. RREG32(mmCB_HW_CONTROL));
  3609. dev_info(adev->dev, " SPI_CONFIG_CNTL_1=0x%08X\n",
  3610. RREG32(mmSPI_CONFIG_CNTL_1));
  3611. dev_info(adev->dev, " PA_SC_FIFO_SIZE=0x%08X\n",
  3612. RREG32(mmPA_SC_FIFO_SIZE));
  3613. dev_info(adev->dev, " VGT_NUM_INSTANCES=0x%08X\n",
  3614. RREG32(mmVGT_NUM_INSTANCES));
  3615. dev_info(adev->dev, " CP_PERFMON_CNTL=0x%08X\n",
  3616. RREG32(mmCP_PERFMON_CNTL));
  3617. dev_info(adev->dev, " PA_SC_FORCE_EOV_MAX_CNTS=0x%08X\n",
  3618. RREG32(mmPA_SC_FORCE_EOV_MAX_CNTS));
  3619. dev_info(adev->dev, " VGT_CACHE_INVALIDATION=0x%08X\n",
  3620. RREG32(mmVGT_CACHE_INVALIDATION));
  3621. dev_info(adev->dev, " VGT_GS_VERTEX_REUSE=0x%08X\n",
  3622. RREG32(mmVGT_GS_VERTEX_REUSE));
  3623. dev_info(adev->dev, " PA_SC_LINE_STIPPLE_STATE=0x%08X\n",
  3624. RREG32(mmPA_SC_LINE_STIPPLE_STATE));
  3625. dev_info(adev->dev, " PA_CL_ENHANCE=0x%08X\n",
  3626. RREG32(mmPA_CL_ENHANCE));
  3627. dev_info(adev->dev, " PA_SC_ENHANCE=0x%08X\n",
  3628. RREG32(mmPA_SC_ENHANCE));
  3629. dev_info(adev->dev, " CP_ME_CNTL=0x%08X\n",
  3630. RREG32(mmCP_ME_CNTL));
  3631. dev_info(adev->dev, " CP_MAX_CONTEXT=0x%08X\n",
  3632. RREG32(mmCP_MAX_CONTEXT));
  3633. dev_info(adev->dev, " CP_ENDIAN_SWAP=0x%08X\n",
  3634. RREG32(mmCP_ENDIAN_SWAP));
  3635. dev_info(adev->dev, " CP_DEVICE_ID=0x%08X\n",
  3636. RREG32(mmCP_DEVICE_ID));
  3637. dev_info(adev->dev, " CP_SEM_WAIT_TIMER=0x%08X\n",
  3638. RREG32(mmCP_SEM_WAIT_TIMER));
  3639. dev_info(adev->dev, " CP_RB_WPTR_DELAY=0x%08X\n",
  3640. RREG32(mmCP_RB_WPTR_DELAY));
  3641. dev_info(adev->dev, " CP_RB_VMID=0x%08X\n",
  3642. RREG32(mmCP_RB_VMID));
  3643. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3644. RREG32(mmCP_RB0_CNTL));
  3645. dev_info(adev->dev, " CP_RB0_WPTR=0x%08X\n",
  3646. RREG32(mmCP_RB0_WPTR));
  3647. dev_info(adev->dev, " CP_RB0_RPTR_ADDR=0x%08X\n",
  3648. RREG32(mmCP_RB0_RPTR_ADDR));
  3649. dev_info(adev->dev, " CP_RB0_RPTR_ADDR_HI=0x%08X\n",
  3650. RREG32(mmCP_RB0_RPTR_ADDR_HI));
  3651. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3652. RREG32(mmCP_RB0_CNTL));
  3653. dev_info(adev->dev, " CP_RB0_BASE=0x%08X\n",
  3654. RREG32(mmCP_RB0_BASE));
  3655. dev_info(adev->dev, " CP_RB0_BASE_HI=0x%08X\n",
  3656. RREG32(mmCP_RB0_BASE_HI));
  3657. dev_info(adev->dev, " CP_MEC_CNTL=0x%08X\n",
  3658. RREG32(mmCP_MEC_CNTL));
  3659. dev_info(adev->dev, " CP_CPF_DEBUG=0x%08X\n",
  3660. RREG32(mmCP_CPF_DEBUG));
  3661. dev_info(adev->dev, " SCRATCH_ADDR=0x%08X\n",
  3662. RREG32(mmSCRATCH_ADDR));
  3663. dev_info(adev->dev, " SCRATCH_UMSK=0x%08X\n",
  3664. RREG32(mmSCRATCH_UMSK));
  3665. dev_info(adev->dev, " CP_INT_CNTL_RING0=0x%08X\n",
  3666. RREG32(mmCP_INT_CNTL_RING0));
  3667. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3668. RREG32(mmRLC_LB_CNTL));
  3669. dev_info(adev->dev, " RLC_CNTL=0x%08X\n",
  3670. RREG32(mmRLC_CNTL));
  3671. dev_info(adev->dev, " RLC_CGCG_CGLS_CTRL=0x%08X\n",
  3672. RREG32(mmRLC_CGCG_CGLS_CTRL));
  3673. dev_info(adev->dev, " RLC_LB_CNTR_INIT=0x%08X\n",
  3674. RREG32(mmRLC_LB_CNTR_INIT));
  3675. dev_info(adev->dev, " RLC_LB_CNTR_MAX=0x%08X\n",
  3676. RREG32(mmRLC_LB_CNTR_MAX));
  3677. dev_info(adev->dev, " RLC_LB_INIT_CU_MASK=0x%08X\n",
  3678. RREG32(mmRLC_LB_INIT_CU_MASK));
  3679. dev_info(adev->dev, " RLC_LB_PARAMS=0x%08X\n",
  3680. RREG32(mmRLC_LB_PARAMS));
  3681. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3682. RREG32(mmRLC_LB_CNTL));
  3683. dev_info(adev->dev, " RLC_MC_CNTL=0x%08X\n",
  3684. RREG32(mmRLC_MC_CNTL));
  3685. dev_info(adev->dev, " RLC_UCODE_CNTL=0x%08X\n",
  3686. RREG32(mmRLC_UCODE_CNTL));
  3687. mutex_lock(&adev->srbm_mutex);
  3688. for (i = 0; i < 16; i++) {
  3689. vi_srbm_select(adev, 0, 0, 0, i);
  3690. dev_info(adev->dev, " VM %d:\n", i);
  3691. dev_info(adev->dev, " SH_MEM_CONFIG=0x%08X\n",
  3692. RREG32(mmSH_MEM_CONFIG));
  3693. dev_info(adev->dev, " SH_MEM_APE1_BASE=0x%08X\n",
  3694. RREG32(mmSH_MEM_APE1_BASE));
  3695. dev_info(adev->dev, " SH_MEM_APE1_LIMIT=0x%08X\n",
  3696. RREG32(mmSH_MEM_APE1_LIMIT));
  3697. dev_info(adev->dev, " SH_MEM_BASES=0x%08X\n",
  3698. RREG32(mmSH_MEM_BASES));
  3699. }
  3700. vi_srbm_select(adev, 0, 0, 0, 0);
  3701. mutex_unlock(&adev->srbm_mutex);
  3702. }
  3703. static int gfx_v8_0_soft_reset(void *handle)
  3704. {
  3705. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3706. u32 tmp;
  3707. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3708. /* GRBM_STATUS */
  3709. tmp = RREG32(mmGRBM_STATUS);
  3710. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  3711. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  3712. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  3713. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  3714. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  3715. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  3716. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3717. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3718. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3719. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  3720. }
  3721. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  3722. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3723. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3724. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3725. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3726. }
  3727. /* GRBM_STATUS2 */
  3728. tmp = RREG32(mmGRBM_STATUS2);
  3729. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  3730. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3731. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3732. /* SRBM_STATUS */
  3733. tmp = RREG32(mmSRBM_STATUS);
  3734. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  3735. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3736. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3737. if (grbm_soft_reset || srbm_soft_reset) {
  3738. gfx_v8_0_print_status((void *)adev);
  3739. /* stop the rlc */
  3740. gfx_v8_0_rlc_stop(adev);
  3741. /* Disable GFX parsing/prefetching */
  3742. gfx_v8_0_cp_gfx_enable(adev, false);
  3743. /* Disable MEC parsing/prefetching */
  3744. gfx_v8_0_cp_compute_enable(adev, false);
  3745. if (grbm_soft_reset || srbm_soft_reset) {
  3746. tmp = RREG32(mmGMCON_DEBUG);
  3747. tmp = REG_SET_FIELD(tmp,
  3748. GMCON_DEBUG, GFX_STALL, 1);
  3749. tmp = REG_SET_FIELD(tmp,
  3750. GMCON_DEBUG, GFX_CLEAR, 1);
  3751. WREG32(mmGMCON_DEBUG, tmp);
  3752. udelay(50);
  3753. }
  3754. if (grbm_soft_reset) {
  3755. tmp = RREG32(mmGRBM_SOFT_RESET);
  3756. tmp |= grbm_soft_reset;
  3757. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3758. WREG32(mmGRBM_SOFT_RESET, tmp);
  3759. tmp = RREG32(mmGRBM_SOFT_RESET);
  3760. udelay(50);
  3761. tmp &= ~grbm_soft_reset;
  3762. WREG32(mmGRBM_SOFT_RESET, tmp);
  3763. tmp = RREG32(mmGRBM_SOFT_RESET);
  3764. }
  3765. if (srbm_soft_reset) {
  3766. tmp = RREG32(mmSRBM_SOFT_RESET);
  3767. tmp |= srbm_soft_reset;
  3768. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3769. WREG32(mmSRBM_SOFT_RESET, tmp);
  3770. tmp = RREG32(mmSRBM_SOFT_RESET);
  3771. udelay(50);
  3772. tmp &= ~srbm_soft_reset;
  3773. WREG32(mmSRBM_SOFT_RESET, tmp);
  3774. tmp = RREG32(mmSRBM_SOFT_RESET);
  3775. }
  3776. if (grbm_soft_reset || srbm_soft_reset) {
  3777. tmp = RREG32(mmGMCON_DEBUG);
  3778. tmp = REG_SET_FIELD(tmp,
  3779. GMCON_DEBUG, GFX_STALL, 0);
  3780. tmp = REG_SET_FIELD(tmp,
  3781. GMCON_DEBUG, GFX_CLEAR, 0);
  3782. WREG32(mmGMCON_DEBUG, tmp);
  3783. }
  3784. /* Wait a little for things to settle down */
  3785. udelay(50);
  3786. gfx_v8_0_print_status((void *)adev);
  3787. }
  3788. return 0;
  3789. }
  3790. /**
  3791. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3792. *
  3793. * @adev: amdgpu_device pointer
  3794. *
  3795. * Fetches a GPU clock counter snapshot.
  3796. * Returns the 64 bit clock counter snapshot.
  3797. */
  3798. uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3799. {
  3800. uint64_t clock;
  3801. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3802. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3803. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3804. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3805. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3806. return clock;
  3807. }
  3808. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3809. uint32_t vmid,
  3810. uint32_t gds_base, uint32_t gds_size,
  3811. uint32_t gws_base, uint32_t gws_size,
  3812. uint32_t oa_base, uint32_t oa_size)
  3813. {
  3814. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3815. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3816. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3817. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3818. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3819. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3820. /* GDS Base */
  3821. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3822. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3823. WRITE_DATA_DST_SEL(0)));
  3824. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3825. amdgpu_ring_write(ring, 0);
  3826. amdgpu_ring_write(ring, gds_base);
  3827. /* GDS Size */
  3828. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3829. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3830. WRITE_DATA_DST_SEL(0)));
  3831. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3832. amdgpu_ring_write(ring, 0);
  3833. amdgpu_ring_write(ring, gds_size);
  3834. /* GWS */
  3835. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3836. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3837. WRITE_DATA_DST_SEL(0)));
  3838. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3839. amdgpu_ring_write(ring, 0);
  3840. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3841. /* OA */
  3842. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3843. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3844. WRITE_DATA_DST_SEL(0)));
  3845. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3846. amdgpu_ring_write(ring, 0);
  3847. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3848. }
  3849. static int gfx_v8_0_early_init(void *handle)
  3850. {
  3851. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3852. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  3853. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  3854. gfx_v8_0_set_ring_funcs(adev);
  3855. gfx_v8_0_set_irq_funcs(adev);
  3856. gfx_v8_0_set_gds_init(adev);
  3857. return 0;
  3858. }
  3859. static int gfx_v8_0_late_init(void *handle)
  3860. {
  3861. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3862. int r;
  3863. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  3864. if (r)
  3865. return r;
  3866. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  3867. if (r)
  3868. return r;
  3869. /* requires IBs so do in late init after IB pool is initialized */
  3870. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  3871. if (r)
  3872. return r;
  3873. return 0;
  3874. }
  3875. static int gfx_v8_0_set_powergating_state(void *handle,
  3876. enum amd_powergating_state state)
  3877. {
  3878. return 0;
  3879. }
  3880. static void fiji_send_serdes_cmd(struct amdgpu_device *adev,
  3881. uint32_t reg_addr, uint32_t cmd)
  3882. {
  3883. uint32_t data;
  3884. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3885. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3886. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3887. data = RREG32(mmRLC_SERDES_WR_CTRL);
  3888. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  3889. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  3890. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  3891. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  3892. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  3893. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  3894. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  3895. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  3896. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  3897. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  3898. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  3899. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  3900. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  3901. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  3902. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  3903. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3904. }
  3905. static void fiji_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  3906. bool enable)
  3907. {
  3908. uint32_t temp, data;
  3909. /* It is disabled by HW by default */
  3910. if (enable) {
  3911. /* 1 - RLC memory Light sleep */
  3912. temp = data = RREG32(mmRLC_MEM_SLP_CNTL);
  3913. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3914. if (temp != data)
  3915. WREG32(mmRLC_MEM_SLP_CNTL, data);
  3916. /* 2 - CP memory Light sleep */
  3917. temp = data = RREG32(mmCP_MEM_SLP_CNTL);
  3918. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3919. if (temp != data)
  3920. WREG32(mmCP_MEM_SLP_CNTL, data);
  3921. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  3922. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3923. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  3924. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  3925. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  3926. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  3927. if (temp != data)
  3928. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3929. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  3930. gfx_v8_0_wait_for_rlc_serdes(adev);
  3931. /* 5 - clear mgcg override */
  3932. fiji_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  3933. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  3934. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  3935. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  3936. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  3937. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  3938. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  3939. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  3940. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  3941. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  3942. if (temp != data)
  3943. WREG32(mmCGTS_SM_CTRL_REG, data);
  3944. udelay(50);
  3945. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  3946. gfx_v8_0_wait_for_rlc_serdes(adev);
  3947. } else {
  3948. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  3949. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3950. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  3951. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  3952. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  3953. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  3954. if (temp != data)
  3955. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3956. /* 2 - disable MGLS in RLC */
  3957. data = RREG32(mmRLC_MEM_SLP_CNTL);
  3958. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  3959. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3960. WREG32(mmRLC_MEM_SLP_CNTL, data);
  3961. }
  3962. /* 3 - disable MGLS in CP */
  3963. data = RREG32(mmCP_MEM_SLP_CNTL);
  3964. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  3965. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3966. WREG32(mmCP_MEM_SLP_CNTL, data);
  3967. }
  3968. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  3969. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  3970. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  3971. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  3972. if (temp != data)
  3973. WREG32(mmCGTS_SM_CTRL_REG, data);
  3974. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  3975. gfx_v8_0_wait_for_rlc_serdes(adev);
  3976. /* 6 - set mgcg override */
  3977. fiji_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  3978. udelay(50);
  3979. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  3980. gfx_v8_0_wait_for_rlc_serdes(adev);
  3981. }
  3982. }
  3983. static void fiji_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  3984. bool enable)
  3985. {
  3986. uint32_t temp, temp1, data, data1;
  3987. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3988. if (enable) {
  3989. /* 1 enable cntx_empty_int_enable/cntx_busy_int_enable/
  3990. * Cmp_busy/GFX_Idle interrupts
  3991. */
  3992. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3993. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3994. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  3995. if (temp1 != data1)
  3996. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  3997. /* 2 wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  3998. gfx_v8_0_wait_for_rlc_serdes(adev);
  3999. /* 3 - clear cgcg override */
  4000. fiji_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  4001. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4002. gfx_v8_0_wait_for_rlc_serdes(adev);
  4003. /* 4 - write cmd to set CGLS */
  4004. fiji_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  4005. /* 5 - enable cgcg */
  4006. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  4007. /* enable cgls*/
  4008. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  4009. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4010. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  4011. if (temp1 != data1)
  4012. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4013. if (temp != data)
  4014. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  4015. } else {
  4016. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  4017. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4018. /* TEST CGCG */
  4019. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4020. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  4021. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  4022. if (temp1 != data1)
  4023. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4024. /* read gfx register to wake up cgcg */
  4025. RREG32(mmCB_CGTT_SCLK_CTRL);
  4026. RREG32(mmCB_CGTT_SCLK_CTRL);
  4027. RREG32(mmCB_CGTT_SCLK_CTRL);
  4028. RREG32(mmCB_CGTT_SCLK_CTRL);
  4029. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4030. gfx_v8_0_wait_for_rlc_serdes(adev);
  4031. /* write cmd to Set CGCG Overrride */
  4032. fiji_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  4033. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4034. gfx_v8_0_wait_for_rlc_serdes(adev);
  4035. /* write cmd to Clear CGLS */
  4036. fiji_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  4037. /* disable cgcg, cgls should be disabled too. */
  4038. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  4039. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  4040. if (temp != data)
  4041. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  4042. }
  4043. }
  4044. static int fiji_update_gfx_clock_gating(struct amdgpu_device *adev,
  4045. bool enable)
  4046. {
  4047. if (enable) {
  4048. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  4049. * === MGCG + MGLS + TS(CG/LS) ===
  4050. */
  4051. fiji_update_medium_grain_clock_gating(adev, enable);
  4052. fiji_update_coarse_grain_clock_gating(adev, enable);
  4053. } else {
  4054. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  4055. * === CGCG + CGLS ===
  4056. */
  4057. fiji_update_coarse_grain_clock_gating(adev, enable);
  4058. fiji_update_medium_grain_clock_gating(adev, enable);
  4059. }
  4060. return 0;
  4061. }
  4062. static int gfx_v8_0_set_clockgating_state(void *handle,
  4063. enum amd_clockgating_state state)
  4064. {
  4065. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4066. switch (adev->asic_type) {
  4067. case CHIP_FIJI:
  4068. fiji_update_gfx_clock_gating(adev,
  4069. state == AMD_CG_STATE_GATE ? true : false);
  4070. break;
  4071. default:
  4072. break;
  4073. }
  4074. return 0;
  4075. }
  4076. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  4077. {
  4078. u32 rptr;
  4079. rptr = ring->adev->wb.wb[ring->rptr_offs];
  4080. return rptr;
  4081. }
  4082. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  4083. {
  4084. struct amdgpu_device *adev = ring->adev;
  4085. u32 wptr;
  4086. if (ring->use_doorbell)
  4087. /* XXX check if swapping is necessary on BE */
  4088. wptr = ring->adev->wb.wb[ring->wptr_offs];
  4089. else
  4090. wptr = RREG32(mmCP_RB0_WPTR);
  4091. return wptr;
  4092. }
  4093. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  4094. {
  4095. struct amdgpu_device *adev = ring->adev;
  4096. if (ring->use_doorbell) {
  4097. /* XXX check if swapping is necessary on BE */
  4098. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  4099. WDOORBELL32(ring->doorbell_index, ring->wptr);
  4100. } else {
  4101. WREG32(mmCP_RB0_WPTR, ring->wptr);
  4102. (void)RREG32(mmCP_RB0_WPTR);
  4103. }
  4104. }
  4105. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  4106. {
  4107. u32 ref_and_mask, reg_mem_engine;
  4108. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  4109. switch (ring->me) {
  4110. case 1:
  4111. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  4112. break;
  4113. case 2:
  4114. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  4115. break;
  4116. default:
  4117. return;
  4118. }
  4119. reg_mem_engine = 0;
  4120. } else {
  4121. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  4122. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  4123. }
  4124. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  4125. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  4126. WAIT_REG_MEM_FUNCTION(3) | /* == */
  4127. reg_mem_engine));
  4128. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  4129. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  4130. amdgpu_ring_write(ring, ref_and_mask);
  4131. amdgpu_ring_write(ring, ref_and_mask);
  4132. amdgpu_ring_write(ring, 0x20); /* poll interval */
  4133. }
  4134. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  4135. struct amdgpu_ib *ib)
  4136. {
  4137. bool need_ctx_switch = ring->current_ctx != ib->ctx;
  4138. u32 header, control = 0;
  4139. u32 next_rptr = ring->wptr + 5;
  4140. /* drop the CE preamble IB for the same context */
  4141. if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && !need_ctx_switch)
  4142. return;
  4143. if (need_ctx_switch)
  4144. next_rptr += 2;
  4145. next_rptr += 4;
  4146. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4147. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  4148. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  4149. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  4150. amdgpu_ring_write(ring, next_rptr);
  4151. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  4152. if (need_ctx_switch) {
  4153. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4154. amdgpu_ring_write(ring, 0);
  4155. }
  4156. if (ib->flags & AMDGPU_IB_FLAG_CE)
  4157. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  4158. else
  4159. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  4160. control |= ib->length_dw | (ib->vm_id << 24);
  4161. amdgpu_ring_write(ring, header);
  4162. amdgpu_ring_write(ring,
  4163. #ifdef __BIG_ENDIAN
  4164. (2 << 0) |
  4165. #endif
  4166. (ib->gpu_addr & 0xFFFFFFFC));
  4167. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  4168. amdgpu_ring_write(ring, control);
  4169. }
  4170. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  4171. struct amdgpu_ib *ib)
  4172. {
  4173. u32 header, control = 0;
  4174. u32 next_rptr = ring->wptr + 5;
  4175. control |= INDIRECT_BUFFER_VALID;
  4176. next_rptr += 4;
  4177. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4178. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  4179. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  4180. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  4181. amdgpu_ring_write(ring, next_rptr);
  4182. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  4183. control |= ib->length_dw | (ib->vm_id << 24);
  4184. amdgpu_ring_write(ring, header);
  4185. amdgpu_ring_write(ring,
  4186. #ifdef __BIG_ENDIAN
  4187. (2 << 0) |
  4188. #endif
  4189. (ib->gpu_addr & 0xFFFFFFFC));
  4190. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  4191. amdgpu_ring_write(ring, control);
  4192. }
  4193. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  4194. u64 seq, unsigned flags)
  4195. {
  4196. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  4197. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  4198. /* EVENT_WRITE_EOP - flush caches, send int */
  4199. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  4200. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  4201. EOP_TC_ACTION_EN |
  4202. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  4203. EVENT_INDEX(5)));
  4204. amdgpu_ring_write(ring, addr & 0xfffffffc);
  4205. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  4206. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  4207. amdgpu_ring_write(ring, lower_32_bits(seq));
  4208. amdgpu_ring_write(ring, upper_32_bits(seq));
  4209. }
  4210. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  4211. unsigned vm_id, uint64_t pd_addr)
  4212. {
  4213. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  4214. uint32_t seq = ring->fence_drv.sync_seq;
  4215. uint64_t addr = ring->fence_drv.gpu_addr;
  4216. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  4217. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  4218. WAIT_REG_MEM_FUNCTION(3))); /* equal */
  4219. amdgpu_ring_write(ring, addr & 0xfffffffc);
  4220. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  4221. amdgpu_ring_write(ring, seq);
  4222. amdgpu_ring_write(ring, 0xffffffff);
  4223. amdgpu_ring_write(ring, 4); /* poll interval */
  4224. if (usepfp) {
  4225. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  4226. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4227. amdgpu_ring_write(ring, 0);
  4228. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4229. amdgpu_ring_write(ring, 0);
  4230. }
  4231. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4232. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  4233. WRITE_DATA_DST_SEL(0)) |
  4234. WR_CONFIRM);
  4235. if (vm_id < 8) {
  4236. amdgpu_ring_write(ring,
  4237. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  4238. } else {
  4239. amdgpu_ring_write(ring,
  4240. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  4241. }
  4242. amdgpu_ring_write(ring, 0);
  4243. amdgpu_ring_write(ring, pd_addr >> 12);
  4244. /* bits 0-15 are the VM contexts0-15 */
  4245. /* invalidate the cache */
  4246. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4247. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4248. WRITE_DATA_DST_SEL(0)));
  4249. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  4250. amdgpu_ring_write(ring, 0);
  4251. amdgpu_ring_write(ring, 1 << vm_id);
  4252. /* wait for the invalidate to complete */
  4253. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  4254. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  4255. WAIT_REG_MEM_FUNCTION(0) | /* always */
  4256. WAIT_REG_MEM_ENGINE(0))); /* me */
  4257. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  4258. amdgpu_ring_write(ring, 0);
  4259. amdgpu_ring_write(ring, 0); /* ref */
  4260. amdgpu_ring_write(ring, 0); /* mask */
  4261. amdgpu_ring_write(ring, 0x20); /* poll interval */
  4262. /* compute doesn't have PFP */
  4263. if (usepfp) {
  4264. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  4265. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4266. amdgpu_ring_write(ring, 0x0);
  4267. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4268. amdgpu_ring_write(ring, 0);
  4269. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4270. amdgpu_ring_write(ring, 0);
  4271. }
  4272. }
  4273. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  4274. {
  4275. return ring->adev->wb.wb[ring->rptr_offs];
  4276. }
  4277. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  4278. {
  4279. return ring->adev->wb.wb[ring->wptr_offs];
  4280. }
  4281. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  4282. {
  4283. struct amdgpu_device *adev = ring->adev;
  4284. /* XXX check if swapping is necessary on BE */
  4285. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  4286. WDOORBELL32(ring->doorbell_index, ring->wptr);
  4287. }
  4288. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  4289. u64 addr, u64 seq,
  4290. unsigned flags)
  4291. {
  4292. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  4293. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  4294. /* RELEASE_MEM - flush caches, send int */
  4295. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  4296. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  4297. EOP_TC_ACTION_EN |
  4298. EOP_TC_WB_ACTION_EN |
  4299. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  4300. EVENT_INDEX(5)));
  4301. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  4302. amdgpu_ring_write(ring, addr & 0xfffffffc);
  4303. amdgpu_ring_write(ring, upper_32_bits(addr));
  4304. amdgpu_ring_write(ring, lower_32_bits(seq));
  4305. amdgpu_ring_write(ring, upper_32_bits(seq));
  4306. }
  4307. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  4308. enum amdgpu_interrupt_state state)
  4309. {
  4310. u32 cp_int_cntl;
  4311. switch (state) {
  4312. case AMDGPU_IRQ_STATE_DISABLE:
  4313. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4314. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4315. TIME_STAMP_INT_ENABLE, 0);
  4316. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4317. break;
  4318. case AMDGPU_IRQ_STATE_ENABLE:
  4319. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4320. cp_int_cntl =
  4321. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4322. TIME_STAMP_INT_ENABLE, 1);
  4323. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4324. break;
  4325. default:
  4326. break;
  4327. }
  4328. }
  4329. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  4330. int me, int pipe,
  4331. enum amdgpu_interrupt_state state)
  4332. {
  4333. u32 mec_int_cntl, mec_int_cntl_reg;
  4334. /*
  4335. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  4336. * handles the setting of interrupts for this specific pipe. All other
  4337. * pipes' interrupts are set by amdkfd.
  4338. */
  4339. if (me == 1) {
  4340. switch (pipe) {
  4341. case 0:
  4342. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  4343. break;
  4344. default:
  4345. DRM_DEBUG("invalid pipe %d\n", pipe);
  4346. return;
  4347. }
  4348. } else {
  4349. DRM_DEBUG("invalid me %d\n", me);
  4350. return;
  4351. }
  4352. switch (state) {
  4353. case AMDGPU_IRQ_STATE_DISABLE:
  4354. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4355. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  4356. TIME_STAMP_INT_ENABLE, 0);
  4357. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4358. break;
  4359. case AMDGPU_IRQ_STATE_ENABLE:
  4360. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4361. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  4362. TIME_STAMP_INT_ENABLE, 1);
  4363. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4364. break;
  4365. default:
  4366. break;
  4367. }
  4368. }
  4369. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  4370. struct amdgpu_irq_src *source,
  4371. unsigned type,
  4372. enum amdgpu_interrupt_state state)
  4373. {
  4374. u32 cp_int_cntl;
  4375. switch (state) {
  4376. case AMDGPU_IRQ_STATE_DISABLE:
  4377. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4378. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4379. PRIV_REG_INT_ENABLE, 0);
  4380. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4381. break;
  4382. case AMDGPU_IRQ_STATE_ENABLE:
  4383. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4384. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4385. PRIV_REG_INT_ENABLE, 0);
  4386. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4387. break;
  4388. default:
  4389. break;
  4390. }
  4391. return 0;
  4392. }
  4393. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  4394. struct amdgpu_irq_src *source,
  4395. unsigned type,
  4396. enum amdgpu_interrupt_state state)
  4397. {
  4398. u32 cp_int_cntl;
  4399. switch (state) {
  4400. case AMDGPU_IRQ_STATE_DISABLE:
  4401. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4402. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4403. PRIV_INSTR_INT_ENABLE, 0);
  4404. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4405. break;
  4406. case AMDGPU_IRQ_STATE_ENABLE:
  4407. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4408. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4409. PRIV_INSTR_INT_ENABLE, 1);
  4410. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4411. break;
  4412. default:
  4413. break;
  4414. }
  4415. return 0;
  4416. }
  4417. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  4418. struct amdgpu_irq_src *src,
  4419. unsigned type,
  4420. enum amdgpu_interrupt_state state)
  4421. {
  4422. switch (type) {
  4423. case AMDGPU_CP_IRQ_GFX_EOP:
  4424. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  4425. break;
  4426. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  4427. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  4428. break;
  4429. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  4430. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  4431. break;
  4432. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  4433. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  4434. break;
  4435. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  4436. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  4437. break;
  4438. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  4439. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  4440. break;
  4441. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  4442. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  4443. break;
  4444. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  4445. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  4446. break;
  4447. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  4448. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  4449. break;
  4450. default:
  4451. break;
  4452. }
  4453. return 0;
  4454. }
  4455. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  4456. struct amdgpu_irq_src *source,
  4457. struct amdgpu_iv_entry *entry)
  4458. {
  4459. int i;
  4460. u8 me_id, pipe_id, queue_id;
  4461. struct amdgpu_ring *ring;
  4462. DRM_DEBUG("IH: CP EOP\n");
  4463. me_id = (entry->ring_id & 0x0c) >> 2;
  4464. pipe_id = (entry->ring_id & 0x03) >> 0;
  4465. queue_id = (entry->ring_id & 0x70) >> 4;
  4466. switch (me_id) {
  4467. case 0:
  4468. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  4469. break;
  4470. case 1:
  4471. case 2:
  4472. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4473. ring = &adev->gfx.compute_ring[i];
  4474. /* Per-queue interrupt is supported for MEC starting from VI.
  4475. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  4476. */
  4477. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  4478. amdgpu_fence_process(ring);
  4479. }
  4480. break;
  4481. }
  4482. return 0;
  4483. }
  4484. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  4485. struct amdgpu_irq_src *source,
  4486. struct amdgpu_iv_entry *entry)
  4487. {
  4488. DRM_ERROR("Illegal register access in command stream\n");
  4489. schedule_work(&adev->reset_work);
  4490. return 0;
  4491. }
  4492. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  4493. struct amdgpu_irq_src *source,
  4494. struct amdgpu_iv_entry *entry)
  4495. {
  4496. DRM_ERROR("Illegal instruction in command stream\n");
  4497. schedule_work(&adev->reset_work);
  4498. return 0;
  4499. }
  4500. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  4501. .early_init = gfx_v8_0_early_init,
  4502. .late_init = gfx_v8_0_late_init,
  4503. .sw_init = gfx_v8_0_sw_init,
  4504. .sw_fini = gfx_v8_0_sw_fini,
  4505. .hw_init = gfx_v8_0_hw_init,
  4506. .hw_fini = gfx_v8_0_hw_fini,
  4507. .suspend = gfx_v8_0_suspend,
  4508. .resume = gfx_v8_0_resume,
  4509. .is_idle = gfx_v8_0_is_idle,
  4510. .wait_for_idle = gfx_v8_0_wait_for_idle,
  4511. .soft_reset = gfx_v8_0_soft_reset,
  4512. .print_status = gfx_v8_0_print_status,
  4513. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  4514. .set_powergating_state = gfx_v8_0_set_powergating_state,
  4515. };
  4516. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  4517. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  4518. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  4519. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  4520. .parse_cs = NULL,
  4521. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  4522. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  4523. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  4524. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  4525. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  4526. .test_ring = gfx_v8_0_ring_test_ring,
  4527. .test_ib = gfx_v8_0_ring_test_ib,
  4528. .insert_nop = amdgpu_ring_insert_nop,
  4529. .pad_ib = amdgpu_ring_generic_pad_ib,
  4530. };
  4531. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  4532. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  4533. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  4534. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  4535. .parse_cs = NULL,
  4536. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  4537. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  4538. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  4539. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  4540. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  4541. .test_ring = gfx_v8_0_ring_test_ring,
  4542. .test_ib = gfx_v8_0_ring_test_ib,
  4543. .insert_nop = amdgpu_ring_insert_nop,
  4544. .pad_ib = amdgpu_ring_generic_pad_ib,
  4545. };
  4546. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  4547. {
  4548. int i;
  4549. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4550. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  4551. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4552. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  4553. }
  4554. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  4555. .set = gfx_v8_0_set_eop_interrupt_state,
  4556. .process = gfx_v8_0_eop_irq,
  4557. };
  4558. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  4559. .set = gfx_v8_0_set_priv_reg_fault_state,
  4560. .process = gfx_v8_0_priv_reg_irq,
  4561. };
  4562. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  4563. .set = gfx_v8_0_set_priv_inst_fault_state,
  4564. .process = gfx_v8_0_priv_inst_irq,
  4565. };
  4566. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  4567. {
  4568. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4569. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  4570. adev->gfx.priv_reg_irq.num_types = 1;
  4571. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  4572. adev->gfx.priv_inst_irq.num_types = 1;
  4573. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  4574. }
  4575. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  4576. {
  4577. /* init asci gds info */
  4578. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  4579. adev->gds.gws.total_size = 64;
  4580. adev->gds.oa.total_size = 16;
  4581. if (adev->gds.mem.total_size == 64 * 1024) {
  4582. adev->gds.mem.gfx_partition_size = 4096;
  4583. adev->gds.mem.cs_partition_size = 4096;
  4584. adev->gds.gws.gfx_partition_size = 4;
  4585. adev->gds.gws.cs_partition_size = 4;
  4586. adev->gds.oa.gfx_partition_size = 4;
  4587. adev->gds.oa.cs_partition_size = 1;
  4588. } else {
  4589. adev->gds.mem.gfx_partition_size = 1024;
  4590. adev->gds.mem.cs_partition_size = 1024;
  4591. adev->gds.gws.gfx_partition_size = 16;
  4592. adev->gds.gws.cs_partition_size = 16;
  4593. adev->gds.oa.gfx_partition_size = 4;
  4594. adev->gds.oa.cs_partition_size = 4;
  4595. }
  4596. }
  4597. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  4598. {
  4599. u32 data, mask;
  4600. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  4601. data |= RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  4602. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  4603. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  4604. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  4605. return (~data) & mask;
  4606. }
  4607. int gfx_v8_0_get_cu_info(struct amdgpu_device *adev,
  4608. struct amdgpu_cu_info *cu_info)
  4609. {
  4610. int i, j, k, counter, active_cu_number = 0;
  4611. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4612. if (!adev || !cu_info)
  4613. return -EINVAL;
  4614. memset(cu_info, 0, sizeof(*cu_info));
  4615. mutex_lock(&adev->grbm_idx_mutex);
  4616. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4617. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4618. mask = 1;
  4619. ao_bitmap = 0;
  4620. counter = 0;
  4621. gfx_v8_0_select_se_sh(adev, i, j);
  4622. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  4623. cu_info->bitmap[i][j] = bitmap;
  4624. for (k = 0; k < 16; k ++) {
  4625. if (bitmap & mask) {
  4626. if (counter < 2)
  4627. ao_bitmap |= mask;
  4628. counter ++;
  4629. }
  4630. mask <<= 1;
  4631. }
  4632. active_cu_number += counter;
  4633. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4634. }
  4635. }
  4636. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  4637. mutex_unlock(&adev->grbm_idx_mutex);
  4638. cu_info->number = active_cu_number;
  4639. cu_info->ao_cu_mask = ao_cu_mask;
  4640. return 0;
  4641. }