amdgpu_vm.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/amdgpu_drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_trace.h"
  32. /*
  33. * GPUVM
  34. * GPUVM is similar to the legacy gart on older asics, however
  35. * rather than there being a single global gart table
  36. * for the entire GPU, there are multiple VM page tables active
  37. * at any given time. The VM page tables can contain a mix
  38. * vram pages and system memory pages and system memory pages
  39. * can be mapped as snooped (cached system pages) or unsnooped
  40. * (uncached system pages).
  41. * Each VM has an ID associated with it and there is a page table
  42. * associated with each VMID. When execting a command buffer,
  43. * the kernel tells the the ring what VMID to use for that command
  44. * buffer. VMIDs are allocated dynamically as commands are submitted.
  45. * The userspace drivers maintain their own address space and the kernel
  46. * sets up their pages tables accordingly when they submit their
  47. * command buffers and a VMID is assigned.
  48. * Cayman/Trinity support up to 8 active VMs at any given time;
  49. * SI supports 16.
  50. */
  51. /* Special value that no flush is necessary */
  52. #define AMDGPU_VM_NO_FLUSH (~0ll)
  53. /**
  54. * amdgpu_vm_num_pde - return the number of page directory entries
  55. *
  56. * @adev: amdgpu_device pointer
  57. *
  58. * Calculate the number of page directory entries.
  59. */
  60. static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
  61. {
  62. return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
  63. }
  64. /**
  65. * amdgpu_vm_directory_size - returns the size of the page directory in bytes
  66. *
  67. * @adev: amdgpu_device pointer
  68. *
  69. * Calculate the size of the page directory in bytes.
  70. */
  71. static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
  72. {
  73. return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
  74. }
  75. /**
  76. * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
  77. *
  78. * @vm: vm providing the BOs
  79. * @validated: head of validation list
  80. * @entry: entry to add
  81. *
  82. * Add the page directory to the list of BOs to
  83. * validate for command submission.
  84. */
  85. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  86. struct list_head *validated,
  87. struct amdgpu_bo_list_entry *entry)
  88. {
  89. entry->robj = vm->page_directory;
  90. entry->priority = 0;
  91. entry->tv.bo = &vm->page_directory->tbo;
  92. entry->tv.shared = true;
  93. list_add(&entry->tv.head, validated);
  94. }
  95. /**
  96. * amdgpu_vm_get_bos - add the vm BOs to a duplicates list
  97. *
  98. * @vm: vm providing the BOs
  99. * @duplicates: head of duplicates list
  100. *
  101. * Add the page directory to the BO duplicates list
  102. * for command submission.
  103. */
  104. void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates)
  105. {
  106. unsigned i;
  107. /* add the vm page table to the list */
  108. for (i = 0; i <= vm->max_pde_used; ++i) {
  109. struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;
  110. if (!entry->robj)
  111. continue;
  112. list_add(&entry->tv.head, duplicates);
  113. }
  114. }
  115. /**
  116. * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
  117. *
  118. * @adev: amdgpu device instance
  119. * @vm: vm providing the BOs
  120. *
  121. * Move the PT BOs to the tail of the LRU.
  122. */
  123. void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
  124. struct amdgpu_vm *vm)
  125. {
  126. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  127. unsigned i;
  128. spin_lock(&glob->lru_lock);
  129. for (i = 0; i <= vm->max_pde_used; ++i) {
  130. struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;
  131. if (!entry->robj)
  132. continue;
  133. ttm_bo_move_to_lru_tail(&entry->robj->tbo);
  134. }
  135. spin_unlock(&glob->lru_lock);
  136. }
  137. /**
  138. * amdgpu_vm_grab_id - allocate the next free VMID
  139. *
  140. * @vm: vm to allocate id for
  141. * @ring: ring we want to submit job to
  142. * @sync: sync object where we add dependencies
  143. * @fence: fence protecting ID from reuse
  144. *
  145. * Allocate an id for the vm, adding fences to the sync obj as necessary.
  146. */
  147. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  148. struct amdgpu_sync *sync, struct fence *fence,
  149. unsigned *vm_id, uint64_t *vm_pd_addr)
  150. {
  151. uint64_t pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
  152. struct amdgpu_device *adev = ring->adev;
  153. struct amdgpu_vm_id *id = &vm->ids[ring->idx];
  154. struct fence *updates = sync->last_vm_update;
  155. int r;
  156. mutex_lock(&adev->vm_manager.lock);
  157. /* check if the id is still valid */
  158. if (id->mgr_id) {
  159. struct fence *flushed = id->flushed_updates;
  160. bool is_later;
  161. long owner;
  162. if (!flushed)
  163. is_later = true;
  164. else if (!updates)
  165. is_later = false;
  166. else
  167. is_later = fence_is_later(updates, flushed);
  168. owner = atomic_long_read(&id->mgr_id->owner);
  169. if (!is_later && owner == (long)id &&
  170. pd_addr == id->pd_gpu_addr) {
  171. fence_put(id->mgr_id->active);
  172. id->mgr_id->active = fence_get(fence);
  173. list_move_tail(&id->mgr_id->list,
  174. &adev->vm_manager.ids_lru);
  175. *vm_id = id->mgr_id - adev->vm_manager.ids;
  176. *vm_pd_addr = AMDGPU_VM_NO_FLUSH;
  177. trace_amdgpu_vm_grab_id(vm, ring->idx, *vm_id,
  178. *vm_pd_addr);
  179. mutex_unlock(&adev->vm_manager.lock);
  180. return 0;
  181. }
  182. }
  183. id->mgr_id = list_first_entry(&adev->vm_manager.ids_lru,
  184. struct amdgpu_vm_manager_id,
  185. list);
  186. r = amdgpu_sync_fence(ring->adev, sync, id->mgr_id->active);
  187. if (!r) {
  188. fence_put(id->mgr_id->active);
  189. id->mgr_id->active = fence_get(fence);
  190. fence_put(id->flushed_updates);
  191. id->flushed_updates = fence_get(updates);
  192. id->pd_gpu_addr = pd_addr;
  193. list_move_tail(&id->mgr_id->list, &adev->vm_manager.ids_lru);
  194. atomic_long_set(&id->mgr_id->owner, (long)id);
  195. *vm_id = id->mgr_id - adev->vm_manager.ids;
  196. *vm_pd_addr = pd_addr;
  197. trace_amdgpu_vm_grab_id(vm, ring->idx, *vm_id, *vm_pd_addr);
  198. }
  199. mutex_unlock(&adev->vm_manager.lock);
  200. return r;
  201. }
  202. /**
  203. * amdgpu_vm_flush - hardware flush the vm
  204. *
  205. * @ring: ring to use for flush
  206. * @vmid: vmid number to use
  207. * @pd_addr: address of the page directory
  208. *
  209. * Emit a VM flush when it is necessary.
  210. */
  211. void amdgpu_vm_flush(struct amdgpu_ring *ring,
  212. unsigned vmid,
  213. uint64_t pd_addr)
  214. {
  215. if (pd_addr != AMDGPU_VM_NO_FLUSH) {
  216. trace_amdgpu_vm_flush(pd_addr, ring->idx, vmid);
  217. amdgpu_ring_emit_vm_flush(ring, vmid, pd_addr);
  218. }
  219. }
  220. /**
  221. * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
  222. *
  223. * @vm: requested vm
  224. * @bo: requested buffer object
  225. *
  226. * Find @bo inside the requested vm.
  227. * Search inside the @bos vm list for the requested vm
  228. * Returns the found bo_va or NULL if none is found
  229. *
  230. * Object has to be reserved!
  231. */
  232. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  233. struct amdgpu_bo *bo)
  234. {
  235. struct amdgpu_bo_va *bo_va;
  236. list_for_each_entry(bo_va, &bo->va, bo_list) {
  237. if (bo_va->vm == vm) {
  238. return bo_va;
  239. }
  240. }
  241. return NULL;
  242. }
  243. /**
  244. * amdgpu_vm_update_pages - helper to call the right asic function
  245. *
  246. * @adev: amdgpu_device pointer
  247. * @gtt: GART instance to use for mapping
  248. * @gtt_flags: GTT hw access flags
  249. * @ib: indirect buffer to fill with commands
  250. * @pe: addr of the page entry
  251. * @addr: dst addr to write into pe
  252. * @count: number of page entries to update
  253. * @incr: increase next addr by incr bytes
  254. * @flags: hw access flags
  255. *
  256. * Traces the parameters and calls the right asic functions
  257. * to setup the page table using the DMA.
  258. */
  259. static void amdgpu_vm_update_pages(struct amdgpu_device *adev,
  260. struct amdgpu_gart *gtt,
  261. uint32_t gtt_flags,
  262. struct amdgpu_ib *ib,
  263. uint64_t pe, uint64_t addr,
  264. unsigned count, uint32_t incr,
  265. uint32_t flags)
  266. {
  267. trace_amdgpu_vm_set_page(pe, addr, count, incr, flags);
  268. if ((gtt == &adev->gart) && (flags == gtt_flags)) {
  269. uint64_t src = gtt->table_addr + (addr >> 12) * 8;
  270. amdgpu_vm_copy_pte(adev, ib, pe, src, count);
  271. } else if (gtt) {
  272. dma_addr_t *pages_addr = gtt->pages_addr;
  273. amdgpu_vm_write_pte(adev, ib, pages_addr, pe, addr,
  274. count, incr, flags);
  275. } else if (count < 3) {
  276. amdgpu_vm_write_pte(adev, ib, NULL, pe, addr,
  277. count, incr, flags);
  278. } else {
  279. amdgpu_vm_set_pte_pde(adev, ib, pe, addr,
  280. count, incr, flags);
  281. }
  282. }
  283. /**
  284. * amdgpu_vm_clear_bo - initially clear the page dir/table
  285. *
  286. * @adev: amdgpu_device pointer
  287. * @bo: bo to clear
  288. *
  289. * need to reserve bo first before calling it.
  290. */
  291. static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
  292. struct amdgpu_vm *vm,
  293. struct amdgpu_bo *bo)
  294. {
  295. struct amdgpu_ring *ring;
  296. struct fence *fence = NULL;
  297. struct amdgpu_job *job;
  298. unsigned entries;
  299. uint64_t addr;
  300. int r;
  301. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  302. r = reservation_object_reserve_shared(bo->tbo.resv);
  303. if (r)
  304. return r;
  305. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  306. if (r)
  307. goto error;
  308. addr = amdgpu_bo_gpu_offset(bo);
  309. entries = amdgpu_bo_size(bo) / 8;
  310. r = amdgpu_job_alloc_with_ib(adev, 64, &job);
  311. if (r)
  312. goto error;
  313. amdgpu_vm_update_pages(adev, NULL, 0, &job->ibs[0], addr, 0, entries,
  314. 0, 0);
  315. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  316. WARN_ON(job->ibs[0].length_dw > 64);
  317. r = amdgpu_job_submit(job, ring, &vm->entity,
  318. AMDGPU_FENCE_OWNER_VM, &fence);
  319. if (r)
  320. goto error_free;
  321. amdgpu_bo_fence(bo, fence, true);
  322. fence_put(fence);
  323. return 0;
  324. error_free:
  325. amdgpu_job_free(job);
  326. error:
  327. return r;
  328. }
  329. /**
  330. * amdgpu_vm_map_gart - Resolve gart mapping of addr
  331. *
  332. * @pages_addr: optional DMA address to use for lookup
  333. * @addr: the unmapped addr
  334. *
  335. * Look up the physical address of the page that the pte resolves
  336. * to and return the pointer for the page table entry.
  337. */
  338. uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
  339. {
  340. uint64_t result;
  341. if (pages_addr) {
  342. /* page table offset */
  343. result = pages_addr[addr >> PAGE_SHIFT];
  344. /* in case cpu page size != gpu page size*/
  345. result |= addr & (~PAGE_MASK);
  346. } else {
  347. /* No mapping required */
  348. result = addr;
  349. }
  350. result &= 0xFFFFFFFFFFFFF000ULL;
  351. return result;
  352. }
  353. /**
  354. * amdgpu_vm_update_pdes - make sure that page directory is valid
  355. *
  356. * @adev: amdgpu_device pointer
  357. * @vm: requested vm
  358. * @start: start of GPU address range
  359. * @end: end of GPU address range
  360. *
  361. * Allocates new page tables if necessary
  362. * and updates the page directory.
  363. * Returns 0 for success, error for failure.
  364. */
  365. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  366. struct amdgpu_vm *vm)
  367. {
  368. struct amdgpu_ring *ring;
  369. struct amdgpu_bo *pd = vm->page_directory;
  370. uint64_t pd_addr = amdgpu_bo_gpu_offset(pd);
  371. uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
  372. uint64_t last_pde = ~0, last_pt = ~0;
  373. unsigned count = 0, pt_idx, ndw;
  374. struct amdgpu_job *job;
  375. struct amdgpu_ib *ib;
  376. struct fence *fence = NULL;
  377. int r;
  378. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  379. /* padding, etc. */
  380. ndw = 64;
  381. /* assume the worst case */
  382. ndw += vm->max_pde_used * 6;
  383. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  384. if (r)
  385. return r;
  386. ib = &job->ibs[0];
  387. /* walk over the address space and update the page directory */
  388. for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
  389. struct amdgpu_bo *bo = vm->page_tables[pt_idx].entry.robj;
  390. uint64_t pde, pt;
  391. if (bo == NULL)
  392. continue;
  393. pt = amdgpu_bo_gpu_offset(bo);
  394. if (vm->page_tables[pt_idx].addr == pt)
  395. continue;
  396. vm->page_tables[pt_idx].addr = pt;
  397. pde = pd_addr + pt_idx * 8;
  398. if (((last_pde + 8 * count) != pde) ||
  399. ((last_pt + incr * count) != pt)) {
  400. if (count) {
  401. amdgpu_vm_update_pages(adev, NULL, 0, ib,
  402. last_pde, last_pt,
  403. count, incr,
  404. AMDGPU_PTE_VALID);
  405. }
  406. count = 1;
  407. last_pde = pde;
  408. last_pt = pt;
  409. } else {
  410. ++count;
  411. }
  412. }
  413. if (count)
  414. amdgpu_vm_update_pages(adev, NULL, 0, ib, last_pde, last_pt,
  415. count, incr, AMDGPU_PTE_VALID);
  416. if (ib->length_dw != 0) {
  417. amdgpu_ring_pad_ib(ring, ib);
  418. amdgpu_sync_resv(adev, &job->sync, pd->tbo.resv,
  419. AMDGPU_FENCE_OWNER_VM);
  420. WARN_ON(ib->length_dw > ndw);
  421. r = amdgpu_job_submit(job, ring, &vm->entity,
  422. AMDGPU_FENCE_OWNER_VM, &fence);
  423. if (r)
  424. goto error_free;
  425. amdgpu_bo_fence(pd, fence, true);
  426. fence_put(vm->page_directory_fence);
  427. vm->page_directory_fence = fence_get(fence);
  428. fence_put(fence);
  429. } else {
  430. amdgpu_job_free(job);
  431. }
  432. return 0;
  433. error_free:
  434. amdgpu_job_free(job);
  435. return r;
  436. }
  437. /**
  438. * amdgpu_vm_frag_ptes - add fragment information to PTEs
  439. *
  440. * @adev: amdgpu_device pointer
  441. * @gtt: GART instance to use for mapping
  442. * @gtt_flags: GTT hw mapping flags
  443. * @ib: IB for the update
  444. * @pe_start: first PTE to handle
  445. * @pe_end: last PTE to handle
  446. * @addr: addr those PTEs should point to
  447. * @flags: hw mapping flags
  448. */
  449. static void amdgpu_vm_frag_ptes(struct amdgpu_device *adev,
  450. struct amdgpu_gart *gtt,
  451. uint32_t gtt_flags,
  452. struct amdgpu_ib *ib,
  453. uint64_t pe_start, uint64_t pe_end,
  454. uint64_t addr, uint32_t flags)
  455. {
  456. /**
  457. * The MC L1 TLB supports variable sized pages, based on a fragment
  458. * field in the PTE. When this field is set to a non-zero value, page
  459. * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
  460. * flags are considered valid for all PTEs within the fragment range
  461. * and corresponding mappings are assumed to be physically contiguous.
  462. *
  463. * The L1 TLB can store a single PTE for the whole fragment,
  464. * significantly increasing the space available for translation
  465. * caching. This leads to large improvements in throughput when the
  466. * TLB is under pressure.
  467. *
  468. * The L2 TLB distributes small and large fragments into two
  469. * asymmetric partitions. The large fragment cache is significantly
  470. * larger. Thus, we try to use large fragments wherever possible.
  471. * Userspace can support this by aligning virtual base address and
  472. * allocation size to the fragment size.
  473. */
  474. /* SI and newer are optimized for 64KB */
  475. uint64_t frag_flags = AMDGPU_PTE_FRAG_64KB;
  476. uint64_t frag_align = 0x80;
  477. uint64_t frag_start = ALIGN(pe_start, frag_align);
  478. uint64_t frag_end = pe_end & ~(frag_align - 1);
  479. unsigned count;
  480. /* Abort early if there isn't anything to do */
  481. if (pe_start == pe_end)
  482. return;
  483. /* system pages are non continuously */
  484. if (gtt || !(flags & AMDGPU_PTE_VALID) || (frag_start >= frag_end)) {
  485. count = (pe_end - pe_start) / 8;
  486. amdgpu_vm_update_pages(adev, gtt, gtt_flags, ib, pe_start,
  487. addr, count, AMDGPU_GPU_PAGE_SIZE,
  488. flags);
  489. return;
  490. }
  491. /* handle the 4K area at the beginning */
  492. if (pe_start != frag_start) {
  493. count = (frag_start - pe_start) / 8;
  494. amdgpu_vm_update_pages(adev, NULL, 0, ib, pe_start, addr,
  495. count, AMDGPU_GPU_PAGE_SIZE, flags);
  496. addr += AMDGPU_GPU_PAGE_SIZE * count;
  497. }
  498. /* handle the area in the middle */
  499. count = (frag_end - frag_start) / 8;
  500. amdgpu_vm_update_pages(adev, NULL, 0, ib, frag_start, addr, count,
  501. AMDGPU_GPU_PAGE_SIZE, flags | frag_flags);
  502. /* handle the 4K area at the end */
  503. if (frag_end != pe_end) {
  504. addr += AMDGPU_GPU_PAGE_SIZE * count;
  505. count = (pe_end - frag_end) / 8;
  506. amdgpu_vm_update_pages(adev, NULL, 0, ib, frag_end, addr,
  507. count, AMDGPU_GPU_PAGE_SIZE, flags);
  508. }
  509. }
  510. /**
  511. * amdgpu_vm_update_ptes - make sure that page tables are valid
  512. *
  513. * @adev: amdgpu_device pointer
  514. * @gtt: GART instance to use for mapping
  515. * @gtt_flags: GTT hw mapping flags
  516. * @vm: requested vm
  517. * @start: start of GPU address range
  518. * @end: end of GPU address range
  519. * @dst: destination address to map to
  520. * @flags: mapping flags
  521. *
  522. * Update the page tables in the range @start - @end.
  523. */
  524. static void amdgpu_vm_update_ptes(struct amdgpu_device *adev,
  525. struct amdgpu_gart *gtt,
  526. uint32_t gtt_flags,
  527. struct amdgpu_vm *vm,
  528. struct amdgpu_ib *ib,
  529. uint64_t start, uint64_t end,
  530. uint64_t dst, uint32_t flags)
  531. {
  532. const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;
  533. uint64_t last_pe_start = ~0, last_pe_end = ~0, last_dst = ~0;
  534. uint64_t addr;
  535. /* walk over the address space and update the page tables */
  536. for (addr = start; addr < end; ) {
  537. uint64_t pt_idx = addr >> amdgpu_vm_block_size;
  538. struct amdgpu_bo *pt = vm->page_tables[pt_idx].entry.robj;
  539. unsigned nptes;
  540. uint64_t pe_start;
  541. if ((addr & ~mask) == (end & ~mask))
  542. nptes = end - addr;
  543. else
  544. nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);
  545. pe_start = amdgpu_bo_gpu_offset(pt);
  546. pe_start += (addr & mask) * 8;
  547. if (last_pe_end != pe_start) {
  548. amdgpu_vm_frag_ptes(adev, gtt, gtt_flags, ib,
  549. last_pe_start, last_pe_end,
  550. last_dst, flags);
  551. last_pe_start = pe_start;
  552. last_pe_end = pe_start + 8 * nptes;
  553. last_dst = dst;
  554. } else {
  555. last_pe_end += 8 * nptes;
  556. }
  557. addr += nptes;
  558. dst += nptes * AMDGPU_GPU_PAGE_SIZE;
  559. }
  560. amdgpu_vm_frag_ptes(adev, gtt, gtt_flags, ib,
  561. last_pe_start, last_pe_end,
  562. last_dst, flags);
  563. }
  564. /**
  565. * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
  566. *
  567. * @adev: amdgpu_device pointer
  568. * @gtt: GART instance to use for mapping
  569. * @gtt_flags: flags as they are used for GTT
  570. * @vm: requested vm
  571. * @start: start of mapped range
  572. * @last: last mapped entry
  573. * @flags: flags for the entries
  574. * @addr: addr to set the area to
  575. * @fence: optional resulting fence
  576. *
  577. * Fill in the page table entries between @start and @last.
  578. * Returns 0 for success, -EINVAL for failure.
  579. */
  580. static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
  581. struct amdgpu_gart *gtt,
  582. uint32_t gtt_flags,
  583. struct amdgpu_vm *vm,
  584. uint64_t start, uint64_t last,
  585. uint32_t flags, uint64_t addr,
  586. struct fence **fence)
  587. {
  588. struct amdgpu_ring *ring;
  589. void *owner = AMDGPU_FENCE_OWNER_VM;
  590. unsigned nptes, ncmds, ndw;
  591. struct amdgpu_job *job;
  592. struct amdgpu_ib *ib;
  593. struct fence *f = NULL;
  594. int r;
  595. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  596. /* sync to everything on unmapping */
  597. if (!(flags & AMDGPU_PTE_VALID))
  598. owner = AMDGPU_FENCE_OWNER_UNDEFINED;
  599. nptes = last - start + 1;
  600. /*
  601. * reserve space for one command every (1 << BLOCK_SIZE)
  602. * entries or 2k dwords (whatever is smaller)
  603. */
  604. ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;
  605. /* padding, etc. */
  606. ndw = 64;
  607. if ((gtt == &adev->gart) && (flags == gtt_flags)) {
  608. /* only copy commands needed */
  609. ndw += ncmds * 7;
  610. } else if (gtt) {
  611. /* header for write data commands */
  612. ndw += ncmds * 4;
  613. /* body of write data command */
  614. ndw += nptes * 2;
  615. } else {
  616. /* set page commands needed */
  617. ndw += ncmds * 10;
  618. /* two extra commands for begin/end of fragment */
  619. ndw += 2 * 10;
  620. }
  621. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  622. if (r)
  623. return r;
  624. ib = &job->ibs[0];
  625. r = amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv,
  626. owner);
  627. if (r)
  628. goto error_free;
  629. r = reservation_object_reserve_shared(vm->page_directory->tbo.resv);
  630. if (r)
  631. goto error_free;
  632. amdgpu_vm_update_ptes(adev, gtt, gtt_flags, vm, ib, start, last + 1,
  633. addr, flags);
  634. amdgpu_ring_pad_ib(ring, ib);
  635. WARN_ON(ib->length_dw > ndw);
  636. r = amdgpu_job_submit(job, ring, &vm->entity,
  637. AMDGPU_FENCE_OWNER_VM, &f);
  638. if (r)
  639. goto error_free;
  640. amdgpu_bo_fence(vm->page_directory, f, true);
  641. if (fence) {
  642. fence_put(*fence);
  643. *fence = fence_get(f);
  644. }
  645. fence_put(f);
  646. return 0;
  647. error_free:
  648. amdgpu_job_free(job);
  649. return r;
  650. }
  651. /**
  652. * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
  653. *
  654. * @adev: amdgpu_device pointer
  655. * @gtt: GART instance to use for mapping
  656. * @vm: requested vm
  657. * @mapping: mapped range and flags to use for the update
  658. * @addr: addr to set the area to
  659. * @gtt_flags: flags as they are used for GTT
  660. * @fence: optional resulting fence
  661. *
  662. * Split the mapping into smaller chunks so that each update fits
  663. * into a SDMA IB.
  664. * Returns 0 for success, -EINVAL for failure.
  665. */
  666. static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
  667. struct amdgpu_gart *gtt,
  668. uint32_t gtt_flags,
  669. struct amdgpu_vm *vm,
  670. struct amdgpu_bo_va_mapping *mapping,
  671. uint64_t addr, struct fence **fence)
  672. {
  673. const uint64_t max_size = 64ULL * 1024ULL * 1024ULL / AMDGPU_GPU_PAGE_SIZE;
  674. uint64_t start = mapping->it.start;
  675. uint32_t flags = gtt_flags;
  676. int r;
  677. /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
  678. * but in case of something, we filter the flags in first place
  679. */
  680. if (!(mapping->flags & AMDGPU_PTE_READABLE))
  681. flags &= ~AMDGPU_PTE_READABLE;
  682. if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
  683. flags &= ~AMDGPU_PTE_WRITEABLE;
  684. trace_amdgpu_vm_bo_update(mapping);
  685. addr += mapping->offset;
  686. if (!gtt || ((gtt == &adev->gart) && (flags == gtt_flags)))
  687. return amdgpu_vm_bo_update_mapping(adev, gtt, gtt_flags, vm,
  688. start, mapping->it.last,
  689. flags, addr, fence);
  690. while (start != mapping->it.last + 1) {
  691. uint64_t last;
  692. last = min((uint64_t)mapping->it.last, start + max_size);
  693. r = amdgpu_vm_bo_update_mapping(adev, gtt, gtt_flags, vm,
  694. start, last, flags, addr,
  695. fence);
  696. if (r)
  697. return r;
  698. start = last + 1;
  699. addr += max_size;
  700. }
  701. return 0;
  702. }
  703. /**
  704. * amdgpu_vm_bo_update - update all BO mappings in the vm page table
  705. *
  706. * @adev: amdgpu_device pointer
  707. * @bo_va: requested BO and VM object
  708. * @mem: ttm mem
  709. *
  710. * Fill in the page table entries for @bo_va.
  711. * Returns 0 for success, -EINVAL for failure.
  712. *
  713. * Object have to be reserved and mutex must be locked!
  714. */
  715. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  716. struct amdgpu_bo_va *bo_va,
  717. struct ttm_mem_reg *mem)
  718. {
  719. struct amdgpu_vm *vm = bo_va->vm;
  720. struct amdgpu_bo_va_mapping *mapping;
  721. struct amdgpu_gart *gtt = NULL;
  722. uint32_t flags;
  723. uint64_t addr;
  724. int r;
  725. if (mem) {
  726. addr = (u64)mem->start << PAGE_SHIFT;
  727. switch (mem->mem_type) {
  728. case TTM_PL_TT:
  729. gtt = &bo_va->bo->adev->gart;
  730. break;
  731. case TTM_PL_VRAM:
  732. addr += adev->vm_manager.vram_base_offset;
  733. break;
  734. default:
  735. break;
  736. }
  737. } else {
  738. addr = 0;
  739. }
  740. flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
  741. spin_lock(&vm->status_lock);
  742. if (!list_empty(&bo_va->vm_status))
  743. list_splice_init(&bo_va->valids, &bo_va->invalids);
  744. spin_unlock(&vm->status_lock);
  745. list_for_each_entry(mapping, &bo_va->invalids, list) {
  746. r = amdgpu_vm_bo_split_mapping(adev, gtt, flags, vm, mapping, addr,
  747. &bo_va->last_pt_update);
  748. if (r)
  749. return r;
  750. }
  751. if (trace_amdgpu_vm_bo_mapping_enabled()) {
  752. list_for_each_entry(mapping, &bo_va->valids, list)
  753. trace_amdgpu_vm_bo_mapping(mapping);
  754. list_for_each_entry(mapping, &bo_va->invalids, list)
  755. trace_amdgpu_vm_bo_mapping(mapping);
  756. }
  757. spin_lock(&vm->status_lock);
  758. list_splice_init(&bo_va->invalids, &bo_va->valids);
  759. list_del_init(&bo_va->vm_status);
  760. if (!mem)
  761. list_add(&bo_va->vm_status, &vm->cleared);
  762. spin_unlock(&vm->status_lock);
  763. return 0;
  764. }
  765. /**
  766. * amdgpu_vm_clear_freed - clear freed BOs in the PT
  767. *
  768. * @adev: amdgpu_device pointer
  769. * @vm: requested vm
  770. *
  771. * Make sure all freed BOs are cleared in the PT.
  772. * Returns 0 for success.
  773. *
  774. * PTs have to be reserved and mutex must be locked!
  775. */
  776. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  777. struct amdgpu_vm *vm)
  778. {
  779. struct amdgpu_bo_va_mapping *mapping;
  780. int r;
  781. spin_lock(&vm->freed_lock);
  782. while (!list_empty(&vm->freed)) {
  783. mapping = list_first_entry(&vm->freed,
  784. struct amdgpu_bo_va_mapping, list);
  785. list_del(&mapping->list);
  786. spin_unlock(&vm->freed_lock);
  787. r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, vm, mapping,
  788. 0, NULL);
  789. kfree(mapping);
  790. if (r)
  791. return r;
  792. spin_lock(&vm->freed_lock);
  793. }
  794. spin_unlock(&vm->freed_lock);
  795. return 0;
  796. }
  797. /**
  798. * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
  799. *
  800. * @adev: amdgpu_device pointer
  801. * @vm: requested vm
  802. *
  803. * Make sure all invalidated BOs are cleared in the PT.
  804. * Returns 0 for success.
  805. *
  806. * PTs have to be reserved and mutex must be locked!
  807. */
  808. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
  809. struct amdgpu_vm *vm, struct amdgpu_sync *sync)
  810. {
  811. struct amdgpu_bo_va *bo_va = NULL;
  812. int r = 0;
  813. spin_lock(&vm->status_lock);
  814. while (!list_empty(&vm->invalidated)) {
  815. bo_va = list_first_entry(&vm->invalidated,
  816. struct amdgpu_bo_va, vm_status);
  817. spin_unlock(&vm->status_lock);
  818. mutex_lock(&bo_va->mutex);
  819. r = amdgpu_vm_bo_update(adev, bo_va, NULL);
  820. mutex_unlock(&bo_va->mutex);
  821. if (r)
  822. return r;
  823. spin_lock(&vm->status_lock);
  824. }
  825. spin_unlock(&vm->status_lock);
  826. if (bo_va)
  827. r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
  828. return r;
  829. }
  830. /**
  831. * amdgpu_vm_bo_add - add a bo to a specific vm
  832. *
  833. * @adev: amdgpu_device pointer
  834. * @vm: requested vm
  835. * @bo: amdgpu buffer object
  836. *
  837. * Add @bo into the requested vm.
  838. * Add @bo to the list of bos associated with the vm
  839. * Returns newly added bo_va or NULL for failure
  840. *
  841. * Object has to be reserved!
  842. */
  843. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  844. struct amdgpu_vm *vm,
  845. struct amdgpu_bo *bo)
  846. {
  847. struct amdgpu_bo_va *bo_va;
  848. bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
  849. if (bo_va == NULL) {
  850. return NULL;
  851. }
  852. bo_va->vm = vm;
  853. bo_va->bo = bo;
  854. bo_va->ref_count = 1;
  855. INIT_LIST_HEAD(&bo_va->bo_list);
  856. INIT_LIST_HEAD(&bo_va->valids);
  857. INIT_LIST_HEAD(&bo_va->invalids);
  858. INIT_LIST_HEAD(&bo_va->vm_status);
  859. mutex_init(&bo_va->mutex);
  860. list_add_tail(&bo_va->bo_list, &bo->va);
  861. return bo_va;
  862. }
  863. /**
  864. * amdgpu_vm_bo_map - map bo inside a vm
  865. *
  866. * @adev: amdgpu_device pointer
  867. * @bo_va: bo_va to store the address
  868. * @saddr: where to map the BO
  869. * @offset: requested offset in the BO
  870. * @flags: attributes of pages (read/write/valid/etc.)
  871. *
  872. * Add a mapping of the BO at the specefied addr into the VM.
  873. * Returns 0 for success, error for failure.
  874. *
  875. * Object has to be reserved and unreserved outside!
  876. */
  877. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  878. struct amdgpu_bo_va *bo_va,
  879. uint64_t saddr, uint64_t offset,
  880. uint64_t size, uint32_t flags)
  881. {
  882. struct amdgpu_bo_va_mapping *mapping;
  883. struct amdgpu_vm *vm = bo_va->vm;
  884. struct interval_tree_node *it;
  885. unsigned last_pfn, pt_idx;
  886. uint64_t eaddr;
  887. int r;
  888. /* validate the parameters */
  889. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  890. size == 0 || size & AMDGPU_GPU_PAGE_MASK)
  891. return -EINVAL;
  892. /* make sure object fit at this offset */
  893. eaddr = saddr + size - 1;
  894. if ((saddr >= eaddr) || (offset + size > amdgpu_bo_size(bo_va->bo)))
  895. return -EINVAL;
  896. last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
  897. if (last_pfn >= adev->vm_manager.max_pfn) {
  898. dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
  899. last_pfn, adev->vm_manager.max_pfn);
  900. return -EINVAL;
  901. }
  902. saddr /= AMDGPU_GPU_PAGE_SIZE;
  903. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  904. spin_lock(&vm->it_lock);
  905. it = interval_tree_iter_first(&vm->va, saddr, eaddr);
  906. spin_unlock(&vm->it_lock);
  907. if (it) {
  908. struct amdgpu_bo_va_mapping *tmp;
  909. tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
  910. /* bo and tmp overlap, invalid addr */
  911. dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
  912. "0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
  913. tmp->it.start, tmp->it.last + 1);
  914. r = -EINVAL;
  915. goto error;
  916. }
  917. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  918. if (!mapping) {
  919. r = -ENOMEM;
  920. goto error;
  921. }
  922. INIT_LIST_HEAD(&mapping->list);
  923. mapping->it.start = saddr;
  924. mapping->it.last = eaddr;
  925. mapping->offset = offset;
  926. mapping->flags = flags;
  927. mutex_lock(&bo_va->mutex);
  928. list_add(&mapping->list, &bo_va->invalids);
  929. mutex_unlock(&bo_va->mutex);
  930. spin_lock(&vm->it_lock);
  931. interval_tree_insert(&mapping->it, &vm->va);
  932. spin_unlock(&vm->it_lock);
  933. trace_amdgpu_vm_bo_map(bo_va, mapping);
  934. /* Make sure the page tables are allocated */
  935. saddr >>= amdgpu_vm_block_size;
  936. eaddr >>= amdgpu_vm_block_size;
  937. BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));
  938. if (eaddr > vm->max_pde_used)
  939. vm->max_pde_used = eaddr;
  940. /* walk over the address space and allocate the page tables */
  941. for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
  942. struct reservation_object *resv = vm->page_directory->tbo.resv;
  943. struct amdgpu_bo_list_entry *entry;
  944. struct amdgpu_bo *pt;
  945. entry = &vm->page_tables[pt_idx].entry;
  946. if (entry->robj)
  947. continue;
  948. r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
  949. AMDGPU_GPU_PAGE_SIZE, true,
  950. AMDGPU_GEM_DOMAIN_VRAM,
  951. AMDGPU_GEM_CREATE_NO_CPU_ACCESS,
  952. NULL, resv, &pt);
  953. if (r)
  954. goto error_free;
  955. /* Keep a reference to the page table to avoid freeing
  956. * them up in the wrong order.
  957. */
  958. pt->parent = amdgpu_bo_ref(vm->page_directory);
  959. r = amdgpu_vm_clear_bo(adev, vm, pt);
  960. if (r) {
  961. amdgpu_bo_unref(&pt);
  962. goto error_free;
  963. }
  964. entry->robj = pt;
  965. entry->priority = 0;
  966. entry->tv.bo = &entry->robj->tbo;
  967. entry->tv.shared = true;
  968. vm->page_tables[pt_idx].addr = 0;
  969. }
  970. return 0;
  971. error_free:
  972. list_del(&mapping->list);
  973. spin_lock(&vm->it_lock);
  974. interval_tree_remove(&mapping->it, &vm->va);
  975. spin_unlock(&vm->it_lock);
  976. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  977. kfree(mapping);
  978. error:
  979. return r;
  980. }
  981. /**
  982. * amdgpu_vm_bo_unmap - remove bo mapping from vm
  983. *
  984. * @adev: amdgpu_device pointer
  985. * @bo_va: bo_va to remove the address from
  986. * @saddr: where to the BO is mapped
  987. *
  988. * Remove a mapping of the BO at the specefied addr from the VM.
  989. * Returns 0 for success, error for failure.
  990. *
  991. * Object has to be reserved and unreserved outside!
  992. */
  993. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  994. struct amdgpu_bo_va *bo_va,
  995. uint64_t saddr)
  996. {
  997. struct amdgpu_bo_va_mapping *mapping;
  998. struct amdgpu_vm *vm = bo_va->vm;
  999. bool valid = true;
  1000. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1001. mutex_lock(&bo_va->mutex);
  1002. list_for_each_entry(mapping, &bo_va->valids, list) {
  1003. if (mapping->it.start == saddr)
  1004. break;
  1005. }
  1006. if (&mapping->list == &bo_va->valids) {
  1007. valid = false;
  1008. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1009. if (mapping->it.start == saddr)
  1010. break;
  1011. }
  1012. if (&mapping->list == &bo_va->invalids) {
  1013. mutex_unlock(&bo_va->mutex);
  1014. return -ENOENT;
  1015. }
  1016. }
  1017. mutex_unlock(&bo_va->mutex);
  1018. list_del(&mapping->list);
  1019. spin_lock(&vm->it_lock);
  1020. interval_tree_remove(&mapping->it, &vm->va);
  1021. spin_unlock(&vm->it_lock);
  1022. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1023. if (valid) {
  1024. spin_lock(&vm->freed_lock);
  1025. list_add(&mapping->list, &vm->freed);
  1026. spin_unlock(&vm->freed_lock);
  1027. } else {
  1028. kfree(mapping);
  1029. }
  1030. return 0;
  1031. }
  1032. /**
  1033. * amdgpu_vm_bo_rmv - remove a bo to a specific vm
  1034. *
  1035. * @adev: amdgpu_device pointer
  1036. * @bo_va: requested bo_va
  1037. *
  1038. * Remove @bo_va->bo from the requested vm.
  1039. *
  1040. * Object have to be reserved!
  1041. */
  1042. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  1043. struct amdgpu_bo_va *bo_va)
  1044. {
  1045. struct amdgpu_bo_va_mapping *mapping, *next;
  1046. struct amdgpu_vm *vm = bo_va->vm;
  1047. list_del(&bo_va->bo_list);
  1048. spin_lock(&vm->status_lock);
  1049. list_del(&bo_va->vm_status);
  1050. spin_unlock(&vm->status_lock);
  1051. list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
  1052. list_del(&mapping->list);
  1053. spin_lock(&vm->it_lock);
  1054. interval_tree_remove(&mapping->it, &vm->va);
  1055. spin_unlock(&vm->it_lock);
  1056. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1057. spin_lock(&vm->freed_lock);
  1058. list_add(&mapping->list, &vm->freed);
  1059. spin_unlock(&vm->freed_lock);
  1060. }
  1061. list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
  1062. list_del(&mapping->list);
  1063. spin_lock(&vm->it_lock);
  1064. interval_tree_remove(&mapping->it, &vm->va);
  1065. spin_unlock(&vm->it_lock);
  1066. kfree(mapping);
  1067. }
  1068. fence_put(bo_va->last_pt_update);
  1069. mutex_destroy(&bo_va->mutex);
  1070. kfree(bo_va);
  1071. }
  1072. /**
  1073. * amdgpu_vm_bo_invalidate - mark the bo as invalid
  1074. *
  1075. * @adev: amdgpu_device pointer
  1076. * @vm: requested vm
  1077. * @bo: amdgpu buffer object
  1078. *
  1079. * Mark @bo as invalid.
  1080. */
  1081. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  1082. struct amdgpu_bo *bo)
  1083. {
  1084. struct amdgpu_bo_va *bo_va;
  1085. list_for_each_entry(bo_va, &bo->va, bo_list) {
  1086. spin_lock(&bo_va->vm->status_lock);
  1087. if (list_empty(&bo_va->vm_status))
  1088. list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
  1089. spin_unlock(&bo_va->vm->status_lock);
  1090. }
  1091. }
  1092. /**
  1093. * amdgpu_vm_init - initialize a vm instance
  1094. *
  1095. * @adev: amdgpu_device pointer
  1096. * @vm: requested vm
  1097. *
  1098. * Init @vm fields.
  1099. */
  1100. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1101. {
  1102. const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
  1103. AMDGPU_VM_PTE_COUNT * 8);
  1104. unsigned pd_size, pd_entries;
  1105. unsigned ring_instance;
  1106. struct amdgpu_ring *ring;
  1107. struct amd_sched_rq *rq;
  1108. int i, r;
  1109. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1110. vm->ids[i].mgr_id = NULL;
  1111. vm->ids[i].flushed_updates = NULL;
  1112. }
  1113. vm->va = RB_ROOT;
  1114. spin_lock_init(&vm->status_lock);
  1115. INIT_LIST_HEAD(&vm->invalidated);
  1116. INIT_LIST_HEAD(&vm->cleared);
  1117. INIT_LIST_HEAD(&vm->freed);
  1118. spin_lock_init(&vm->it_lock);
  1119. spin_lock_init(&vm->freed_lock);
  1120. pd_size = amdgpu_vm_directory_size(adev);
  1121. pd_entries = amdgpu_vm_num_pdes(adev);
  1122. /* allocate page table array */
  1123. vm->page_tables = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
  1124. if (vm->page_tables == NULL) {
  1125. DRM_ERROR("Cannot allocate memory for page table array\n");
  1126. return -ENOMEM;
  1127. }
  1128. /* create scheduler entity for page table updates */
  1129. ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
  1130. ring_instance %= adev->vm_manager.vm_pte_num_rings;
  1131. ring = adev->vm_manager.vm_pte_rings[ring_instance];
  1132. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  1133. r = amd_sched_entity_init(&ring->sched, &vm->entity,
  1134. rq, amdgpu_sched_jobs);
  1135. if (r)
  1136. return r;
  1137. vm->page_directory_fence = NULL;
  1138. r = amdgpu_bo_create(adev, pd_size, align, true,
  1139. AMDGPU_GEM_DOMAIN_VRAM,
  1140. AMDGPU_GEM_CREATE_NO_CPU_ACCESS,
  1141. NULL, NULL, &vm->page_directory);
  1142. if (r)
  1143. goto error_free_sched_entity;
  1144. r = amdgpu_bo_reserve(vm->page_directory, false);
  1145. if (r)
  1146. goto error_free_page_directory;
  1147. r = amdgpu_vm_clear_bo(adev, vm, vm->page_directory);
  1148. amdgpu_bo_unreserve(vm->page_directory);
  1149. if (r)
  1150. goto error_free_page_directory;
  1151. return 0;
  1152. error_free_page_directory:
  1153. amdgpu_bo_unref(&vm->page_directory);
  1154. vm->page_directory = NULL;
  1155. error_free_sched_entity:
  1156. amd_sched_entity_fini(&ring->sched, &vm->entity);
  1157. return r;
  1158. }
  1159. /**
  1160. * amdgpu_vm_fini - tear down a vm instance
  1161. *
  1162. * @adev: amdgpu_device pointer
  1163. * @vm: requested vm
  1164. *
  1165. * Tear down @vm.
  1166. * Unbind the VM and remove all bos from the vm bo list
  1167. */
  1168. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1169. {
  1170. struct amdgpu_bo_va_mapping *mapping, *tmp;
  1171. int i;
  1172. amd_sched_entity_fini(vm->entity.sched, &vm->entity);
  1173. if (!RB_EMPTY_ROOT(&vm->va)) {
  1174. dev_err(adev->dev, "still active bo inside vm\n");
  1175. }
  1176. rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
  1177. list_del(&mapping->list);
  1178. interval_tree_remove(&mapping->it, &vm->va);
  1179. kfree(mapping);
  1180. }
  1181. list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
  1182. list_del(&mapping->list);
  1183. kfree(mapping);
  1184. }
  1185. for (i = 0; i < amdgpu_vm_num_pdes(adev); i++)
  1186. amdgpu_bo_unref(&vm->page_tables[i].entry.robj);
  1187. drm_free_large(vm->page_tables);
  1188. amdgpu_bo_unref(&vm->page_directory);
  1189. fence_put(vm->page_directory_fence);
  1190. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1191. struct amdgpu_vm_id *id = &vm->ids[i];
  1192. if (id->mgr_id)
  1193. atomic_long_cmpxchg(&id->mgr_id->owner,
  1194. (long)id, 0);
  1195. fence_put(id->flushed_updates);
  1196. }
  1197. }
  1198. /**
  1199. * amdgpu_vm_manager_init - init the VM manager
  1200. *
  1201. * @adev: amdgpu_device pointer
  1202. *
  1203. * Initialize the VM manager structures
  1204. */
  1205. void amdgpu_vm_manager_init(struct amdgpu_device *adev)
  1206. {
  1207. unsigned i;
  1208. INIT_LIST_HEAD(&adev->vm_manager.ids_lru);
  1209. /* skip over VMID 0, since it is the system VM */
  1210. for (i = 1; i < adev->vm_manager.num_ids; ++i)
  1211. list_add_tail(&adev->vm_manager.ids[i].list,
  1212. &adev->vm_manager.ids_lru);
  1213. atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
  1214. }
  1215. /**
  1216. * amdgpu_vm_manager_fini - cleanup VM manager
  1217. *
  1218. * @adev: amdgpu_device pointer
  1219. *
  1220. * Cleanup the VM manager and free resources.
  1221. */
  1222. void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
  1223. {
  1224. unsigned i;
  1225. for (i = 0; i < AMDGPU_NUM_VM; ++i)
  1226. fence_put(adev->vm_manager.ids[i].active);
  1227. }