amdgpu_vce.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. * Authors: Christian König <christian.koenig@amd.com>
  26. */
  27. #include <linux/firmware.h>
  28. #include <linux/module.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm.h>
  31. #include "amdgpu.h"
  32. #include "amdgpu_pm.h"
  33. #include "amdgpu_vce.h"
  34. #include "cikd.h"
  35. /* 1 second timeout */
  36. #define VCE_IDLE_TIMEOUT msecs_to_jiffies(1000)
  37. /* Firmware Names */
  38. #ifdef CONFIG_DRM_AMDGPU_CIK
  39. #define FIRMWARE_BONAIRE "amdgpu/bonaire_vce.bin"
  40. #define FIRMWARE_KABINI "amdgpu/kabini_vce.bin"
  41. #define FIRMWARE_KAVERI "amdgpu/kaveri_vce.bin"
  42. #define FIRMWARE_HAWAII "amdgpu/hawaii_vce.bin"
  43. #define FIRMWARE_MULLINS "amdgpu/mullins_vce.bin"
  44. #endif
  45. #define FIRMWARE_TONGA "amdgpu/tonga_vce.bin"
  46. #define FIRMWARE_CARRIZO "amdgpu/carrizo_vce.bin"
  47. #define FIRMWARE_FIJI "amdgpu/fiji_vce.bin"
  48. #define FIRMWARE_STONEY "amdgpu/stoney_vce.bin"
  49. #define FIRMWARE_POLARIS10 "amdgpu/polaris10_vce.bin"
  50. #define FIRMWARE_POLARIS11 "amdgpu/polaris11_vce.bin"
  51. #define FIRMWARE_POLARIS12 "amdgpu/polaris12_vce.bin"
  52. #define FIRMWARE_VEGAM "amdgpu/vegam_vce.bin"
  53. #define FIRMWARE_VEGA10 "amdgpu/vega10_vce.bin"
  54. #define FIRMWARE_VEGA12 "amdgpu/vega12_vce.bin"
  55. #define FIRMWARE_VEGA20 "amdgpu/vega20_vce.bin"
  56. #ifdef CONFIG_DRM_AMDGPU_CIK
  57. MODULE_FIRMWARE(FIRMWARE_BONAIRE);
  58. MODULE_FIRMWARE(FIRMWARE_KABINI);
  59. MODULE_FIRMWARE(FIRMWARE_KAVERI);
  60. MODULE_FIRMWARE(FIRMWARE_HAWAII);
  61. MODULE_FIRMWARE(FIRMWARE_MULLINS);
  62. #endif
  63. MODULE_FIRMWARE(FIRMWARE_TONGA);
  64. MODULE_FIRMWARE(FIRMWARE_CARRIZO);
  65. MODULE_FIRMWARE(FIRMWARE_FIJI);
  66. MODULE_FIRMWARE(FIRMWARE_STONEY);
  67. MODULE_FIRMWARE(FIRMWARE_POLARIS10);
  68. MODULE_FIRMWARE(FIRMWARE_POLARIS11);
  69. MODULE_FIRMWARE(FIRMWARE_POLARIS12);
  70. MODULE_FIRMWARE(FIRMWARE_VEGAM);
  71. MODULE_FIRMWARE(FIRMWARE_VEGA10);
  72. MODULE_FIRMWARE(FIRMWARE_VEGA12);
  73. MODULE_FIRMWARE(FIRMWARE_VEGA20);
  74. static void amdgpu_vce_idle_work_handler(struct work_struct *work);
  75. /**
  76. * amdgpu_vce_init - allocate memory, load vce firmware
  77. *
  78. * @adev: amdgpu_device pointer
  79. *
  80. * First step to get VCE online, allocate memory and load the firmware
  81. */
  82. int amdgpu_vce_sw_init(struct amdgpu_device *adev, unsigned long size)
  83. {
  84. struct amdgpu_ring *ring;
  85. struct drm_sched_rq *rq;
  86. const char *fw_name;
  87. const struct common_firmware_header *hdr;
  88. unsigned ucode_version, version_major, version_minor, binary_id;
  89. int i, r;
  90. switch (adev->asic_type) {
  91. #ifdef CONFIG_DRM_AMDGPU_CIK
  92. case CHIP_BONAIRE:
  93. fw_name = FIRMWARE_BONAIRE;
  94. break;
  95. case CHIP_KAVERI:
  96. fw_name = FIRMWARE_KAVERI;
  97. break;
  98. case CHIP_KABINI:
  99. fw_name = FIRMWARE_KABINI;
  100. break;
  101. case CHIP_HAWAII:
  102. fw_name = FIRMWARE_HAWAII;
  103. break;
  104. case CHIP_MULLINS:
  105. fw_name = FIRMWARE_MULLINS;
  106. break;
  107. #endif
  108. case CHIP_TONGA:
  109. fw_name = FIRMWARE_TONGA;
  110. break;
  111. case CHIP_CARRIZO:
  112. fw_name = FIRMWARE_CARRIZO;
  113. break;
  114. case CHIP_FIJI:
  115. fw_name = FIRMWARE_FIJI;
  116. break;
  117. case CHIP_STONEY:
  118. fw_name = FIRMWARE_STONEY;
  119. break;
  120. case CHIP_POLARIS10:
  121. fw_name = FIRMWARE_POLARIS10;
  122. break;
  123. case CHIP_POLARIS11:
  124. fw_name = FIRMWARE_POLARIS11;
  125. break;
  126. case CHIP_POLARIS12:
  127. fw_name = FIRMWARE_POLARIS12;
  128. break;
  129. case CHIP_VEGAM:
  130. fw_name = FIRMWARE_VEGAM;
  131. break;
  132. case CHIP_VEGA10:
  133. fw_name = FIRMWARE_VEGA10;
  134. break;
  135. case CHIP_VEGA12:
  136. fw_name = FIRMWARE_VEGA12;
  137. break;
  138. case CHIP_VEGA20:
  139. fw_name = FIRMWARE_VEGA20;
  140. break;
  141. default:
  142. return -EINVAL;
  143. }
  144. r = request_firmware(&adev->vce.fw, fw_name, adev->dev);
  145. if (r) {
  146. dev_err(adev->dev, "amdgpu_vce: Can't load firmware \"%s\"\n",
  147. fw_name);
  148. return r;
  149. }
  150. r = amdgpu_ucode_validate(adev->vce.fw);
  151. if (r) {
  152. dev_err(adev->dev, "amdgpu_vce: Can't validate firmware \"%s\"\n",
  153. fw_name);
  154. release_firmware(adev->vce.fw);
  155. adev->vce.fw = NULL;
  156. return r;
  157. }
  158. hdr = (const struct common_firmware_header *)adev->vce.fw->data;
  159. ucode_version = le32_to_cpu(hdr->ucode_version);
  160. version_major = (ucode_version >> 20) & 0xfff;
  161. version_minor = (ucode_version >> 8) & 0xfff;
  162. binary_id = ucode_version & 0xff;
  163. DRM_INFO("Found VCE firmware Version: %hhd.%hhd Binary ID: %hhd\n",
  164. version_major, version_minor, binary_id);
  165. adev->vce.fw_version = ((version_major << 24) | (version_minor << 16) |
  166. (binary_id << 8));
  167. r = amdgpu_bo_create_kernel(adev, size, PAGE_SIZE,
  168. AMDGPU_GEM_DOMAIN_VRAM, &adev->vce.vcpu_bo,
  169. &adev->vce.gpu_addr, &adev->vce.cpu_addr);
  170. if (r) {
  171. dev_err(adev->dev, "(%d) failed to allocate VCE bo\n", r);
  172. return r;
  173. }
  174. ring = &adev->vce.ring[0];
  175. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_NORMAL];
  176. r = drm_sched_entity_init(&adev->vce.entity, &rq, 1, NULL);
  177. if (r != 0) {
  178. DRM_ERROR("Failed setting up VCE run queue.\n");
  179. return r;
  180. }
  181. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  182. atomic_set(&adev->vce.handles[i], 0);
  183. adev->vce.filp[i] = NULL;
  184. }
  185. INIT_DELAYED_WORK(&adev->vce.idle_work, amdgpu_vce_idle_work_handler);
  186. mutex_init(&adev->vce.idle_mutex);
  187. return 0;
  188. }
  189. /**
  190. * amdgpu_vce_fini - free memory
  191. *
  192. * @adev: amdgpu_device pointer
  193. *
  194. * Last step on VCE teardown, free firmware memory
  195. */
  196. int amdgpu_vce_sw_fini(struct amdgpu_device *adev)
  197. {
  198. unsigned i;
  199. if (adev->vce.vcpu_bo == NULL)
  200. return 0;
  201. drm_sched_entity_destroy(&adev->vce.entity);
  202. amdgpu_bo_free_kernel(&adev->vce.vcpu_bo, &adev->vce.gpu_addr,
  203. (void **)&adev->vce.cpu_addr);
  204. for (i = 0; i < adev->vce.num_rings; i++)
  205. amdgpu_ring_fini(&adev->vce.ring[i]);
  206. release_firmware(adev->vce.fw);
  207. mutex_destroy(&adev->vce.idle_mutex);
  208. return 0;
  209. }
  210. /**
  211. * amdgpu_vce_suspend - unpin VCE fw memory
  212. *
  213. * @adev: amdgpu_device pointer
  214. *
  215. */
  216. int amdgpu_vce_suspend(struct amdgpu_device *adev)
  217. {
  218. int i;
  219. if (adev->vce.vcpu_bo == NULL)
  220. return 0;
  221. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
  222. if (atomic_read(&adev->vce.handles[i]))
  223. break;
  224. if (i == AMDGPU_MAX_VCE_HANDLES)
  225. return 0;
  226. cancel_delayed_work_sync(&adev->vce.idle_work);
  227. /* TODO: suspending running encoding sessions isn't supported */
  228. return -EINVAL;
  229. }
  230. /**
  231. * amdgpu_vce_resume - pin VCE fw memory
  232. *
  233. * @adev: amdgpu_device pointer
  234. *
  235. */
  236. int amdgpu_vce_resume(struct amdgpu_device *adev)
  237. {
  238. void *cpu_addr;
  239. const struct common_firmware_header *hdr;
  240. unsigned offset;
  241. int r;
  242. if (adev->vce.vcpu_bo == NULL)
  243. return -EINVAL;
  244. r = amdgpu_bo_reserve(adev->vce.vcpu_bo, false);
  245. if (r) {
  246. dev_err(adev->dev, "(%d) failed to reserve VCE bo\n", r);
  247. return r;
  248. }
  249. r = amdgpu_bo_kmap(adev->vce.vcpu_bo, &cpu_addr);
  250. if (r) {
  251. amdgpu_bo_unreserve(adev->vce.vcpu_bo);
  252. dev_err(adev->dev, "(%d) VCE map failed\n", r);
  253. return r;
  254. }
  255. hdr = (const struct common_firmware_header *)adev->vce.fw->data;
  256. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  257. memcpy_toio(cpu_addr, adev->vce.fw->data + offset,
  258. adev->vce.fw->size - offset);
  259. amdgpu_bo_kunmap(adev->vce.vcpu_bo);
  260. amdgpu_bo_unreserve(adev->vce.vcpu_bo);
  261. return 0;
  262. }
  263. /**
  264. * amdgpu_vce_idle_work_handler - power off VCE
  265. *
  266. * @work: pointer to work structure
  267. *
  268. * power of VCE when it's not used any more
  269. */
  270. static void amdgpu_vce_idle_work_handler(struct work_struct *work)
  271. {
  272. struct amdgpu_device *adev =
  273. container_of(work, struct amdgpu_device, vce.idle_work.work);
  274. unsigned i, count = 0;
  275. for (i = 0; i < adev->vce.num_rings; i++)
  276. count += amdgpu_fence_count_emitted(&adev->vce.ring[i]);
  277. if (count == 0) {
  278. if (adev->pm.dpm_enabled) {
  279. amdgpu_dpm_enable_vce(adev, false);
  280. } else {
  281. amdgpu_asic_set_vce_clocks(adev, 0, 0);
  282. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  283. AMD_PG_STATE_GATE);
  284. amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  285. AMD_CG_STATE_GATE);
  286. }
  287. } else {
  288. schedule_delayed_work(&adev->vce.idle_work, VCE_IDLE_TIMEOUT);
  289. }
  290. }
  291. /**
  292. * amdgpu_vce_ring_begin_use - power up VCE
  293. *
  294. * @ring: amdgpu ring
  295. *
  296. * Make sure VCE is powerd up when we want to use it
  297. */
  298. void amdgpu_vce_ring_begin_use(struct amdgpu_ring *ring)
  299. {
  300. struct amdgpu_device *adev = ring->adev;
  301. bool set_clocks;
  302. if (amdgpu_sriov_vf(adev))
  303. return;
  304. mutex_lock(&adev->vce.idle_mutex);
  305. set_clocks = !cancel_delayed_work_sync(&adev->vce.idle_work);
  306. if (set_clocks) {
  307. if (adev->pm.dpm_enabled) {
  308. amdgpu_dpm_enable_vce(adev, true);
  309. } else {
  310. amdgpu_asic_set_vce_clocks(adev, 53300, 40000);
  311. amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  312. AMD_CG_STATE_UNGATE);
  313. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  314. AMD_PG_STATE_UNGATE);
  315. }
  316. }
  317. mutex_unlock(&adev->vce.idle_mutex);
  318. }
  319. /**
  320. * amdgpu_vce_ring_end_use - power VCE down
  321. *
  322. * @ring: amdgpu ring
  323. *
  324. * Schedule work to power VCE down again
  325. */
  326. void amdgpu_vce_ring_end_use(struct amdgpu_ring *ring)
  327. {
  328. if (!amdgpu_sriov_vf(ring->adev))
  329. schedule_delayed_work(&ring->adev->vce.idle_work, VCE_IDLE_TIMEOUT);
  330. }
  331. /**
  332. * amdgpu_vce_free_handles - free still open VCE handles
  333. *
  334. * @adev: amdgpu_device pointer
  335. * @filp: drm file pointer
  336. *
  337. * Close all VCE handles still open by this file pointer
  338. */
  339. void amdgpu_vce_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
  340. {
  341. struct amdgpu_ring *ring = &adev->vce.ring[0];
  342. int i, r;
  343. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  344. uint32_t handle = atomic_read(&adev->vce.handles[i]);
  345. if (!handle || adev->vce.filp[i] != filp)
  346. continue;
  347. r = amdgpu_vce_get_destroy_msg(ring, handle, false, NULL);
  348. if (r)
  349. DRM_ERROR("Error destroying VCE handle (%d)!\n", r);
  350. adev->vce.filp[i] = NULL;
  351. atomic_set(&adev->vce.handles[i], 0);
  352. }
  353. }
  354. /**
  355. * amdgpu_vce_get_create_msg - generate a VCE create msg
  356. *
  357. * @adev: amdgpu_device pointer
  358. * @ring: ring we should submit the msg to
  359. * @handle: VCE session handle to use
  360. * @fence: optional fence to return
  361. *
  362. * Open up a stream for HW test
  363. */
  364. int amdgpu_vce_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  365. struct dma_fence **fence)
  366. {
  367. const unsigned ib_size_dw = 1024;
  368. struct amdgpu_job *job;
  369. struct amdgpu_ib *ib;
  370. struct dma_fence *f = NULL;
  371. uint64_t dummy;
  372. int i, r;
  373. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  374. if (r)
  375. return r;
  376. ib = &job->ibs[0];
  377. dummy = ib->gpu_addr + 1024;
  378. /* stitch together an VCE create msg */
  379. ib->length_dw = 0;
  380. ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
  381. ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
  382. ib->ptr[ib->length_dw++] = handle;
  383. if ((ring->adev->vce.fw_version >> 24) >= 52)
  384. ib->ptr[ib->length_dw++] = 0x00000040; /* len */
  385. else
  386. ib->ptr[ib->length_dw++] = 0x00000030; /* len */
  387. ib->ptr[ib->length_dw++] = 0x01000001; /* create cmd */
  388. ib->ptr[ib->length_dw++] = 0x00000000;
  389. ib->ptr[ib->length_dw++] = 0x00000042;
  390. ib->ptr[ib->length_dw++] = 0x0000000a;
  391. ib->ptr[ib->length_dw++] = 0x00000001;
  392. ib->ptr[ib->length_dw++] = 0x00000080;
  393. ib->ptr[ib->length_dw++] = 0x00000060;
  394. ib->ptr[ib->length_dw++] = 0x00000100;
  395. ib->ptr[ib->length_dw++] = 0x00000100;
  396. ib->ptr[ib->length_dw++] = 0x0000000c;
  397. ib->ptr[ib->length_dw++] = 0x00000000;
  398. if ((ring->adev->vce.fw_version >> 24) >= 52) {
  399. ib->ptr[ib->length_dw++] = 0x00000000;
  400. ib->ptr[ib->length_dw++] = 0x00000000;
  401. ib->ptr[ib->length_dw++] = 0x00000000;
  402. ib->ptr[ib->length_dw++] = 0x00000000;
  403. }
  404. ib->ptr[ib->length_dw++] = 0x00000014; /* len */
  405. ib->ptr[ib->length_dw++] = 0x05000005; /* feedback buffer */
  406. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  407. ib->ptr[ib->length_dw++] = dummy;
  408. ib->ptr[ib->length_dw++] = 0x00000001;
  409. for (i = ib->length_dw; i < ib_size_dw; ++i)
  410. ib->ptr[i] = 0x0;
  411. r = amdgpu_job_submit_direct(job, ring, &f);
  412. if (r)
  413. goto err;
  414. if (fence)
  415. *fence = dma_fence_get(f);
  416. dma_fence_put(f);
  417. return 0;
  418. err:
  419. amdgpu_job_free(job);
  420. return r;
  421. }
  422. /**
  423. * amdgpu_vce_get_destroy_msg - generate a VCE destroy msg
  424. *
  425. * @adev: amdgpu_device pointer
  426. * @ring: ring we should submit the msg to
  427. * @handle: VCE session handle to use
  428. * @fence: optional fence to return
  429. *
  430. * Close up a stream for HW test or if userspace failed to do so
  431. */
  432. int amdgpu_vce_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  433. bool direct, struct dma_fence **fence)
  434. {
  435. const unsigned ib_size_dw = 1024;
  436. struct amdgpu_job *job;
  437. struct amdgpu_ib *ib;
  438. struct dma_fence *f = NULL;
  439. int i, r;
  440. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  441. if (r)
  442. return r;
  443. ib = &job->ibs[0];
  444. /* stitch together an VCE destroy msg */
  445. ib->length_dw = 0;
  446. ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
  447. ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
  448. ib->ptr[ib->length_dw++] = handle;
  449. ib->ptr[ib->length_dw++] = 0x00000020; /* len */
  450. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  451. ib->ptr[ib->length_dw++] = 0xffffffff; /* next task info, set to 0xffffffff if no */
  452. ib->ptr[ib->length_dw++] = 0x00000001; /* destroy session */
  453. ib->ptr[ib->length_dw++] = 0x00000000;
  454. ib->ptr[ib->length_dw++] = 0x00000000;
  455. ib->ptr[ib->length_dw++] = 0xffffffff; /* feedback is not needed, set to 0xffffffff and firmware will not output feedback */
  456. ib->ptr[ib->length_dw++] = 0x00000000;
  457. ib->ptr[ib->length_dw++] = 0x00000008; /* len */
  458. ib->ptr[ib->length_dw++] = 0x02000001; /* destroy cmd */
  459. for (i = ib->length_dw; i < ib_size_dw; ++i)
  460. ib->ptr[i] = 0x0;
  461. if (direct)
  462. r = amdgpu_job_submit_direct(job, ring, &f);
  463. else
  464. r = amdgpu_job_submit(job, &ring->adev->vce.entity,
  465. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  466. if (r)
  467. goto err;
  468. if (fence)
  469. *fence = dma_fence_get(f);
  470. dma_fence_put(f);
  471. return 0;
  472. err:
  473. amdgpu_job_free(job);
  474. return r;
  475. }
  476. /**
  477. * amdgpu_vce_cs_validate_bo - make sure not to cross 4GB boundary
  478. *
  479. * @p: parser context
  480. * @lo: address of lower dword
  481. * @hi: address of higher dword
  482. * @size: minimum size
  483. * @index: bs/fb index
  484. *
  485. * Make sure that no BO cross a 4GB boundary.
  486. */
  487. static int amdgpu_vce_validate_bo(struct amdgpu_cs_parser *p, uint32_t ib_idx,
  488. int lo, int hi, unsigned size, int32_t index)
  489. {
  490. int64_t offset = ((uint64_t)size) * ((int64_t)index);
  491. struct ttm_operation_ctx ctx = { false, false };
  492. struct amdgpu_bo_va_mapping *mapping;
  493. unsigned i, fpfn, lpfn;
  494. struct amdgpu_bo *bo;
  495. uint64_t addr;
  496. int r;
  497. addr = ((uint64_t)amdgpu_get_ib_value(p, ib_idx, lo)) |
  498. ((uint64_t)amdgpu_get_ib_value(p, ib_idx, hi)) << 32;
  499. if (index >= 0) {
  500. addr += offset;
  501. fpfn = PAGE_ALIGN(offset) >> PAGE_SHIFT;
  502. lpfn = 0x100000000ULL >> PAGE_SHIFT;
  503. } else {
  504. fpfn = 0;
  505. lpfn = (0x100000000ULL - PAGE_ALIGN(offset)) >> PAGE_SHIFT;
  506. }
  507. r = amdgpu_cs_find_mapping(p, addr, &bo, &mapping);
  508. if (r) {
  509. DRM_ERROR("Can't find BO for addr 0x%010Lx %d %d %d %d\n",
  510. addr, lo, hi, size, index);
  511. return r;
  512. }
  513. for (i = 0; i < bo->placement.num_placement; ++i) {
  514. bo->placements[i].fpfn = max(bo->placements[i].fpfn, fpfn);
  515. bo->placements[i].lpfn = bo->placements[i].lpfn ?
  516. min(bo->placements[i].lpfn, lpfn) : lpfn;
  517. }
  518. return ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  519. }
  520. /**
  521. * amdgpu_vce_cs_reloc - command submission relocation
  522. *
  523. * @p: parser context
  524. * @lo: address of lower dword
  525. * @hi: address of higher dword
  526. * @size: minimum size
  527. *
  528. * Patch relocation inside command stream with real buffer address
  529. */
  530. static int amdgpu_vce_cs_reloc(struct amdgpu_cs_parser *p, uint32_t ib_idx,
  531. int lo, int hi, unsigned size, uint32_t index)
  532. {
  533. struct amdgpu_bo_va_mapping *mapping;
  534. struct amdgpu_bo *bo;
  535. uint64_t addr;
  536. int r;
  537. if (index == 0xffffffff)
  538. index = 0;
  539. addr = ((uint64_t)amdgpu_get_ib_value(p, ib_idx, lo)) |
  540. ((uint64_t)amdgpu_get_ib_value(p, ib_idx, hi)) << 32;
  541. addr += ((uint64_t)size) * ((uint64_t)index);
  542. r = amdgpu_cs_find_mapping(p, addr, &bo, &mapping);
  543. if (r) {
  544. DRM_ERROR("Can't find BO for addr 0x%010Lx %d %d %d %d\n",
  545. addr, lo, hi, size, index);
  546. return r;
  547. }
  548. if ((addr + (uint64_t)size) >
  549. (mapping->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
  550. DRM_ERROR("BO to small for addr 0x%010Lx %d %d\n",
  551. addr, lo, hi);
  552. return -EINVAL;
  553. }
  554. addr -= mapping->start * AMDGPU_GPU_PAGE_SIZE;
  555. addr += amdgpu_bo_gpu_offset(bo);
  556. addr -= ((uint64_t)size) * ((uint64_t)index);
  557. amdgpu_set_ib_value(p, ib_idx, lo, lower_32_bits(addr));
  558. amdgpu_set_ib_value(p, ib_idx, hi, upper_32_bits(addr));
  559. return 0;
  560. }
  561. /**
  562. * amdgpu_vce_validate_handle - validate stream handle
  563. *
  564. * @p: parser context
  565. * @handle: handle to validate
  566. * @allocated: allocated a new handle?
  567. *
  568. * Validates the handle and return the found session index or -EINVAL
  569. * we we don't have another free session index.
  570. */
  571. static int amdgpu_vce_validate_handle(struct amdgpu_cs_parser *p,
  572. uint32_t handle, uint32_t *allocated)
  573. {
  574. unsigned i;
  575. /* validate the handle */
  576. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  577. if (atomic_read(&p->adev->vce.handles[i]) == handle) {
  578. if (p->adev->vce.filp[i] != p->filp) {
  579. DRM_ERROR("VCE handle collision detected!\n");
  580. return -EINVAL;
  581. }
  582. return i;
  583. }
  584. }
  585. /* handle not found try to alloc a new one */
  586. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  587. if (!atomic_cmpxchg(&p->adev->vce.handles[i], 0, handle)) {
  588. p->adev->vce.filp[i] = p->filp;
  589. p->adev->vce.img_size[i] = 0;
  590. *allocated |= 1 << i;
  591. return i;
  592. }
  593. }
  594. DRM_ERROR("No more free VCE handles!\n");
  595. return -EINVAL;
  596. }
  597. /**
  598. * amdgpu_vce_cs_parse - parse and validate the command stream
  599. *
  600. * @p: parser context
  601. *
  602. */
  603. int amdgpu_vce_ring_parse_cs(struct amdgpu_cs_parser *p, uint32_t ib_idx)
  604. {
  605. struct amdgpu_ib *ib = &p->job->ibs[ib_idx];
  606. unsigned fb_idx = 0, bs_idx = 0;
  607. int session_idx = -1;
  608. uint32_t destroyed = 0;
  609. uint32_t created = 0;
  610. uint32_t allocated = 0;
  611. uint32_t tmp, handle = 0;
  612. uint32_t *size = &tmp;
  613. unsigned idx;
  614. int i, r = 0;
  615. p->job->vm = NULL;
  616. ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
  617. for (idx = 0; idx < ib->length_dw;) {
  618. uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
  619. uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);
  620. if ((len < 8) || (len & 3)) {
  621. DRM_ERROR("invalid VCE command length (%d)!\n", len);
  622. r = -EINVAL;
  623. goto out;
  624. }
  625. switch (cmd) {
  626. case 0x00000002: /* task info */
  627. fb_idx = amdgpu_get_ib_value(p, ib_idx, idx + 6);
  628. bs_idx = amdgpu_get_ib_value(p, ib_idx, idx + 7);
  629. break;
  630. case 0x03000001: /* encode */
  631. r = amdgpu_vce_validate_bo(p, ib_idx, idx + 10,
  632. idx + 9, 0, 0);
  633. if (r)
  634. goto out;
  635. r = amdgpu_vce_validate_bo(p, ib_idx, idx + 12,
  636. idx + 11, 0, 0);
  637. if (r)
  638. goto out;
  639. break;
  640. case 0x05000001: /* context buffer */
  641. r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3,
  642. idx + 2, 0, 0);
  643. if (r)
  644. goto out;
  645. break;
  646. case 0x05000004: /* video bitstream buffer */
  647. tmp = amdgpu_get_ib_value(p, ib_idx, idx + 4);
  648. r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3, idx + 2,
  649. tmp, bs_idx);
  650. if (r)
  651. goto out;
  652. break;
  653. case 0x05000005: /* feedback buffer */
  654. r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3, idx + 2,
  655. 4096, fb_idx);
  656. if (r)
  657. goto out;
  658. break;
  659. case 0x0500000d: /* MV buffer */
  660. r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3,
  661. idx + 2, 0, 0);
  662. if (r)
  663. goto out;
  664. r = amdgpu_vce_validate_bo(p, ib_idx, idx + 8,
  665. idx + 7, 0, 0);
  666. if (r)
  667. goto out;
  668. break;
  669. }
  670. idx += len / 4;
  671. }
  672. for (idx = 0; idx < ib->length_dw;) {
  673. uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
  674. uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);
  675. switch (cmd) {
  676. case 0x00000001: /* session */
  677. handle = amdgpu_get_ib_value(p, ib_idx, idx + 2);
  678. session_idx = amdgpu_vce_validate_handle(p, handle,
  679. &allocated);
  680. if (session_idx < 0) {
  681. r = session_idx;
  682. goto out;
  683. }
  684. size = &p->adev->vce.img_size[session_idx];
  685. break;
  686. case 0x00000002: /* task info */
  687. fb_idx = amdgpu_get_ib_value(p, ib_idx, idx + 6);
  688. bs_idx = amdgpu_get_ib_value(p, ib_idx, idx + 7);
  689. break;
  690. case 0x01000001: /* create */
  691. created |= 1 << session_idx;
  692. if (destroyed & (1 << session_idx)) {
  693. destroyed &= ~(1 << session_idx);
  694. allocated |= 1 << session_idx;
  695. } else if (!(allocated & (1 << session_idx))) {
  696. DRM_ERROR("Handle already in use!\n");
  697. r = -EINVAL;
  698. goto out;
  699. }
  700. *size = amdgpu_get_ib_value(p, ib_idx, idx + 8) *
  701. amdgpu_get_ib_value(p, ib_idx, idx + 10) *
  702. 8 * 3 / 2;
  703. break;
  704. case 0x04000001: /* config extension */
  705. case 0x04000002: /* pic control */
  706. case 0x04000005: /* rate control */
  707. case 0x04000007: /* motion estimation */
  708. case 0x04000008: /* rdo */
  709. case 0x04000009: /* vui */
  710. case 0x05000002: /* auxiliary buffer */
  711. case 0x05000009: /* clock table */
  712. break;
  713. case 0x0500000c: /* hw config */
  714. switch (p->adev->asic_type) {
  715. #ifdef CONFIG_DRM_AMDGPU_CIK
  716. case CHIP_KAVERI:
  717. case CHIP_MULLINS:
  718. #endif
  719. case CHIP_CARRIZO:
  720. break;
  721. default:
  722. r = -EINVAL;
  723. goto out;
  724. }
  725. break;
  726. case 0x03000001: /* encode */
  727. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 10, idx + 9,
  728. *size, 0);
  729. if (r)
  730. goto out;
  731. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 12, idx + 11,
  732. *size / 3, 0);
  733. if (r)
  734. goto out;
  735. break;
  736. case 0x02000001: /* destroy */
  737. destroyed |= 1 << session_idx;
  738. break;
  739. case 0x05000001: /* context buffer */
  740. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
  741. *size * 2, 0);
  742. if (r)
  743. goto out;
  744. break;
  745. case 0x05000004: /* video bitstream buffer */
  746. tmp = amdgpu_get_ib_value(p, ib_idx, idx + 4);
  747. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
  748. tmp, bs_idx);
  749. if (r)
  750. goto out;
  751. break;
  752. case 0x05000005: /* feedback buffer */
  753. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
  754. 4096, fb_idx);
  755. if (r)
  756. goto out;
  757. break;
  758. case 0x0500000d: /* MV buffer */
  759. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3,
  760. idx + 2, *size, 0);
  761. if (r)
  762. goto out;
  763. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 8,
  764. idx + 7, *size / 12, 0);
  765. if (r)
  766. goto out;
  767. break;
  768. default:
  769. DRM_ERROR("invalid VCE command (0x%x)!\n", cmd);
  770. r = -EINVAL;
  771. goto out;
  772. }
  773. if (session_idx == -1) {
  774. DRM_ERROR("no session command at start of IB\n");
  775. r = -EINVAL;
  776. goto out;
  777. }
  778. idx += len / 4;
  779. }
  780. if (allocated & ~created) {
  781. DRM_ERROR("New session without create command!\n");
  782. r = -ENOENT;
  783. }
  784. out:
  785. if (!r) {
  786. /* No error, free all destroyed handle slots */
  787. tmp = destroyed;
  788. } else {
  789. /* Error during parsing, free all allocated handle slots */
  790. tmp = allocated;
  791. }
  792. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
  793. if (tmp & (1 << i))
  794. atomic_set(&p->adev->vce.handles[i], 0);
  795. return r;
  796. }
  797. /**
  798. * amdgpu_vce_cs_parse_vm - parse the command stream in VM mode
  799. *
  800. * @p: parser context
  801. *
  802. */
  803. int amdgpu_vce_ring_parse_cs_vm(struct amdgpu_cs_parser *p, uint32_t ib_idx)
  804. {
  805. struct amdgpu_ib *ib = &p->job->ibs[ib_idx];
  806. int session_idx = -1;
  807. uint32_t destroyed = 0;
  808. uint32_t created = 0;
  809. uint32_t allocated = 0;
  810. uint32_t tmp, handle = 0;
  811. int i, r = 0, idx = 0;
  812. while (idx < ib->length_dw) {
  813. uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
  814. uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);
  815. if ((len < 8) || (len & 3)) {
  816. DRM_ERROR("invalid VCE command length (%d)!\n", len);
  817. r = -EINVAL;
  818. goto out;
  819. }
  820. switch (cmd) {
  821. case 0x00000001: /* session */
  822. handle = amdgpu_get_ib_value(p, ib_idx, idx + 2);
  823. session_idx = amdgpu_vce_validate_handle(p, handle,
  824. &allocated);
  825. if (session_idx < 0) {
  826. r = session_idx;
  827. goto out;
  828. }
  829. break;
  830. case 0x01000001: /* create */
  831. created |= 1 << session_idx;
  832. if (destroyed & (1 << session_idx)) {
  833. destroyed &= ~(1 << session_idx);
  834. allocated |= 1 << session_idx;
  835. } else if (!(allocated & (1 << session_idx))) {
  836. DRM_ERROR("Handle already in use!\n");
  837. r = -EINVAL;
  838. goto out;
  839. }
  840. break;
  841. case 0x02000001: /* destroy */
  842. destroyed |= 1 << session_idx;
  843. break;
  844. default:
  845. break;
  846. }
  847. if (session_idx == -1) {
  848. DRM_ERROR("no session command at start of IB\n");
  849. r = -EINVAL;
  850. goto out;
  851. }
  852. idx += len / 4;
  853. }
  854. if (allocated & ~created) {
  855. DRM_ERROR("New session without create command!\n");
  856. r = -ENOENT;
  857. }
  858. out:
  859. if (!r) {
  860. /* No error, free all destroyed handle slots */
  861. tmp = destroyed;
  862. amdgpu_ib_free(p->adev, ib, NULL);
  863. } else {
  864. /* Error during parsing, free all allocated handle slots */
  865. tmp = allocated;
  866. }
  867. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
  868. if (tmp & (1 << i))
  869. atomic_set(&p->adev->vce.handles[i], 0);
  870. return r;
  871. }
  872. /**
  873. * amdgpu_vce_ring_emit_ib - execute indirect buffer
  874. *
  875. * @ring: engine to use
  876. * @ib: the IB to execute
  877. *
  878. */
  879. void amdgpu_vce_ring_emit_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib,
  880. unsigned vmid, bool ctx_switch)
  881. {
  882. amdgpu_ring_write(ring, VCE_CMD_IB);
  883. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  884. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  885. amdgpu_ring_write(ring, ib->length_dw);
  886. }
  887. /**
  888. * amdgpu_vce_ring_emit_fence - add a fence command to the ring
  889. *
  890. * @ring: engine to use
  891. * @fence: the fence
  892. *
  893. */
  894. void amdgpu_vce_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  895. unsigned flags)
  896. {
  897. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  898. amdgpu_ring_write(ring, VCE_CMD_FENCE);
  899. amdgpu_ring_write(ring, addr);
  900. amdgpu_ring_write(ring, upper_32_bits(addr));
  901. amdgpu_ring_write(ring, seq);
  902. amdgpu_ring_write(ring, VCE_CMD_TRAP);
  903. amdgpu_ring_write(ring, VCE_CMD_END);
  904. }
  905. /**
  906. * amdgpu_vce_ring_test_ring - test if VCE ring is working
  907. *
  908. * @ring: the engine to test on
  909. *
  910. */
  911. int amdgpu_vce_ring_test_ring(struct amdgpu_ring *ring)
  912. {
  913. struct amdgpu_device *adev = ring->adev;
  914. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  915. unsigned i;
  916. int r, timeout = adev->usec_timeout;
  917. /* skip ring test for sriov*/
  918. if (amdgpu_sriov_vf(adev))
  919. return 0;
  920. r = amdgpu_ring_alloc(ring, 16);
  921. if (r) {
  922. DRM_ERROR("amdgpu: vce failed to lock ring %d (%d).\n",
  923. ring->idx, r);
  924. return r;
  925. }
  926. amdgpu_ring_write(ring, VCE_CMD_END);
  927. amdgpu_ring_commit(ring);
  928. for (i = 0; i < timeout; i++) {
  929. if (amdgpu_ring_get_rptr(ring) != rptr)
  930. break;
  931. DRM_UDELAY(1);
  932. }
  933. if (i < timeout) {
  934. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  935. ring->idx, i);
  936. } else {
  937. DRM_ERROR("amdgpu: ring %d test failed\n",
  938. ring->idx);
  939. r = -ETIMEDOUT;
  940. }
  941. return r;
  942. }
  943. /**
  944. * amdgpu_vce_ring_test_ib - test if VCE IBs are working
  945. *
  946. * @ring: the engine to test on
  947. *
  948. */
  949. int amdgpu_vce_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  950. {
  951. struct dma_fence *fence = NULL;
  952. long r;
  953. /* skip vce ring1/2 ib test for now, since it's not reliable */
  954. if (ring != &ring->adev->vce.ring[0])
  955. return 0;
  956. r = amdgpu_vce_get_create_msg(ring, 1, NULL);
  957. if (r) {
  958. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  959. goto error;
  960. }
  961. r = amdgpu_vce_get_destroy_msg(ring, 1, true, &fence);
  962. if (r) {
  963. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  964. goto error;
  965. }
  966. r = dma_fence_wait_timeout(fence, false, timeout);
  967. if (r == 0) {
  968. DRM_ERROR("amdgpu: IB test timed out.\n");
  969. r = -ETIMEDOUT;
  970. } else if (r < 0) {
  971. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  972. } else {
  973. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  974. r = 0;
  975. }
  976. error:
  977. dma_fence_put(fence);
  978. return r;
  979. }