amdgpu.h 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/rbtree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/dma-fence.h>
  37. #include <drm/ttm/ttm_bo_api.h>
  38. #include <drm/ttm/ttm_bo_driver.h>
  39. #include <drm/ttm/ttm_placement.h>
  40. #include <drm/ttm/ttm_module.h>
  41. #include <drm/ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include <drm/gpu_scheduler.h>
  46. #include <kgd_kfd_interface.h>
  47. #include "dm_pp_interface.h"
  48. #include "kgd_pp_interface.h"
  49. #include "amd_shared.h"
  50. #include "amdgpu_mode.h"
  51. #include "amdgpu_ih.h"
  52. #include "amdgpu_irq.h"
  53. #include "amdgpu_ucode.h"
  54. #include "amdgpu_ttm.h"
  55. #include "amdgpu_psp.h"
  56. #include "amdgpu_gds.h"
  57. #include "amdgpu_sync.h"
  58. #include "amdgpu_ring.h"
  59. #include "amdgpu_vm.h"
  60. #include "amdgpu_dpm.h"
  61. #include "amdgpu_acp.h"
  62. #include "amdgpu_uvd.h"
  63. #include "amdgpu_vce.h"
  64. #include "amdgpu_vcn.h"
  65. #include "amdgpu_mn.h"
  66. #include "amdgpu_gmc.h"
  67. #include "amdgpu_dm.h"
  68. #include "amdgpu_virt.h"
  69. #include "amdgpu_gart.h"
  70. #include "amdgpu_debugfs.h"
  71. #include "amdgpu_job.h"
  72. #include "amdgpu_bo_list.h"
  73. /*
  74. * Modules parameters.
  75. */
  76. extern int amdgpu_modeset;
  77. extern int amdgpu_vram_limit;
  78. extern int amdgpu_vis_vram_limit;
  79. extern int amdgpu_gart_size;
  80. extern int amdgpu_gtt_size;
  81. extern int amdgpu_moverate;
  82. extern int amdgpu_benchmarking;
  83. extern int amdgpu_testing;
  84. extern int amdgpu_audio;
  85. extern int amdgpu_disp_priority;
  86. extern int amdgpu_hw_i2c;
  87. extern int amdgpu_pcie_gen2;
  88. extern int amdgpu_msi;
  89. extern int amdgpu_lockup_timeout;
  90. extern int amdgpu_dpm;
  91. extern int amdgpu_fw_load_type;
  92. extern int amdgpu_aspm;
  93. extern int amdgpu_runtime_pm;
  94. extern uint amdgpu_ip_block_mask;
  95. extern int amdgpu_bapm;
  96. extern int amdgpu_deep_color;
  97. extern int amdgpu_vm_size;
  98. extern int amdgpu_vm_block_size;
  99. extern int amdgpu_vm_fragment_size;
  100. extern int amdgpu_vm_fault_stop;
  101. extern int amdgpu_vm_debug;
  102. extern int amdgpu_vm_update_mode;
  103. extern int amdgpu_dc;
  104. extern int amdgpu_sched_jobs;
  105. extern int amdgpu_sched_hw_submission;
  106. extern uint amdgpu_pcie_gen_cap;
  107. extern uint amdgpu_pcie_lane_cap;
  108. extern uint amdgpu_cg_mask;
  109. extern uint amdgpu_pg_mask;
  110. extern uint amdgpu_sdma_phase_quantum;
  111. extern char *amdgpu_disable_cu;
  112. extern char *amdgpu_virtual_display;
  113. extern uint amdgpu_pp_feature_mask;
  114. extern int amdgpu_vram_page_split;
  115. extern int amdgpu_ngg;
  116. extern int amdgpu_prim_buf_per_se;
  117. extern int amdgpu_pos_buf_per_se;
  118. extern int amdgpu_cntl_sb_buf_per_se;
  119. extern int amdgpu_param_buf_per_se;
  120. extern int amdgpu_job_hang_limit;
  121. extern int amdgpu_lbpw;
  122. extern int amdgpu_compute_multipipe;
  123. extern int amdgpu_gpu_recovery;
  124. extern int amdgpu_emu_mode;
  125. extern uint amdgpu_smu_memory_pool_size;
  126. #ifdef CONFIG_DRM_AMDGPU_SI
  127. extern int amdgpu_si_support;
  128. #endif
  129. #ifdef CONFIG_DRM_AMDGPU_CIK
  130. extern int amdgpu_cik_support;
  131. #endif
  132. #define AMDGPU_SG_THRESHOLD (256*1024*1024)
  133. #define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
  134. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  135. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  136. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  137. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  138. #define AMDGPU_IB_POOL_SIZE 16
  139. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  140. #define AMDGPUFB_CONN_LIMIT 4
  141. #define AMDGPU_BIOS_NUM_SCRATCH 16
  142. /* max number of IP instances */
  143. #define AMDGPU_MAX_SDMA_INSTANCES 2
  144. /* hard reset data */
  145. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  146. /* reset flags */
  147. #define AMDGPU_RESET_GFX (1 << 0)
  148. #define AMDGPU_RESET_COMPUTE (1 << 1)
  149. #define AMDGPU_RESET_DMA (1 << 2)
  150. #define AMDGPU_RESET_CP (1 << 3)
  151. #define AMDGPU_RESET_GRBM (1 << 4)
  152. #define AMDGPU_RESET_DMA1 (1 << 5)
  153. #define AMDGPU_RESET_RLC (1 << 6)
  154. #define AMDGPU_RESET_SEM (1 << 7)
  155. #define AMDGPU_RESET_IH (1 << 8)
  156. #define AMDGPU_RESET_VMC (1 << 9)
  157. #define AMDGPU_RESET_MC (1 << 10)
  158. #define AMDGPU_RESET_DISPLAY (1 << 11)
  159. #define AMDGPU_RESET_UVD (1 << 12)
  160. #define AMDGPU_RESET_VCE (1 << 13)
  161. #define AMDGPU_RESET_VCE1 (1 << 14)
  162. /* GFX current status */
  163. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  164. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  165. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  166. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  167. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  168. /* max cursor sizes (in pixels) */
  169. #define CIK_CURSOR_WIDTH 128
  170. #define CIK_CURSOR_HEIGHT 128
  171. struct amdgpu_device;
  172. struct amdgpu_ib;
  173. struct amdgpu_cs_parser;
  174. struct amdgpu_job;
  175. struct amdgpu_irq_src;
  176. struct amdgpu_fpriv;
  177. struct amdgpu_bo_va_mapping;
  178. struct amdgpu_atif;
  179. enum amdgpu_cp_irq {
  180. AMDGPU_CP_IRQ_GFX_EOP = 0,
  181. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  182. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  183. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  184. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  185. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  186. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  187. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  188. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  189. AMDGPU_CP_IRQ_LAST
  190. };
  191. enum amdgpu_sdma_irq {
  192. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  193. AMDGPU_SDMA_IRQ_TRAP1,
  194. AMDGPU_SDMA_IRQ_LAST
  195. };
  196. enum amdgpu_thermal_irq {
  197. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  198. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  199. AMDGPU_THERMAL_IRQ_LAST
  200. };
  201. enum amdgpu_kiq_irq {
  202. AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
  203. AMDGPU_CP_KIQ_IRQ_LAST
  204. };
  205. int amdgpu_device_ip_set_clockgating_state(void *dev,
  206. enum amd_ip_block_type block_type,
  207. enum amd_clockgating_state state);
  208. int amdgpu_device_ip_set_powergating_state(void *dev,
  209. enum amd_ip_block_type block_type,
  210. enum amd_powergating_state state);
  211. void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
  212. u32 *flags);
  213. int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
  214. enum amd_ip_block_type block_type);
  215. bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
  216. enum amd_ip_block_type block_type);
  217. #define AMDGPU_MAX_IP_NUM 16
  218. struct amdgpu_ip_block_status {
  219. bool valid;
  220. bool sw;
  221. bool hw;
  222. bool late_initialized;
  223. bool hang;
  224. };
  225. struct amdgpu_ip_block_version {
  226. const enum amd_ip_block_type type;
  227. const u32 major;
  228. const u32 minor;
  229. const u32 rev;
  230. const struct amd_ip_funcs *funcs;
  231. };
  232. struct amdgpu_ip_block {
  233. struct amdgpu_ip_block_status status;
  234. const struct amdgpu_ip_block_version *version;
  235. };
  236. int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
  237. enum amd_ip_block_type type,
  238. u32 major, u32 minor);
  239. struct amdgpu_ip_block *
  240. amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
  241. enum amd_ip_block_type type);
  242. int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
  243. const struct amdgpu_ip_block_version *ip_block_version);
  244. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  245. struct amdgpu_buffer_funcs {
  246. /* maximum bytes in a single operation */
  247. uint32_t copy_max_bytes;
  248. /* number of dw to reserve per operation */
  249. unsigned copy_num_dw;
  250. /* used for buffer migration */
  251. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  252. /* src addr in bytes */
  253. uint64_t src_offset,
  254. /* dst addr in bytes */
  255. uint64_t dst_offset,
  256. /* number of byte to transfer */
  257. uint32_t byte_count);
  258. /* maximum bytes in a single operation */
  259. uint32_t fill_max_bytes;
  260. /* number of dw to reserve per operation */
  261. unsigned fill_num_dw;
  262. /* used for buffer clearing */
  263. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  264. /* value to write to memory */
  265. uint32_t src_data,
  266. /* dst addr in bytes */
  267. uint64_t dst_offset,
  268. /* number of byte to fill */
  269. uint32_t byte_count);
  270. };
  271. /* provided by hw blocks that can write ptes, e.g., sdma */
  272. struct amdgpu_vm_pte_funcs {
  273. /* number of dw to reserve per operation */
  274. unsigned copy_pte_num_dw;
  275. /* copy pte entries from GART */
  276. void (*copy_pte)(struct amdgpu_ib *ib,
  277. uint64_t pe, uint64_t src,
  278. unsigned count);
  279. /* write pte one entry at a time with addr mapping */
  280. void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
  281. uint64_t value, unsigned count,
  282. uint32_t incr);
  283. /* for linear pte/pde updates without addr mapping */
  284. void (*set_pte_pde)(struct amdgpu_ib *ib,
  285. uint64_t pe,
  286. uint64_t addr, unsigned count,
  287. uint32_t incr, uint64_t flags);
  288. };
  289. /* provided by the ih block */
  290. struct amdgpu_ih_funcs {
  291. /* ring read/write ptr handling, called from interrupt context */
  292. u32 (*get_wptr)(struct amdgpu_device *adev);
  293. bool (*prescreen_iv)(struct amdgpu_device *adev);
  294. void (*decode_iv)(struct amdgpu_device *adev,
  295. struct amdgpu_iv_entry *entry);
  296. void (*set_rptr)(struct amdgpu_device *adev);
  297. };
  298. /*
  299. * BIOS.
  300. */
  301. bool amdgpu_get_bios(struct amdgpu_device *adev);
  302. bool amdgpu_read_bios(struct amdgpu_device *adev);
  303. /*
  304. * Clocks
  305. */
  306. #define AMDGPU_MAX_PPLL 3
  307. struct amdgpu_clock {
  308. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  309. struct amdgpu_pll spll;
  310. struct amdgpu_pll mpll;
  311. /* 10 Khz units */
  312. uint32_t default_mclk;
  313. uint32_t default_sclk;
  314. uint32_t default_dispclk;
  315. uint32_t current_dispclk;
  316. uint32_t dp_extclk;
  317. uint32_t max_pixel_clock;
  318. };
  319. /*
  320. * GEM.
  321. */
  322. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  323. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  324. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  325. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  326. struct drm_file *file_priv);
  327. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  328. struct drm_file *file_priv);
  329. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  330. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  331. struct drm_gem_object *
  332. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  333. struct dma_buf_attachment *attach,
  334. struct sg_table *sg);
  335. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  336. struct drm_gem_object *gobj,
  337. int flags);
  338. struct drm_gem_object *amdgpu_gem_prime_import(struct drm_device *dev,
  339. struct dma_buf *dma_buf);
  340. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  341. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  342. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  343. int amdgpu_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
  344. /* sub-allocation manager, it has to be protected by another lock.
  345. * By conception this is an helper for other part of the driver
  346. * like the indirect buffer or semaphore, which both have their
  347. * locking.
  348. *
  349. * Principe is simple, we keep a list of sub allocation in offset
  350. * order (first entry has offset == 0, last entry has the highest
  351. * offset).
  352. *
  353. * When allocating new object we first check if there is room at
  354. * the end total_size - (last_object_offset + last_object_size) >=
  355. * alloc_size. If so we allocate new object there.
  356. *
  357. * When there is not enough room at the end, we start waiting for
  358. * each sub object until we reach object_offset+object_size >=
  359. * alloc_size, this object then become the sub object we return.
  360. *
  361. * Alignment can't be bigger than page size.
  362. *
  363. * Hole are not considered for allocation to keep things simple.
  364. * Assumption is that there won't be hole (all object on same
  365. * alignment).
  366. */
  367. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  368. struct amdgpu_sa_manager {
  369. wait_queue_head_t wq;
  370. struct amdgpu_bo *bo;
  371. struct list_head *hole;
  372. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  373. struct list_head olist;
  374. unsigned size;
  375. uint64_t gpu_addr;
  376. void *cpu_ptr;
  377. uint32_t domain;
  378. uint32_t align;
  379. };
  380. /* sub-allocation buffer */
  381. struct amdgpu_sa_bo {
  382. struct list_head olist;
  383. struct list_head flist;
  384. struct amdgpu_sa_manager *manager;
  385. unsigned soffset;
  386. unsigned eoffset;
  387. struct dma_fence *fence;
  388. };
  389. /*
  390. * GEM objects.
  391. */
  392. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  393. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  394. int alignment, u32 initial_domain,
  395. u64 flags, enum ttm_bo_type type,
  396. struct reservation_object *resv,
  397. struct drm_gem_object **obj);
  398. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  399. struct drm_device *dev,
  400. struct drm_mode_create_dumb *args);
  401. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  402. struct drm_device *dev,
  403. uint32_t handle, uint64_t *offset_p);
  404. int amdgpu_fence_slab_init(void);
  405. void amdgpu_fence_slab_fini(void);
  406. /*
  407. * GPU doorbell structures, functions & helpers
  408. */
  409. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  410. {
  411. AMDGPU_DOORBELL_KIQ = 0x000,
  412. AMDGPU_DOORBELL_HIQ = 0x001,
  413. AMDGPU_DOORBELL_DIQ = 0x002,
  414. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  415. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  416. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  417. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  418. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  419. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  420. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  421. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  422. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  423. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  424. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  425. AMDGPU_DOORBELL_IH = 0x1E8,
  426. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  427. AMDGPU_DOORBELL_INVALID = 0xFFFF
  428. } AMDGPU_DOORBELL_ASSIGNMENT;
  429. struct amdgpu_doorbell {
  430. /* doorbell mmio */
  431. resource_size_t base;
  432. resource_size_t size;
  433. u32 __iomem *ptr;
  434. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  435. };
  436. /*
  437. * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
  438. */
  439. typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
  440. {
  441. /*
  442. * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
  443. * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
  444. * Compute related doorbells are allocated from 0x00 to 0x8a
  445. */
  446. /* kernel scheduling */
  447. AMDGPU_DOORBELL64_KIQ = 0x00,
  448. /* HSA interface queue and debug queue */
  449. AMDGPU_DOORBELL64_HIQ = 0x01,
  450. AMDGPU_DOORBELL64_DIQ = 0x02,
  451. /* Compute engines */
  452. AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
  453. AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
  454. AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
  455. AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
  456. AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
  457. AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
  458. AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
  459. AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
  460. /* User queue doorbell range (128 doorbells) */
  461. AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
  462. AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
  463. /* Graphics engine */
  464. AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
  465. /*
  466. * Other graphics doorbells can be allocated here: from 0x8c to 0xef
  467. * Graphics voltage island aperture 1
  468. * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
  469. */
  470. /* sDMA engines */
  471. AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
  472. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
  473. AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
  474. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
  475. /* Interrupt handler */
  476. AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
  477. AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
  478. AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
  479. /* VCN engine use 32 bits doorbell */
  480. AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
  481. AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
  482. AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
  483. AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
  484. /* overlap the doorbell assignment with VCN as they are mutually exclusive
  485. * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
  486. */
  487. AMDGPU_DOORBELL64_UVD_RING0_1 = 0xF8,
  488. AMDGPU_DOORBELL64_UVD_RING2_3 = 0xF9,
  489. AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFA,
  490. AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFB,
  491. AMDGPU_DOORBELL64_VCE_RING0_1 = 0xFC,
  492. AMDGPU_DOORBELL64_VCE_RING2_3 = 0xFD,
  493. AMDGPU_DOORBELL64_VCE_RING4_5 = 0xFE,
  494. AMDGPU_DOORBELL64_VCE_RING6_7 = 0xFF,
  495. AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
  496. AMDGPU_DOORBELL64_INVALID = 0xFFFF
  497. } AMDGPU_DOORBELL64_ASSIGNMENT;
  498. /*
  499. * IRQS.
  500. */
  501. struct amdgpu_flip_work {
  502. struct delayed_work flip_work;
  503. struct work_struct unpin_work;
  504. struct amdgpu_device *adev;
  505. int crtc_id;
  506. u32 target_vblank;
  507. uint64_t base;
  508. struct drm_pending_vblank_event *event;
  509. struct amdgpu_bo *old_abo;
  510. struct dma_fence *excl;
  511. unsigned shared_count;
  512. struct dma_fence **shared;
  513. struct dma_fence_cb cb;
  514. bool async;
  515. };
  516. /*
  517. * CP & rings.
  518. */
  519. struct amdgpu_ib {
  520. struct amdgpu_sa_bo *sa_bo;
  521. uint32_t length_dw;
  522. uint64_t gpu_addr;
  523. uint32_t *ptr;
  524. uint32_t flags;
  525. };
  526. extern const struct drm_sched_backend_ops amdgpu_sched_ops;
  527. /*
  528. * Queue manager
  529. */
  530. struct amdgpu_queue_mapper {
  531. int hw_ip;
  532. struct mutex lock;
  533. /* protected by lock */
  534. struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS];
  535. };
  536. struct amdgpu_queue_mgr {
  537. struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM];
  538. };
  539. int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
  540. struct amdgpu_queue_mgr *mgr);
  541. int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
  542. struct amdgpu_queue_mgr *mgr);
  543. int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
  544. struct amdgpu_queue_mgr *mgr,
  545. u32 hw_ip, u32 instance, u32 ring,
  546. struct amdgpu_ring **out_ring);
  547. /*
  548. * context related structures
  549. */
  550. struct amdgpu_ctx_ring {
  551. uint64_t sequence;
  552. struct dma_fence **fences;
  553. struct drm_sched_entity entity;
  554. };
  555. struct amdgpu_ctx {
  556. struct kref refcount;
  557. struct amdgpu_device *adev;
  558. struct amdgpu_queue_mgr queue_mgr;
  559. unsigned reset_counter;
  560. unsigned reset_counter_query;
  561. uint32_t vram_lost_counter;
  562. spinlock_t ring_lock;
  563. struct dma_fence **fences;
  564. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  565. bool preamble_presented;
  566. enum drm_sched_priority init_priority;
  567. enum drm_sched_priority override_priority;
  568. struct mutex lock;
  569. atomic_t guilty;
  570. };
  571. struct amdgpu_ctx_mgr {
  572. struct amdgpu_device *adev;
  573. struct mutex lock;
  574. /* protected by lock */
  575. struct idr ctx_handles;
  576. };
  577. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  578. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  579. int amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  580. struct dma_fence *fence, uint64_t *seq);
  581. struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  582. struct amdgpu_ring *ring, uint64_t seq);
  583. void amdgpu_ctx_priority_override(struct amdgpu_ctx *ctx,
  584. enum drm_sched_priority priority);
  585. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  586. struct drm_file *filp);
  587. int amdgpu_ctx_wait_prev_fence(struct amdgpu_ctx *ctx, unsigned ring_id);
  588. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  589. void amdgpu_ctx_mgr_entity_fini(struct amdgpu_ctx_mgr *mgr);
  590. void amdgpu_ctx_mgr_entity_flush(struct amdgpu_ctx_mgr *mgr);
  591. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  592. /*
  593. * file private structure
  594. */
  595. struct amdgpu_fpriv {
  596. struct amdgpu_vm vm;
  597. struct amdgpu_bo_va *prt_va;
  598. struct amdgpu_bo_va *csa_va;
  599. struct mutex bo_list_lock;
  600. struct idr bo_list_handles;
  601. struct amdgpu_ctx_mgr ctx_mgr;
  602. };
  603. /*
  604. * GFX stuff
  605. */
  606. #include "clearstate_defs.h"
  607. struct amdgpu_rlc_funcs {
  608. void (*enter_safe_mode)(struct amdgpu_device *adev);
  609. void (*exit_safe_mode)(struct amdgpu_device *adev);
  610. };
  611. struct amdgpu_rlc {
  612. /* for power gating */
  613. struct amdgpu_bo *save_restore_obj;
  614. uint64_t save_restore_gpu_addr;
  615. volatile uint32_t *sr_ptr;
  616. const u32 *reg_list;
  617. u32 reg_list_size;
  618. /* for clear state */
  619. struct amdgpu_bo *clear_state_obj;
  620. uint64_t clear_state_gpu_addr;
  621. volatile uint32_t *cs_ptr;
  622. const struct cs_section_def *cs_data;
  623. u32 clear_state_size;
  624. /* for cp tables */
  625. struct amdgpu_bo *cp_table_obj;
  626. uint64_t cp_table_gpu_addr;
  627. volatile uint32_t *cp_table_ptr;
  628. u32 cp_table_size;
  629. /* safe mode for updating CG/PG state */
  630. bool in_safe_mode;
  631. const struct amdgpu_rlc_funcs *funcs;
  632. /* for firmware data */
  633. u32 save_and_restore_offset;
  634. u32 clear_state_descriptor_offset;
  635. u32 avail_scratch_ram_locations;
  636. u32 reg_restore_list_size;
  637. u32 reg_list_format_start;
  638. u32 reg_list_format_separate_start;
  639. u32 starting_offsets_start;
  640. u32 reg_list_format_size_bytes;
  641. u32 reg_list_size_bytes;
  642. u32 reg_list_format_direct_reg_list_length;
  643. u32 save_restore_list_cntl_size_bytes;
  644. u32 save_restore_list_gpm_size_bytes;
  645. u32 save_restore_list_srm_size_bytes;
  646. u32 *register_list_format;
  647. u32 *register_restore;
  648. u8 *save_restore_list_cntl;
  649. u8 *save_restore_list_gpm;
  650. u8 *save_restore_list_srm;
  651. bool is_rlc_v2_1;
  652. };
  653. #define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
  654. struct amdgpu_mec {
  655. struct amdgpu_bo *hpd_eop_obj;
  656. u64 hpd_eop_gpu_addr;
  657. struct amdgpu_bo *mec_fw_obj;
  658. u64 mec_fw_gpu_addr;
  659. u32 num_mec;
  660. u32 num_pipe_per_mec;
  661. u32 num_queue_per_pipe;
  662. void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
  663. /* These are the resources for which amdgpu takes ownership */
  664. DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  665. };
  666. struct amdgpu_kiq {
  667. u64 eop_gpu_addr;
  668. struct amdgpu_bo *eop_obj;
  669. spinlock_t ring_lock;
  670. struct amdgpu_ring ring;
  671. struct amdgpu_irq_src irq;
  672. };
  673. /*
  674. * GPU scratch registers structures, functions & helpers
  675. */
  676. struct amdgpu_scratch {
  677. unsigned num_reg;
  678. uint32_t reg_base;
  679. uint32_t free_mask;
  680. };
  681. /*
  682. * GFX configurations
  683. */
  684. #define AMDGPU_GFX_MAX_SE 4
  685. #define AMDGPU_GFX_MAX_SH_PER_SE 2
  686. struct amdgpu_rb_config {
  687. uint32_t rb_backend_disable;
  688. uint32_t user_rb_backend_disable;
  689. uint32_t raster_config;
  690. uint32_t raster_config_1;
  691. };
  692. struct gb_addr_config {
  693. uint16_t pipe_interleave_size;
  694. uint8_t num_pipes;
  695. uint8_t max_compress_frags;
  696. uint8_t num_banks;
  697. uint8_t num_se;
  698. uint8_t num_rb_per_se;
  699. };
  700. struct amdgpu_gfx_config {
  701. unsigned max_shader_engines;
  702. unsigned max_tile_pipes;
  703. unsigned max_cu_per_sh;
  704. unsigned max_sh_per_se;
  705. unsigned max_backends_per_se;
  706. unsigned max_texture_channel_caches;
  707. unsigned max_gprs;
  708. unsigned max_gs_threads;
  709. unsigned max_hw_contexts;
  710. unsigned sc_prim_fifo_size_frontend;
  711. unsigned sc_prim_fifo_size_backend;
  712. unsigned sc_hiz_tile_fifo_size;
  713. unsigned sc_earlyz_tile_fifo_size;
  714. unsigned num_tile_pipes;
  715. unsigned backend_enable_mask;
  716. unsigned mem_max_burst_length_bytes;
  717. unsigned mem_row_size_in_kb;
  718. unsigned shader_engine_tile_size;
  719. unsigned num_gpus;
  720. unsigned multi_gpu_tile_size;
  721. unsigned mc_arb_ramcfg;
  722. unsigned gb_addr_config;
  723. unsigned num_rbs;
  724. unsigned gs_vgt_table_depth;
  725. unsigned gs_prim_buffer_depth;
  726. uint32_t tile_mode_array[32];
  727. uint32_t macrotile_mode_array[16];
  728. struct gb_addr_config gb_addr_config_fields;
  729. struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
  730. /* gfx configure feature */
  731. uint32_t double_offchip_lds_buf;
  732. /* cached value of DB_DEBUG2 */
  733. uint32_t db_debug2;
  734. };
  735. struct amdgpu_cu_info {
  736. uint32_t simd_per_cu;
  737. uint32_t max_waves_per_simd;
  738. uint32_t wave_front_size;
  739. uint32_t max_scratch_slots_per_cu;
  740. uint32_t lds_size;
  741. /* total active CU number */
  742. uint32_t number;
  743. uint32_t ao_cu_mask;
  744. uint32_t ao_cu_bitmap[4][4];
  745. uint32_t bitmap[4][4];
  746. };
  747. struct amdgpu_gfx_funcs {
  748. /* get the gpu clock counter */
  749. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  750. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  751. void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
  752. void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
  753. void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
  754. void (*select_me_pipe_q)(struct amdgpu_device *adev, u32 me, u32 pipe, u32 queue);
  755. };
  756. struct amdgpu_ngg_buf {
  757. struct amdgpu_bo *bo;
  758. uint64_t gpu_addr;
  759. uint32_t size;
  760. uint32_t bo_size;
  761. };
  762. enum {
  763. NGG_PRIM = 0,
  764. NGG_POS,
  765. NGG_CNTL,
  766. NGG_PARAM,
  767. NGG_BUF_MAX
  768. };
  769. struct amdgpu_ngg {
  770. struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
  771. uint32_t gds_reserve_addr;
  772. uint32_t gds_reserve_size;
  773. bool init;
  774. };
  775. struct sq_work {
  776. struct work_struct work;
  777. unsigned ih_data;
  778. };
  779. struct amdgpu_gfx {
  780. struct mutex gpu_clock_mutex;
  781. struct amdgpu_gfx_config config;
  782. struct amdgpu_rlc rlc;
  783. struct amdgpu_mec mec;
  784. struct amdgpu_kiq kiq;
  785. struct amdgpu_scratch scratch;
  786. const struct firmware *me_fw; /* ME firmware */
  787. uint32_t me_fw_version;
  788. const struct firmware *pfp_fw; /* PFP firmware */
  789. uint32_t pfp_fw_version;
  790. const struct firmware *ce_fw; /* CE firmware */
  791. uint32_t ce_fw_version;
  792. const struct firmware *rlc_fw; /* RLC firmware */
  793. uint32_t rlc_fw_version;
  794. const struct firmware *mec_fw; /* MEC firmware */
  795. uint32_t mec_fw_version;
  796. const struct firmware *mec2_fw; /* MEC2 firmware */
  797. uint32_t mec2_fw_version;
  798. uint32_t me_feature_version;
  799. uint32_t ce_feature_version;
  800. uint32_t pfp_feature_version;
  801. uint32_t rlc_feature_version;
  802. uint32_t rlc_srlc_fw_version;
  803. uint32_t rlc_srlc_feature_version;
  804. uint32_t rlc_srlg_fw_version;
  805. uint32_t rlc_srlg_feature_version;
  806. uint32_t rlc_srls_fw_version;
  807. uint32_t rlc_srls_feature_version;
  808. uint32_t mec_feature_version;
  809. uint32_t mec2_feature_version;
  810. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  811. unsigned num_gfx_rings;
  812. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  813. unsigned num_compute_rings;
  814. struct amdgpu_irq_src eop_irq;
  815. struct amdgpu_irq_src priv_reg_irq;
  816. struct amdgpu_irq_src priv_inst_irq;
  817. struct amdgpu_irq_src cp_ecc_error_irq;
  818. struct amdgpu_irq_src sq_irq;
  819. struct sq_work sq_work;
  820. /* gfx status */
  821. uint32_t gfx_current_status;
  822. /* ce ram size*/
  823. unsigned ce_ram_size;
  824. struct amdgpu_cu_info cu_info;
  825. const struct amdgpu_gfx_funcs *funcs;
  826. /* reset mask */
  827. uint32_t grbm_soft_reset;
  828. uint32_t srbm_soft_reset;
  829. /* s3/s4 mask */
  830. bool in_suspend;
  831. /* NGG */
  832. struct amdgpu_ngg ngg;
  833. /* pipe reservation */
  834. struct mutex pipe_reserve_mutex;
  835. DECLARE_BITMAP (pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  836. };
  837. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  838. unsigned size, struct amdgpu_ib *ib);
  839. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  840. struct dma_fence *f);
  841. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  842. struct amdgpu_ib *ibs, struct amdgpu_job *job,
  843. struct dma_fence **f);
  844. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  845. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  846. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  847. /*
  848. * CS.
  849. */
  850. struct amdgpu_cs_chunk {
  851. uint32_t chunk_id;
  852. uint32_t length_dw;
  853. void *kdata;
  854. };
  855. struct amdgpu_cs_parser {
  856. struct amdgpu_device *adev;
  857. struct drm_file *filp;
  858. struct amdgpu_ctx *ctx;
  859. /* chunks */
  860. unsigned nchunks;
  861. struct amdgpu_cs_chunk *chunks;
  862. /* scheduler job object */
  863. struct amdgpu_job *job;
  864. struct amdgpu_ring *ring;
  865. /* buffer objects */
  866. struct ww_acquire_ctx ticket;
  867. struct amdgpu_bo_list *bo_list;
  868. struct amdgpu_mn *mn;
  869. struct amdgpu_bo_list_entry vm_pd;
  870. struct list_head validated;
  871. struct dma_fence *fence;
  872. uint64_t bytes_moved_threshold;
  873. uint64_t bytes_moved_vis_threshold;
  874. uint64_t bytes_moved;
  875. uint64_t bytes_moved_vis;
  876. struct amdgpu_bo_list_entry *evictable;
  877. /* user fence */
  878. struct amdgpu_bo_list_entry uf_entry;
  879. unsigned num_post_dep_syncobjs;
  880. struct drm_syncobj **post_dep_syncobjs;
  881. };
  882. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  883. uint32_t ib_idx, int idx)
  884. {
  885. return p->job->ibs[ib_idx].ptr[idx];
  886. }
  887. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  888. uint32_t ib_idx, int idx,
  889. uint32_t value)
  890. {
  891. p->job->ibs[ib_idx].ptr[idx] = value;
  892. }
  893. /*
  894. * Writeback
  895. */
  896. #define AMDGPU_MAX_WB 128 /* Reserve at most 128 WB slots for amdgpu-owned rings. */
  897. struct amdgpu_wb {
  898. struct amdgpu_bo *wb_obj;
  899. volatile uint32_t *wb;
  900. uint64_t gpu_addr;
  901. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  902. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  903. };
  904. int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb);
  905. void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb);
  906. /*
  907. * SDMA
  908. */
  909. struct amdgpu_sdma_instance {
  910. /* SDMA firmware */
  911. const struct firmware *fw;
  912. uint32_t fw_version;
  913. uint32_t feature_version;
  914. struct amdgpu_ring ring;
  915. bool burst_nop;
  916. };
  917. struct amdgpu_sdma {
  918. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  919. #ifdef CONFIG_DRM_AMDGPU_SI
  920. //SI DMA has a difference trap irq number for the second engine
  921. struct amdgpu_irq_src trap_irq_1;
  922. #endif
  923. struct amdgpu_irq_src trap_irq;
  924. struct amdgpu_irq_src illegal_inst_irq;
  925. int num_instances;
  926. uint32_t srbm_soft_reset;
  927. };
  928. /*
  929. * Firmware
  930. */
  931. enum amdgpu_firmware_load_type {
  932. AMDGPU_FW_LOAD_DIRECT = 0,
  933. AMDGPU_FW_LOAD_SMU,
  934. AMDGPU_FW_LOAD_PSP,
  935. };
  936. struct amdgpu_firmware {
  937. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  938. enum amdgpu_firmware_load_type load_type;
  939. struct amdgpu_bo *fw_buf;
  940. unsigned int fw_size;
  941. unsigned int max_ucodes;
  942. /* firmwares are loaded by psp instead of smu from vega10 */
  943. const struct amdgpu_psp_funcs *funcs;
  944. struct amdgpu_bo *rbuf;
  945. struct mutex mutex;
  946. /* gpu info firmware data pointer */
  947. const struct firmware *gpu_info_fw;
  948. void *fw_buf_ptr;
  949. uint64_t fw_buf_mc;
  950. };
  951. /*
  952. * Benchmarking
  953. */
  954. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  955. /*
  956. * Testing
  957. */
  958. void amdgpu_test_moves(struct amdgpu_device *adev);
  959. /*
  960. * amdgpu smumgr functions
  961. */
  962. struct amdgpu_smumgr_funcs {
  963. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  964. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  965. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  966. };
  967. /*
  968. * amdgpu smumgr
  969. */
  970. struct amdgpu_smumgr {
  971. struct amdgpu_bo *toc_buf;
  972. struct amdgpu_bo *smu_buf;
  973. /* asic priv smu data */
  974. void *priv;
  975. spinlock_t smu_lock;
  976. /* smumgr functions */
  977. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  978. /* ucode loading complete flag */
  979. uint32_t fw_flags;
  980. };
  981. /*
  982. * ASIC specific register table accessible by UMD
  983. */
  984. struct amdgpu_allowed_register_entry {
  985. uint32_t reg_offset;
  986. bool grbm_indexed;
  987. };
  988. /*
  989. * ASIC specific functions.
  990. */
  991. struct amdgpu_asic_funcs {
  992. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  993. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  994. u8 *bios, u32 length_bytes);
  995. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  996. u32 sh_num, u32 reg_offset, u32 *value);
  997. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  998. int (*reset)(struct amdgpu_device *adev);
  999. /* get the reference clock */
  1000. u32 (*get_xclk)(struct amdgpu_device *adev);
  1001. /* MM block clocks */
  1002. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1003. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1004. /* static power management */
  1005. int (*get_pcie_lanes)(struct amdgpu_device *adev);
  1006. void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
  1007. /* get config memsize register */
  1008. u32 (*get_config_memsize)(struct amdgpu_device *adev);
  1009. /* flush hdp write queue */
  1010. void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
  1011. /* invalidate hdp read cache */
  1012. void (*invalidate_hdp)(struct amdgpu_device *adev,
  1013. struct amdgpu_ring *ring);
  1014. /* check if the asic needs a full reset of if soft reset will work */
  1015. bool (*need_full_reset)(struct amdgpu_device *adev);
  1016. };
  1017. /*
  1018. * IOCTL.
  1019. */
  1020. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1021. struct drm_file *filp);
  1022. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1023. struct drm_file *filp);
  1024. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1025. struct drm_file *filp);
  1026. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1027. struct drm_file *filp);
  1028. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1029. struct drm_file *filp);
  1030. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1031. struct drm_file *filp);
  1032. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1033. struct drm_file *filp);
  1034. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1035. struct drm_file *filp);
  1036. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1037. int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
  1038. struct drm_file *filp);
  1039. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1040. int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
  1041. struct drm_file *filp);
  1042. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1043. struct drm_file *filp);
  1044. /* VRAM scratch page for HDP bug, default vram page */
  1045. struct amdgpu_vram_scratch {
  1046. struct amdgpu_bo *robj;
  1047. volatile uint32_t *ptr;
  1048. u64 gpu_addr;
  1049. };
  1050. /*
  1051. * ACPI
  1052. */
  1053. struct amdgpu_atcs_functions {
  1054. bool get_ext_state;
  1055. bool pcie_perf_req;
  1056. bool pcie_dev_rdy;
  1057. bool pcie_bus_width;
  1058. };
  1059. struct amdgpu_atcs {
  1060. struct amdgpu_atcs_functions functions;
  1061. };
  1062. /*
  1063. * Firmware VRAM reservation
  1064. */
  1065. struct amdgpu_fw_vram_usage {
  1066. u64 start_offset;
  1067. u64 size;
  1068. struct amdgpu_bo *reserved_bo;
  1069. void *va;
  1070. };
  1071. /*
  1072. * CGS
  1073. */
  1074. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1075. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1076. /*
  1077. * Core structure, functions and helpers.
  1078. */
  1079. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1080. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1081. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1082. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1083. /*
  1084. * amdgpu nbio functions
  1085. *
  1086. */
  1087. struct nbio_hdp_flush_reg {
  1088. u32 ref_and_mask_cp0;
  1089. u32 ref_and_mask_cp1;
  1090. u32 ref_and_mask_cp2;
  1091. u32 ref_and_mask_cp3;
  1092. u32 ref_and_mask_cp4;
  1093. u32 ref_and_mask_cp5;
  1094. u32 ref_and_mask_cp6;
  1095. u32 ref_and_mask_cp7;
  1096. u32 ref_and_mask_cp8;
  1097. u32 ref_and_mask_cp9;
  1098. u32 ref_and_mask_sdma0;
  1099. u32 ref_and_mask_sdma1;
  1100. };
  1101. struct amdgpu_nbio_funcs {
  1102. const struct nbio_hdp_flush_reg *hdp_flush_reg;
  1103. u32 (*get_hdp_flush_req_offset)(struct amdgpu_device *adev);
  1104. u32 (*get_hdp_flush_done_offset)(struct amdgpu_device *adev);
  1105. u32 (*get_pcie_index_offset)(struct amdgpu_device *adev);
  1106. u32 (*get_pcie_data_offset)(struct amdgpu_device *adev);
  1107. u32 (*get_rev_id)(struct amdgpu_device *adev);
  1108. void (*mc_access_enable)(struct amdgpu_device *adev, bool enable);
  1109. void (*hdp_flush)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
  1110. u32 (*get_memsize)(struct amdgpu_device *adev);
  1111. void (*sdma_doorbell_range)(struct amdgpu_device *adev, int instance,
  1112. bool use_doorbell, int doorbell_index);
  1113. void (*enable_doorbell_aperture)(struct amdgpu_device *adev,
  1114. bool enable);
  1115. void (*enable_doorbell_selfring_aperture)(struct amdgpu_device *adev,
  1116. bool enable);
  1117. void (*ih_doorbell_range)(struct amdgpu_device *adev,
  1118. bool use_doorbell, int doorbell_index);
  1119. void (*update_medium_grain_clock_gating)(struct amdgpu_device *adev,
  1120. bool enable);
  1121. void (*update_medium_grain_light_sleep)(struct amdgpu_device *adev,
  1122. bool enable);
  1123. void (*get_clockgating_state)(struct amdgpu_device *adev,
  1124. u32 *flags);
  1125. void (*ih_control)(struct amdgpu_device *adev);
  1126. void (*init_registers)(struct amdgpu_device *adev);
  1127. void (*detect_hw_virt)(struct amdgpu_device *adev);
  1128. };
  1129. struct amdgpu_df_funcs {
  1130. void (*init)(struct amdgpu_device *adev);
  1131. void (*enable_broadcast_mode)(struct amdgpu_device *adev,
  1132. bool enable);
  1133. u32 (*get_fb_channel_number)(struct amdgpu_device *adev);
  1134. u32 (*get_hbm_channel_number)(struct amdgpu_device *adev);
  1135. void (*update_medium_grain_clock_gating)(struct amdgpu_device *adev,
  1136. bool enable);
  1137. void (*get_clockgating_state)(struct amdgpu_device *adev,
  1138. u32 *flags);
  1139. void (*enable_ecc_force_par_wr_rmw)(struct amdgpu_device *adev,
  1140. bool enable);
  1141. };
  1142. /* Define the HW IP blocks will be used in driver , add more if necessary */
  1143. enum amd_hw_ip_block_type {
  1144. GC_HWIP = 1,
  1145. HDP_HWIP,
  1146. SDMA0_HWIP,
  1147. SDMA1_HWIP,
  1148. MMHUB_HWIP,
  1149. ATHUB_HWIP,
  1150. NBIO_HWIP,
  1151. MP0_HWIP,
  1152. MP1_HWIP,
  1153. UVD_HWIP,
  1154. VCN_HWIP = UVD_HWIP,
  1155. VCE_HWIP,
  1156. DF_HWIP,
  1157. DCE_HWIP,
  1158. OSSSYS_HWIP,
  1159. SMUIO_HWIP,
  1160. PWR_HWIP,
  1161. NBIF_HWIP,
  1162. THM_HWIP,
  1163. CLK_HWIP,
  1164. MAX_HWIP
  1165. };
  1166. #define HWIP_MAX_INSTANCE 6
  1167. struct amd_powerplay {
  1168. void *pp_handle;
  1169. const struct amd_pm_funcs *pp_funcs;
  1170. uint32_t pp_feature;
  1171. };
  1172. #define AMDGPU_RESET_MAGIC_NUM 64
  1173. struct amdgpu_device {
  1174. struct device *dev;
  1175. struct drm_device *ddev;
  1176. struct pci_dev *pdev;
  1177. #ifdef CONFIG_DRM_AMD_ACP
  1178. struct amdgpu_acp acp;
  1179. #endif
  1180. /* ASIC */
  1181. enum amd_asic_type asic_type;
  1182. uint32_t family;
  1183. uint32_t rev_id;
  1184. uint32_t external_rev_id;
  1185. unsigned long flags;
  1186. int usec_timeout;
  1187. const struct amdgpu_asic_funcs *asic_funcs;
  1188. bool shutdown;
  1189. bool need_dma32;
  1190. bool need_swiotlb;
  1191. bool accel_working;
  1192. struct work_struct reset_work;
  1193. struct notifier_block acpi_nb;
  1194. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1195. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1196. unsigned debugfs_count;
  1197. #if defined(CONFIG_DEBUG_FS)
  1198. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1199. #endif
  1200. struct amdgpu_atif *atif;
  1201. struct amdgpu_atcs atcs;
  1202. struct mutex srbm_mutex;
  1203. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1204. struct mutex grbm_idx_mutex;
  1205. struct dev_pm_domain vga_pm_domain;
  1206. bool have_disp_power_ref;
  1207. /* BIOS */
  1208. bool is_atom_fw;
  1209. uint8_t *bios;
  1210. uint32_t bios_size;
  1211. struct amdgpu_bo *stolen_vga_memory;
  1212. uint32_t bios_scratch_reg_offset;
  1213. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1214. /* Register/doorbell mmio */
  1215. resource_size_t rmmio_base;
  1216. resource_size_t rmmio_size;
  1217. void __iomem *rmmio;
  1218. /* protects concurrent MM_INDEX/DATA based register access */
  1219. spinlock_t mmio_idx_lock;
  1220. /* protects concurrent SMC based register access */
  1221. spinlock_t smc_idx_lock;
  1222. amdgpu_rreg_t smc_rreg;
  1223. amdgpu_wreg_t smc_wreg;
  1224. /* protects concurrent PCIE register access */
  1225. spinlock_t pcie_idx_lock;
  1226. amdgpu_rreg_t pcie_rreg;
  1227. amdgpu_wreg_t pcie_wreg;
  1228. amdgpu_rreg_t pciep_rreg;
  1229. amdgpu_wreg_t pciep_wreg;
  1230. /* protects concurrent UVD register access */
  1231. spinlock_t uvd_ctx_idx_lock;
  1232. amdgpu_rreg_t uvd_ctx_rreg;
  1233. amdgpu_wreg_t uvd_ctx_wreg;
  1234. /* protects concurrent DIDT register access */
  1235. spinlock_t didt_idx_lock;
  1236. amdgpu_rreg_t didt_rreg;
  1237. amdgpu_wreg_t didt_wreg;
  1238. /* protects concurrent gc_cac register access */
  1239. spinlock_t gc_cac_idx_lock;
  1240. amdgpu_rreg_t gc_cac_rreg;
  1241. amdgpu_wreg_t gc_cac_wreg;
  1242. /* protects concurrent se_cac register access */
  1243. spinlock_t se_cac_idx_lock;
  1244. amdgpu_rreg_t se_cac_rreg;
  1245. amdgpu_wreg_t se_cac_wreg;
  1246. /* protects concurrent ENDPOINT (audio) register access */
  1247. spinlock_t audio_endpt_idx_lock;
  1248. amdgpu_block_rreg_t audio_endpt_rreg;
  1249. amdgpu_block_wreg_t audio_endpt_wreg;
  1250. void __iomem *rio_mem;
  1251. resource_size_t rio_mem_size;
  1252. struct amdgpu_doorbell doorbell;
  1253. /* clock/pll info */
  1254. struct amdgpu_clock clock;
  1255. /* MC */
  1256. struct amdgpu_gmc gmc;
  1257. struct amdgpu_gart gart;
  1258. dma_addr_t dummy_page_addr;
  1259. struct amdgpu_vm_manager vm_manager;
  1260. struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
  1261. /* memory management */
  1262. struct amdgpu_mman mman;
  1263. struct amdgpu_vram_scratch vram_scratch;
  1264. struct amdgpu_wb wb;
  1265. atomic64_t num_bytes_moved;
  1266. atomic64_t num_evictions;
  1267. atomic64_t num_vram_cpu_page_faults;
  1268. atomic_t gpu_reset_counter;
  1269. atomic_t vram_lost_counter;
  1270. /* data for buffer migration throttling */
  1271. struct {
  1272. spinlock_t lock;
  1273. s64 last_update_us;
  1274. s64 accum_us; /* accumulated microseconds */
  1275. s64 accum_us_vis; /* for visible VRAM */
  1276. u32 log2_max_MBps;
  1277. } mm_stats;
  1278. /* display */
  1279. bool enable_virtual_display;
  1280. struct amdgpu_mode_info mode_info;
  1281. /* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
  1282. struct work_struct hotplug_work;
  1283. struct amdgpu_irq_src crtc_irq;
  1284. struct amdgpu_irq_src pageflip_irq;
  1285. struct amdgpu_irq_src hpd_irq;
  1286. /* rings */
  1287. u64 fence_context;
  1288. unsigned num_rings;
  1289. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1290. bool ib_pool_ready;
  1291. struct amdgpu_sa_manager ring_tmp_bo;
  1292. /* interrupts */
  1293. struct amdgpu_irq irq;
  1294. /* powerplay */
  1295. struct amd_powerplay powerplay;
  1296. bool pp_force_state_enabled;
  1297. /* dpm */
  1298. struct amdgpu_pm pm;
  1299. u32 cg_flags;
  1300. u32 pg_flags;
  1301. /* amdgpu smumgr */
  1302. struct amdgpu_smumgr smu;
  1303. /* gfx */
  1304. struct amdgpu_gfx gfx;
  1305. /* sdma */
  1306. struct amdgpu_sdma sdma;
  1307. /* uvd */
  1308. struct amdgpu_uvd uvd;
  1309. /* vce */
  1310. struct amdgpu_vce vce;
  1311. /* vcn */
  1312. struct amdgpu_vcn vcn;
  1313. /* firmwares */
  1314. struct amdgpu_firmware firmware;
  1315. /* PSP */
  1316. struct psp_context psp;
  1317. /* GDS */
  1318. struct amdgpu_gds gds;
  1319. /* display related functionality */
  1320. struct amdgpu_display_manager dm;
  1321. struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
  1322. int num_ip_blocks;
  1323. struct mutex mn_lock;
  1324. DECLARE_HASHTABLE(mn_hash, 7);
  1325. /* tracking pinned memory */
  1326. atomic64_t vram_pin_size;
  1327. atomic64_t visible_pin_size;
  1328. atomic64_t gart_pin_size;
  1329. /* amdkfd interface */
  1330. struct kfd_dev *kfd;
  1331. /* soc15 register offset based on ip, instance and segment */
  1332. uint32_t *reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];
  1333. const struct amdgpu_nbio_funcs *nbio_funcs;
  1334. const struct amdgpu_df_funcs *df_funcs;
  1335. /* delayed work_func for deferring clockgating during resume */
  1336. struct delayed_work late_init_work;
  1337. struct amdgpu_virt virt;
  1338. /* firmware VRAM reservation */
  1339. struct amdgpu_fw_vram_usage fw_vram_usage;
  1340. /* link all shadow bo */
  1341. struct list_head shadow_list;
  1342. struct mutex shadow_list_lock;
  1343. /* keep an lru list of rings by HW IP */
  1344. struct list_head ring_lru_list;
  1345. spinlock_t ring_lru_list_lock;
  1346. /* record hw reset is performed */
  1347. bool has_hw_reset;
  1348. u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
  1349. /* record last mm index being written through WREG32*/
  1350. unsigned long last_mm_index;
  1351. bool in_gpu_reset;
  1352. struct mutex lock_reset;
  1353. };
  1354. static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
  1355. {
  1356. return container_of(bdev, struct amdgpu_device, mman.bdev);
  1357. }
  1358. int amdgpu_device_init(struct amdgpu_device *adev,
  1359. struct drm_device *ddev,
  1360. struct pci_dev *pdev,
  1361. uint32_t flags);
  1362. void amdgpu_device_fini(struct amdgpu_device *adev);
  1363. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1364. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1365. uint32_t acc_flags);
  1366. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1367. uint32_t acc_flags);
  1368. void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value);
  1369. uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset);
  1370. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1371. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1372. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1373. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1374. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
  1375. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
  1376. bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
  1377. bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);
  1378. int emu_soc_asic_init(struct amdgpu_device *adev);
  1379. /*
  1380. * Registers read & write functions.
  1381. */
  1382. #define AMDGPU_REGS_IDX (1<<0)
  1383. #define AMDGPU_REGS_NO_KIQ (1<<1)
  1384. #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
  1385. #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
  1386. #define RREG8(reg) amdgpu_mm_rreg8(adev, (reg))
  1387. #define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v))
  1388. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
  1389. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
  1390. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
  1391. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
  1392. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
  1393. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1394. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1395. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1396. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1397. #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
  1398. #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
  1399. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1400. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1401. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1402. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1403. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1404. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1405. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1406. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1407. #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
  1408. #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
  1409. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1410. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1411. #define WREG32_P(reg, val, mask) \
  1412. do { \
  1413. uint32_t tmp_ = RREG32(reg); \
  1414. tmp_ &= (mask); \
  1415. tmp_ |= ((val) & ~(mask)); \
  1416. WREG32(reg, tmp_); \
  1417. } while (0)
  1418. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1419. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1420. #define WREG32_PLL_P(reg, val, mask) \
  1421. do { \
  1422. uint32_t tmp_ = RREG32_PLL(reg); \
  1423. tmp_ &= (mask); \
  1424. tmp_ |= ((val) & ~(mask)); \
  1425. WREG32_PLL(reg, tmp_); \
  1426. } while (0)
  1427. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1428. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1429. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1430. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1431. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1432. #define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
  1433. #define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
  1434. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1435. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1436. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1437. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1438. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1439. #define REG_GET_FIELD(value, reg, field) \
  1440. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1441. #define WREG32_FIELD(reg, field, val) \
  1442. WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1443. #define WREG32_FIELD_OFFSET(reg, offset, field, val) \
  1444. WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1445. /*
  1446. * BIOS helpers.
  1447. */
  1448. #define RBIOS8(i) (adev->bios[i])
  1449. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1450. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1451. static inline struct amdgpu_sdma_instance *
  1452. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1453. {
  1454. struct amdgpu_device *adev = ring->adev;
  1455. int i;
  1456. for (i = 0; i < adev->sdma.num_instances; i++)
  1457. if (&adev->sdma.instance[i].ring == ring)
  1458. break;
  1459. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1460. return &adev->sdma.instance[i];
  1461. else
  1462. return NULL;
  1463. }
  1464. /*
  1465. * ASICs macro.
  1466. */
  1467. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1468. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1469. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1470. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1471. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1472. #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
  1473. #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
  1474. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1475. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1476. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1477. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1478. #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
  1479. #define amdgpu_asic_flush_hdp(adev, r) (adev)->asic_funcs->flush_hdp((adev), (r))
  1480. #define amdgpu_asic_invalidate_hdp(adev, r) (adev)->asic_funcs->invalidate_hdp((adev), (r))
  1481. #define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev))
  1482. #define amdgpu_gmc_flush_gpu_tlb(adev, vmid) (adev)->gmc.gmc_funcs->flush_gpu_tlb((adev), (vmid))
  1483. #define amdgpu_gmc_emit_flush_gpu_tlb(r, vmid, addr) (r)->adev->gmc.gmc_funcs->emit_flush_gpu_tlb((r), (vmid), (addr))
  1484. #define amdgpu_gmc_emit_pasid_mapping(r, vmid, pasid) (r)->adev->gmc.gmc_funcs->emit_pasid_mapping((r), (vmid), (pasid))
  1485. #define amdgpu_gmc_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gmc.gmc_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1486. #define amdgpu_gmc_get_vm_pde(adev, level, dst, flags) (adev)->gmc.gmc_funcs->get_vm_pde((adev), (level), (dst), (flags))
  1487. #define amdgpu_gmc_get_pte_flags(adev, flags) (adev)->gmc.gmc_funcs->get_vm_pte_flags((adev),(flags))
  1488. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1489. #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
  1490. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1491. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1492. #define amdgpu_ring_patch_cs_in_place(r, p, ib) ((r)->funcs->patch_cs_in_place((p), (ib)))
  1493. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1494. #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
  1495. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1496. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1497. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1498. #define amdgpu_ring_emit_ib(r, ib, vmid, c) (r)->funcs->emit_ib((r), (ib), (vmid), (c))
  1499. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1500. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1501. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1502. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1503. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1504. #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
  1505. #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
  1506. #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
  1507. #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
  1508. #define amdgpu_ring_emit_reg_wait(r, d, v, m) (r)->funcs->emit_reg_wait((r), (d), (v), (m))
  1509. #define amdgpu_ring_emit_reg_write_reg_wait(r, d0, d1, v, m) (r)->funcs->emit_reg_write_reg_wait((r), (d0), (d1), (v), (m))
  1510. #define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
  1511. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1512. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1513. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1514. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1515. #define amdgpu_ih_prescreen_iv(adev) (adev)->irq.ih_funcs->prescreen_iv((adev))
  1516. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1517. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1518. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1519. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1520. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1521. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1522. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1523. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1524. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1525. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  1526. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1527. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1528. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1529. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  1530. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  1531. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  1532. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  1533. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1534. #define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
  1535. #define amdgpu_gfx_select_me_pipe_q(adev, me, pipe, q) (adev)->gfx.funcs->select_me_pipe_q((adev), (me), (pipe), (q))
  1536. /* Common functions */
  1537. int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
  1538. struct amdgpu_job* job, bool force);
  1539. void amdgpu_device_pci_config_reset(struct amdgpu_device *adev);
  1540. bool amdgpu_device_need_post(struct amdgpu_device *adev);
  1541. void amdgpu_display_update_priority(struct amdgpu_device *adev);
  1542. void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
  1543. u64 num_vis_bytes);
  1544. void amdgpu_device_vram_location(struct amdgpu_device *adev,
  1545. struct amdgpu_gmc *mc, u64 base);
  1546. void amdgpu_device_gart_location(struct amdgpu_device *adev,
  1547. struct amdgpu_gmc *mc);
  1548. int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
  1549. void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
  1550. const u32 *registers,
  1551. const u32 array_size);
  1552. bool amdgpu_device_is_px(struct drm_device *dev);
  1553. /* atpx handler */
  1554. #if defined(CONFIG_VGA_SWITCHEROO)
  1555. void amdgpu_register_atpx_handler(void);
  1556. void amdgpu_unregister_atpx_handler(void);
  1557. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  1558. bool amdgpu_is_atpx_hybrid(void);
  1559. bool amdgpu_atpx_dgpu_req_power_for_displays(void);
  1560. bool amdgpu_has_atpx(void);
  1561. #else
  1562. static inline void amdgpu_register_atpx_handler(void) {}
  1563. static inline void amdgpu_unregister_atpx_handler(void) {}
  1564. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  1565. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  1566. static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
  1567. static inline bool amdgpu_has_atpx(void) { return false; }
  1568. #endif
  1569. #if defined(CONFIG_VGA_SWITCHEROO) && defined(CONFIG_ACPI)
  1570. void *amdgpu_atpx_get_dhandle(void);
  1571. #else
  1572. static inline void *amdgpu_atpx_get_dhandle(void) { return NULL; }
  1573. #endif
  1574. /*
  1575. * KMS
  1576. */
  1577. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  1578. extern const int amdgpu_max_kms_ioctl;
  1579. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  1580. void amdgpu_driver_unload_kms(struct drm_device *dev);
  1581. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  1582. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  1583. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  1584. struct drm_file *file_priv);
  1585. int amdgpu_device_ip_suspend(struct amdgpu_device *adev);
  1586. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
  1587. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
  1588. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  1589. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1590. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1591. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  1592. unsigned long arg);
  1593. /*
  1594. * functions used by amdgpu_encoder.c
  1595. */
  1596. struct amdgpu_afmt_acr {
  1597. u32 clock;
  1598. int n_32khz;
  1599. int cts_32khz;
  1600. int n_44_1khz;
  1601. int cts_44_1khz;
  1602. int n_48khz;
  1603. int cts_48khz;
  1604. };
  1605. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  1606. /* amdgpu_acpi.c */
  1607. #if defined(CONFIG_ACPI)
  1608. int amdgpu_acpi_init(struct amdgpu_device *adev);
  1609. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  1610. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  1611. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  1612. u8 perf_req, bool advertise);
  1613. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  1614. #else
  1615. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  1616. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  1617. #endif
  1618. int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  1619. uint64_t addr, struct amdgpu_bo **bo,
  1620. struct amdgpu_bo_va_mapping **mapping);
  1621. #if defined(CONFIG_DRM_AMD_DC)
  1622. int amdgpu_dm_display_resume(struct amdgpu_device *adev );
  1623. #else
  1624. static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
  1625. #endif
  1626. #include "amdgpu_object.h"
  1627. #endif