x86_init.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152
  1. /*
  2. * Copyright (C) 2009 Thomas Gleixner <tglx@linutronix.de>
  3. *
  4. * For licencing details see kernel-base/COPYING
  5. */
  6. #include <linux/init.h>
  7. #include <linux/ioport.h>
  8. #include <linux/export.h>
  9. #include <linux/pci.h>
  10. #include <asm/bios_ebda.h>
  11. #include <asm/paravirt.h>
  12. #include <asm/pci_x86.h>
  13. #include <asm/mpspec.h>
  14. #include <asm/setup.h>
  15. #include <asm/apic.h>
  16. #include <asm/e820/api.h>
  17. #include <asm/time.h>
  18. #include <asm/irq.h>
  19. #include <asm/io_apic.h>
  20. #include <asm/hpet.h>
  21. #include <asm/pat.h>
  22. #include <asm/tsc.h>
  23. #include <asm/iommu.h>
  24. #include <asm/mach_traps.h>
  25. void x86_init_noop(void) { }
  26. void __init x86_init_uint_noop(unsigned int unused) { }
  27. int __init iommu_init_noop(void) { return 0; }
  28. void iommu_shutdown_noop(void) { }
  29. bool __init bool_x86_init_noop(void) { return false; }
  30. void x86_op_int_noop(int cpu) { }
  31. /*
  32. * The platform setup functions are preset with the default functions
  33. * for standard PC hardware.
  34. */
  35. struct x86_init_ops x86_init __initdata = {
  36. .resources = {
  37. .probe_roms = probe_roms,
  38. .reserve_resources = reserve_standard_io_resources,
  39. .memory_setup = e820__memory_setup_default,
  40. },
  41. .mpparse = {
  42. .mpc_record = x86_init_uint_noop,
  43. .setup_ioapic_ids = x86_init_noop,
  44. .mpc_apic_id = default_mpc_apic_id,
  45. .smp_read_mpc_oem = default_smp_read_mpc_oem,
  46. .mpc_oem_bus_info = default_mpc_oem_bus_info,
  47. .find_smp_config = default_find_smp_config,
  48. .get_smp_config = default_get_smp_config,
  49. },
  50. .irqs = {
  51. .pre_vector_init = init_ISA_irqs,
  52. .intr_init = native_init_IRQ,
  53. .trap_init = x86_init_noop,
  54. .intr_mode_init = apic_intr_mode_init
  55. },
  56. .oem = {
  57. .arch_setup = x86_init_noop,
  58. .banner = default_banner,
  59. },
  60. .paging = {
  61. .pagetable_init = native_pagetable_init,
  62. },
  63. .timers = {
  64. .setup_percpu_clockev = setup_boot_APIC_clock,
  65. .timer_init = hpet_time_init,
  66. .wallclock_init = x86_init_noop,
  67. },
  68. .iommu = {
  69. .iommu_init = iommu_init_noop,
  70. },
  71. .pci = {
  72. .init = x86_default_pci_init,
  73. .init_irq = x86_default_pci_init_irq,
  74. .fixup_irqs = x86_default_pci_fixup_irqs,
  75. },
  76. .hyper = {
  77. .init_platform = x86_init_noop,
  78. .guest_late_init = x86_init_noop,
  79. .x2apic_available = bool_x86_init_noop,
  80. .init_mem_mapping = x86_init_noop,
  81. },
  82. };
  83. struct x86_cpuinit_ops x86_cpuinit = {
  84. .early_percpu_clock_init = x86_init_noop,
  85. .setup_percpu_clockev = setup_secondary_APIC_clock,
  86. };
  87. static void default_nmi_init(void) { };
  88. struct x86_platform_ops x86_platform __ro_after_init = {
  89. .calibrate_cpu = native_calibrate_cpu,
  90. .calibrate_tsc = native_calibrate_tsc,
  91. .get_wallclock = mach_get_cmos_time,
  92. .set_wallclock = mach_set_rtc_mmss,
  93. .iommu_shutdown = iommu_shutdown_noop,
  94. .is_untracked_pat_range = is_ISA_range,
  95. .nmi_init = default_nmi_init,
  96. .get_nmi_reason = default_get_nmi_reason,
  97. .save_sched_clock_state = tsc_save_sched_clock_state,
  98. .restore_sched_clock_state = tsc_restore_sched_clock_state,
  99. .hyper.pin_vcpu = x86_op_int_noop,
  100. };
  101. EXPORT_SYMBOL_GPL(x86_platform);
  102. #if defined(CONFIG_PCI_MSI)
  103. struct x86_msi_ops x86_msi __ro_after_init = {
  104. .setup_msi_irqs = native_setup_msi_irqs,
  105. .teardown_msi_irq = native_teardown_msi_irq,
  106. .teardown_msi_irqs = default_teardown_msi_irqs,
  107. .restore_msi_irqs = default_restore_msi_irqs,
  108. };
  109. /* MSI arch specific hooks */
  110. int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  111. {
  112. return x86_msi.setup_msi_irqs(dev, nvec, type);
  113. }
  114. void arch_teardown_msi_irqs(struct pci_dev *dev)
  115. {
  116. x86_msi.teardown_msi_irqs(dev);
  117. }
  118. void arch_teardown_msi_irq(unsigned int irq)
  119. {
  120. x86_msi.teardown_msi_irq(irq);
  121. }
  122. void arch_restore_msi_irqs(struct pci_dev *dev)
  123. {
  124. x86_msi.restore_msi_irqs(dev);
  125. }
  126. #endif
  127. struct x86_io_apic_ops x86_io_apic_ops __ro_after_init = {
  128. .read = native_io_apic_read,
  129. .disable = native_disable_io_apic,
  130. };