process.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651
  1. // SPDX-License-Identifier: GPL-2.0
  2. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  3. #include <linux/errno.h>
  4. #include <linux/kernel.h>
  5. #include <linux/mm.h>
  6. #include <linux/smp.h>
  7. #include <linux/prctl.h>
  8. #include <linux/slab.h>
  9. #include <linux/sched.h>
  10. #include <linux/sched/idle.h>
  11. #include <linux/sched/debug.h>
  12. #include <linux/sched/task.h>
  13. #include <linux/sched/task_stack.h>
  14. #include <linux/init.h>
  15. #include <linux/export.h>
  16. #include <linux/pm.h>
  17. #include <linux/tick.h>
  18. #include <linux/random.h>
  19. #include <linux/user-return-notifier.h>
  20. #include <linux/dmi.h>
  21. #include <linux/utsname.h>
  22. #include <linux/stackprotector.h>
  23. #include <linux/cpuidle.h>
  24. #include <trace/events/power.h>
  25. #include <linux/hw_breakpoint.h>
  26. #include <asm/cpu.h>
  27. #include <asm/apic.h>
  28. #include <asm/syscalls.h>
  29. #include <linux/uaccess.h>
  30. #include <asm/mwait.h>
  31. #include <asm/fpu/internal.h>
  32. #include <asm/debugreg.h>
  33. #include <asm/nmi.h>
  34. #include <asm/tlbflush.h>
  35. #include <asm/mce.h>
  36. #include <asm/vm86.h>
  37. #include <asm/switch_to.h>
  38. #include <asm/desc.h>
  39. #include <asm/prctl.h>
  40. /*
  41. * per-CPU TSS segments. Threads are completely 'soft' on Linux,
  42. * no more per-task TSS's. The TSS size is kept cacheline-aligned
  43. * so they are allowed to end up in the .data..cacheline_aligned
  44. * section. Since TSS's are completely CPU-local, we want them
  45. * on exact cacheline boundaries, to eliminate cacheline ping-pong.
  46. */
  47. __visible DEFINE_PER_CPU_PAGE_ALIGNED(struct tss_struct, cpu_tss_rw) = {
  48. .x86_tss = {
  49. /*
  50. * .sp0 is only used when entering ring 0 from a lower
  51. * privilege level. Since the init task never runs anything
  52. * but ring 0 code, there is no need for a valid value here.
  53. * Poison it.
  54. */
  55. .sp0 = (1UL << (BITS_PER_LONG-1)) + 1,
  56. #ifdef CONFIG_X86_64
  57. /*
  58. * .sp1 is cpu_current_top_of_stack. The init task never
  59. * runs user code, but cpu_current_top_of_stack should still
  60. * be well defined before the first context switch.
  61. */
  62. .sp1 = TOP_OF_INIT_STACK,
  63. #endif
  64. #ifdef CONFIG_X86_32
  65. .ss0 = __KERNEL_DS,
  66. .ss1 = __KERNEL_CS,
  67. .io_bitmap_base = INVALID_IO_BITMAP_OFFSET,
  68. #endif
  69. },
  70. #ifdef CONFIG_X86_32
  71. /*
  72. * Note that the .io_bitmap member must be extra-big. This is because
  73. * the CPU will access an additional byte beyond the end of the IO
  74. * permission bitmap. The extra byte must be all 1 bits, and must
  75. * be within the limit.
  76. */
  77. .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 },
  78. #endif
  79. };
  80. EXPORT_PER_CPU_SYMBOL(cpu_tss_rw);
  81. DEFINE_PER_CPU(bool, __tss_limit_invalid);
  82. EXPORT_PER_CPU_SYMBOL_GPL(__tss_limit_invalid);
  83. /*
  84. * this gets called so that we can store lazy state into memory and copy the
  85. * current task into the new thread.
  86. */
  87. int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
  88. {
  89. memcpy(dst, src, arch_task_struct_size);
  90. #ifdef CONFIG_VM86
  91. dst->thread.vm86 = NULL;
  92. #endif
  93. return fpu__copy(&dst->thread.fpu, &src->thread.fpu);
  94. }
  95. /*
  96. * Free current thread data structures etc..
  97. */
  98. void exit_thread(struct task_struct *tsk)
  99. {
  100. struct thread_struct *t = &tsk->thread;
  101. unsigned long *bp = t->io_bitmap_ptr;
  102. struct fpu *fpu = &t->fpu;
  103. if (bp) {
  104. struct tss_struct *tss = &per_cpu(cpu_tss_rw, get_cpu());
  105. t->io_bitmap_ptr = NULL;
  106. clear_thread_flag(TIF_IO_BITMAP);
  107. /*
  108. * Careful, clear this in the TSS too:
  109. */
  110. memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
  111. t->io_bitmap_max = 0;
  112. put_cpu();
  113. kfree(bp);
  114. }
  115. free_vm86(t);
  116. fpu__drop(fpu);
  117. }
  118. void flush_thread(void)
  119. {
  120. struct task_struct *tsk = current;
  121. flush_ptrace_hw_breakpoint(tsk);
  122. memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
  123. fpu__clear(&tsk->thread.fpu);
  124. }
  125. void disable_TSC(void)
  126. {
  127. preempt_disable();
  128. if (!test_and_set_thread_flag(TIF_NOTSC))
  129. /*
  130. * Must flip the CPU state synchronously with
  131. * TIF_NOTSC in the current running context.
  132. */
  133. cr4_set_bits(X86_CR4_TSD);
  134. preempt_enable();
  135. }
  136. static void enable_TSC(void)
  137. {
  138. preempt_disable();
  139. if (test_and_clear_thread_flag(TIF_NOTSC))
  140. /*
  141. * Must flip the CPU state synchronously with
  142. * TIF_NOTSC in the current running context.
  143. */
  144. cr4_clear_bits(X86_CR4_TSD);
  145. preempt_enable();
  146. }
  147. int get_tsc_mode(unsigned long adr)
  148. {
  149. unsigned int val;
  150. if (test_thread_flag(TIF_NOTSC))
  151. val = PR_TSC_SIGSEGV;
  152. else
  153. val = PR_TSC_ENABLE;
  154. return put_user(val, (unsigned int __user *)adr);
  155. }
  156. int set_tsc_mode(unsigned int val)
  157. {
  158. if (val == PR_TSC_SIGSEGV)
  159. disable_TSC();
  160. else if (val == PR_TSC_ENABLE)
  161. enable_TSC();
  162. else
  163. return -EINVAL;
  164. return 0;
  165. }
  166. DEFINE_PER_CPU(u64, msr_misc_features_shadow);
  167. static void set_cpuid_faulting(bool on)
  168. {
  169. u64 msrval;
  170. msrval = this_cpu_read(msr_misc_features_shadow);
  171. msrval &= ~MSR_MISC_FEATURES_ENABLES_CPUID_FAULT;
  172. msrval |= (on << MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT);
  173. this_cpu_write(msr_misc_features_shadow, msrval);
  174. wrmsrl(MSR_MISC_FEATURES_ENABLES, msrval);
  175. }
  176. static void disable_cpuid(void)
  177. {
  178. preempt_disable();
  179. if (!test_and_set_thread_flag(TIF_NOCPUID)) {
  180. /*
  181. * Must flip the CPU state synchronously with
  182. * TIF_NOCPUID in the current running context.
  183. */
  184. set_cpuid_faulting(true);
  185. }
  186. preempt_enable();
  187. }
  188. static void enable_cpuid(void)
  189. {
  190. preempt_disable();
  191. if (test_and_clear_thread_flag(TIF_NOCPUID)) {
  192. /*
  193. * Must flip the CPU state synchronously with
  194. * TIF_NOCPUID in the current running context.
  195. */
  196. set_cpuid_faulting(false);
  197. }
  198. preempt_enable();
  199. }
  200. static int get_cpuid_mode(void)
  201. {
  202. return !test_thread_flag(TIF_NOCPUID);
  203. }
  204. static int set_cpuid_mode(struct task_struct *task, unsigned long cpuid_enabled)
  205. {
  206. if (!static_cpu_has(X86_FEATURE_CPUID_FAULT))
  207. return -ENODEV;
  208. if (cpuid_enabled)
  209. enable_cpuid();
  210. else
  211. disable_cpuid();
  212. return 0;
  213. }
  214. /*
  215. * Called immediately after a successful exec.
  216. */
  217. void arch_setup_new_exec(void)
  218. {
  219. /* If cpuid was previously disabled for this task, re-enable it. */
  220. if (test_thread_flag(TIF_NOCPUID))
  221. enable_cpuid();
  222. }
  223. static inline void switch_to_bitmap(struct tss_struct *tss,
  224. struct thread_struct *prev,
  225. struct thread_struct *next,
  226. unsigned long tifp, unsigned long tifn)
  227. {
  228. if (tifn & _TIF_IO_BITMAP) {
  229. /*
  230. * Copy the relevant range of the IO bitmap.
  231. * Normally this is 128 bytes or less:
  232. */
  233. memcpy(tss->io_bitmap, next->io_bitmap_ptr,
  234. max(prev->io_bitmap_max, next->io_bitmap_max));
  235. /*
  236. * Make sure that the TSS limit is correct for the CPU
  237. * to notice the IO bitmap.
  238. */
  239. refresh_tss_limit();
  240. } else if (tifp & _TIF_IO_BITMAP) {
  241. /*
  242. * Clear any possible leftover bits:
  243. */
  244. memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
  245. }
  246. }
  247. void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
  248. struct tss_struct *tss)
  249. {
  250. struct thread_struct *prev, *next;
  251. unsigned long tifp, tifn;
  252. prev = &prev_p->thread;
  253. next = &next_p->thread;
  254. tifn = READ_ONCE(task_thread_info(next_p)->flags);
  255. tifp = READ_ONCE(task_thread_info(prev_p)->flags);
  256. switch_to_bitmap(tss, prev, next, tifp, tifn);
  257. propagate_user_return_notify(prev_p, next_p);
  258. if ((tifp & _TIF_BLOCKSTEP || tifn & _TIF_BLOCKSTEP) &&
  259. arch_has_block_step()) {
  260. unsigned long debugctl, msk;
  261. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
  262. debugctl &= ~DEBUGCTLMSR_BTF;
  263. msk = tifn & _TIF_BLOCKSTEP;
  264. debugctl |= (msk >> TIF_BLOCKSTEP) << DEBUGCTLMSR_BTF_SHIFT;
  265. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
  266. }
  267. if ((tifp ^ tifn) & _TIF_NOTSC)
  268. cr4_toggle_bits_irqsoff(X86_CR4_TSD);
  269. if ((tifp ^ tifn) & _TIF_NOCPUID)
  270. set_cpuid_faulting(!!(tifn & _TIF_NOCPUID));
  271. }
  272. /*
  273. * Idle related variables and functions
  274. */
  275. unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
  276. EXPORT_SYMBOL(boot_option_idle_override);
  277. static void (*x86_idle)(void);
  278. #ifndef CONFIG_SMP
  279. static inline void play_dead(void)
  280. {
  281. BUG();
  282. }
  283. #endif
  284. void arch_cpu_idle_enter(void)
  285. {
  286. tsc_verify_tsc_adjust(false);
  287. local_touch_nmi();
  288. }
  289. void arch_cpu_idle_dead(void)
  290. {
  291. play_dead();
  292. }
  293. /*
  294. * Called from the generic idle code.
  295. */
  296. void arch_cpu_idle(void)
  297. {
  298. x86_idle();
  299. }
  300. /*
  301. * We use this if we don't have any better idle routine..
  302. */
  303. void __cpuidle default_idle(void)
  304. {
  305. trace_cpu_idle_rcuidle(1, smp_processor_id());
  306. safe_halt();
  307. trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
  308. }
  309. #ifdef CONFIG_APM_MODULE
  310. EXPORT_SYMBOL(default_idle);
  311. #endif
  312. #ifdef CONFIG_XEN
  313. bool xen_set_default_idle(void)
  314. {
  315. bool ret = !!x86_idle;
  316. x86_idle = default_idle;
  317. return ret;
  318. }
  319. #endif
  320. void stop_this_cpu(void *dummy)
  321. {
  322. local_irq_disable();
  323. /*
  324. * Remove this CPU:
  325. */
  326. set_cpu_online(smp_processor_id(), false);
  327. disable_local_APIC();
  328. mcheck_cpu_clear(this_cpu_ptr(&cpu_info));
  329. /*
  330. * Use wbinvd on processors that support SME. This provides support
  331. * for performing a successful kexec when going from SME inactive
  332. * to SME active (or vice-versa). The cache must be cleared so that
  333. * if there are entries with the same physical address, both with and
  334. * without the encryption bit, they don't race each other when flushed
  335. * and potentially end up with the wrong entry being committed to
  336. * memory.
  337. */
  338. if (boot_cpu_has(X86_FEATURE_SME))
  339. native_wbinvd();
  340. for (;;) {
  341. /*
  342. * Use native_halt() so that memory contents don't change
  343. * (stack usage and variables) after possibly issuing the
  344. * native_wbinvd() above.
  345. */
  346. native_halt();
  347. }
  348. }
  349. /*
  350. * AMD Erratum 400 aware idle routine. We handle it the same way as C3 power
  351. * states (local apic timer and TSC stop).
  352. */
  353. static void amd_e400_idle(void)
  354. {
  355. /*
  356. * We cannot use static_cpu_has_bug() here because X86_BUG_AMD_APIC_C1E
  357. * gets set after static_cpu_has() places have been converted via
  358. * alternatives.
  359. */
  360. if (!boot_cpu_has_bug(X86_BUG_AMD_APIC_C1E)) {
  361. default_idle();
  362. return;
  363. }
  364. tick_broadcast_enter();
  365. default_idle();
  366. /*
  367. * The switch back from broadcast mode needs to be called with
  368. * interrupts disabled.
  369. */
  370. local_irq_disable();
  371. tick_broadcast_exit();
  372. local_irq_enable();
  373. }
  374. /*
  375. * Intel Core2 and older machines prefer MWAIT over HALT for C1.
  376. * We can't rely on cpuidle installing MWAIT, because it will not load
  377. * on systems that support only C1 -- so the boot default must be MWAIT.
  378. *
  379. * Some AMD machines are the opposite, they depend on using HALT.
  380. *
  381. * So for default C1, which is used during boot until cpuidle loads,
  382. * use MWAIT-C1 on Intel HW that has it, else use HALT.
  383. */
  384. static int prefer_mwait_c1_over_halt(const struct cpuinfo_x86 *c)
  385. {
  386. if (c->x86_vendor != X86_VENDOR_INTEL)
  387. return 0;
  388. if (!cpu_has(c, X86_FEATURE_MWAIT) || static_cpu_has_bug(X86_BUG_MONITOR))
  389. return 0;
  390. return 1;
  391. }
  392. /*
  393. * MONITOR/MWAIT with no hints, used for default C1 state. This invokes MWAIT
  394. * with interrupts enabled and no flags, which is backwards compatible with the
  395. * original MWAIT implementation.
  396. */
  397. static __cpuidle void mwait_idle(void)
  398. {
  399. if (!current_set_polling_and_test()) {
  400. trace_cpu_idle_rcuidle(1, smp_processor_id());
  401. if (this_cpu_has(X86_BUG_CLFLUSH_MONITOR)) {
  402. mb(); /* quirk */
  403. clflush((void *)&current_thread_info()->flags);
  404. mb(); /* quirk */
  405. }
  406. __monitor((void *)&current_thread_info()->flags, 0, 0);
  407. if (!need_resched())
  408. __sti_mwait(0, 0);
  409. else
  410. local_irq_enable();
  411. trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
  412. } else {
  413. local_irq_enable();
  414. }
  415. __current_clr_polling();
  416. }
  417. void select_idle_routine(const struct cpuinfo_x86 *c)
  418. {
  419. #ifdef CONFIG_SMP
  420. if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
  421. pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
  422. #endif
  423. if (x86_idle || boot_option_idle_override == IDLE_POLL)
  424. return;
  425. if (boot_cpu_has_bug(X86_BUG_AMD_E400)) {
  426. pr_info("using AMD E400 aware idle routine\n");
  427. x86_idle = amd_e400_idle;
  428. } else if (prefer_mwait_c1_over_halt(c)) {
  429. pr_info("using mwait in idle threads\n");
  430. x86_idle = mwait_idle;
  431. } else
  432. x86_idle = default_idle;
  433. }
  434. void amd_e400_c1e_apic_setup(void)
  435. {
  436. if (boot_cpu_has_bug(X86_BUG_AMD_APIC_C1E)) {
  437. pr_info("Switch to broadcast mode on CPU%d\n", smp_processor_id());
  438. local_irq_disable();
  439. tick_broadcast_force();
  440. local_irq_enable();
  441. }
  442. }
  443. void __init arch_post_acpi_subsys_init(void)
  444. {
  445. u32 lo, hi;
  446. if (!boot_cpu_has_bug(X86_BUG_AMD_E400))
  447. return;
  448. /*
  449. * AMD E400 detection needs to happen after ACPI has been enabled. If
  450. * the machine is affected K8_INTP_C1E_ACTIVE_MASK bits are set in
  451. * MSR_K8_INT_PENDING_MSG.
  452. */
  453. rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
  454. if (!(lo & K8_INTP_C1E_ACTIVE_MASK))
  455. return;
  456. boot_cpu_set_bug(X86_BUG_AMD_APIC_C1E);
  457. if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
  458. mark_tsc_unstable("TSC halt in AMD C1E");
  459. pr_info("System has AMD C1E enabled\n");
  460. }
  461. static int __init idle_setup(char *str)
  462. {
  463. if (!str)
  464. return -EINVAL;
  465. if (!strcmp(str, "poll")) {
  466. pr_info("using polling idle threads\n");
  467. boot_option_idle_override = IDLE_POLL;
  468. cpu_idle_poll_ctrl(true);
  469. } else if (!strcmp(str, "halt")) {
  470. /*
  471. * When the boot option of idle=halt is added, halt is
  472. * forced to be used for CPU idle. In such case CPU C2/C3
  473. * won't be used again.
  474. * To continue to load the CPU idle driver, don't touch
  475. * the boot_option_idle_override.
  476. */
  477. x86_idle = default_idle;
  478. boot_option_idle_override = IDLE_HALT;
  479. } else if (!strcmp(str, "nomwait")) {
  480. /*
  481. * If the boot option of "idle=nomwait" is added,
  482. * it means that mwait will be disabled for CPU C2/C3
  483. * states. In such case it won't touch the variable
  484. * of boot_option_idle_override.
  485. */
  486. boot_option_idle_override = IDLE_NOMWAIT;
  487. } else
  488. return -1;
  489. return 0;
  490. }
  491. early_param("idle", idle_setup);
  492. unsigned long arch_align_stack(unsigned long sp)
  493. {
  494. if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
  495. sp -= get_random_int() % 8192;
  496. return sp & ~0xf;
  497. }
  498. unsigned long arch_randomize_brk(struct mm_struct *mm)
  499. {
  500. return randomize_page(mm->brk, 0x02000000);
  501. }
  502. /*
  503. * Called from fs/proc with a reference on @p to find the function
  504. * which called into schedule(). This needs to be done carefully
  505. * because the task might wake up and we might look at a stack
  506. * changing under us.
  507. */
  508. unsigned long get_wchan(struct task_struct *p)
  509. {
  510. unsigned long start, bottom, top, sp, fp, ip, ret = 0;
  511. int count = 0;
  512. if (!p || p == current || p->state == TASK_RUNNING)
  513. return 0;
  514. if (!try_get_task_stack(p))
  515. return 0;
  516. start = (unsigned long)task_stack_page(p);
  517. if (!start)
  518. goto out;
  519. /*
  520. * Layout of the stack page:
  521. *
  522. * ----------- topmax = start + THREAD_SIZE - sizeof(unsigned long)
  523. * PADDING
  524. * ----------- top = topmax - TOP_OF_KERNEL_STACK_PADDING
  525. * stack
  526. * ----------- bottom = start
  527. *
  528. * The tasks stack pointer points at the location where the
  529. * framepointer is stored. The data on the stack is:
  530. * ... IP FP ... IP FP
  531. *
  532. * We need to read FP and IP, so we need to adjust the upper
  533. * bound by another unsigned long.
  534. */
  535. top = start + THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING;
  536. top -= 2 * sizeof(unsigned long);
  537. bottom = start;
  538. sp = READ_ONCE(p->thread.sp);
  539. if (sp < bottom || sp > top)
  540. goto out;
  541. fp = READ_ONCE_NOCHECK(((struct inactive_task_frame *)sp)->bp);
  542. do {
  543. if (fp < bottom || fp > top)
  544. goto out;
  545. ip = READ_ONCE_NOCHECK(*(unsigned long *)(fp + sizeof(unsigned long)));
  546. if (!in_sched_functions(ip)) {
  547. ret = ip;
  548. goto out;
  549. }
  550. fp = READ_ONCE_NOCHECK(*(unsigned long *)fp);
  551. } while (count++ < 16 && p->state != TASK_RUNNING);
  552. out:
  553. put_task_stack(p);
  554. return ret;
  555. }
  556. long do_arch_prctl_common(struct task_struct *task, int option,
  557. unsigned long cpuid_enabled)
  558. {
  559. switch (option) {
  560. case ARCH_GET_CPUID:
  561. return get_cpuid_mode();
  562. case ARCH_SET_CPUID:
  563. return set_cpuid_mode(task, cpuid_enabled);
  564. }
  565. return -EINVAL;
  566. }