exception-64s.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573
  1. #ifndef _ASM_POWERPC_EXCEPTION_H
  2. #define _ASM_POWERPC_EXCEPTION_H
  3. /*
  4. * Extracted from head_64.S
  5. *
  6. * PowerPC version
  7. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  8. *
  9. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  10. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  11. * Adapted for Power Macintosh by Paul Mackerras.
  12. * Low-level exception handlers and MMU support
  13. * rewritten by Paul Mackerras.
  14. * Copyright (C) 1996 Paul Mackerras.
  15. *
  16. * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
  17. * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
  18. *
  19. * This file contains the low-level support and setup for the
  20. * PowerPC-64 platform, including trap and interrupt dispatch.
  21. *
  22. * This program is free software; you can redistribute it and/or
  23. * modify it under the terms of the GNU General Public License
  24. * as published by the Free Software Foundation; either version
  25. * 2 of the License, or (at your option) any later version.
  26. */
  27. /*
  28. * The following macros define the code that appears as
  29. * the prologue to each of the exception handlers. They
  30. * are split into two parts to allow a single kernel binary
  31. * to be used for pSeries and iSeries.
  32. *
  33. * We make as much of the exception code common between native
  34. * exception handlers (including pSeries LPAR) and iSeries LPAR
  35. * implementations as possible.
  36. */
  37. #include <asm/head-64.h>
  38. #define EX_R9 0
  39. #define EX_R10 8
  40. #define EX_R11 16
  41. #define EX_R12 24
  42. #define EX_R13 32
  43. #define EX_SRR0 40
  44. #define EX_DAR 48
  45. #define EX_DSISR 56
  46. #define EX_CCR 60
  47. #define EX_R3 64
  48. #define EX_LR 72
  49. #define EX_CFAR 80
  50. #define EX_PPR 88 /* SMT thread status register (priority) */
  51. #define EX_CTR 96
  52. #ifdef CONFIG_RELOCATABLE
  53. #define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  54. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  55. LOAD_HANDLER(r12,label); \
  56. mtctr r12; \
  57. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  58. li r10,MSR_RI; \
  59. mtmsrd r10,1; /* Set RI (EE=0) */ \
  60. bctr;
  61. #else
  62. /* If not relocatable, we can jump directly -- and save messing with LR */
  63. #define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  64. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  65. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  66. li r10,MSR_RI; \
  67. mtmsrd r10,1; /* Set RI (EE=0) */ \
  68. b label;
  69. #endif
  70. #define EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  71. __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  72. /*
  73. * As EXCEPTION_PROLOG_PSERIES(), except we've already got relocation on
  74. * so no need to rfid. Save lr in case we're CONFIG_RELOCATABLE, in which
  75. * case EXCEPTION_RELON_PROLOG_PSERIES_1 will be using lr.
  76. */
  77. #define EXCEPTION_RELON_PROLOG_PSERIES(area, label, h, extra, vec) \
  78. EXCEPTION_PROLOG_0(area); \
  79. EXCEPTION_PROLOG_1(area, extra, vec); \
  80. EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
  81. /*
  82. * We're short on space and time in the exception prolog, so we can't
  83. * use the normal LOAD_REG_IMMEDIATE macro to load the address of label.
  84. * Instead we get the base of the kernel from paca->kernelbase and or in the low
  85. * part of label. This requires that the label be within 64KB of kernelbase, and
  86. * that kernelbase be 64K aligned.
  87. */
  88. #define LOAD_HANDLER(reg, label) \
  89. ld reg,PACAKBASE(r13); /* get high part of &label */ \
  90. ori reg,reg,FIXED_SYMBOL_ABS_ADDR(label);
  91. #define __LOAD_HANDLER(reg, label) \
  92. ld reg,PACAKBASE(r13); \
  93. ori reg,reg,(ABS_ADDR(label))@l;
  94. /*
  95. * Branches from unrelocated code (e.g., interrupts) to labels outside
  96. * head-y require >64K offsets.
  97. */
  98. #define __LOAD_FAR_HANDLER(reg, label) \
  99. ld reg,PACAKBASE(r13); \
  100. ori reg,reg,(ABS_ADDR(label))@l; \
  101. addis reg,reg,(ABS_ADDR(label))@h;
  102. /* Exception register prefixes */
  103. #define EXC_HV H
  104. #define EXC_STD
  105. #if defined(CONFIG_RELOCATABLE)
  106. /*
  107. * If we support interrupts with relocation on AND we're a relocatable kernel,
  108. * we need to use CTR to get to the 2nd level handler. So, save/restore it
  109. * when required.
  110. */
  111. #define SAVE_CTR(reg, area) mfctr reg ; std reg,area+EX_CTR(r13)
  112. #define GET_CTR(reg, area) ld reg,area+EX_CTR(r13)
  113. #define RESTORE_CTR(reg, area) ld reg,area+EX_CTR(r13) ; mtctr reg
  114. #else
  115. /* ...else CTR is unused and in register. */
  116. #define SAVE_CTR(reg, area)
  117. #define GET_CTR(reg, area) mfctr reg
  118. #define RESTORE_CTR(reg, area)
  119. #endif
  120. /*
  121. * PPR save/restore macros used in exceptions_64s.S
  122. * Used for P7 or later processors
  123. */
  124. #define SAVE_PPR(area, ra, rb) \
  125. BEGIN_FTR_SECTION_NESTED(940) \
  126. ld ra,PACACURRENT(r13); \
  127. ld rb,area+EX_PPR(r13); /* Read PPR from paca */ \
  128. std rb,TASKTHREADPPR(ra); \
  129. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,940)
  130. #define RESTORE_PPR_PACA(area, ra) \
  131. BEGIN_FTR_SECTION_NESTED(941) \
  132. ld ra,area+EX_PPR(r13); \
  133. mtspr SPRN_PPR,ra; \
  134. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,941)
  135. /*
  136. * Get an SPR into a register if the CPU has the given feature
  137. */
  138. #define OPT_GET_SPR(ra, spr, ftr) \
  139. BEGIN_FTR_SECTION_NESTED(943) \
  140. mfspr ra,spr; \
  141. END_FTR_SECTION_NESTED(ftr,ftr,943)
  142. /*
  143. * Set an SPR from a register if the CPU has the given feature
  144. */
  145. #define OPT_SET_SPR(ra, spr, ftr) \
  146. BEGIN_FTR_SECTION_NESTED(943) \
  147. mtspr spr,ra; \
  148. END_FTR_SECTION_NESTED(ftr,ftr,943)
  149. /*
  150. * Save a register to the PACA if the CPU has the given feature
  151. */
  152. #define OPT_SAVE_REG_TO_PACA(offset, ra, ftr) \
  153. BEGIN_FTR_SECTION_NESTED(943) \
  154. std ra,offset(r13); \
  155. END_FTR_SECTION_NESTED(ftr,ftr,943)
  156. #define EXCEPTION_PROLOG_0(area) \
  157. GET_PACA(r13); \
  158. std r9,area+EX_R9(r13); /* save r9 */ \
  159. OPT_GET_SPR(r9, SPRN_PPR, CPU_FTR_HAS_PPR); \
  160. HMT_MEDIUM; \
  161. std r10,area+EX_R10(r13); /* save r10 - r12 */ \
  162. OPT_GET_SPR(r10, SPRN_CFAR, CPU_FTR_CFAR)
  163. #define __EXCEPTION_PROLOG_1(area, extra, vec) \
  164. OPT_SAVE_REG_TO_PACA(area+EX_PPR, r9, CPU_FTR_HAS_PPR); \
  165. OPT_SAVE_REG_TO_PACA(area+EX_CFAR, r10, CPU_FTR_CFAR); \
  166. SAVE_CTR(r10, area); \
  167. mfcr r9; \
  168. extra(vec); \
  169. std r11,area+EX_R11(r13); \
  170. std r12,area+EX_R12(r13); \
  171. GET_SCRATCH0(r10); \
  172. std r10,area+EX_R13(r13)
  173. #define EXCEPTION_PROLOG_1(area, extra, vec) \
  174. __EXCEPTION_PROLOG_1(area, extra, vec)
  175. #define __EXCEPTION_PROLOG_PSERIES_1(label, h) \
  176. ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \
  177. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  178. LOAD_HANDLER(r12,label) \
  179. mtspr SPRN_##h##SRR0,r12; \
  180. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  181. mtspr SPRN_##h##SRR1,r10; \
  182. h##rfid; \
  183. b . /* prevent speculative execution */
  184. #define EXCEPTION_PROLOG_PSERIES_1(label, h) \
  185. __EXCEPTION_PROLOG_PSERIES_1(label, h)
  186. #define EXCEPTION_PROLOG_PSERIES(area, label, h, extra, vec) \
  187. EXCEPTION_PROLOG_0(area); \
  188. EXCEPTION_PROLOG_1(area, extra, vec); \
  189. EXCEPTION_PROLOG_PSERIES_1(label, h);
  190. #define __KVMTEST(h, n) \
  191. lbz r10,HSTATE_IN_GUEST(r13); \
  192. cmpwi r10,0; \
  193. bne do_kvm_##h##n
  194. #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
  195. /*
  196. * If hv is possible, interrupts come into to the hv version
  197. * of the kvmppc_interrupt code, which then jumps to the PR handler,
  198. * kvmppc_interrupt_pr, if the guest is a PR guest.
  199. */
  200. #define kvmppc_interrupt kvmppc_interrupt_hv
  201. #else
  202. #define kvmppc_interrupt kvmppc_interrupt_pr
  203. #endif
  204. #ifdef CONFIG_RELOCATABLE
  205. #define BRANCH_TO_COMMON(reg, label) \
  206. __LOAD_HANDLER(reg, label); \
  207. mtctr reg; \
  208. bctr
  209. #define BRANCH_LINK_TO_FAR(reg, label) \
  210. __LOAD_FAR_HANDLER(reg, label); \
  211. mtctr reg; \
  212. bctrl
  213. /*
  214. * KVM requires __LOAD_FAR_HANDLER.
  215. *
  216. * __BRANCH_TO_KVM_EXIT branches are also a special case because they
  217. * explicitly use r9 then reload it from PACA before branching. Hence
  218. * the double-underscore.
  219. */
  220. #define __BRANCH_TO_KVM_EXIT(area, label) \
  221. mfctr r9; \
  222. std r9,HSTATE_SCRATCH1(r13); \
  223. __LOAD_FAR_HANDLER(r9, label); \
  224. mtctr r9; \
  225. ld r9,area+EX_R9(r13); \
  226. bctr
  227. #else
  228. #define BRANCH_TO_COMMON(reg, label) \
  229. b label
  230. #define BRANCH_LINK_TO_FAR(reg, label) \
  231. bl label
  232. #define __BRANCH_TO_KVM_EXIT(area, label) \
  233. ld r9,area+EX_R9(r13); \
  234. b label
  235. #endif
  236. #define __KVM_HANDLER(area, h, n) \
  237. BEGIN_FTR_SECTION_NESTED(947) \
  238. ld r10,area+EX_CFAR(r13); \
  239. std r10,HSTATE_CFAR(r13); \
  240. END_FTR_SECTION_NESTED(CPU_FTR_CFAR,CPU_FTR_CFAR,947); \
  241. BEGIN_FTR_SECTION_NESTED(948) \
  242. ld r10,area+EX_PPR(r13); \
  243. std r10,HSTATE_PPR(r13); \
  244. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \
  245. ld r10,area+EX_R10(r13); \
  246. std r12,HSTATE_SCRATCH0(r13); \
  247. sldi r12,r9,32; \
  248. ori r12,r12,(n); \
  249. /* This reloads r9 before branching to kvmppc_interrupt */ \
  250. __BRANCH_TO_KVM_EXIT(area, kvmppc_interrupt)
  251. #define __KVM_HANDLER_SKIP(area, h, n) \
  252. cmpwi r10,KVM_GUEST_MODE_SKIP; \
  253. beq 89f; \
  254. BEGIN_FTR_SECTION_NESTED(948) \
  255. ld r10,area+EX_PPR(r13); \
  256. std r10,HSTATE_PPR(r13); \
  257. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \
  258. ld r10,area+EX_R10(r13); \
  259. std r12,HSTATE_SCRATCH0(r13); \
  260. sldi r12,r9,32; \
  261. ori r12,r12,(n); \
  262. /* This reloads r9 before branching to kvmppc_interrupt */ \
  263. __BRANCH_TO_KVM_EXIT(area, kvmppc_interrupt); \
  264. 89: mtocrf 0x80,r9; \
  265. ld r9,area+EX_R9(r13); \
  266. ld r10,area+EX_R10(r13); \
  267. b kvmppc_skip_##h##interrupt
  268. #ifdef CONFIG_KVM_BOOK3S_64_HANDLER
  269. #define KVMTEST(h, n) __KVMTEST(h, n)
  270. #define KVM_HANDLER(area, h, n) __KVM_HANDLER(area, h, n)
  271. #define KVM_HANDLER_SKIP(area, h, n) __KVM_HANDLER_SKIP(area, h, n)
  272. #else
  273. #define KVMTEST(h, n)
  274. #define KVM_HANDLER(area, h, n)
  275. #define KVM_HANDLER_SKIP(area, h, n)
  276. #endif
  277. #define NOTEST(n)
  278. /*
  279. * The common exception prolog is used for all except a few exceptions
  280. * such as a segment miss on a kernel address. We have to be prepared
  281. * to take another exception from the point where we first touch the
  282. * kernel stack onwards.
  283. *
  284. * On entry r13 points to the paca, r9-r13 are saved in the paca,
  285. * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and
  286. * SRR1, and relocation is on.
  287. */
  288. #define EXCEPTION_PROLOG_COMMON(n, area) \
  289. andi. r10,r12,MSR_PR; /* See if coming from user */ \
  290. mr r10,r1; /* Save r1 */ \
  291. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */ \
  292. beq- 1f; \
  293. ld r1,PACAKSAVE(r13); /* kernel stack to use */ \
  294. 1: cmpdi cr1,r1,-INT_FRAME_SIZE; /* check if r1 is in userspace */ \
  295. blt+ cr1,3f; /* abort if it is */ \
  296. li r1,(n); /* will be reloaded later */ \
  297. sth r1,PACA_TRAP_SAVE(r13); \
  298. std r3,area+EX_R3(r13); \
  299. addi r3,r13,area; /* r3 -> where regs are saved*/ \
  300. RESTORE_CTR(r1, area); \
  301. b bad_stack; \
  302. 3: std r9,_CCR(r1); /* save CR in stackframe */ \
  303. std r11,_NIP(r1); /* save SRR0 in stackframe */ \
  304. std r12,_MSR(r1); /* save SRR1 in stackframe */ \
  305. std r10,0(r1); /* make stack chain pointer */ \
  306. std r0,GPR0(r1); /* save r0 in stackframe */ \
  307. std r10,GPR1(r1); /* save r1 in stackframe */ \
  308. beq 4f; /* if from kernel mode */ \
  309. ACCOUNT_CPU_USER_ENTRY(r13, r9, r10); \
  310. SAVE_PPR(area, r9, r10); \
  311. 4: EXCEPTION_PROLOG_COMMON_2(area) \
  312. EXCEPTION_PROLOG_COMMON_3(n) \
  313. ACCOUNT_STOLEN_TIME
  314. /* Save original regs values from save area to stack frame. */
  315. #define EXCEPTION_PROLOG_COMMON_2(area) \
  316. ld r9,area+EX_R9(r13); /* move r9, r10 to stackframe */ \
  317. ld r10,area+EX_R10(r13); \
  318. std r9,GPR9(r1); \
  319. std r10,GPR10(r1); \
  320. ld r9,area+EX_R11(r13); /* move r11 - r13 to stackframe */ \
  321. ld r10,area+EX_R12(r13); \
  322. ld r11,area+EX_R13(r13); \
  323. std r9,GPR11(r1); \
  324. std r10,GPR12(r1); \
  325. std r11,GPR13(r1); \
  326. BEGIN_FTR_SECTION_NESTED(66); \
  327. ld r10,area+EX_CFAR(r13); \
  328. std r10,ORIG_GPR3(r1); \
  329. END_FTR_SECTION_NESTED(CPU_FTR_CFAR, CPU_FTR_CFAR, 66); \
  330. GET_CTR(r10, area); \
  331. std r10,_CTR(r1);
  332. #define EXCEPTION_PROLOG_COMMON_3(n) \
  333. std r2,GPR2(r1); /* save r2 in stackframe */ \
  334. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  335. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  336. mflr r9; /* Get LR, later save to stack */ \
  337. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  338. std r9,_LINK(r1); \
  339. lbz r10,PACASOFTIRQEN(r13); \
  340. mfspr r11,SPRN_XER; /* save XER in stackframe */ \
  341. std r10,SOFTE(r1); \
  342. std r11,_XER(r1); \
  343. li r9,(n)+1; \
  344. std r9,_TRAP(r1); /* set trap number */ \
  345. li r10,0; \
  346. ld r11,exception_marker@toc(r2); \
  347. std r10,RESULT(r1); /* clear regs->result */ \
  348. std r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */
  349. /*
  350. * Exception vectors.
  351. */
  352. #define STD_EXCEPTION_PSERIES(vec, label) \
  353. SET_SCRATCH0(r13); /* save r13 */ \
  354. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \
  355. EXC_STD, KVMTEST_PR, vec); \
  356. /* Version of above for when we have to branch out-of-line */
  357. #define __OOL_EXCEPTION(vec, label, hdlr) \
  358. SET_SCRATCH0(r13) \
  359. EXCEPTION_PROLOG_0(PACA_EXGEN) \
  360. b hdlr;
  361. #define STD_EXCEPTION_PSERIES_OOL(vec, label) \
  362. EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_PR, vec); \
  363. EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)
  364. #define STD_EXCEPTION_HV(loc, vec, label) \
  365. SET_SCRATCH0(r13); /* save r13 */ \
  366. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \
  367. EXC_HV, KVMTEST_HV, vec);
  368. #define STD_EXCEPTION_HV_OOL(vec, label) \
  369. EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec); \
  370. EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
  371. #define STD_RELON_EXCEPTION_PSERIES(loc, vec, label) \
  372. /* No guest interrupts come through here */ \
  373. SET_SCRATCH0(r13); /* save r13 */ \
  374. EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, EXC_STD, NOTEST, vec);
  375. #define STD_RELON_EXCEPTION_PSERIES_OOL(vec, label) \
  376. EXCEPTION_PROLOG_1(PACA_EXGEN, NOTEST, vec); \
  377. EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_STD)
  378. #define STD_RELON_EXCEPTION_HV(loc, vec, label) \
  379. SET_SCRATCH0(r13); /* save r13 */ \
  380. EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, \
  381. EXC_HV, KVMTEST_HV, vec);
  382. #define STD_RELON_EXCEPTION_HV_OOL(vec, label) \
  383. EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec); \
  384. EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV)
  385. /* This associate vector numbers with bits in paca->irq_happened */
  386. #define SOFTEN_VALUE_0x500 PACA_IRQ_EE
  387. #define SOFTEN_VALUE_0x900 PACA_IRQ_DEC
  388. #define SOFTEN_VALUE_0x980 PACA_IRQ_DEC
  389. #define SOFTEN_VALUE_0xa00 PACA_IRQ_DBELL
  390. #define SOFTEN_VALUE_0xe80 PACA_IRQ_DBELL
  391. #define SOFTEN_VALUE_0xe60 PACA_IRQ_HMI
  392. #define SOFTEN_VALUE_0xea0 PACA_IRQ_EE
  393. #define __SOFTEN_TEST(h, vec) \
  394. lbz r10,PACASOFTIRQEN(r13); \
  395. cmpwi r10,0; \
  396. li r10,SOFTEN_VALUE_##vec; \
  397. beq masked_##h##interrupt
  398. #define _SOFTEN_TEST(h, vec) __SOFTEN_TEST(h, vec)
  399. #define SOFTEN_TEST_PR(vec) \
  400. KVMTEST(EXC_STD, vec); \
  401. _SOFTEN_TEST(EXC_STD, vec)
  402. #define SOFTEN_TEST_HV(vec) \
  403. KVMTEST(EXC_HV, vec); \
  404. _SOFTEN_TEST(EXC_HV, vec)
  405. #define KVMTEST_PR(vec) \
  406. KVMTEST(EXC_STD, vec)
  407. #define KVMTEST_HV(vec) \
  408. KVMTEST(EXC_HV, vec)
  409. #define SOFTEN_NOTEST_PR(vec) _SOFTEN_TEST(EXC_STD, vec)
  410. #define SOFTEN_NOTEST_HV(vec) _SOFTEN_TEST(EXC_HV, vec)
  411. #define __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
  412. SET_SCRATCH0(r13); /* save r13 */ \
  413. EXCEPTION_PROLOG_0(PACA_EXGEN); \
  414. __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
  415. EXCEPTION_PROLOG_PSERIES_1(label, h);
  416. #define _MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
  417. __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra)
  418. #define MASKABLE_EXCEPTION_PSERIES(loc, vec, label) \
  419. _MASKABLE_EXCEPTION_PSERIES(vec, label, \
  420. EXC_STD, SOFTEN_TEST_PR)
  421. #define MASKABLE_EXCEPTION_PSERIES_OOL(vec, label) \
  422. EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_PR, vec); \
  423. EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)
  424. #define MASKABLE_EXCEPTION_HV(loc, vec, label) \
  425. _MASKABLE_EXCEPTION_PSERIES(vec, label, \
  426. EXC_HV, SOFTEN_TEST_HV)
  427. #define MASKABLE_EXCEPTION_HV_OOL(vec, label) \
  428. EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec); \
  429. EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
  430. #define __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
  431. SET_SCRATCH0(r13); /* save r13 */ \
  432. EXCEPTION_PROLOG_0(PACA_EXGEN); \
  433. __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
  434. EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
  435. #define _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
  436. __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra)
  437. #define MASKABLE_RELON_EXCEPTION_PSERIES(loc, vec, label) \
  438. _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
  439. EXC_STD, SOFTEN_NOTEST_PR)
  440. #define MASKABLE_RELON_EXCEPTION_HV(loc, vec, label) \
  441. _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
  442. EXC_HV, SOFTEN_TEST_HV)
  443. #define MASKABLE_RELON_EXCEPTION_HV_OOL(vec, label) \
  444. EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec); \
  445. EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV)
  446. /*
  447. * Our exception common code can be passed various "additions"
  448. * to specify the behaviour of interrupts, whether to kick the
  449. * runlatch, etc...
  450. */
  451. /*
  452. * This addition reconciles our actual IRQ state with the various software
  453. * flags that track it. This may call C code.
  454. */
  455. #define ADD_RECONCILE RECONCILE_IRQ_STATE(r10,r11)
  456. #define ADD_NVGPRS \
  457. bl save_nvgprs
  458. #define RUNLATCH_ON \
  459. BEGIN_FTR_SECTION \
  460. CURRENT_THREAD_INFO(r3, r1); \
  461. ld r4,TI_LOCAL_FLAGS(r3); \
  462. andi. r0,r4,_TLF_RUNLATCH; \
  463. beql ppc64_runlatch_on_trampoline; \
  464. END_FTR_SECTION_IFSET(CPU_FTR_CTRL)
  465. #define EXCEPTION_COMMON(trap, label, hdlr, ret, additions) \
  466. EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN); \
  467. /* Volatile regs are potentially clobbered here */ \
  468. additions; \
  469. addi r3,r1,STACK_FRAME_OVERHEAD; \
  470. bl hdlr; \
  471. b ret
  472. #define STD_EXCEPTION_COMMON(trap, label, hdlr) \
  473. EXCEPTION_COMMON(trap, label, hdlr, ret_from_except, \
  474. ADD_NVGPRS;ADD_RECONCILE)
  475. /*
  476. * Like STD_EXCEPTION_COMMON, but for exceptions that can occur
  477. * in the idle task and therefore need the special idle handling
  478. * (finish nap and runlatch)
  479. */
  480. #define STD_EXCEPTION_COMMON_ASYNC(trap, label, hdlr) \
  481. EXCEPTION_COMMON(trap, label, hdlr, ret_from_except_lite, \
  482. FINISH_NAP;ADD_RECONCILE;RUNLATCH_ON)
  483. /*
  484. * When the idle code in power4_idle puts the CPU into NAP mode,
  485. * it has to do so in a loop, and relies on the external interrupt
  486. * and decrementer interrupt entry code to get it out of the loop.
  487. * It sets the _TLF_NAPPING bit in current_thread_info()->local_flags
  488. * to signal that it is in the loop and needs help to get out.
  489. */
  490. #ifdef CONFIG_PPC_970_NAP
  491. #define FINISH_NAP \
  492. BEGIN_FTR_SECTION \
  493. CURRENT_THREAD_INFO(r11, r1); \
  494. ld r9,TI_LOCAL_FLAGS(r11); \
  495. andi. r10,r9,_TLF_NAPPING; \
  496. bnel power4_fixup_nap; \
  497. END_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP)
  498. #else
  499. #define FINISH_NAP
  500. #endif
  501. #endif /* _ASM_POWERPC_EXCEPTION_H */