amdgpu_vcn.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. #include <linux/firmware.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include <drm/drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_pm.h"
  32. #include "amdgpu_vcn.h"
  33. #include "soc15d.h"
  34. #include "soc15_common.h"
  35. #include "vcn/vcn_1_0_offset.h"
  36. #include "vcn/vcn_1_0_sh_mask.h"
  37. /* 1 second timeout */
  38. #define VCN_IDLE_TIMEOUT msecs_to_jiffies(1000)
  39. /* Firmware Names */
  40. #define FIRMWARE_RAVEN "amdgpu/raven_vcn.bin"
  41. #define FIRMWARE_PICASSO "amdgpu/picasso_vcn.bin"
  42. #define FIRMWARE_RAVEN2 "amdgpu/raven2_vcn.bin"
  43. MODULE_FIRMWARE(FIRMWARE_RAVEN);
  44. MODULE_FIRMWARE(FIRMWARE_PICASSO);
  45. MODULE_FIRMWARE(FIRMWARE_RAVEN2);
  46. static void amdgpu_vcn_idle_work_handler(struct work_struct *work);
  47. int amdgpu_vcn_sw_init(struct amdgpu_device *adev)
  48. {
  49. unsigned long bo_size;
  50. const char *fw_name;
  51. const struct common_firmware_header *hdr;
  52. unsigned char fw_check;
  53. int r;
  54. INIT_DELAYED_WORK(&adev->vcn.idle_work, amdgpu_vcn_idle_work_handler);
  55. switch (adev->asic_type) {
  56. case CHIP_RAVEN:
  57. if (adev->rev_id >= 8)
  58. fw_name = FIRMWARE_RAVEN2;
  59. else if (adev->pdev->device == 0x15d8)
  60. fw_name = FIRMWARE_PICASSO;
  61. else
  62. fw_name = FIRMWARE_RAVEN;
  63. break;
  64. default:
  65. return -EINVAL;
  66. }
  67. r = request_firmware(&adev->vcn.fw, fw_name, adev->dev);
  68. if (r) {
  69. dev_err(adev->dev, "amdgpu_vcn: Can't load firmware \"%s\"\n",
  70. fw_name);
  71. return r;
  72. }
  73. r = amdgpu_ucode_validate(adev->vcn.fw);
  74. if (r) {
  75. dev_err(adev->dev, "amdgpu_vcn: Can't validate firmware \"%s\"\n",
  76. fw_name);
  77. release_firmware(adev->vcn.fw);
  78. adev->vcn.fw = NULL;
  79. return r;
  80. }
  81. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  82. adev->vcn.fw_version = le32_to_cpu(hdr->ucode_version);
  83. /* Bit 20-23, it is encode major and non-zero for new naming convention.
  84. * This field is part of version minor and DRM_DISABLED_FLAG in old naming
  85. * convention. Since the l:wq!atest version minor is 0x5B and DRM_DISABLED_FLAG
  86. * is zero in old naming convention, this field is always zero so far.
  87. * These four bits are used to tell which naming convention is present.
  88. */
  89. fw_check = (le32_to_cpu(hdr->ucode_version) >> 20) & 0xf;
  90. if (fw_check) {
  91. unsigned int dec_ver, enc_major, enc_minor, vep, fw_rev;
  92. fw_rev = le32_to_cpu(hdr->ucode_version) & 0xfff;
  93. enc_minor = (le32_to_cpu(hdr->ucode_version) >> 12) & 0xff;
  94. enc_major = fw_check;
  95. dec_ver = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xf;
  96. vep = (le32_to_cpu(hdr->ucode_version) >> 28) & 0xf;
  97. DRM_INFO("Found VCN firmware Version ENC: %hu.%hu DEC: %hu VEP: %hu Revision: %hu\n",
  98. enc_major, enc_minor, dec_ver, vep, fw_rev);
  99. } else {
  100. unsigned int version_major, version_minor, family_id;
  101. family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
  102. version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
  103. version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
  104. DRM_INFO("Found VCN firmware Version: %hu.%hu Family ID: %hu\n",
  105. version_major, version_minor, family_id);
  106. }
  107. bo_size = AMDGPU_VCN_STACK_SIZE + AMDGPU_VCN_CONTEXT_SIZE;
  108. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
  109. bo_size += AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8);
  110. r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
  111. AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.vcpu_bo,
  112. &adev->vcn.gpu_addr, &adev->vcn.cpu_addr);
  113. if (r) {
  114. dev_err(adev->dev, "(%d) failed to allocate vcn bo\n", r);
  115. return r;
  116. }
  117. return 0;
  118. }
  119. int amdgpu_vcn_sw_fini(struct amdgpu_device *adev)
  120. {
  121. int i;
  122. kvfree(adev->vcn.saved_bo);
  123. amdgpu_bo_free_kernel(&adev->vcn.vcpu_bo,
  124. &adev->vcn.gpu_addr,
  125. (void **)&adev->vcn.cpu_addr);
  126. amdgpu_ring_fini(&adev->vcn.ring_dec);
  127. for (i = 0; i < adev->vcn.num_enc_rings; ++i)
  128. amdgpu_ring_fini(&adev->vcn.ring_enc[i]);
  129. amdgpu_ring_fini(&adev->vcn.ring_jpeg);
  130. release_firmware(adev->vcn.fw);
  131. return 0;
  132. }
  133. int amdgpu_vcn_suspend(struct amdgpu_device *adev)
  134. {
  135. unsigned size;
  136. void *ptr;
  137. cancel_delayed_work_sync(&adev->vcn.idle_work);
  138. if (adev->vcn.vcpu_bo == NULL)
  139. return 0;
  140. size = amdgpu_bo_size(adev->vcn.vcpu_bo);
  141. ptr = adev->vcn.cpu_addr;
  142. adev->vcn.saved_bo = kvmalloc(size, GFP_KERNEL);
  143. if (!adev->vcn.saved_bo)
  144. return -ENOMEM;
  145. memcpy_fromio(adev->vcn.saved_bo, ptr, size);
  146. return 0;
  147. }
  148. int amdgpu_vcn_resume(struct amdgpu_device *adev)
  149. {
  150. unsigned size;
  151. void *ptr;
  152. if (adev->vcn.vcpu_bo == NULL)
  153. return -EINVAL;
  154. size = amdgpu_bo_size(adev->vcn.vcpu_bo);
  155. ptr = adev->vcn.cpu_addr;
  156. if (adev->vcn.saved_bo != NULL) {
  157. memcpy_toio(ptr, adev->vcn.saved_bo, size);
  158. kvfree(adev->vcn.saved_bo);
  159. adev->vcn.saved_bo = NULL;
  160. } else {
  161. const struct common_firmware_header *hdr;
  162. unsigned offset;
  163. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  164. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  165. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  166. memcpy_toio(adev->vcn.cpu_addr, adev->vcn.fw->data + offset,
  167. le32_to_cpu(hdr->ucode_size_bytes));
  168. size -= le32_to_cpu(hdr->ucode_size_bytes);
  169. ptr += le32_to_cpu(hdr->ucode_size_bytes);
  170. }
  171. memset_io(ptr, 0, size);
  172. }
  173. return 0;
  174. }
  175. static int amdgpu_vcn_pause_dpg_mode(struct amdgpu_device *adev,
  176. struct dpg_pause_state *new_state)
  177. {
  178. int ret_code;
  179. uint32_t reg_data = 0;
  180. uint32_t reg_data2 = 0;
  181. struct amdgpu_ring *ring;
  182. /* pause/unpause if state is changed */
  183. if (adev->vcn.pause_state.fw_based != new_state->fw_based) {
  184. DRM_DEBUG("dpg pause state changed %d:%d -> %d:%d",
  185. adev->vcn.pause_state.fw_based, adev->vcn.pause_state.jpeg,
  186. new_state->fw_based, new_state->jpeg);
  187. reg_data = RREG32_SOC15(UVD, 0, mmUVD_DPG_PAUSE) &
  188. (~UVD_DPG_PAUSE__NJ_PAUSE_DPG_ACK_MASK);
  189. if (new_state->fw_based == VCN_DPG_STATE__PAUSE) {
  190. ret_code = 0;
  191. if (!(reg_data & UVD_DPG_PAUSE__JPEG_PAUSE_DPG_ACK_MASK))
  192. SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_POWER_STATUS,
  193. UVD_POWER_STATUS__UVD_POWER_STATUS_TILES_OFF,
  194. UVD_POWER_STATUS__UVD_POWER_STATUS_MASK, ret_code);
  195. if (!ret_code) {
  196. /* pause DPG non-jpeg */
  197. reg_data |= UVD_DPG_PAUSE__NJ_PAUSE_DPG_REQ_MASK;
  198. WREG32_SOC15(UVD, 0, mmUVD_DPG_PAUSE, reg_data);
  199. SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_DPG_PAUSE,
  200. UVD_DPG_PAUSE__NJ_PAUSE_DPG_ACK_MASK,
  201. UVD_DPG_PAUSE__NJ_PAUSE_DPG_ACK_MASK, ret_code);
  202. /* Restore */
  203. ring = &adev->vcn.ring_enc[0];
  204. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO, ring->gpu_addr);
  205. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
  206. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE, ring->ring_size / 4);
  207. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
  208. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
  209. ring = &adev->vcn.ring_enc[1];
  210. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO2, ring->gpu_addr);
  211. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
  212. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE2, ring->ring_size / 4);
  213. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
  214. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
  215. ring = &adev->vcn.ring_dec;
  216. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR,
  217. RREG32_SOC15(UVD, 0, mmUVD_SCRATCH2));
  218. SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_POWER_STATUS,
  219. UVD_PGFSM_CONFIG__UVDM_UVDU_PWR_ON,
  220. UVD_POWER_STATUS__UVD_POWER_STATUS_MASK, ret_code);
  221. }
  222. } else {
  223. /* unpause dpg non-jpeg, no need to wait */
  224. reg_data &= ~UVD_DPG_PAUSE__NJ_PAUSE_DPG_REQ_MASK;
  225. WREG32_SOC15(UVD, 0, mmUVD_DPG_PAUSE, reg_data);
  226. }
  227. adev->vcn.pause_state.fw_based = new_state->fw_based;
  228. }
  229. /* pause/unpause if state is changed */
  230. if (adev->vcn.pause_state.jpeg != new_state->jpeg) {
  231. DRM_DEBUG("dpg pause state changed %d:%d -> %d:%d",
  232. adev->vcn.pause_state.fw_based, adev->vcn.pause_state.jpeg,
  233. new_state->fw_based, new_state->jpeg);
  234. reg_data = RREG32_SOC15(UVD, 0, mmUVD_DPG_PAUSE) &
  235. (~UVD_DPG_PAUSE__JPEG_PAUSE_DPG_ACK_MASK);
  236. if (new_state->jpeg == VCN_DPG_STATE__PAUSE) {
  237. ret_code = 0;
  238. if (!(reg_data & UVD_DPG_PAUSE__NJ_PAUSE_DPG_ACK_MASK))
  239. SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_POWER_STATUS,
  240. UVD_POWER_STATUS__UVD_POWER_STATUS_TILES_OFF,
  241. UVD_POWER_STATUS__UVD_POWER_STATUS_MASK, ret_code);
  242. if (!ret_code) {
  243. /* Make sure JPRG Snoop is disabled before sending the pause */
  244. reg_data2 = RREG32_SOC15(UVD, 0, mmUVD_POWER_STATUS);
  245. reg_data2 |= UVD_POWER_STATUS__JRBC_SNOOP_DIS_MASK;
  246. WREG32_SOC15(UVD, 0, mmUVD_POWER_STATUS, reg_data2);
  247. /* pause DPG jpeg */
  248. reg_data |= UVD_DPG_PAUSE__JPEG_PAUSE_DPG_REQ_MASK;
  249. WREG32_SOC15(UVD, 0, mmUVD_DPG_PAUSE, reg_data);
  250. SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_DPG_PAUSE,
  251. UVD_DPG_PAUSE__JPEG_PAUSE_DPG_ACK_MASK,
  252. UVD_DPG_PAUSE__JPEG_PAUSE_DPG_ACK_MASK, ret_code);
  253. /* Restore */
  254. ring = &adev->vcn.ring_jpeg;
  255. WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_VMID, 0);
  256. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_CNTL,
  257. UVD_JRBC_RB_CNTL__RB_NO_FETCH_MASK |
  258. UVD_JRBC_RB_CNTL__RB_RPTR_WR_EN_MASK);
  259. WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_64BIT_BAR_LOW,
  260. lower_32_bits(ring->gpu_addr));
  261. WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_64BIT_BAR_HIGH,
  262. upper_32_bits(ring->gpu_addr));
  263. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_RPTR, ring->wptr);
  264. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR, ring->wptr);
  265. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_CNTL,
  266. UVD_JRBC_RB_CNTL__RB_RPTR_WR_EN_MASK);
  267. ring = &adev->vcn.ring_dec;
  268. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR,
  269. RREG32_SOC15(UVD, 0, mmUVD_SCRATCH2));
  270. SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_POWER_STATUS,
  271. UVD_PGFSM_CONFIG__UVDM_UVDU_PWR_ON,
  272. UVD_POWER_STATUS__UVD_POWER_STATUS_MASK, ret_code);
  273. }
  274. } else {
  275. /* unpause dpg jpeg, no need to wait */
  276. reg_data &= ~UVD_DPG_PAUSE__JPEG_PAUSE_DPG_REQ_MASK;
  277. WREG32_SOC15(UVD, 0, mmUVD_DPG_PAUSE, reg_data);
  278. }
  279. adev->vcn.pause_state.jpeg = new_state->jpeg;
  280. }
  281. return 0;
  282. }
  283. static void amdgpu_vcn_idle_work_handler(struct work_struct *work)
  284. {
  285. struct amdgpu_device *adev =
  286. container_of(work, struct amdgpu_device, vcn.idle_work.work);
  287. unsigned int fences = 0;
  288. unsigned int i;
  289. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  290. fences += amdgpu_fence_count_emitted(&adev->vcn.ring_enc[i]);
  291. }
  292. if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG) {
  293. struct dpg_pause_state new_state;
  294. if (fences)
  295. new_state.fw_based = VCN_DPG_STATE__PAUSE;
  296. else
  297. new_state.fw_based = VCN_DPG_STATE__UNPAUSE;
  298. if (amdgpu_fence_count_emitted(&adev->vcn.ring_jpeg))
  299. new_state.jpeg = VCN_DPG_STATE__PAUSE;
  300. else
  301. new_state.jpeg = VCN_DPG_STATE__UNPAUSE;
  302. amdgpu_vcn_pause_dpg_mode(adev, &new_state);
  303. }
  304. fences += amdgpu_fence_count_emitted(&adev->vcn.ring_jpeg);
  305. fences += amdgpu_fence_count_emitted(&adev->vcn.ring_dec);
  306. if (fences == 0) {
  307. amdgpu_gfx_off_ctrl(adev, true);
  308. if (adev->pm.dpm_enabled)
  309. amdgpu_dpm_enable_uvd(adev, false);
  310. else
  311. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
  312. AMD_PG_STATE_GATE);
  313. } else {
  314. schedule_delayed_work(&adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
  315. }
  316. }
  317. void amdgpu_vcn_ring_begin_use(struct amdgpu_ring *ring)
  318. {
  319. struct amdgpu_device *adev = ring->adev;
  320. bool set_clocks = !cancel_delayed_work_sync(&adev->vcn.idle_work);
  321. if (set_clocks) {
  322. amdgpu_gfx_off_ctrl(adev, false);
  323. if (adev->pm.dpm_enabled)
  324. amdgpu_dpm_enable_uvd(adev, true);
  325. else
  326. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
  327. AMD_PG_STATE_UNGATE);
  328. }
  329. if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG) {
  330. struct dpg_pause_state new_state;
  331. if (ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC)
  332. new_state.fw_based = VCN_DPG_STATE__PAUSE;
  333. else
  334. new_state.fw_based = adev->vcn.pause_state.fw_based;
  335. if (ring->funcs->type == AMDGPU_RING_TYPE_VCN_JPEG)
  336. new_state.jpeg = VCN_DPG_STATE__PAUSE;
  337. else
  338. new_state.jpeg = adev->vcn.pause_state.jpeg;
  339. amdgpu_vcn_pause_dpg_mode(adev, &new_state);
  340. }
  341. }
  342. void amdgpu_vcn_ring_end_use(struct amdgpu_ring *ring)
  343. {
  344. schedule_delayed_work(&ring->adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
  345. }
  346. int amdgpu_vcn_dec_ring_test_ring(struct amdgpu_ring *ring)
  347. {
  348. struct amdgpu_device *adev = ring->adev;
  349. uint32_t tmp = 0;
  350. unsigned i;
  351. int r;
  352. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SCRATCH9), 0xCAFEDEAD);
  353. r = amdgpu_ring_alloc(ring, 3);
  354. if (r) {
  355. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  356. ring->idx, r);
  357. return r;
  358. }
  359. amdgpu_ring_write(ring,
  360. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_SCRATCH9), 0));
  361. amdgpu_ring_write(ring, 0xDEADBEEF);
  362. amdgpu_ring_commit(ring);
  363. for (i = 0; i < adev->usec_timeout; i++) {
  364. tmp = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SCRATCH9));
  365. if (tmp == 0xDEADBEEF)
  366. break;
  367. DRM_UDELAY(1);
  368. }
  369. if (i < adev->usec_timeout) {
  370. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  371. ring->idx, i);
  372. } else {
  373. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  374. ring->idx, tmp);
  375. r = -EINVAL;
  376. }
  377. return r;
  378. }
  379. static int amdgpu_vcn_dec_send_msg(struct amdgpu_ring *ring,
  380. struct amdgpu_bo *bo,
  381. struct dma_fence **fence)
  382. {
  383. struct amdgpu_device *adev = ring->adev;
  384. struct dma_fence *f = NULL;
  385. struct amdgpu_job *job;
  386. struct amdgpu_ib *ib;
  387. uint64_t addr;
  388. int i, r;
  389. r = amdgpu_job_alloc_with_ib(adev, 64, &job);
  390. if (r)
  391. goto err;
  392. ib = &job->ibs[0];
  393. addr = amdgpu_bo_gpu_offset(bo);
  394. ib->ptr[0] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0);
  395. ib->ptr[1] = addr;
  396. ib->ptr[2] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0);
  397. ib->ptr[3] = addr >> 32;
  398. ib->ptr[4] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0);
  399. ib->ptr[5] = 0;
  400. for (i = 6; i < 16; i += 2) {
  401. ib->ptr[i] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0);
  402. ib->ptr[i+1] = 0;
  403. }
  404. ib->length_dw = 16;
  405. r = amdgpu_job_submit_direct(job, ring, &f);
  406. if (r)
  407. goto err_free;
  408. amdgpu_bo_fence(bo, f, false);
  409. amdgpu_bo_unreserve(bo);
  410. amdgpu_bo_unref(&bo);
  411. if (fence)
  412. *fence = dma_fence_get(f);
  413. dma_fence_put(f);
  414. return 0;
  415. err_free:
  416. amdgpu_job_free(job);
  417. err:
  418. amdgpu_bo_unreserve(bo);
  419. amdgpu_bo_unref(&bo);
  420. return r;
  421. }
  422. static int amdgpu_vcn_dec_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  423. struct dma_fence **fence)
  424. {
  425. struct amdgpu_device *adev = ring->adev;
  426. struct amdgpu_bo *bo = NULL;
  427. uint32_t *msg;
  428. int r, i;
  429. r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
  430. AMDGPU_GEM_DOMAIN_VRAM,
  431. &bo, NULL, (void **)&msg);
  432. if (r)
  433. return r;
  434. msg[0] = cpu_to_le32(0x00000028);
  435. msg[1] = cpu_to_le32(0x00000038);
  436. msg[2] = cpu_to_le32(0x00000001);
  437. msg[3] = cpu_to_le32(0x00000000);
  438. msg[4] = cpu_to_le32(handle);
  439. msg[5] = cpu_to_le32(0x00000000);
  440. msg[6] = cpu_to_le32(0x00000001);
  441. msg[7] = cpu_to_le32(0x00000028);
  442. msg[8] = cpu_to_le32(0x00000010);
  443. msg[9] = cpu_to_le32(0x00000000);
  444. msg[10] = cpu_to_le32(0x00000007);
  445. msg[11] = cpu_to_le32(0x00000000);
  446. msg[12] = cpu_to_le32(0x00000780);
  447. msg[13] = cpu_to_le32(0x00000440);
  448. for (i = 14; i < 1024; ++i)
  449. msg[i] = cpu_to_le32(0x0);
  450. return amdgpu_vcn_dec_send_msg(ring, bo, fence);
  451. }
  452. static int amdgpu_vcn_dec_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  453. struct dma_fence **fence)
  454. {
  455. struct amdgpu_device *adev = ring->adev;
  456. struct amdgpu_bo *bo = NULL;
  457. uint32_t *msg;
  458. int r, i;
  459. r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
  460. AMDGPU_GEM_DOMAIN_VRAM,
  461. &bo, NULL, (void **)&msg);
  462. if (r)
  463. return r;
  464. msg[0] = cpu_to_le32(0x00000028);
  465. msg[1] = cpu_to_le32(0x00000018);
  466. msg[2] = cpu_to_le32(0x00000000);
  467. msg[3] = cpu_to_le32(0x00000002);
  468. msg[4] = cpu_to_le32(handle);
  469. msg[5] = cpu_to_le32(0x00000000);
  470. for (i = 6; i < 1024; ++i)
  471. msg[i] = cpu_to_le32(0x0);
  472. return amdgpu_vcn_dec_send_msg(ring, bo, fence);
  473. }
  474. int amdgpu_vcn_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  475. {
  476. struct dma_fence *fence;
  477. long r;
  478. r = amdgpu_vcn_dec_get_create_msg(ring, 1, NULL);
  479. if (r) {
  480. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  481. goto error;
  482. }
  483. r = amdgpu_vcn_dec_get_destroy_msg(ring, 1, &fence);
  484. if (r) {
  485. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  486. goto error;
  487. }
  488. r = dma_fence_wait_timeout(fence, false, timeout);
  489. if (r == 0) {
  490. DRM_ERROR("amdgpu: IB test timed out.\n");
  491. r = -ETIMEDOUT;
  492. } else if (r < 0) {
  493. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  494. } else {
  495. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  496. r = 0;
  497. }
  498. dma_fence_put(fence);
  499. error:
  500. return r;
  501. }
  502. int amdgpu_vcn_enc_ring_test_ring(struct amdgpu_ring *ring)
  503. {
  504. struct amdgpu_device *adev = ring->adev;
  505. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  506. unsigned i;
  507. int r;
  508. r = amdgpu_ring_alloc(ring, 16);
  509. if (r) {
  510. DRM_ERROR("amdgpu: vcn enc failed to lock ring %d (%d).\n",
  511. ring->idx, r);
  512. return r;
  513. }
  514. amdgpu_ring_write(ring, VCN_ENC_CMD_END);
  515. amdgpu_ring_commit(ring);
  516. for (i = 0; i < adev->usec_timeout; i++) {
  517. if (amdgpu_ring_get_rptr(ring) != rptr)
  518. break;
  519. DRM_UDELAY(1);
  520. }
  521. if (i < adev->usec_timeout) {
  522. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  523. ring->idx, i);
  524. } else {
  525. DRM_ERROR("amdgpu: ring %d test failed\n",
  526. ring->idx);
  527. r = -ETIMEDOUT;
  528. }
  529. return r;
  530. }
  531. static int amdgpu_vcn_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  532. struct dma_fence **fence)
  533. {
  534. const unsigned ib_size_dw = 16;
  535. struct amdgpu_job *job;
  536. struct amdgpu_ib *ib;
  537. struct dma_fence *f = NULL;
  538. uint64_t dummy;
  539. int i, r;
  540. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  541. if (r)
  542. return r;
  543. ib = &job->ibs[0];
  544. dummy = ib->gpu_addr + 1024;
  545. ib->length_dw = 0;
  546. ib->ptr[ib->length_dw++] = 0x00000018;
  547. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  548. ib->ptr[ib->length_dw++] = handle;
  549. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  550. ib->ptr[ib->length_dw++] = dummy;
  551. ib->ptr[ib->length_dw++] = 0x0000000b;
  552. ib->ptr[ib->length_dw++] = 0x00000014;
  553. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  554. ib->ptr[ib->length_dw++] = 0x0000001c;
  555. ib->ptr[ib->length_dw++] = 0x00000000;
  556. ib->ptr[ib->length_dw++] = 0x00000000;
  557. ib->ptr[ib->length_dw++] = 0x00000008;
  558. ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
  559. for (i = ib->length_dw; i < ib_size_dw; ++i)
  560. ib->ptr[i] = 0x0;
  561. r = amdgpu_job_submit_direct(job, ring, &f);
  562. if (r)
  563. goto err;
  564. if (fence)
  565. *fence = dma_fence_get(f);
  566. dma_fence_put(f);
  567. return 0;
  568. err:
  569. amdgpu_job_free(job);
  570. return r;
  571. }
  572. static int amdgpu_vcn_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  573. struct dma_fence **fence)
  574. {
  575. const unsigned ib_size_dw = 16;
  576. struct amdgpu_job *job;
  577. struct amdgpu_ib *ib;
  578. struct dma_fence *f = NULL;
  579. uint64_t dummy;
  580. int i, r;
  581. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  582. if (r)
  583. return r;
  584. ib = &job->ibs[0];
  585. dummy = ib->gpu_addr + 1024;
  586. ib->length_dw = 0;
  587. ib->ptr[ib->length_dw++] = 0x00000018;
  588. ib->ptr[ib->length_dw++] = 0x00000001;
  589. ib->ptr[ib->length_dw++] = handle;
  590. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  591. ib->ptr[ib->length_dw++] = dummy;
  592. ib->ptr[ib->length_dw++] = 0x0000000b;
  593. ib->ptr[ib->length_dw++] = 0x00000014;
  594. ib->ptr[ib->length_dw++] = 0x00000002;
  595. ib->ptr[ib->length_dw++] = 0x0000001c;
  596. ib->ptr[ib->length_dw++] = 0x00000000;
  597. ib->ptr[ib->length_dw++] = 0x00000000;
  598. ib->ptr[ib->length_dw++] = 0x00000008;
  599. ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
  600. for (i = ib->length_dw; i < ib_size_dw; ++i)
  601. ib->ptr[i] = 0x0;
  602. r = amdgpu_job_submit_direct(job, ring, &f);
  603. if (r)
  604. goto err;
  605. if (fence)
  606. *fence = dma_fence_get(f);
  607. dma_fence_put(f);
  608. return 0;
  609. err:
  610. amdgpu_job_free(job);
  611. return r;
  612. }
  613. int amdgpu_vcn_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  614. {
  615. struct dma_fence *fence = NULL;
  616. long r;
  617. r = amdgpu_vcn_enc_get_create_msg(ring, 1, NULL);
  618. if (r) {
  619. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  620. goto error;
  621. }
  622. r = amdgpu_vcn_enc_get_destroy_msg(ring, 1, &fence);
  623. if (r) {
  624. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  625. goto error;
  626. }
  627. r = dma_fence_wait_timeout(fence, false, timeout);
  628. if (r == 0) {
  629. DRM_ERROR("amdgpu: IB test timed out.\n");
  630. r = -ETIMEDOUT;
  631. } else if (r < 0) {
  632. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  633. } else {
  634. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  635. r = 0;
  636. }
  637. error:
  638. dma_fence_put(fence);
  639. return r;
  640. }
  641. int amdgpu_vcn_jpeg_ring_test_ring(struct amdgpu_ring *ring)
  642. {
  643. struct amdgpu_device *adev = ring->adev;
  644. uint32_t tmp = 0;
  645. unsigned i;
  646. int r;
  647. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SCRATCH9), 0xCAFEDEAD);
  648. r = amdgpu_ring_alloc(ring, 3);
  649. if (r) {
  650. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  651. ring->idx, r);
  652. return r;
  653. }
  654. amdgpu_ring_write(ring,
  655. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_SCRATCH9), 0, 0, 0));
  656. amdgpu_ring_write(ring, 0xDEADBEEF);
  657. amdgpu_ring_commit(ring);
  658. for (i = 0; i < adev->usec_timeout; i++) {
  659. tmp = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SCRATCH9));
  660. if (tmp == 0xDEADBEEF)
  661. break;
  662. DRM_UDELAY(1);
  663. }
  664. if (i < adev->usec_timeout) {
  665. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  666. ring->idx, i);
  667. } else {
  668. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  669. ring->idx, tmp);
  670. r = -EINVAL;
  671. }
  672. return r;
  673. }
  674. static int amdgpu_vcn_jpeg_set_reg(struct amdgpu_ring *ring, uint32_t handle,
  675. struct dma_fence **fence)
  676. {
  677. struct amdgpu_device *adev = ring->adev;
  678. struct amdgpu_job *job;
  679. struct amdgpu_ib *ib;
  680. struct dma_fence *f = NULL;
  681. const unsigned ib_size_dw = 16;
  682. int i, r;
  683. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  684. if (r)
  685. return r;
  686. ib = &job->ibs[0];
  687. ib->ptr[0] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_SCRATCH9), 0, 0, PACKETJ_TYPE0);
  688. ib->ptr[1] = 0xDEADBEEF;
  689. for (i = 2; i < 16; i += 2) {
  690. ib->ptr[i] = PACKETJ(0, 0, 0, PACKETJ_TYPE6);
  691. ib->ptr[i+1] = 0;
  692. }
  693. ib->length_dw = 16;
  694. r = amdgpu_job_submit_direct(job, ring, &f);
  695. if (r)
  696. goto err;
  697. if (fence)
  698. *fence = dma_fence_get(f);
  699. dma_fence_put(f);
  700. return 0;
  701. err:
  702. amdgpu_job_free(job);
  703. return r;
  704. }
  705. int amdgpu_vcn_jpeg_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  706. {
  707. struct amdgpu_device *adev = ring->adev;
  708. uint32_t tmp = 0;
  709. unsigned i;
  710. struct dma_fence *fence = NULL;
  711. long r = 0;
  712. r = amdgpu_vcn_jpeg_set_reg(ring, 1, &fence);
  713. if (r) {
  714. DRM_ERROR("amdgpu: failed to set jpeg register (%ld).\n", r);
  715. goto error;
  716. }
  717. r = dma_fence_wait_timeout(fence, false, timeout);
  718. if (r == 0) {
  719. DRM_ERROR("amdgpu: IB test timed out.\n");
  720. r = -ETIMEDOUT;
  721. goto error;
  722. } else if (r < 0) {
  723. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  724. goto error;
  725. } else
  726. r = 0;
  727. for (i = 0; i < adev->usec_timeout; i++) {
  728. tmp = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SCRATCH9));
  729. if (tmp == 0xDEADBEEF)
  730. break;
  731. DRM_UDELAY(1);
  732. }
  733. if (i < adev->usec_timeout)
  734. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  735. else {
  736. DRM_ERROR("ib test failed (0x%08X)\n", tmp);
  737. r = -EINVAL;
  738. }
  739. dma_fence_put(fence);
  740. error:
  741. return r;
  742. }