amdgpu_sdma.h 3.0 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697
  1. /*
  2. * Copyright 2018 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef __AMDGPU_SDMA_H__
  24. #define __AMDGPU_SDMA_H__
  25. /* max number of IP instances */
  26. #define AMDGPU_MAX_SDMA_INSTANCES 2
  27. enum amdgpu_sdma_irq {
  28. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  29. AMDGPU_SDMA_IRQ_TRAP1,
  30. AMDGPU_SDMA_IRQ_LAST
  31. };
  32. struct amdgpu_sdma_instance {
  33. /* SDMA firmware */
  34. const struct firmware *fw;
  35. uint32_t fw_version;
  36. uint32_t feature_version;
  37. struct amdgpu_ring ring;
  38. bool burst_nop;
  39. };
  40. struct amdgpu_sdma {
  41. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  42. struct amdgpu_irq_src trap_irq;
  43. struct amdgpu_irq_src illegal_inst_irq;
  44. int num_instances;
  45. uint32_t srbm_soft_reset;
  46. };
  47. /*
  48. * Provided by hw blocks that can move/clear data. e.g., gfx or sdma
  49. * But currently, we use sdma to move data.
  50. */
  51. struct amdgpu_buffer_funcs {
  52. /* maximum bytes in a single operation */
  53. uint32_t copy_max_bytes;
  54. /* number of dw to reserve per operation */
  55. unsigned copy_num_dw;
  56. /* used for buffer migration */
  57. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  58. /* src addr in bytes */
  59. uint64_t src_offset,
  60. /* dst addr in bytes */
  61. uint64_t dst_offset,
  62. /* number of byte to transfer */
  63. uint32_t byte_count);
  64. /* maximum bytes in a single operation */
  65. uint32_t fill_max_bytes;
  66. /* number of dw to reserve per operation */
  67. unsigned fill_num_dw;
  68. /* used for buffer clearing */
  69. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  70. /* value to write to memory */
  71. uint32_t src_data,
  72. /* dst addr in bytes */
  73. uint64_t dst_offset,
  74. /* number of byte to fill */
  75. uint32_t byte_count);
  76. };
  77. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  78. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  79. struct amdgpu_sdma_instance *
  80. amdgpu_get_sdma_instance(struct amdgpu_ring *ring);
  81. #endif