amdgpu_fence.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Dave Airlie
  30. */
  31. #include <linux/seq_file.h>
  32. #include <linux/atomic.h>
  33. #include <linux/wait.h>
  34. #include <linux/kref.h>
  35. #include <linux/slab.h>
  36. #include <linux/firmware.h>
  37. #include <drm/drmP.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. /*
  41. * Fences
  42. * Fences mark an event in the GPUs pipeline and are used
  43. * for GPU/CPU synchronization. When the fence is written,
  44. * it is expected that all buffers associated with that fence
  45. * are no longer in use by the associated ring on the GPU and
  46. * that the the relevant GPU caches have been flushed.
  47. */
  48. struct amdgpu_fence {
  49. struct dma_fence base;
  50. /* RB, DMA, etc. */
  51. struct amdgpu_ring *ring;
  52. };
  53. static struct kmem_cache *amdgpu_fence_slab;
  54. int amdgpu_fence_slab_init(void)
  55. {
  56. amdgpu_fence_slab = kmem_cache_create(
  57. "amdgpu_fence", sizeof(struct amdgpu_fence), 0,
  58. SLAB_HWCACHE_ALIGN, NULL);
  59. if (!amdgpu_fence_slab)
  60. return -ENOMEM;
  61. return 0;
  62. }
  63. void amdgpu_fence_slab_fini(void)
  64. {
  65. rcu_barrier();
  66. kmem_cache_destroy(amdgpu_fence_slab);
  67. }
  68. /*
  69. * Cast helper
  70. */
  71. static const struct dma_fence_ops amdgpu_fence_ops;
  72. static inline struct amdgpu_fence *to_amdgpu_fence(struct dma_fence *f)
  73. {
  74. struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
  75. if (__f->base.ops == &amdgpu_fence_ops)
  76. return __f;
  77. return NULL;
  78. }
  79. /**
  80. * amdgpu_fence_write - write a fence value
  81. *
  82. * @ring: ring the fence is associated with
  83. * @seq: sequence number to write
  84. *
  85. * Writes a fence value to memory (all asics).
  86. */
  87. static void amdgpu_fence_write(struct amdgpu_ring *ring, u32 seq)
  88. {
  89. struct amdgpu_fence_driver *drv = &ring->fence_drv;
  90. if (drv->cpu_addr)
  91. *drv->cpu_addr = cpu_to_le32(seq);
  92. }
  93. /**
  94. * amdgpu_fence_read - read a fence value
  95. *
  96. * @ring: ring the fence is associated with
  97. *
  98. * Reads a fence value from memory (all asics).
  99. * Returns the value of the fence read from memory.
  100. */
  101. static u32 amdgpu_fence_read(struct amdgpu_ring *ring)
  102. {
  103. struct amdgpu_fence_driver *drv = &ring->fence_drv;
  104. u32 seq = 0;
  105. if (drv->cpu_addr)
  106. seq = le32_to_cpu(*drv->cpu_addr);
  107. else
  108. seq = atomic_read(&drv->last_seq);
  109. return seq;
  110. }
  111. /**
  112. * amdgpu_fence_emit - emit a fence on the requested ring
  113. *
  114. * @ring: ring the fence is associated with
  115. * @f: resulting fence object
  116. *
  117. * Emits a fence command on the requested ring (all asics).
  118. * Returns 0 on success, -ENOMEM on failure.
  119. */
  120. int amdgpu_fence_emit(struct amdgpu_ring *ring, struct dma_fence **f,
  121. unsigned flags)
  122. {
  123. struct amdgpu_device *adev = ring->adev;
  124. struct amdgpu_fence *fence;
  125. struct dma_fence *old, **ptr;
  126. uint32_t seq;
  127. fence = kmem_cache_alloc(amdgpu_fence_slab, GFP_KERNEL);
  128. if (fence == NULL)
  129. return -ENOMEM;
  130. seq = ++ring->fence_drv.sync_seq;
  131. fence->ring = ring;
  132. dma_fence_init(&fence->base, &amdgpu_fence_ops,
  133. &ring->fence_drv.lock,
  134. adev->fence_context + ring->idx,
  135. seq);
  136. amdgpu_ring_emit_fence(ring, ring->fence_drv.gpu_addr,
  137. seq, flags | AMDGPU_FENCE_FLAG_INT);
  138. ptr = &ring->fence_drv.fences[seq & ring->fence_drv.num_fences_mask];
  139. /* This function can't be called concurrently anyway, otherwise
  140. * emitting the fence would mess up the hardware ring buffer.
  141. */
  142. old = rcu_dereference_protected(*ptr, 1);
  143. if (old && !dma_fence_is_signaled(old)) {
  144. DRM_INFO("rcu slot is busy\n");
  145. dma_fence_wait(old, false);
  146. }
  147. rcu_assign_pointer(*ptr, dma_fence_get(&fence->base));
  148. *f = &fence->base;
  149. return 0;
  150. }
  151. /**
  152. * amdgpu_fence_emit_polling - emit a fence on the requeste ring
  153. *
  154. * @ring: ring the fence is associated with
  155. * @s: resulting sequence number
  156. *
  157. * Emits a fence command on the requested ring (all asics).
  158. * Used For polling fence.
  159. * Returns 0 on success, -ENOMEM on failure.
  160. */
  161. int amdgpu_fence_emit_polling(struct amdgpu_ring *ring, uint32_t *s)
  162. {
  163. uint32_t seq;
  164. if (!s)
  165. return -EINVAL;
  166. seq = ++ring->fence_drv.sync_seq;
  167. amdgpu_ring_emit_fence(ring, ring->fence_drv.gpu_addr,
  168. seq, 0);
  169. *s = seq;
  170. return 0;
  171. }
  172. /**
  173. * amdgpu_fence_schedule_fallback - schedule fallback check
  174. *
  175. * @ring: pointer to struct amdgpu_ring
  176. *
  177. * Start a timer as fallback to our interrupts.
  178. */
  179. static void amdgpu_fence_schedule_fallback(struct amdgpu_ring *ring)
  180. {
  181. mod_timer(&ring->fence_drv.fallback_timer,
  182. jiffies + AMDGPU_FENCE_JIFFIES_TIMEOUT);
  183. }
  184. /**
  185. * amdgpu_fence_process - check for fence activity
  186. *
  187. * @ring: pointer to struct amdgpu_ring
  188. *
  189. * Checks the current fence value and calculates the last
  190. * signalled fence value. Wakes the fence queue if the
  191. * sequence number has increased.
  192. *
  193. * Returns true if fence was processed
  194. */
  195. bool amdgpu_fence_process(struct amdgpu_ring *ring)
  196. {
  197. struct amdgpu_fence_driver *drv = &ring->fence_drv;
  198. uint32_t seq, last_seq;
  199. int r;
  200. do {
  201. last_seq = atomic_read(&ring->fence_drv.last_seq);
  202. seq = amdgpu_fence_read(ring);
  203. } while (atomic_cmpxchg(&drv->last_seq, last_seq, seq) != last_seq);
  204. if (del_timer(&ring->fence_drv.fallback_timer) &&
  205. seq != ring->fence_drv.sync_seq)
  206. amdgpu_fence_schedule_fallback(ring);
  207. if (unlikely(seq == last_seq))
  208. return false;
  209. last_seq &= drv->num_fences_mask;
  210. seq &= drv->num_fences_mask;
  211. do {
  212. struct dma_fence *fence, **ptr;
  213. ++last_seq;
  214. last_seq &= drv->num_fences_mask;
  215. ptr = &drv->fences[last_seq];
  216. /* There is always exactly one thread signaling this fence slot */
  217. fence = rcu_dereference_protected(*ptr, 1);
  218. RCU_INIT_POINTER(*ptr, NULL);
  219. if (!fence)
  220. continue;
  221. r = dma_fence_signal(fence);
  222. if (!r)
  223. DMA_FENCE_TRACE(fence, "signaled from irq context\n");
  224. else
  225. BUG();
  226. dma_fence_put(fence);
  227. } while (last_seq != seq);
  228. return true;
  229. }
  230. /**
  231. * amdgpu_fence_fallback - fallback for hardware interrupts
  232. *
  233. * @work: delayed work item
  234. *
  235. * Checks for fence activity.
  236. */
  237. static void amdgpu_fence_fallback(struct timer_list *t)
  238. {
  239. struct amdgpu_ring *ring = from_timer(ring, t,
  240. fence_drv.fallback_timer);
  241. if (amdgpu_fence_process(ring))
  242. DRM_WARN("Fence fallback timer expired on ring %s\n", ring->name);
  243. }
  244. /**
  245. * amdgpu_fence_wait_empty - wait for all fences to signal
  246. *
  247. * @adev: amdgpu device pointer
  248. * @ring: ring index the fence is associated with
  249. *
  250. * Wait for all fences on the requested ring to signal (all asics).
  251. * Returns 0 if the fences have passed, error for all other cases.
  252. */
  253. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring)
  254. {
  255. uint64_t seq = READ_ONCE(ring->fence_drv.sync_seq);
  256. struct dma_fence *fence, **ptr;
  257. int r;
  258. if (!seq)
  259. return 0;
  260. ptr = &ring->fence_drv.fences[seq & ring->fence_drv.num_fences_mask];
  261. rcu_read_lock();
  262. fence = rcu_dereference(*ptr);
  263. if (!fence || !dma_fence_get_rcu(fence)) {
  264. rcu_read_unlock();
  265. return 0;
  266. }
  267. rcu_read_unlock();
  268. r = dma_fence_wait(fence, false);
  269. dma_fence_put(fence);
  270. return r;
  271. }
  272. /**
  273. * amdgpu_fence_wait_polling - busy wait for givn sequence number
  274. *
  275. * @ring: ring index the fence is associated with
  276. * @wait_seq: sequence number to wait
  277. * @timeout: the timeout for waiting in usecs
  278. *
  279. * Wait for all fences on the requested ring to signal (all asics).
  280. * Returns left time if no timeout, 0 or minus if timeout.
  281. */
  282. signed long amdgpu_fence_wait_polling(struct amdgpu_ring *ring,
  283. uint32_t wait_seq,
  284. signed long timeout)
  285. {
  286. uint32_t seq;
  287. do {
  288. seq = amdgpu_fence_read(ring);
  289. udelay(5);
  290. timeout -= 5;
  291. } while ((int32_t)(wait_seq - seq) > 0 && timeout > 0);
  292. return timeout > 0 ? timeout : 0;
  293. }
  294. /**
  295. * amdgpu_fence_count_emitted - get the count of emitted fences
  296. *
  297. * @ring: ring the fence is associated with
  298. *
  299. * Get the number of fences emitted on the requested ring (all asics).
  300. * Returns the number of emitted fences on the ring. Used by the
  301. * dynpm code to ring track activity.
  302. */
  303. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring)
  304. {
  305. uint64_t emitted;
  306. /* We are not protected by ring lock when reading the last sequence
  307. * but it's ok to report slightly wrong fence count here.
  308. */
  309. amdgpu_fence_process(ring);
  310. emitted = 0x100000000ull;
  311. emitted -= atomic_read(&ring->fence_drv.last_seq);
  312. emitted += READ_ONCE(ring->fence_drv.sync_seq);
  313. return lower_32_bits(emitted);
  314. }
  315. /**
  316. * amdgpu_fence_driver_start_ring - make the fence driver
  317. * ready for use on the requested ring.
  318. *
  319. * @ring: ring to start the fence driver on
  320. * @irq_src: interrupt source to use for this ring
  321. * @irq_type: interrupt type to use for this ring
  322. *
  323. * Make the fence driver ready for processing (all asics).
  324. * Not all asics have all rings, so each asic will only
  325. * start the fence driver on the rings it has.
  326. * Returns 0 for success, errors for failure.
  327. */
  328. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  329. struct amdgpu_irq_src *irq_src,
  330. unsigned irq_type)
  331. {
  332. struct amdgpu_device *adev = ring->adev;
  333. uint64_t index;
  334. if (ring->funcs->type != AMDGPU_RING_TYPE_UVD) {
  335. ring->fence_drv.cpu_addr = &adev->wb.wb[ring->fence_offs];
  336. ring->fence_drv.gpu_addr = adev->wb.gpu_addr + (ring->fence_offs * 4);
  337. } else {
  338. /* put fence directly behind firmware */
  339. index = ALIGN(adev->uvd.fw->size, 8);
  340. ring->fence_drv.cpu_addr = adev->uvd.inst[ring->me].cpu_addr + index;
  341. ring->fence_drv.gpu_addr = adev->uvd.inst[ring->me].gpu_addr + index;
  342. }
  343. amdgpu_fence_write(ring, atomic_read(&ring->fence_drv.last_seq));
  344. amdgpu_irq_get(adev, irq_src, irq_type);
  345. ring->fence_drv.irq_src = irq_src;
  346. ring->fence_drv.irq_type = irq_type;
  347. ring->fence_drv.initialized = true;
  348. dev_dbg(adev->dev, "fence driver on ring %d use gpu addr 0x%016llx, "
  349. "cpu addr 0x%p\n", ring->idx,
  350. ring->fence_drv.gpu_addr, ring->fence_drv.cpu_addr);
  351. return 0;
  352. }
  353. /**
  354. * amdgpu_fence_driver_init_ring - init the fence driver
  355. * for the requested ring.
  356. *
  357. * @ring: ring to init the fence driver on
  358. * @num_hw_submission: number of entries on the hardware queue
  359. *
  360. * Init the fence driver for the requested ring (all asics).
  361. * Helper function for amdgpu_fence_driver_init().
  362. */
  363. int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
  364. unsigned num_hw_submission)
  365. {
  366. long timeout;
  367. int r;
  368. /* Check that num_hw_submission is a power of two */
  369. if ((num_hw_submission & (num_hw_submission - 1)) != 0)
  370. return -EINVAL;
  371. ring->fence_drv.cpu_addr = NULL;
  372. ring->fence_drv.gpu_addr = 0;
  373. ring->fence_drv.sync_seq = 0;
  374. atomic_set(&ring->fence_drv.last_seq, 0);
  375. ring->fence_drv.initialized = false;
  376. timer_setup(&ring->fence_drv.fallback_timer, amdgpu_fence_fallback, 0);
  377. ring->fence_drv.num_fences_mask = num_hw_submission * 2 - 1;
  378. spin_lock_init(&ring->fence_drv.lock);
  379. ring->fence_drv.fences = kcalloc(num_hw_submission * 2, sizeof(void *),
  380. GFP_KERNEL);
  381. if (!ring->fence_drv.fences)
  382. return -ENOMEM;
  383. /* No need to setup the GPU scheduler for KIQ ring */
  384. if (ring->funcs->type != AMDGPU_RING_TYPE_KIQ) {
  385. /* for non-sriov case, no timeout enforce on compute ring */
  386. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
  387. && !amdgpu_sriov_vf(ring->adev))
  388. timeout = MAX_SCHEDULE_TIMEOUT;
  389. else
  390. timeout = msecs_to_jiffies(amdgpu_lockup_timeout);
  391. r = drm_sched_init(&ring->sched, &amdgpu_sched_ops,
  392. num_hw_submission, amdgpu_job_hang_limit,
  393. timeout, ring->name);
  394. if (r) {
  395. DRM_ERROR("Failed to create scheduler on ring %s.\n",
  396. ring->name);
  397. return r;
  398. }
  399. }
  400. return 0;
  401. }
  402. /**
  403. * amdgpu_fence_driver_init - init the fence driver
  404. * for all possible rings.
  405. *
  406. * @adev: amdgpu device pointer
  407. *
  408. * Init the fence driver for all possible rings (all asics).
  409. * Not all asics have all rings, so each asic will only
  410. * start the fence driver on the rings it has using
  411. * amdgpu_fence_driver_start_ring().
  412. * Returns 0 for success.
  413. */
  414. int amdgpu_fence_driver_init(struct amdgpu_device *adev)
  415. {
  416. if (amdgpu_debugfs_fence_init(adev))
  417. dev_err(adev->dev, "fence debugfs file creation failed\n");
  418. return 0;
  419. }
  420. /**
  421. * amdgpu_fence_driver_fini - tear down the fence driver
  422. * for all possible rings.
  423. *
  424. * @adev: amdgpu device pointer
  425. *
  426. * Tear down the fence driver for all possible rings (all asics).
  427. */
  428. void amdgpu_fence_driver_fini(struct amdgpu_device *adev)
  429. {
  430. unsigned i, j;
  431. int r;
  432. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  433. struct amdgpu_ring *ring = adev->rings[i];
  434. if (!ring || !ring->fence_drv.initialized)
  435. continue;
  436. r = amdgpu_fence_wait_empty(ring);
  437. if (r) {
  438. /* no need to trigger GPU reset as we are unloading */
  439. amdgpu_fence_driver_force_completion(ring);
  440. }
  441. amdgpu_irq_put(adev, ring->fence_drv.irq_src,
  442. ring->fence_drv.irq_type);
  443. drm_sched_fini(&ring->sched);
  444. del_timer_sync(&ring->fence_drv.fallback_timer);
  445. for (j = 0; j <= ring->fence_drv.num_fences_mask; ++j)
  446. dma_fence_put(ring->fence_drv.fences[j]);
  447. kfree(ring->fence_drv.fences);
  448. ring->fence_drv.fences = NULL;
  449. ring->fence_drv.initialized = false;
  450. }
  451. }
  452. /**
  453. * amdgpu_fence_driver_suspend - suspend the fence driver
  454. * for all possible rings.
  455. *
  456. * @adev: amdgpu device pointer
  457. *
  458. * Suspend the fence driver for all possible rings (all asics).
  459. */
  460. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev)
  461. {
  462. int i, r;
  463. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  464. struct amdgpu_ring *ring = adev->rings[i];
  465. if (!ring || !ring->fence_drv.initialized)
  466. continue;
  467. /* wait for gpu to finish processing current batch */
  468. r = amdgpu_fence_wait_empty(ring);
  469. if (r) {
  470. /* delay GPU reset to resume */
  471. amdgpu_fence_driver_force_completion(ring);
  472. }
  473. /* disable the interrupt */
  474. amdgpu_irq_put(adev, ring->fence_drv.irq_src,
  475. ring->fence_drv.irq_type);
  476. }
  477. }
  478. /**
  479. * amdgpu_fence_driver_resume - resume the fence driver
  480. * for all possible rings.
  481. *
  482. * @adev: amdgpu device pointer
  483. *
  484. * Resume the fence driver for all possible rings (all asics).
  485. * Not all asics have all rings, so each asic will only
  486. * start the fence driver on the rings it has using
  487. * amdgpu_fence_driver_start_ring().
  488. * Returns 0 for success.
  489. */
  490. void amdgpu_fence_driver_resume(struct amdgpu_device *adev)
  491. {
  492. int i;
  493. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  494. struct amdgpu_ring *ring = adev->rings[i];
  495. if (!ring || !ring->fence_drv.initialized)
  496. continue;
  497. /* enable the interrupt */
  498. amdgpu_irq_get(adev, ring->fence_drv.irq_src,
  499. ring->fence_drv.irq_type);
  500. }
  501. }
  502. /**
  503. * amdgpu_fence_driver_force_completion - force signal latest fence of ring
  504. *
  505. * @ring: fence of the ring to signal
  506. *
  507. */
  508. void amdgpu_fence_driver_force_completion(struct amdgpu_ring *ring)
  509. {
  510. amdgpu_fence_write(ring, ring->fence_drv.sync_seq);
  511. amdgpu_fence_process(ring);
  512. }
  513. /*
  514. * Common fence implementation
  515. */
  516. static const char *amdgpu_fence_get_driver_name(struct dma_fence *fence)
  517. {
  518. return "amdgpu";
  519. }
  520. static const char *amdgpu_fence_get_timeline_name(struct dma_fence *f)
  521. {
  522. struct amdgpu_fence *fence = to_amdgpu_fence(f);
  523. return (const char *)fence->ring->name;
  524. }
  525. /**
  526. * amdgpu_fence_enable_signaling - enable signalling on fence
  527. * @fence: fence
  528. *
  529. * This function is called with fence_queue lock held, and adds a callback
  530. * to fence_queue that checks if this fence is signaled, and if so it
  531. * signals the fence and removes itself.
  532. */
  533. static bool amdgpu_fence_enable_signaling(struct dma_fence *f)
  534. {
  535. struct amdgpu_fence *fence = to_amdgpu_fence(f);
  536. struct amdgpu_ring *ring = fence->ring;
  537. if (!timer_pending(&ring->fence_drv.fallback_timer))
  538. amdgpu_fence_schedule_fallback(ring);
  539. DMA_FENCE_TRACE(&fence->base, "armed on ring %i!\n", ring->idx);
  540. return true;
  541. }
  542. /**
  543. * amdgpu_fence_free - free up the fence memory
  544. *
  545. * @rcu: RCU callback head
  546. *
  547. * Free up the fence memory after the RCU grace period.
  548. */
  549. static void amdgpu_fence_free(struct rcu_head *rcu)
  550. {
  551. struct dma_fence *f = container_of(rcu, struct dma_fence, rcu);
  552. struct amdgpu_fence *fence = to_amdgpu_fence(f);
  553. kmem_cache_free(amdgpu_fence_slab, fence);
  554. }
  555. /**
  556. * amdgpu_fence_release - callback that fence can be freed
  557. *
  558. * @fence: fence
  559. *
  560. * This function is called when the reference count becomes zero.
  561. * It just RCU schedules freeing up the fence.
  562. */
  563. static void amdgpu_fence_release(struct dma_fence *f)
  564. {
  565. call_rcu(&f->rcu, amdgpu_fence_free);
  566. }
  567. static const struct dma_fence_ops amdgpu_fence_ops = {
  568. .get_driver_name = amdgpu_fence_get_driver_name,
  569. .get_timeline_name = amdgpu_fence_get_timeline_name,
  570. .enable_signaling = amdgpu_fence_enable_signaling,
  571. .release = amdgpu_fence_release,
  572. };
  573. /*
  574. * Fence debugfs
  575. */
  576. #if defined(CONFIG_DEBUG_FS)
  577. static int amdgpu_debugfs_fence_info(struct seq_file *m, void *data)
  578. {
  579. struct drm_info_node *node = (struct drm_info_node *)m->private;
  580. struct drm_device *dev = node->minor->dev;
  581. struct amdgpu_device *adev = dev->dev_private;
  582. int i;
  583. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  584. struct amdgpu_ring *ring = adev->rings[i];
  585. if (!ring || !ring->fence_drv.initialized)
  586. continue;
  587. amdgpu_fence_process(ring);
  588. seq_printf(m, "--- ring %d (%s) ---\n", i, ring->name);
  589. seq_printf(m, "Last signaled fence 0x%08x\n",
  590. atomic_read(&ring->fence_drv.last_seq));
  591. seq_printf(m, "Last emitted 0x%08x\n",
  592. ring->fence_drv.sync_seq);
  593. if (ring->funcs->type != AMDGPU_RING_TYPE_GFX)
  594. continue;
  595. /* set in CP_VMID_PREEMPT and preemption occurred */
  596. seq_printf(m, "Last preempted 0x%08x\n",
  597. le32_to_cpu(*(ring->fence_drv.cpu_addr + 2)));
  598. /* set in CP_VMID_RESET and reset occurred */
  599. seq_printf(m, "Last reset 0x%08x\n",
  600. le32_to_cpu(*(ring->fence_drv.cpu_addr + 4)));
  601. /* Both preemption and reset occurred */
  602. seq_printf(m, "Last both 0x%08x\n",
  603. le32_to_cpu(*(ring->fence_drv.cpu_addr + 6)));
  604. }
  605. return 0;
  606. }
  607. /**
  608. * amdgpu_debugfs_gpu_recover - manually trigger a gpu reset & recover
  609. *
  610. * Manually trigger a gpu reset at the next fence wait.
  611. */
  612. static int amdgpu_debugfs_gpu_recover(struct seq_file *m, void *data)
  613. {
  614. struct drm_info_node *node = (struct drm_info_node *) m->private;
  615. struct drm_device *dev = node->minor->dev;
  616. struct amdgpu_device *adev = dev->dev_private;
  617. seq_printf(m, "gpu recover\n");
  618. amdgpu_device_gpu_recover(adev, NULL);
  619. return 0;
  620. }
  621. static const struct drm_info_list amdgpu_debugfs_fence_list[] = {
  622. {"amdgpu_fence_info", &amdgpu_debugfs_fence_info, 0, NULL},
  623. {"amdgpu_gpu_recover", &amdgpu_debugfs_gpu_recover, 0, NULL}
  624. };
  625. static const struct drm_info_list amdgpu_debugfs_fence_list_sriov[] = {
  626. {"amdgpu_fence_info", &amdgpu_debugfs_fence_info, 0, NULL},
  627. };
  628. #endif
  629. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev)
  630. {
  631. #if defined(CONFIG_DEBUG_FS)
  632. if (amdgpu_sriov_vf(adev))
  633. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_fence_list_sriov, 1);
  634. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_fence_list, 2);
  635. #else
  636. return 0;
  637. #endif
  638. }