amdgpu_drv.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276
  1. /*
  2. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/amdgpu_drm.h>
  26. #include <drm/drm_gem.h>
  27. #include "amdgpu_drv.h"
  28. #include <drm/drm_pciids.h>
  29. #include <linux/console.h>
  30. #include <linux/module.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include "amdgpu.h"
  35. #include "amdgpu_irq.h"
  36. #include "amdgpu_gem.h"
  37. #include "amdgpu_amdkfd.h"
  38. /*
  39. * KMS wrapper.
  40. * - 3.0.0 - initial driver
  41. * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
  42. * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
  43. * at the end of IBs.
  44. * - 3.3.0 - Add VM support for UVD on supported hardware.
  45. * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
  46. * - 3.5.0 - Add support for new UVD_NO_OP register.
  47. * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
  48. * - 3.7.0 - Add support for VCE clock list packet
  49. * - 3.8.0 - Add support raster config init in the kernel
  50. * - 3.9.0 - Add support for memory query info about VRAM and GTT.
  51. * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags
  52. * - 3.11.0 - Add support for sensor query info (clocks, temp, etc).
  53. * - 3.12.0 - Add query for double offchip LDS buffers
  54. * - 3.13.0 - Add PRT support
  55. * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality
  56. * - 3.15.0 - Export more gpu info for gfx9
  57. * - 3.16.0 - Add reserved vmid support
  58. * - 3.17.0 - Add AMDGPU_NUM_VRAM_CPU_PAGE_FAULTS.
  59. * - 3.18.0 - Export gpu always on cu bitmap
  60. * - 3.19.0 - Add support for UVD MJPEG decode
  61. * - 3.20.0 - Add support for local BOs
  62. * - 3.21.0 - Add DRM_AMDGPU_FENCE_TO_HANDLE ioctl
  63. * - 3.22.0 - Add DRM_AMDGPU_SCHED ioctl
  64. * - 3.23.0 - Add query for VRAM lost counter
  65. * - 3.24.0 - Add high priority compute support for gfx9
  66. * - 3.25.0 - Add support for sensor query info (stable pstate sclk/mclk).
  67. * - 3.26.0 - GFX9: Process AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE.
  68. * - 3.27.0 - Add new chunk to to AMDGPU_CS to enable BO_LIST creation.
  69. */
  70. #define KMS_DRIVER_MAJOR 3
  71. #define KMS_DRIVER_MINOR 27
  72. #define KMS_DRIVER_PATCHLEVEL 0
  73. int amdgpu_vram_limit = 0;
  74. int amdgpu_vis_vram_limit = 0;
  75. int amdgpu_gart_size = -1; /* auto */
  76. int amdgpu_gtt_size = -1; /* auto */
  77. int amdgpu_moverate = -1; /* auto */
  78. int amdgpu_benchmarking = 0;
  79. int amdgpu_testing = 0;
  80. int amdgpu_audio = -1;
  81. int amdgpu_disp_priority = 0;
  82. int amdgpu_hw_i2c = 0;
  83. int amdgpu_pcie_gen2 = -1;
  84. int amdgpu_msi = -1;
  85. int amdgpu_lockup_timeout = 10000;
  86. int amdgpu_dpm = -1;
  87. int amdgpu_fw_load_type = -1;
  88. int amdgpu_aspm = -1;
  89. int amdgpu_runtime_pm = -1;
  90. uint amdgpu_ip_block_mask = 0xffffffff;
  91. int amdgpu_bapm = -1;
  92. int amdgpu_deep_color = 0;
  93. int amdgpu_vm_size = -1;
  94. int amdgpu_vm_fragment_size = -1;
  95. int amdgpu_vm_block_size = -1;
  96. int amdgpu_vm_fault_stop = 0;
  97. int amdgpu_vm_debug = 0;
  98. int amdgpu_vram_page_split = 512;
  99. int amdgpu_vm_update_mode = -1;
  100. int amdgpu_exp_hw_support = 0;
  101. int amdgpu_dc = -1;
  102. int amdgpu_sched_jobs = 32;
  103. int amdgpu_sched_hw_submission = 2;
  104. uint amdgpu_pcie_gen_cap = 0;
  105. uint amdgpu_pcie_lane_cap = 0;
  106. uint amdgpu_cg_mask = 0xffffffff;
  107. uint amdgpu_pg_mask = 0xffffffff;
  108. uint amdgpu_sdma_phase_quantum = 32;
  109. char *amdgpu_disable_cu = NULL;
  110. char *amdgpu_virtual_display = NULL;
  111. /* OverDrive(bit 14) disabled by default*/
  112. uint amdgpu_pp_feature_mask = 0xffffbfff;
  113. int amdgpu_ngg = 0;
  114. int amdgpu_prim_buf_per_se = 0;
  115. int amdgpu_pos_buf_per_se = 0;
  116. int amdgpu_cntl_sb_buf_per_se = 0;
  117. int amdgpu_param_buf_per_se = 0;
  118. int amdgpu_job_hang_limit = 0;
  119. int amdgpu_lbpw = -1;
  120. int amdgpu_compute_multipipe = -1;
  121. int amdgpu_gpu_recovery = -1; /* auto */
  122. int amdgpu_emu_mode = 0;
  123. uint amdgpu_smu_memory_pool_size = 0;
  124. struct amdgpu_mgpu_info mgpu_info = {
  125. .mutex = __MUTEX_INITIALIZER(mgpu_info.mutex),
  126. };
  127. /**
  128. * DOC: vramlimit (int)
  129. * Restrict the total amount of VRAM in MiB for testing. The default is 0 (Use full VRAM).
  130. */
  131. MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
  132. module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
  133. /**
  134. * DOC: vis_vramlimit (int)
  135. * Restrict the amount of CPU visible VRAM in MiB for testing. The default is 0 (Use full CPU visible VRAM).
  136. */
  137. MODULE_PARM_DESC(vis_vramlimit, "Restrict visible VRAM for testing, in megabytes");
  138. module_param_named(vis_vramlimit, amdgpu_vis_vram_limit, int, 0444);
  139. /**
  140. * DOC: gartsize (uint)
  141. * Restrict the size of GART in Mib (32, 64, etc.) for testing. The default is -1 (The size depends on asic).
  142. */
  143. MODULE_PARM_DESC(gartsize, "Size of GART to setup in megabytes (32, 64, etc., -1=auto)");
  144. module_param_named(gartsize, amdgpu_gart_size, uint, 0600);
  145. /**
  146. * DOC: gttsize (int)
  147. * Restrict the size of GTT domain in MiB for testing. The default is -1 (It's VRAM size if 3GB < VRAM < 3/4 RAM,
  148. * otherwise 3/4 RAM size).
  149. */
  150. MODULE_PARM_DESC(gttsize, "Size of the GTT domain in megabytes (-1 = auto)");
  151. module_param_named(gttsize, amdgpu_gtt_size, int, 0600);
  152. /**
  153. * DOC: moverate (int)
  154. * Set maximum buffer migration rate in MB/s. The default is -1 (8 MB/s).
  155. */
  156. MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
  157. module_param_named(moverate, amdgpu_moverate, int, 0600);
  158. /**
  159. * DOC: benchmark (int)
  160. * Run benchmarks. The default is 0 (Skip benchmarks).
  161. */
  162. MODULE_PARM_DESC(benchmark, "Run benchmark");
  163. module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
  164. /**
  165. * DOC: test (int)
  166. * Test BO GTT->VRAM and VRAM->GTT GPU copies. The default is 0 (Skip test, only set 1 to run test).
  167. */
  168. MODULE_PARM_DESC(test, "Run tests");
  169. module_param_named(test, amdgpu_testing, int, 0444);
  170. /**
  171. * DOC: audio (int)
  172. * Set HDMI/DPAudio. Only affects non-DC display handling. The default is -1 (Enabled), set 0 to disabled it.
  173. */
  174. MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
  175. module_param_named(audio, amdgpu_audio, int, 0444);
  176. /**
  177. * DOC: disp_priority (int)
  178. * Set display Priority (1 = normal, 2 = high). Only affects non-DC display handling. The default is 0 (auto).
  179. */
  180. MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
  181. module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
  182. /**
  183. * DOC: hw_i2c (int)
  184. * To enable hw i2c engine. Only affects non-DC display handling. The default is 0 (Disabled).
  185. */
  186. MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
  187. module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
  188. /**
  189. * DOC: pcie_gen2 (int)
  190. * To disable PCIE Gen2/3 mode (0 = disable, 1 = enable). The default is -1 (auto, enabled).
  191. */
  192. MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
  193. module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
  194. /**
  195. * DOC: msi (int)
  196. * To disable Message Signaled Interrupts (MSI) functionality (1 = enable, 0 = disable). The default is -1 (auto, enabled).
  197. */
  198. MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
  199. module_param_named(msi, amdgpu_msi, int, 0444);
  200. /**
  201. * DOC: lockup_timeout (int)
  202. * Set GPU scheduler timeout value in ms. Value 0 is invalidated, will be adjusted to 10000.
  203. * Negative values mean 'infinite timeout' (MAX_JIFFY_OFFSET). The default is 10000.
  204. */
  205. MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms > 0 (default 10000)");
  206. module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
  207. /**
  208. * DOC: dpm (int)
  209. * Override for dynamic power management setting (1 = enable, 0 = disable). The default is -1 (auto).
  210. */
  211. MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
  212. module_param_named(dpm, amdgpu_dpm, int, 0444);
  213. /**
  214. * DOC: fw_load_type (int)
  215. * Set different firmware loading type for debugging (0 = direct, 1 = SMU, 2 = PSP). The default is -1 (auto).
  216. */
  217. MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = direct, 1 = SMU, 2 = PSP, -1 = auto)");
  218. module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
  219. /**
  220. * DOC: aspm (int)
  221. * To disable ASPM (1 = enable, 0 = disable). The default is -1 (auto, enabled).
  222. */
  223. MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
  224. module_param_named(aspm, amdgpu_aspm, int, 0444);
  225. /**
  226. * DOC: runpm (int)
  227. * Override for runtime power management control for dGPUs in PX/HG laptops. The amdgpu driver can dynamically power down
  228. * the dGPU on PX/HG laptops when it is idle. The default is -1 (auto enable). Setting the value to 0 disables this functionality.
  229. */
  230. MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
  231. module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
  232. /**
  233. * DOC: ip_block_mask (uint)
  234. * Override what IP blocks are enabled on the GPU. Each GPU is a collection of IP blocks (gfx, display, video, etc.).
  235. * Use this parameter to disable specific blocks. Note that the IP blocks do not have a fixed index. Some asics may not have
  236. * some IPs or may include multiple instances of an IP so the ordering various from asic to asic. See the driver output in
  237. * the kernel log for the list of IPs on the asic. The default is 0xffffffff (enable all blocks on a device).
  238. */
  239. MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
  240. module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
  241. /**
  242. * DOC: bapm (int)
  243. * Bidirectional Application Power Management (BAPM) used to dynamically share TDP between CPU and GPU. Set value 0 to disable it.
  244. * The default -1 (auto, enabled)
  245. */
  246. MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
  247. module_param_named(bapm, amdgpu_bapm, int, 0444);
  248. /**
  249. * DOC: deep_color (int)
  250. * Set 1 to enable Deep Color support. Only affects non-DC display handling. The default is 0 (disabled).
  251. */
  252. MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
  253. module_param_named(deep_color, amdgpu_deep_color, int, 0444);
  254. /**
  255. * DOC: vm_size (int)
  256. * Override the size of the GPU's per client virtual address space in GiB. The default is -1 (automatic for each asic).
  257. */
  258. MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
  259. module_param_named(vm_size, amdgpu_vm_size, int, 0444);
  260. /**
  261. * DOC: vm_fragment_size (int)
  262. * Override VM fragment size in bits (4, 5, etc. 4 = 64K, 9 = 2M). The default is -1 (automatic for each asic).
  263. */
  264. MODULE_PARM_DESC(vm_fragment_size, "VM fragment size in bits (4, 5, etc. 4 = 64K (default), Max 9 = 2M)");
  265. module_param_named(vm_fragment_size, amdgpu_vm_fragment_size, int, 0444);
  266. /**
  267. * DOC: vm_block_size (int)
  268. * Override VM page table size in bits (default depending on vm_size and hw setup). The default is -1 (automatic for each asic).
  269. */
  270. MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
  271. module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
  272. /**
  273. * DOC: vm_fault_stop (int)
  274. * Stop on VM fault for debugging (0 = never, 1 = print first, 2 = always). The default is 0 (No stop).
  275. */
  276. MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
  277. module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
  278. /**
  279. * DOC: vm_debug (int)
  280. * Debug VM handling (0 = disabled, 1 = enabled). The default is 0 (Disabled).
  281. */
  282. MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
  283. module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
  284. /**
  285. * DOC: vm_update_mode (int)
  286. * Override VM update mode. VM updated by using CPU (0 = never, 1 = Graphics only, 2 = Compute only, 3 = Both). The default
  287. * is -1 (Only in large BAR(LB) systems Compute VM tables will be updated by CPU, otherwise 0, never).
  288. */
  289. MODULE_PARM_DESC(vm_update_mode, "VM update using CPU (0 = never (default except for large BAR(LB)), 1 = Graphics only, 2 = Compute only (default for LB), 3 = Both");
  290. module_param_named(vm_update_mode, amdgpu_vm_update_mode, int, 0444);
  291. /**
  292. * DOC: vram_page_split (int)
  293. * Override the number of pages after we split VRAM allocations (default 512, -1 = disable). The default is 512.
  294. */
  295. MODULE_PARM_DESC(vram_page_split, "Number of pages after we split VRAM allocations (default 512, -1 = disable)");
  296. module_param_named(vram_page_split, amdgpu_vram_page_split, int, 0444);
  297. /**
  298. * DOC: exp_hw_support (int)
  299. * Enable experimental hw support (1 = enable). The default is 0 (disabled).
  300. */
  301. MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
  302. module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
  303. /**
  304. * DOC: dc (int)
  305. * Disable/Enable Display Core driver for debugging (1 = enable, 0 = disable). The default is -1 (automatic for each asic).
  306. */
  307. MODULE_PARM_DESC(dc, "Display Core driver (1 = enable, 0 = disable, -1 = auto (default))");
  308. module_param_named(dc, amdgpu_dc, int, 0444);
  309. /**
  310. * DOC: sched_jobs (int)
  311. * Override the max number of jobs supported in the sw queue. The default is 32.
  312. */
  313. MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
  314. module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
  315. /**
  316. * DOC: sched_hw_submission (int)
  317. * Override the max number of HW submissions. The default is 2.
  318. */
  319. MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
  320. module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
  321. /**
  322. * DOC: ppfeaturemask (uint)
  323. * Override power features enabled. See enum PP_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
  324. * The default is the current set of stable power features.
  325. */
  326. MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
  327. module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, uint, 0444);
  328. /**
  329. * DOC: pcie_gen_cap (uint)
  330. * Override PCIE gen speed capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
  331. * The default is 0 (automatic for each asic).
  332. */
  333. MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
  334. module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
  335. /**
  336. * DOC: pcie_lane_cap (uint)
  337. * Override PCIE lanes capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
  338. * The default is 0 (automatic for each asic).
  339. */
  340. MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
  341. module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
  342. /**
  343. * DOC: cg_mask (uint)
  344. * Override Clockgating features enabled on GPU (0 = disable clock gating). See the AMD_CG_SUPPORT flags in
  345. * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
  346. */
  347. MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
  348. module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
  349. /**
  350. * DOC: pg_mask (uint)
  351. * Override Powergating features enabled on GPU (0 = disable power gating). See the AMD_PG_SUPPORT flags in
  352. * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
  353. */
  354. MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
  355. module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
  356. /**
  357. * DOC: sdma_phase_quantum (uint)
  358. * Override SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change). The default is 32.
  359. */
  360. MODULE_PARM_DESC(sdma_phase_quantum, "SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change (default 32))");
  361. module_param_named(sdma_phase_quantum, amdgpu_sdma_phase_quantum, uint, 0444);
  362. /**
  363. * DOC: disable_cu (charp)
  364. * Set to disable CUs (It's set like se.sh.cu,...). The default is NULL.
  365. */
  366. MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
  367. module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
  368. /**
  369. * DOC: virtual_display (charp)
  370. * Set to enable virtual display feature. This feature provides a virtual display hardware on headless boards
  371. * or in virtualized environments. It will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x. It's the pci address of
  372. * the device, plus the number of crtcs to expose. E.g., 0000:26:00.0,4 would enable 4 virtual crtcs on the pci
  373. * device at 26:00.0. The default is NULL.
  374. */
  375. MODULE_PARM_DESC(virtual_display,
  376. "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
  377. module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
  378. /**
  379. * DOC: ngg (int)
  380. * Set to enable Next Generation Graphics (1 = enable). The default is 0 (disabled).
  381. */
  382. MODULE_PARM_DESC(ngg, "Next Generation Graphics (1 = enable, 0 = disable(default depending on gfx))");
  383. module_param_named(ngg, amdgpu_ngg, int, 0444);
  384. /**
  385. * DOC: prim_buf_per_se (int)
  386. * Override the size of Primitive Buffer per Shader Engine in Byte. The default is 0 (depending on gfx).
  387. */
  388. MODULE_PARM_DESC(prim_buf_per_se, "the size of Primitive Buffer per Shader Engine (default depending on gfx)");
  389. module_param_named(prim_buf_per_se, amdgpu_prim_buf_per_se, int, 0444);
  390. /**
  391. * DOC: pos_buf_per_se (int)
  392. * Override the size of Position Buffer per Shader Engine in Byte. The default is 0 (depending on gfx).
  393. */
  394. MODULE_PARM_DESC(pos_buf_per_se, "the size of Position Buffer per Shader Engine (default depending on gfx)");
  395. module_param_named(pos_buf_per_se, amdgpu_pos_buf_per_se, int, 0444);
  396. /**
  397. * DOC: cntl_sb_buf_per_se (int)
  398. * Override the size of Control Sideband per Shader Engine in Byte. The default is 0 (depending on gfx).
  399. */
  400. MODULE_PARM_DESC(cntl_sb_buf_per_se, "the size of Control Sideband per Shader Engine (default depending on gfx)");
  401. module_param_named(cntl_sb_buf_per_se, amdgpu_cntl_sb_buf_per_se, int, 0444);
  402. /**
  403. * DOC: param_buf_per_se (int)
  404. * Override the size of Off-Chip Pramater Cache per Shader Engine in Byte. The default is 0 (depending on gfx).
  405. */
  406. MODULE_PARM_DESC(param_buf_per_se, "the size of Off-Chip Pramater Cache per Shader Engine (default depending on gfx)");
  407. module_param_named(param_buf_per_se, amdgpu_param_buf_per_se, int, 0444);
  408. /**
  409. * DOC: job_hang_limit (int)
  410. * Set how much time allow a job hang and not drop it. The default is 0.
  411. */
  412. MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)");
  413. module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444);
  414. /**
  415. * DOC: lbpw (int)
  416. * Override Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable). The default is -1 (auto, enabled).
  417. */
  418. MODULE_PARM_DESC(lbpw, "Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable, -1 = auto)");
  419. module_param_named(lbpw, amdgpu_lbpw, int, 0444);
  420. MODULE_PARM_DESC(compute_multipipe, "Force compute queues to be spread across pipes (1 = enable, 0 = disable, -1 = auto)");
  421. module_param_named(compute_multipipe, amdgpu_compute_multipipe, int, 0444);
  422. /**
  423. * DOC: gpu_recovery (int)
  424. * Set to enable GPU recovery mechanism (1 = enable, 0 = disable). The default is -1 (auto, disabled except SRIOV).
  425. */
  426. MODULE_PARM_DESC(gpu_recovery, "Enable GPU recovery mechanism, (1 = enable, 0 = disable, -1 = auto)");
  427. module_param_named(gpu_recovery, amdgpu_gpu_recovery, int, 0444);
  428. /**
  429. * DOC: emu_mode (int)
  430. * Set value 1 to enable emulation mode. This is only needed when running on an emulator. The default is 0 (disabled).
  431. */
  432. MODULE_PARM_DESC(emu_mode, "Emulation mode, (1 = enable, 0 = disable)");
  433. module_param_named(emu_mode, amdgpu_emu_mode, int, 0444);
  434. /**
  435. * DOC: si_support (int)
  436. * Set SI support driver. This parameter works after set config CONFIG_DRM_AMDGPU_SI. For SI asic, when radeon driver is enabled,
  437. * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
  438. * otherwise using amdgpu driver.
  439. */
  440. #ifdef CONFIG_DRM_AMDGPU_SI
  441. #if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
  442. int amdgpu_si_support = 0;
  443. MODULE_PARM_DESC(si_support, "SI support (1 = enabled, 0 = disabled (default))");
  444. #else
  445. int amdgpu_si_support = 1;
  446. MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
  447. #endif
  448. module_param_named(si_support, amdgpu_si_support, int, 0444);
  449. #endif
  450. /**
  451. * DOC: cik_support (int)
  452. * Set CIK support driver. This parameter works after set config CONFIG_DRM_AMDGPU_CIK. For CIK asic, when radeon driver is enabled,
  453. * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
  454. * otherwise using amdgpu driver.
  455. */
  456. #ifdef CONFIG_DRM_AMDGPU_CIK
  457. #if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
  458. int amdgpu_cik_support = 0;
  459. MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled, 0 = disabled (default))");
  460. #else
  461. int amdgpu_cik_support = 1;
  462. MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
  463. #endif
  464. module_param_named(cik_support, amdgpu_cik_support, int, 0444);
  465. #endif
  466. /**
  467. * DOC: smu_memory_pool_size (uint)
  468. * It is used to reserve gtt for smu debug usage, setting value 0 to disable it. The actual size is value * 256MiB.
  469. * E.g. 0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte. The default is 0 (disabled).
  470. */
  471. MODULE_PARM_DESC(smu_memory_pool_size,
  472. "reserve gtt for smu debug usage, 0 = disable,"
  473. "0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte");
  474. module_param_named(smu_memory_pool_size, amdgpu_smu_memory_pool_size, uint, 0444);
  475. #ifdef CONFIG_HSA_AMD
  476. /**
  477. * DOC: sched_policy (int)
  478. * Set scheduling policy. Default is HWS(hardware scheduling) with over-subscription.
  479. * Setting 1 disables over-subscription. Setting 2 disables HWS and statically
  480. * assigns queues to HQDs.
  481. */
  482. int sched_policy = KFD_SCHED_POLICY_HWS;
  483. module_param(sched_policy, int, 0444);
  484. MODULE_PARM_DESC(sched_policy,
  485. "Scheduling policy (0 = HWS (Default), 1 = HWS without over-subscription, 2 = Non-HWS (Used for debugging only)");
  486. /**
  487. * DOC: hws_max_conc_proc (int)
  488. * Maximum number of processes that HWS can schedule concurrently. The maximum is the
  489. * number of VMIDs assigned to the HWS, which is also the default.
  490. */
  491. int hws_max_conc_proc = 8;
  492. module_param(hws_max_conc_proc, int, 0444);
  493. MODULE_PARM_DESC(hws_max_conc_proc,
  494. "Max # processes HWS can execute concurrently when sched_policy=0 (0 = no concurrency, #VMIDs for KFD = Maximum(default))");
  495. /**
  496. * DOC: cwsr_enable (int)
  497. * CWSR(compute wave store and resume) allows the GPU to preempt shader execution in
  498. * the middle of a compute wave. Default is 1 to enable this feature. Setting 0
  499. * disables it.
  500. */
  501. int cwsr_enable = 1;
  502. module_param(cwsr_enable, int, 0444);
  503. MODULE_PARM_DESC(cwsr_enable, "CWSR enable (0 = Off, 1 = On (Default))");
  504. /**
  505. * DOC: max_num_of_queues_per_device (int)
  506. * Maximum number of queues per device. Valid setting is between 1 and 4096. Default
  507. * is 4096.
  508. */
  509. int max_num_of_queues_per_device = KFD_MAX_NUM_OF_QUEUES_PER_DEVICE_DEFAULT;
  510. module_param(max_num_of_queues_per_device, int, 0444);
  511. MODULE_PARM_DESC(max_num_of_queues_per_device,
  512. "Maximum number of supported queues per device (1 = Minimum, 4096 = default)");
  513. /**
  514. * DOC: send_sigterm (int)
  515. * Send sigterm to HSA process on unhandled exceptions. Default is not to send sigterm
  516. * but just print errors on dmesg. Setting 1 enables sending sigterm.
  517. */
  518. int send_sigterm;
  519. module_param(send_sigterm, int, 0444);
  520. MODULE_PARM_DESC(send_sigterm,
  521. "Send sigterm to HSA process on unhandled exception (0 = disable, 1 = enable)");
  522. /**
  523. * DOC: debug_largebar (int)
  524. * Set debug_largebar as 1 to enable simulating large-bar capability on non-large bar
  525. * system. This limits the VRAM size reported to ROCm applications to the visible
  526. * size, usually 256MB.
  527. * Default value is 0, diabled.
  528. */
  529. int debug_largebar;
  530. module_param(debug_largebar, int, 0444);
  531. MODULE_PARM_DESC(debug_largebar,
  532. "Debug large-bar flag used to simulate large-bar capability on non-large bar machine (0 = disable, 1 = enable)");
  533. /**
  534. * DOC: ignore_crat (int)
  535. * Ignore CRAT table during KFD initialization. By default, KFD uses the ACPI CRAT
  536. * table to get information about AMD APUs. This option can serve as a workaround on
  537. * systems with a broken CRAT table.
  538. */
  539. int ignore_crat;
  540. module_param(ignore_crat, int, 0444);
  541. MODULE_PARM_DESC(ignore_crat,
  542. "Ignore CRAT table during KFD initialization (0 = use CRAT (default), 1 = ignore CRAT)");
  543. /**
  544. * DOC: noretry (int)
  545. * This parameter sets sh_mem_config.retry_disable. Default value, 0, enables retry.
  546. * Setting 1 disables retry.
  547. * Retry is needed for recoverable page faults.
  548. */
  549. int noretry;
  550. module_param(noretry, int, 0644);
  551. MODULE_PARM_DESC(noretry,
  552. "Set sh_mem_config.retry_disable on Vega10 (0 = retry enabled (default), 1 = retry disabled)");
  553. /**
  554. * DOC: halt_if_hws_hang (int)
  555. * Halt if HWS hang is detected. Default value, 0, disables the halt on hang.
  556. * Setting 1 enables halt on hang.
  557. */
  558. int halt_if_hws_hang;
  559. module_param(halt_if_hws_hang, int, 0644);
  560. MODULE_PARM_DESC(halt_if_hws_hang, "Halt if HWS hang is detected (0 = off (default), 1 = on)");
  561. #endif
  562. static const struct pci_device_id pciidlist[] = {
  563. #ifdef CONFIG_DRM_AMDGPU_SI
  564. {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  565. {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  566. {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  567. {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  568. {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  569. {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  570. {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  571. {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  572. {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  573. {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  574. {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  575. {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  576. {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  577. {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
  578. {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
  579. {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
  580. {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  581. {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  582. {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  583. {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  584. {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  585. {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  586. {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  587. {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  588. {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  589. {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  590. {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  591. {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  592. {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  593. {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  594. {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  595. {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  596. {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  597. {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  598. {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  599. {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  600. {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  601. {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  602. {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  603. {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  604. {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  605. {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  606. {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  607. {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  608. {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  609. {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  610. {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  611. {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  612. {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  613. {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  614. {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  615. {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  616. {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  617. {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  618. {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  619. {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  620. {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  621. {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  622. {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  623. {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  624. {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  625. {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  626. {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  627. {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  628. {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  629. {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  630. {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  631. {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  632. {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  633. {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  634. {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  635. {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  636. #endif
  637. #ifdef CONFIG_DRM_AMDGPU_CIK
  638. /* Kaveri */
  639. {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  640. {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  641. {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  642. {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  643. {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  644. {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  645. {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  646. {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  647. {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  648. {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  649. {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  650. {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  651. {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  652. {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  653. {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  654. {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  655. {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  656. {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  657. {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  658. {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  659. {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  660. {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  661. /* Bonaire */
  662. {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  663. {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  664. {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  665. {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  666. {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  667. {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  668. {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  669. {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  670. {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  671. {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  672. {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  673. /* Hawaii */
  674. {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  675. {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  676. {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  677. {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  678. {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  679. {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  680. {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  681. {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  682. {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  683. {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  684. {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  685. {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  686. /* Kabini */
  687. {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  688. {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  689. {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  690. {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  691. {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  692. {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  693. {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  694. {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  695. {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  696. {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  697. {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  698. {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  699. {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  700. {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  701. {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  702. {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  703. /* mullins */
  704. {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  705. {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  706. {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  707. {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  708. {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  709. {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  710. {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  711. {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  712. {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  713. {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  714. {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  715. {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  716. {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  717. {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  718. {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  719. {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  720. #endif
  721. /* topaz */
  722. {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  723. {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  724. {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  725. {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  726. {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  727. /* tonga */
  728. {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  729. {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  730. {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  731. {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  732. {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  733. {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  734. {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  735. {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  736. {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  737. /* fiji */
  738. {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
  739. {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
  740. /* carrizo */
  741. {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  742. {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  743. {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  744. {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  745. {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  746. /* stoney */
  747. {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
  748. /* Polaris11 */
  749. {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  750. {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  751. {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  752. {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  753. {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  754. {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  755. {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  756. {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  757. {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  758. /* Polaris10 */
  759. {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  760. {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  761. {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  762. {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  763. {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  764. {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  765. {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  766. {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  767. {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  768. {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  769. {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  770. {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  771. {0x1002, 0x6FDF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  772. /* Polaris12 */
  773. {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  774. {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  775. {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  776. {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  777. {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  778. {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  779. {0x1002, 0x6997, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  780. {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  781. /* VEGAM */
  782. {0x1002, 0x694C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
  783. {0x1002, 0x694E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
  784. /* Vega 10 */
  785. {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  786. {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  787. {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  788. {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  789. {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  790. {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  791. {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  792. {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  793. {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  794. /* Vega 12 */
  795. {0x1002, 0x69A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  796. {0x1002, 0x69A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  797. {0x1002, 0x69A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  798. {0x1002, 0x69A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  799. {0x1002, 0x69AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  800. /* Vega 20 */
  801. {0x1002, 0x66A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
  802. {0x1002, 0x66A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
  803. {0x1002, 0x66A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
  804. {0x1002, 0x66A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
  805. {0x1002, 0x66A7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
  806. {0x1002, 0x66AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
  807. /* Raven */
  808. {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
  809. {0x1002, 0x15d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
  810. {0, 0, 0}
  811. };
  812. MODULE_DEVICE_TABLE(pci, pciidlist);
  813. static struct drm_driver kms_driver;
  814. static int amdgpu_pci_probe(struct pci_dev *pdev,
  815. const struct pci_device_id *ent)
  816. {
  817. struct drm_device *dev;
  818. unsigned long flags = ent->driver_data;
  819. int ret, retry = 0;
  820. bool supports_atomic = false;
  821. if (!amdgpu_virtual_display &&
  822. amdgpu_device_asic_has_dc_support(flags & AMD_ASIC_MASK))
  823. supports_atomic = true;
  824. if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
  825. DRM_INFO("This hardware requires experimental hardware support.\n"
  826. "See modparam exp_hw_support\n");
  827. return -ENODEV;
  828. }
  829. /* Get rid of things like offb */
  830. ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, 0, "amdgpudrmfb");
  831. if (ret)
  832. return ret;
  833. dev = drm_dev_alloc(&kms_driver, &pdev->dev);
  834. if (IS_ERR(dev))
  835. return PTR_ERR(dev);
  836. if (!supports_atomic)
  837. dev->driver_features &= ~DRIVER_ATOMIC;
  838. ret = pci_enable_device(pdev);
  839. if (ret)
  840. goto err_free;
  841. dev->pdev = pdev;
  842. pci_set_drvdata(pdev, dev);
  843. retry_init:
  844. ret = drm_dev_register(dev, ent->driver_data);
  845. if (ret == -EAGAIN && ++retry <= 3) {
  846. DRM_INFO("retry init %d\n", retry);
  847. /* Don't request EX mode too frequently which is attacking */
  848. msleep(5000);
  849. goto retry_init;
  850. } else if (ret)
  851. goto err_pci;
  852. return 0;
  853. err_pci:
  854. pci_disable_device(pdev);
  855. err_free:
  856. drm_dev_put(dev);
  857. return ret;
  858. }
  859. static void
  860. amdgpu_pci_remove(struct pci_dev *pdev)
  861. {
  862. struct drm_device *dev = pci_get_drvdata(pdev);
  863. DRM_ERROR("Device removal is currently not supported outside of fbcon\n");
  864. drm_dev_unplug(dev);
  865. pci_disable_device(pdev);
  866. pci_set_drvdata(pdev, NULL);
  867. }
  868. static void
  869. amdgpu_pci_shutdown(struct pci_dev *pdev)
  870. {
  871. struct drm_device *dev = pci_get_drvdata(pdev);
  872. struct amdgpu_device *adev = dev->dev_private;
  873. /* if we are running in a VM, make sure the device
  874. * torn down properly on reboot/shutdown.
  875. * unfortunately we can't detect certain
  876. * hypervisors so just do this all the time.
  877. */
  878. amdgpu_device_ip_suspend(adev);
  879. }
  880. static int amdgpu_pmops_suspend(struct device *dev)
  881. {
  882. struct pci_dev *pdev = to_pci_dev(dev);
  883. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  884. return amdgpu_device_suspend(drm_dev, true, true);
  885. }
  886. static int amdgpu_pmops_resume(struct device *dev)
  887. {
  888. struct pci_dev *pdev = to_pci_dev(dev);
  889. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  890. /* GPU comes up enabled by the bios on resume */
  891. if (amdgpu_device_is_px(drm_dev)) {
  892. pm_runtime_disable(dev);
  893. pm_runtime_set_active(dev);
  894. pm_runtime_enable(dev);
  895. }
  896. return amdgpu_device_resume(drm_dev, true, true);
  897. }
  898. static int amdgpu_pmops_freeze(struct device *dev)
  899. {
  900. struct pci_dev *pdev = to_pci_dev(dev);
  901. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  902. return amdgpu_device_suspend(drm_dev, false, true);
  903. }
  904. static int amdgpu_pmops_thaw(struct device *dev)
  905. {
  906. struct pci_dev *pdev = to_pci_dev(dev);
  907. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  908. return amdgpu_device_resume(drm_dev, false, true);
  909. }
  910. static int amdgpu_pmops_poweroff(struct device *dev)
  911. {
  912. struct pci_dev *pdev = to_pci_dev(dev);
  913. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  914. return amdgpu_device_suspend(drm_dev, true, true);
  915. }
  916. static int amdgpu_pmops_restore(struct device *dev)
  917. {
  918. struct pci_dev *pdev = to_pci_dev(dev);
  919. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  920. return amdgpu_device_resume(drm_dev, false, true);
  921. }
  922. static int amdgpu_pmops_runtime_suspend(struct device *dev)
  923. {
  924. struct pci_dev *pdev = to_pci_dev(dev);
  925. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  926. int ret;
  927. if (!amdgpu_device_is_px(drm_dev)) {
  928. pm_runtime_forbid(dev);
  929. return -EBUSY;
  930. }
  931. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  932. drm_kms_helper_poll_disable(drm_dev);
  933. ret = amdgpu_device_suspend(drm_dev, false, false);
  934. pci_save_state(pdev);
  935. pci_disable_device(pdev);
  936. pci_ignore_hotplug(pdev);
  937. if (amdgpu_is_atpx_hybrid())
  938. pci_set_power_state(pdev, PCI_D3cold);
  939. else if (!amdgpu_has_atpx_dgpu_power_cntl())
  940. pci_set_power_state(pdev, PCI_D3hot);
  941. drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
  942. return 0;
  943. }
  944. static int amdgpu_pmops_runtime_resume(struct device *dev)
  945. {
  946. struct pci_dev *pdev = to_pci_dev(dev);
  947. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  948. int ret;
  949. if (!amdgpu_device_is_px(drm_dev))
  950. return -EINVAL;
  951. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  952. if (amdgpu_is_atpx_hybrid() ||
  953. !amdgpu_has_atpx_dgpu_power_cntl())
  954. pci_set_power_state(pdev, PCI_D0);
  955. pci_restore_state(pdev);
  956. ret = pci_enable_device(pdev);
  957. if (ret)
  958. return ret;
  959. pci_set_master(pdev);
  960. ret = amdgpu_device_resume(drm_dev, false, false);
  961. drm_kms_helper_poll_enable(drm_dev);
  962. drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
  963. return 0;
  964. }
  965. static int amdgpu_pmops_runtime_idle(struct device *dev)
  966. {
  967. struct pci_dev *pdev = to_pci_dev(dev);
  968. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  969. struct drm_crtc *crtc;
  970. if (!amdgpu_device_is_px(drm_dev)) {
  971. pm_runtime_forbid(dev);
  972. return -EBUSY;
  973. }
  974. list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
  975. if (crtc->enabled) {
  976. DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
  977. return -EBUSY;
  978. }
  979. }
  980. pm_runtime_mark_last_busy(dev);
  981. pm_runtime_autosuspend(dev);
  982. /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
  983. return 1;
  984. }
  985. long amdgpu_drm_ioctl(struct file *filp,
  986. unsigned int cmd, unsigned long arg)
  987. {
  988. struct drm_file *file_priv = filp->private_data;
  989. struct drm_device *dev;
  990. long ret;
  991. dev = file_priv->minor->dev;
  992. ret = pm_runtime_get_sync(dev->dev);
  993. if (ret < 0)
  994. return ret;
  995. ret = drm_ioctl(filp, cmd, arg);
  996. pm_runtime_mark_last_busy(dev->dev);
  997. pm_runtime_put_autosuspend(dev->dev);
  998. return ret;
  999. }
  1000. static const struct dev_pm_ops amdgpu_pm_ops = {
  1001. .suspend = amdgpu_pmops_suspend,
  1002. .resume = amdgpu_pmops_resume,
  1003. .freeze = amdgpu_pmops_freeze,
  1004. .thaw = amdgpu_pmops_thaw,
  1005. .poweroff = amdgpu_pmops_poweroff,
  1006. .restore = amdgpu_pmops_restore,
  1007. .runtime_suspend = amdgpu_pmops_runtime_suspend,
  1008. .runtime_resume = amdgpu_pmops_runtime_resume,
  1009. .runtime_idle = amdgpu_pmops_runtime_idle,
  1010. };
  1011. static int amdgpu_flush(struct file *f, fl_owner_t id)
  1012. {
  1013. struct drm_file *file_priv = f->private_data;
  1014. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  1015. amdgpu_ctx_mgr_entity_flush(&fpriv->ctx_mgr);
  1016. return 0;
  1017. }
  1018. static const struct file_operations amdgpu_driver_kms_fops = {
  1019. .owner = THIS_MODULE,
  1020. .open = drm_open,
  1021. .flush = amdgpu_flush,
  1022. .release = drm_release,
  1023. .unlocked_ioctl = amdgpu_drm_ioctl,
  1024. .mmap = amdgpu_mmap,
  1025. .poll = drm_poll,
  1026. .read = drm_read,
  1027. #ifdef CONFIG_COMPAT
  1028. .compat_ioctl = amdgpu_kms_compat_ioctl,
  1029. #endif
  1030. };
  1031. static bool
  1032. amdgpu_get_crtc_scanout_position(struct drm_device *dev, unsigned int pipe,
  1033. bool in_vblank_irq, int *vpos, int *hpos,
  1034. ktime_t *stime, ktime_t *etime,
  1035. const struct drm_display_mode *mode)
  1036. {
  1037. return amdgpu_display_get_crtc_scanoutpos(dev, pipe, 0, vpos, hpos,
  1038. stime, etime, mode);
  1039. }
  1040. static struct drm_driver kms_driver = {
  1041. .driver_features =
  1042. DRIVER_USE_AGP | DRIVER_ATOMIC |
  1043. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
  1044. DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET | DRIVER_SYNCOBJ,
  1045. .load = amdgpu_driver_load_kms,
  1046. .open = amdgpu_driver_open_kms,
  1047. .postclose = amdgpu_driver_postclose_kms,
  1048. .lastclose = amdgpu_driver_lastclose_kms,
  1049. .unload = amdgpu_driver_unload_kms,
  1050. .get_vblank_counter = amdgpu_get_vblank_counter_kms,
  1051. .enable_vblank = amdgpu_enable_vblank_kms,
  1052. .disable_vblank = amdgpu_disable_vblank_kms,
  1053. .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
  1054. .get_scanout_position = amdgpu_get_crtc_scanout_position,
  1055. .irq_handler = amdgpu_irq_handler,
  1056. .ioctls = amdgpu_ioctls_kms,
  1057. .gem_free_object_unlocked = amdgpu_gem_object_free,
  1058. .gem_open_object = amdgpu_gem_object_open,
  1059. .gem_close_object = amdgpu_gem_object_close,
  1060. .dumb_create = amdgpu_mode_dumb_create,
  1061. .dumb_map_offset = amdgpu_mode_dumb_mmap,
  1062. .fops = &amdgpu_driver_kms_fops,
  1063. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  1064. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  1065. .gem_prime_export = amdgpu_gem_prime_export,
  1066. .gem_prime_import = amdgpu_gem_prime_import,
  1067. .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
  1068. .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
  1069. .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
  1070. .gem_prime_vmap = amdgpu_gem_prime_vmap,
  1071. .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
  1072. .gem_prime_mmap = amdgpu_gem_prime_mmap,
  1073. .name = DRIVER_NAME,
  1074. .desc = DRIVER_DESC,
  1075. .date = DRIVER_DATE,
  1076. .major = KMS_DRIVER_MAJOR,
  1077. .minor = KMS_DRIVER_MINOR,
  1078. .patchlevel = KMS_DRIVER_PATCHLEVEL,
  1079. };
  1080. static struct drm_driver *driver;
  1081. static struct pci_driver *pdriver;
  1082. static struct pci_driver amdgpu_kms_pci_driver = {
  1083. .name = DRIVER_NAME,
  1084. .id_table = pciidlist,
  1085. .probe = amdgpu_pci_probe,
  1086. .remove = amdgpu_pci_remove,
  1087. .shutdown = amdgpu_pci_shutdown,
  1088. .driver.pm = &amdgpu_pm_ops,
  1089. };
  1090. static int __init amdgpu_init(void)
  1091. {
  1092. int r;
  1093. if (vgacon_text_force()) {
  1094. DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
  1095. return -EINVAL;
  1096. }
  1097. r = amdgpu_sync_init();
  1098. if (r)
  1099. goto error_sync;
  1100. r = amdgpu_fence_slab_init();
  1101. if (r)
  1102. goto error_fence;
  1103. DRM_INFO("amdgpu kernel modesetting enabled.\n");
  1104. driver = &kms_driver;
  1105. pdriver = &amdgpu_kms_pci_driver;
  1106. driver->num_ioctls = amdgpu_max_kms_ioctl;
  1107. amdgpu_register_atpx_handler();
  1108. /* Ignore KFD init failures. Normal when CONFIG_HSA_AMD is not set. */
  1109. amdgpu_amdkfd_init();
  1110. /* let modprobe override vga console setting */
  1111. return pci_register_driver(pdriver);
  1112. error_fence:
  1113. amdgpu_sync_fini();
  1114. error_sync:
  1115. return r;
  1116. }
  1117. static void __exit amdgpu_exit(void)
  1118. {
  1119. amdgpu_amdkfd_fini();
  1120. pci_unregister_driver(pdriver);
  1121. amdgpu_unregister_atpx_handler();
  1122. amdgpu_sync_fini();
  1123. amdgpu_fence_slab_fini();
  1124. }
  1125. module_init(amdgpu_init);
  1126. module_exit(amdgpu_exit);
  1127. MODULE_AUTHOR(DRIVER_AUTHOR);
  1128. MODULE_DESCRIPTION(DRIVER_DESC);
  1129. MODULE_LICENSE("GPL and additional rights");